ath9k: Add WoW related mac80211 callbacks
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / pci.c
CommitLineData
6baff7f9 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
6baff7f9
GJ
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
516304b0
JP
17#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
18
6baff7f9
GJ
19#include <linux/nl80211.h>
20#include <linux/pci.h>
d4930086 21#include <linux/pci-aspm.h>
a05b5d45 22#include <linux/ath9k_platform.h>
9d9779e7 23#include <linux/module.h>
394cf0a1 24#include "ath9k.h"
6baff7f9 25
a3aa1884 26static DEFINE_PCI_DEVICE_TABLE(ath_pci_id_table) = {
6baff7f9
GJ
27 { PCI_VDEVICE(ATHEROS, 0x0023) }, /* PCI */
28 { PCI_VDEVICE(ATHEROS, 0x0024) }, /* PCI-E */
29 { PCI_VDEVICE(ATHEROS, 0x0027) }, /* PCI */
30 { PCI_VDEVICE(ATHEROS, 0x0029) }, /* PCI */
31 { PCI_VDEVICE(ATHEROS, 0x002A) }, /* PCI-E */
32 { PCI_VDEVICE(ATHEROS, 0x002B) }, /* PCI-E */
5ffaf8a3 33 { PCI_VDEVICE(ATHEROS, 0x002C) }, /* PCI-E 802.11n bonded out */
ac88b6ec
VN
34 { PCI_VDEVICE(ATHEROS, 0x002D) }, /* PCI */
35 { PCI_VDEVICE(ATHEROS, 0x002E) }, /* PCI-E */
0efabd51 36 { PCI_VDEVICE(ATHEROS, 0x0030) }, /* PCI-E AR9300 */
1435894d 37 { PCI_VDEVICE(ATHEROS, 0x0032) }, /* PCI-E AR9485 */
a508a6ea 38 { PCI_VDEVICE(ATHEROS, 0x0033) }, /* PCI-E AR9580 */
423e38e8 39 { PCI_VDEVICE(ATHEROS, 0x0034) }, /* PCI-E AR9462 */
6baff7f9
GJ
40 { 0 }
41};
42
84c87dc8 43
6baff7f9 44/* return bus cachesize in 4B word units */
5bb12791 45static void ath_pci_read_cachesize(struct ath_common *common, int *csz)
6baff7f9 46{
bc974f4a 47 struct ath_softc *sc = (struct ath_softc *) common->priv;
6baff7f9
GJ
48 u8 u8tmp;
49
f020979d 50 pci_read_config_byte(to_pci_dev(sc->dev), PCI_CACHE_LINE_SIZE, &u8tmp);
6baff7f9
GJ
51 *csz = (int)u8tmp;
52
53 /*
25985edc 54 * This check was put in to avoid "unpleasant" consequences if
6baff7f9
GJ
55 * the bootrom has not fully initialized all PCI devices.
56 * Sometimes the cache line size register is not set
57 */
58
59 if (*csz == 0)
60 *csz = DEFAULT_CACHELINE >> 2; /* Use the default size */
61}
62
5bb12791 63static bool ath_pci_eeprom_read(struct ath_common *common, u32 off, u16 *data)
9dbeb91a 64{
a05b5d45
FF
65 struct ath_softc *sc = (struct ath_softc *) common->priv;
66 struct ath9k_platform_data *pdata = sc->dev->platform_data;
67
68 if (pdata) {
69 if (off >= (ARRAY_SIZE(pdata->eeprom_data))) {
3800276a
JP
70 ath_err(common,
71 "%s: eeprom read failed, offset %08x is out of range\n",
72 __func__, off);
a05b5d45
FF
73 }
74
75 *data = pdata->eeprom_data[off];
76 } else {
77 struct ath_hw *ah = (struct ath_hw *) common->ah;
78
79 common->ops->read(ah, AR5416_EEPROM_OFFSET +
80 (off << AR5416_EEPROM_S));
81
82 if (!ath9k_hw_wait(ah,
83 AR_EEPROM_STATUS_DATA,
84 AR_EEPROM_STATUS_DATA_BUSY |
85 AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
86 AH_WAIT_TIMEOUT)) {
87 return false;
88 }
89
90 *data = MS(common->ops->read(ah, AR_EEPROM_STATUS_DATA),
91 AR_EEPROM_STATUS_DATA_VAL);
9dbeb91a
GJ
92 }
93
9dbeb91a
GJ
94 return true;
95}
96
8060e169
VT
97static void ath_pci_extn_synch_enable(struct ath_common *common)
98{
99 struct ath_softc *sc = (struct ath_softc *) common->priv;
100 struct pci_dev *pdev = to_pci_dev(sc->dev);
101 u8 lnkctl;
102
103 pci_read_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, &lnkctl);
104 lnkctl |= PCI_EXP_LNKCTL_ES;
105 pci_write_config_byte(pdev, sc->sc_ah->caps.pcie_lcr_offset, lnkctl);
106}
107
69ce674b 108/* Need to be called after we discover btcoex capabilities */
d4930086
SG
109static void ath_pci_aspm_init(struct ath_common *common)
110{
111 struct ath_softc *sc = (struct ath_softc *) common->priv;
112 struct ath_hw *ah = sc->sc_ah;
113 struct pci_dev *pdev = to_pci_dev(sc->dev);
114 struct pci_dev *parent;
115 int pos;
116 u8 aspm;
117
d09f5f4c
SM
118 if (!ah->is_pciexpress)
119 return;
120
69ce674b
SG
121 pos = pci_pcie_cap(pdev);
122 if (!pos)
d4930086
SG
123 return;
124
125 parent = pdev->bus->self;
22c55e6e
JL
126 if (!parent)
127 return;
69ce674b 128
8a309305 129 if (ath9k_hw_get_btcoex_scheme(ah) != ATH_BTCOEX_CFG_NONE) {
69ce674b
SG
130 /* Bluetooth coexistance requires disabling ASPM. */
131 pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &aspm);
132 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
133 pci_write_config_byte(pdev, pos + PCI_EXP_LNKCTL, aspm);
134
135 /*
136 * Both upstream and downstream PCIe components should
137 * have the same ASPM settings.
138 */
69ce674b
SG
139 pos = pci_pcie_cap(parent);
140 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
141 aspm &= ~(PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
142 pci_write_config_byte(parent, pos + PCI_EXP_LNKCTL, aspm);
143
d09f5f4c 144 ath_info(common, "Disabling ASPM since BTCOEX is enabled\n");
69ce674b
SG
145 return;
146 }
147
d4930086
SG
148 pos = pci_pcie_cap(parent);
149 pci_read_config_byte(parent, pos + PCI_EXP_LNKCTL, &aspm);
150 if (aspm & (PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1)) {
151 ah->aspm_enabled = true;
152 /* Initialize PCIe PM and SERDES registers. */
84c87dc8 153 ath9k_hw_configpcipowersave(ah, false);
d09f5f4c 154 ath_info(common, "ASPM enabled: 0x%x\n", aspm);
d4930086
SG
155 }
156}
157
83bd11a0 158static const struct ath_bus_ops ath_pci_bus_ops = {
497ad9ad 159 .ath_bus_type = ATH_PCI,
6baff7f9 160 .read_cachesize = ath_pci_read_cachesize,
9dbeb91a 161 .eeprom_read = ath_pci_eeprom_read,
8060e169 162 .extn_synch_en = ath_pci_extn_synch_enable,
d4930086 163 .aspm_init = ath_pci_aspm_init,
6baff7f9
GJ
164};
165
166static int ath_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
167{
168 void __iomem *mem;
169 struct ath_softc *sc;
170 struct ieee80211_hw *hw;
171 u8 csz;
f0214843 172 u32 val;
6baff7f9 173 int ret = 0;
f934c4d9 174 char hw_name[64];
6baff7f9
GJ
175
176 if (pci_enable_device(pdev))
177 return -EIO;
178
e930438c 179 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
6baff7f9 180 if (ret) {
516304b0 181 pr_err("32-bit DMA not available\n");
285f2dda 182 goto err_dma;
6baff7f9
GJ
183 }
184
e930438c 185 ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
6baff7f9 186 if (ret) {
516304b0 187 pr_err("32-bit DMA consistent DMA enable failed\n");
285f2dda 188 goto err_dma;
6baff7f9
GJ
189 }
190
191 /*
192 * Cache line size is used to size and align various
193 * structures used to communicate with the hardware.
194 */
195 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
196 if (csz == 0) {
197 /*
198 * Linux 2.4.18 (at least) writes the cache line size
199 * register as a 16-bit wide register which is wrong.
200 * We must have this setup properly for rx buffer
201 * DMA to work so force a reasonable value here if it
202 * comes up zero.
203 */
204 csz = L1_CACHE_BYTES / sizeof(u32);
205 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
206 }
207 /*
208 * The default setting of latency timer yields poor results,
209 * set it to the value used by other systems. It may be worth
210 * tweaking this setting more.
211 */
212 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
213
214 pci_set_master(pdev);
215
f0214843
JM
216 /*
217 * Disable the RETRY_TIMEOUT register (0x41) to keep
218 * PCI Tx retries from interfering with C3 CPU state.
219 */
220 pci_read_config_dword(pdev, 0x40, &val);
221 if ((val & 0x0000ff00) != 0)
222 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
223
6baff7f9
GJ
224 ret = pci_request_region(pdev, 0, "ath9k");
225 if (ret) {
226 dev_err(&pdev->dev, "PCI memory region reserve error\n");
227 ret = -ENODEV;
285f2dda 228 goto err_region;
6baff7f9
GJ
229 }
230
231 mem = pci_iomap(pdev, 0, 0);
232 if (!mem) {
516304b0 233 pr_err("PCI memory map error\n") ;
6baff7f9 234 ret = -EIO;
285f2dda 235 goto err_iomap;
6baff7f9
GJ
236 }
237
9ac58615 238 hw = ieee80211_alloc_hw(sizeof(struct ath_softc), &ath9k_ops);
db6be53c 239 if (!hw) {
285f2dda 240 dev_err(&pdev->dev, "No memory for ieee80211_hw\n");
db6be53c 241 ret = -ENOMEM;
285f2dda 242 goto err_alloc_hw;
6baff7f9
GJ
243 }
244
245 SET_IEEE80211_DEV(hw, &pdev->dev);
246 pci_set_drvdata(pdev, hw);
247
9ac58615 248 sc = hw->priv;
6baff7f9
GJ
249 sc->hw = hw;
250 sc->dev = &pdev->dev;
251 sc->mem = mem;
6baff7f9 252
5e4ea1f0 253 /* Will be cleared in ath9k_start() */
781b14a3 254 set_bit(SC_OP_INVALID, &sc->sc_flags);
6baff7f9 255
fc548af8 256 ret = request_irq(pdev->irq, ath_isr, IRQF_SHARED, "ath9k", sc);
580171f7
LR
257 if (ret) {
258 dev_err(&pdev->dev, "request_irq failed\n");
285f2dda 259 goto err_irq;
6baff7f9
GJ
260 }
261
262 sc->irq = pdev->irq;
263
eb93e891 264 ret = ath9k_init_device(id->device, sc, &ath_pci_bus_ops);
285f2dda
S
265 if (ret) {
266 dev_err(&pdev->dev, "Failed to initialize device\n");
267 goto err_init;
268 }
269
270 ath9k_hw_name(sc->sc_ah, hw_name, sizeof(hw_name));
c96c31e4
JP
271 wiphy_info(hw->wiphy, "%s mem=0x%lx, irq=%d\n",
272 hw_name, (unsigned long)mem, pdev->irq);
6baff7f9
GJ
273
274 return 0;
285f2dda
S
275
276err_init:
277 free_irq(sc->irq, sc);
278err_irq:
6baff7f9 279 ieee80211_free_hw(hw);
285f2dda 280err_alloc_hw:
6baff7f9 281 pci_iounmap(pdev, mem);
285f2dda 282err_iomap:
6baff7f9 283 pci_release_region(pdev, 0);
285f2dda
S
284err_region:
285 /* Nothing */
286err_dma:
6baff7f9
GJ
287 pci_disable_device(pdev);
288 return ret;
289}
290
291static void ath_pci_remove(struct pci_dev *pdev)
292{
293 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
9ac58615 294 struct ath_softc *sc = hw->priv;
ab5132a2 295 void __iomem *mem = sc->mem;
6baff7f9 296
d584747b
RM
297 if (!is_ath9k_unloaded)
298 sc->sc_ah->ah_flags |= AH_UNPLUGGED;
285f2dda
S
299 ath9k_deinit_device(sc);
300 free_irq(sc->irq, sc);
301 ieee80211_free_hw(sc->hw);
ab5132a2
PR
302
303 pci_iounmap(pdev, mem);
304 pci_disable_device(pdev);
305 pci_release_region(pdev, 0);
6baff7f9
GJ
306}
307
308#ifdef CONFIG_PM
309
f0e94b47 310static int ath_pci_suspend(struct device *device)
6baff7f9 311{
f0e94b47 312 struct pci_dev *pdev = to_pci_dev(device);
6baff7f9 313 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
9ac58615 314 struct ath_softc *sc = hw->priv;
6baff7f9 315
c31eb8e9
RM
316 /* The device has to be moved to FULLSLEEP forcibly.
317 * Otherwise the chip never moved to full sleep,
318 * when no interface is up.
319 */
c0c11741 320 ath9k_hw_disable(sc->sc_ah);
c31eb8e9
RM
321 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_FULL_SLEEP);
322
6baff7f9
GJ
323 return 0;
324}
325
f0e94b47 326static int ath_pci_resume(struct device *device)
6baff7f9 327{
f0e94b47 328 struct pci_dev *pdev = to_pci_dev(device);
f0214843 329 u32 val;
523c36fc 330
f0214843
JM
331 /*
332 * Suspend/Resume resets the PCI configuration space, so we have to
333 * re-disable the RETRY_TIMEOUT register (0x41) to keep
334 * PCI Tx retries from interfering with C3 CPU state
335 */
336 pci_read_config_dword(pdev, 0x40, &val);
337 if ((val & 0x0000ff00) != 0)
338 pci_write_config_dword(pdev, 0x40, val & 0xffff00ff);
6baff7f9 339
6baff7f9
GJ
340 return 0;
341}
342
f0e94b47
RW
343static const struct dev_pm_ops ath9k_pm_ops = {
344 .suspend = ath_pci_suspend,
345 .resume = ath_pci_resume,
346 .freeze = ath_pci_suspend,
347 .thaw = ath_pci_resume,
348 .poweroff = ath_pci_suspend,
349 .restore = ath_pci_resume,
350};
351
352#define ATH9K_PM_OPS (&ath9k_pm_ops)
353
354#else /* !CONFIG_PM */
355
356#define ATH9K_PM_OPS NULL
357
358#endif /* !CONFIG_PM */
359
6baff7f9
GJ
360
361MODULE_DEVICE_TABLE(pci, ath_pci_id_table);
362
363static struct pci_driver ath_pci_driver = {
364 .name = "ath9k",
365 .id_table = ath_pci_id_table,
366 .probe = ath_pci_probe,
367 .remove = ath_pci_remove,
f0e94b47 368 .driver.pm = ATH9K_PM_OPS,
6baff7f9
GJ
369};
370
db0f41f5 371int ath_pci_init(void)
6baff7f9
GJ
372{
373 return pci_register_driver(&ath_pci_driver);
374}
375
376void ath_pci_exit(void)
377{
378 pci_unregister_driver(&ath_pci_driver);
379}
This page took 0.489468 seconds and 5 git commands to generate.