ath9k: get rid of double queueing of rx frames on EDMA
[deliverable/linux.git] / drivers / net / wireless / ath / ath9k / recv.c
CommitLineData
f078f209 1/*
5b68138e 2 * Copyright (c) 2008-2011 Atheros Communications Inc.
f078f209
LR
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
b7f080cf 17#include <linux/dma-mapping.h>
394cf0a1 18#include "ath9k.h"
b622a720 19#include "ar9003_mac.h"
f078f209 20
b5c80475
FF
21#define SKB_CB_ATHBUF(__skb) (*((struct ath_buf **)__skb->cb))
22
102885a5
VT
23static inline bool ath_is_alt_ant_ratio_better(int alt_ratio, int maxdelta,
24 int mindelta, int main_rssi_avg,
25 int alt_rssi_avg, int pkt_count)
26{
27 return (((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
28 (alt_rssi_avg > main_rssi_avg + maxdelta)) ||
29 (alt_rssi_avg > main_rssi_avg + mindelta)) && (pkt_count > 50);
30}
31
b85c5734
MSS
32static inline bool ath_ant_div_comb_alt_check(u8 div_group, int alt_ratio,
33 int curr_main_set, int curr_alt_set,
34 int alt_rssi_avg, int main_rssi_avg)
35{
36 bool result = false;
37 switch (div_group) {
38 case 0:
39 if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO)
40 result = true;
41 break;
42 case 1:
66ce235a 43 case 2:
b85c5734
MSS
44 if ((((curr_main_set == ATH_ANT_DIV_COMB_LNA2) &&
45 (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) &&
46 (alt_rssi_avg >= (main_rssi_avg - 5))) ||
47 ((curr_main_set == ATH_ANT_DIV_COMB_LNA1) &&
48 (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) &&
49 (alt_rssi_avg >= (main_rssi_avg - 2)))) &&
50 (alt_rssi_avg >= 4))
51 result = true;
52 else
53 result = false;
54 break;
55 }
56
57 return result;
58}
59
ededf1f8
VT
60static inline bool ath9k_check_auto_sleep(struct ath_softc *sc)
61{
62 return sc->ps_enabled &&
63 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_AUTOSLEEP);
64}
65
f078f209
LR
66/*
67 * Setup and link descriptors.
68 *
69 * 11N: we can no longer afford to self link the last descriptor.
70 * MAC acknowledges BA status as long as it copies frames to host
71 * buffer (or rx fifo). This can incorrectly acknowledge packets
72 * to a sender if last desc is self-linked.
f078f209 73 */
f078f209
LR
74static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf)
75{
cbe61d8a 76 struct ath_hw *ah = sc->sc_ah;
cc861f74 77 struct ath_common *common = ath9k_hw_common(ah);
f078f209
LR
78 struct ath_desc *ds;
79 struct sk_buff *skb;
80
81 ATH_RXBUF_RESET(bf);
82
83 ds = bf->bf_desc;
be0418ad 84 ds->ds_link = 0; /* link to null */
f078f209
LR
85 ds->ds_data = bf->bf_buf_addr;
86
be0418ad 87 /* virtual addr of the beginning of the buffer. */
f078f209 88 skb = bf->bf_mpdu;
9680e8a3 89 BUG_ON(skb == NULL);
f078f209
LR
90 ds->ds_vdata = skb->data;
91
cc861f74
LR
92 /*
93 * setup rx descriptors. The rx_bufsize here tells the hardware
b4b6cda2 94 * how much data it can DMA to us and that we are prepared
cc861f74
LR
95 * to process
96 */
b77f483f 97 ath9k_hw_setuprxdesc(ah, ds,
cc861f74 98 common->rx_bufsize,
f078f209
LR
99 0);
100
b77f483f 101 if (sc->rx.rxlink == NULL)
f078f209
LR
102 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
103 else
b77f483f 104 *sc->rx.rxlink = bf->bf_daddr;
f078f209 105
b77f483f 106 sc->rx.rxlink = &ds->ds_link;
f078f209
LR
107}
108
ff37e337
S
109static void ath_setdefantenna(struct ath_softc *sc, u32 antenna)
110{
111 /* XXX block beacon interrupts */
112 ath9k_hw_setantenna(sc->sc_ah, antenna);
b77f483f
S
113 sc->rx.defant = antenna;
114 sc->rx.rxotherant = 0;
ff37e337
S
115}
116
f078f209
LR
117static void ath_opmode_init(struct ath_softc *sc)
118{
cbe61d8a 119 struct ath_hw *ah = sc->sc_ah;
1510718d
LR
120 struct ath_common *common = ath9k_hw_common(ah);
121
f078f209
LR
122 u32 rfilt, mfilt[2];
123
124 /* configure rx filter */
125 rfilt = ath_calcrxfilter(sc);
126 ath9k_hw_setrxfilter(ah, rfilt);
127
128 /* configure bssid mask */
364734fa 129 ath_hw_setbssidmask(common);
f078f209
LR
130
131 /* configure operational mode */
132 ath9k_hw_setopmode(ah);
133
f078f209
LR
134 /* calculate and install multicast filter */
135 mfilt[0] = mfilt[1] = ~0;
f078f209 136 ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]);
f078f209
LR
137}
138
b5c80475
FF
139static bool ath_rx_edma_buf_link(struct ath_softc *sc,
140 enum ath9k_rx_qtype qtype)
f078f209 141{
b5c80475
FF
142 struct ath_hw *ah = sc->sc_ah;
143 struct ath_rx_edma *rx_edma;
f078f209
LR
144 struct sk_buff *skb;
145 struct ath_buf *bf;
f078f209 146
b5c80475
FF
147 rx_edma = &sc->rx.rx_edma[qtype];
148 if (skb_queue_len(&rx_edma->rx_fifo) >= rx_edma->rx_fifo_hwsize)
149 return false;
f078f209 150
b5c80475
FF
151 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
152 list_del_init(&bf->list);
f078f209 153
b5c80475
FF
154 skb = bf->bf_mpdu;
155
156 ATH_RXBUF_RESET(bf);
157 memset(skb->data, 0, ah->caps.rx_status_len);
158 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
159 ah->caps.rx_status_len, DMA_TO_DEVICE);
f078f209 160
b5c80475
FF
161 SKB_CB_ATHBUF(skb) = bf;
162 ath9k_hw_addrxbuf_edma(ah, bf->bf_buf_addr, qtype);
163 skb_queue_tail(&rx_edma->rx_fifo, skb);
f078f209 164
b5c80475
FF
165 return true;
166}
167
168static void ath_rx_addbuffer_edma(struct ath_softc *sc,
169 enum ath9k_rx_qtype qtype, int size)
170{
b5c80475 171 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
6a01f0c0 172 struct ath_buf *bf, *tbf;
b5c80475 173
b5c80475 174 if (list_empty(&sc->rx.rxbuf)) {
d2182b69 175 ath_dbg(common, QUEUE, "No free rx buf available\n");
b5c80475 176 return;
797fe5cb 177 }
f078f209 178
6a01f0c0 179 list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list)
b5c80475
FF
180 if (!ath_rx_edma_buf_link(sc, qtype))
181 break;
182
b5c80475
FF
183}
184
185static void ath_rx_remove_buffer(struct ath_softc *sc,
186 enum ath9k_rx_qtype qtype)
187{
188 struct ath_buf *bf;
189 struct ath_rx_edma *rx_edma;
190 struct sk_buff *skb;
191
192 rx_edma = &sc->rx.rx_edma[qtype];
193
194 while ((skb = skb_dequeue(&rx_edma->rx_fifo)) != NULL) {
195 bf = SKB_CB_ATHBUF(skb);
196 BUG_ON(!bf);
197 list_add_tail(&bf->list, &sc->rx.rxbuf);
198 }
199}
200
201static void ath_rx_edma_cleanup(struct ath_softc *sc)
202{
ba542385
MSS
203 struct ath_hw *ah = sc->sc_ah;
204 struct ath_common *common = ath9k_hw_common(ah);
b5c80475
FF
205 struct ath_buf *bf;
206
207 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
208 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
209
797fe5cb 210 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
ba542385
MSS
211 if (bf->bf_mpdu) {
212 dma_unmap_single(sc->dev, bf->bf_buf_addr,
213 common->rx_bufsize,
214 DMA_BIDIRECTIONAL);
b5c80475 215 dev_kfree_skb_any(bf->bf_mpdu);
ba542385
MSS
216 bf->bf_buf_addr = 0;
217 bf->bf_mpdu = NULL;
218 }
b5c80475
FF
219 }
220
221 INIT_LIST_HEAD(&sc->rx.rxbuf);
222
223 kfree(sc->rx.rx_bufptr);
224 sc->rx.rx_bufptr = NULL;
225}
226
227static void ath_rx_edma_init_queue(struct ath_rx_edma *rx_edma, int size)
228{
229 skb_queue_head_init(&rx_edma->rx_fifo);
b5c80475
FF
230 rx_edma->rx_fifo_hwsize = size;
231}
232
233static int ath_rx_edma_init(struct ath_softc *sc, int nbufs)
234{
235 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
236 struct ath_hw *ah = sc->sc_ah;
237 struct sk_buff *skb;
238 struct ath_buf *bf;
239 int error = 0, i;
240 u32 size;
241
b5c80475
FF
242 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
243 ah->caps.rx_status_len);
244
245 ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_LP],
246 ah->caps.rx_lp_qdepth);
247 ath_rx_edma_init_queue(&sc->rx.rx_edma[ATH9K_RX_QUEUE_HP],
248 ah->caps.rx_hp_qdepth);
249
250 size = sizeof(struct ath_buf) * nbufs;
251 bf = kzalloc(size, GFP_KERNEL);
252 if (!bf)
253 return -ENOMEM;
254
255 INIT_LIST_HEAD(&sc->rx.rxbuf);
256 sc->rx.rx_bufptr = bf;
257
258 for (i = 0; i < nbufs; i++, bf++) {
cc861f74 259 skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_KERNEL);
b5c80475 260 if (!skb) {
797fe5cb 261 error = -ENOMEM;
b5c80475 262 goto rx_init_fail;
f078f209 263 }
f078f209 264
b5c80475 265 memset(skb->data, 0, common->rx_bufsize);
797fe5cb 266 bf->bf_mpdu = skb;
b5c80475 267
797fe5cb 268 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
cc861f74 269 common->rx_bufsize,
b5c80475 270 DMA_BIDIRECTIONAL);
797fe5cb 271 if (unlikely(dma_mapping_error(sc->dev,
b5c80475
FF
272 bf->bf_buf_addr))) {
273 dev_kfree_skb_any(skb);
274 bf->bf_mpdu = NULL;
6cf9e995 275 bf->bf_buf_addr = 0;
3800276a 276 ath_err(common,
b5c80475
FF
277 "dma_mapping_error() on RX init\n");
278 error = -ENOMEM;
279 goto rx_init_fail;
280 }
281
282 list_add_tail(&bf->list, &sc->rx.rxbuf);
283 }
284
285 return 0;
286
287rx_init_fail:
288 ath_rx_edma_cleanup(sc);
289 return error;
290}
291
292static void ath_edma_start_recv(struct ath_softc *sc)
293{
294 spin_lock_bh(&sc->rx.rxbuflock);
295
296 ath9k_hw_rxena(sc->sc_ah);
297
298 ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_HP,
299 sc->rx.rx_edma[ATH9K_RX_QUEUE_HP].rx_fifo_hwsize);
300
301 ath_rx_addbuffer_edma(sc, ATH9K_RX_QUEUE_LP,
302 sc->rx.rx_edma[ATH9K_RX_QUEUE_LP].rx_fifo_hwsize);
303
b5c80475
FF
304 ath_opmode_init(sc);
305
48a6a468 306 ath9k_hw_startpcureceive(sc->sc_ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
7583c550
LR
307
308 spin_unlock_bh(&sc->rx.rxbuflock);
b5c80475
FF
309}
310
311static void ath_edma_stop_recv(struct ath_softc *sc)
312{
b5c80475
FF
313 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_HP);
314 ath_rx_remove_buffer(sc, ATH9K_RX_QUEUE_LP);
b5c80475
FF
315}
316
317int ath_rx_init(struct ath_softc *sc, int nbufs)
318{
319 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
320 struct sk_buff *skb;
321 struct ath_buf *bf;
322 int error = 0;
323
4bdd1e97 324 spin_lock_init(&sc->sc_pcu_lock);
b5c80475
FF
325 sc->sc_flags &= ~SC_OP_RXFLUSH;
326 spin_lock_init(&sc->rx.rxbuflock);
327
0d95521e
FF
328 common->rx_bufsize = IEEE80211_MAX_MPDU_LEN / 2 +
329 sc->sc_ah->caps.rx_status_len;
330
b5c80475
FF
331 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
332 return ath_rx_edma_init(sc, nbufs);
333 } else {
d2182b69 334 ath_dbg(common, CONFIG, "cachelsz %u rxbufsize %u\n",
226afe68 335 common->cachelsz, common->rx_bufsize);
b5c80475
FF
336
337 /* Initialize rx descriptors */
338
339 error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf,
4adfcded 340 "rx", nbufs, 1, 0);
b5c80475 341 if (error != 0) {
3800276a
JP
342 ath_err(common,
343 "failed to allocate rx descriptors: %d\n",
344 error);
797fe5cb
S
345 goto err;
346 }
b5c80475
FF
347
348 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
349 skb = ath_rxbuf_alloc(common, common->rx_bufsize,
350 GFP_KERNEL);
351 if (skb == NULL) {
352 error = -ENOMEM;
353 goto err;
354 }
355
356 bf->bf_mpdu = skb;
357 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
358 common->rx_bufsize,
359 DMA_FROM_DEVICE);
360 if (unlikely(dma_mapping_error(sc->dev,
361 bf->bf_buf_addr))) {
362 dev_kfree_skb_any(skb);
363 bf->bf_mpdu = NULL;
6cf9e995 364 bf->bf_buf_addr = 0;
3800276a
JP
365 ath_err(common,
366 "dma_mapping_error() on RX init\n");
b5c80475
FF
367 error = -ENOMEM;
368 goto err;
369 }
b5c80475
FF
370 }
371 sc->rx.rxlink = NULL;
797fe5cb 372 }
f078f209 373
797fe5cb 374err:
f078f209
LR
375 if (error)
376 ath_rx_cleanup(sc);
377
378 return error;
379}
380
f078f209
LR
381void ath_rx_cleanup(struct ath_softc *sc)
382{
cc861f74
LR
383 struct ath_hw *ah = sc->sc_ah;
384 struct ath_common *common = ath9k_hw_common(ah);
f078f209
LR
385 struct sk_buff *skb;
386 struct ath_buf *bf;
387
b5c80475
FF
388 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
389 ath_rx_edma_cleanup(sc);
390 return;
391 } else {
392 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
393 skb = bf->bf_mpdu;
394 if (skb) {
395 dma_unmap_single(sc->dev, bf->bf_buf_addr,
396 common->rx_bufsize,
397 DMA_FROM_DEVICE);
398 dev_kfree_skb(skb);
6cf9e995
BG
399 bf->bf_buf_addr = 0;
400 bf->bf_mpdu = NULL;
b5c80475 401 }
051b9191 402 }
f078f209 403
b5c80475
FF
404 if (sc->rx.rxdma.dd_desc_len != 0)
405 ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf);
406 }
f078f209
LR
407}
408
409/*
410 * Calculate the receive filter according to the
411 * operating mode and state:
412 *
413 * o always accept unicast, broadcast, and multicast traffic
414 * o maintain current state of phy error reception (the hal
415 * may enable phy error frames for noise immunity work)
416 * o probe request frames are accepted only when operating in
417 * hostap, adhoc, or monitor modes
418 * o enable promiscuous mode according to the interface state
419 * o accept beacons:
420 * - when operating in adhoc mode so the 802.11 layer creates
421 * node table entries for peers,
422 * - when operating in station mode for collecting rssi data when
423 * the station is otherwise quiet, or
424 * - when operating as a repeater so we see repeater-sta beacons
425 * - when scanning
426 */
427
428u32 ath_calcrxfilter(struct ath_softc *sc)
429{
f078f209
LR
430 u32 rfilt;
431
ac06697c 432 rfilt = ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST
f078f209
LR
433 | ATH9K_RX_FILTER_MCAST;
434
9c1d8e4a 435 if (sc->rx.rxfilter & FIF_PROBE_REQ)
f078f209
LR
436 rfilt |= ATH9K_RX_FILTER_PROBEREQ;
437
217ba9da
JM
438 /*
439 * Set promiscuous mode when FIF_PROMISC_IN_BSS is enabled for station
440 * mode interface or when in monitor mode. AP mode does not need this
441 * since it receives all in-BSS frames anyway.
442 */
2e286947 443 if (sc->sc_ah->is_monitoring)
f078f209 444 rfilt |= ATH9K_RX_FILTER_PROM;
f078f209 445
d42c6b71
S
446 if (sc->rx.rxfilter & FIF_CONTROL)
447 rfilt |= ATH9K_RX_FILTER_CONTROL;
448
dbaaa147 449 if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) &&
cfda6695 450 (sc->nvifs <= 1) &&
dbaaa147
VT
451 !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC))
452 rfilt |= ATH9K_RX_FILTER_MYBEACON;
453 else
f078f209
LR
454 rfilt |= ATH9K_RX_FILTER_BEACON;
455
264bbec8 456 if ((sc->sc_ah->opmode == NL80211_IFTYPE_AP) ||
66afad01 457 (sc->rx.rxfilter & FIF_PSPOLL))
dbaaa147 458 rfilt |= ATH9K_RX_FILTER_PSPOLL;
be0418ad 459
7ea310be
S
460 if (conf_is_ht(&sc->hw->conf))
461 rfilt |= ATH9K_RX_FILTER_COMP_BAR;
462
7545daf4 463 if (sc->nvifs > 1 || (sc->rx.rxfilter & FIF_OTHER_BSS)) {
5eb6ba83
JC
464 /* The following may also be needed for other older chips */
465 if (sc->sc_ah->hw_version.macVersion == AR_SREV_VERSION_9160)
466 rfilt |= ATH9K_RX_FILTER_PROM;
b93bce2a
JM
467 rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL;
468 }
469
f078f209 470 return rfilt;
7dcfdcd9 471
f078f209
LR
472}
473
f078f209
LR
474int ath_startrecv(struct ath_softc *sc)
475{
cbe61d8a 476 struct ath_hw *ah = sc->sc_ah;
f078f209
LR
477 struct ath_buf *bf, *tbf;
478
b5c80475
FF
479 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
480 ath_edma_start_recv(sc);
481 return 0;
482 }
483
b77f483f
S
484 spin_lock_bh(&sc->rx.rxbuflock);
485 if (list_empty(&sc->rx.rxbuf))
f078f209
LR
486 goto start_recv;
487
b77f483f
S
488 sc->rx.rxlink = NULL;
489 list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) {
f078f209
LR
490 ath_rx_buf_link(sc, bf);
491 }
492
493 /* We could have deleted elements so the list may be empty now */
b77f483f 494 if (list_empty(&sc->rx.rxbuf))
f078f209
LR
495 goto start_recv;
496
b77f483f 497 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
f078f209 498 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
be0418ad 499 ath9k_hw_rxena(ah);
f078f209
LR
500
501start_recv:
be0418ad 502 ath_opmode_init(sc);
48a6a468 503 ath9k_hw_startpcureceive(ah, (sc->sc_flags & SC_OP_OFFCHANNEL));
be0418ad 504
7583c550
LR
505 spin_unlock_bh(&sc->rx.rxbuflock);
506
f078f209
LR
507 return 0;
508}
509
f078f209
LR
510bool ath_stoprecv(struct ath_softc *sc)
511{
cbe61d8a 512 struct ath_hw *ah = sc->sc_ah;
5882da02 513 bool stopped, reset = false;
f078f209 514
1e450285 515 spin_lock_bh(&sc->rx.rxbuflock);
d47844a0 516 ath9k_hw_abortpcurecv(ah);
be0418ad 517 ath9k_hw_setrxfilter(ah, 0);
5882da02 518 stopped = ath9k_hw_stopdmarecv(ah, &reset);
b5c80475
FF
519
520 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
521 ath_edma_stop_recv(sc);
522 else
523 sc->rx.rxlink = NULL;
1e450285 524 spin_unlock_bh(&sc->rx.rxbuflock);
be0418ad 525
d584747b
RM
526 if (!(ah->ah_flags & AH_UNPLUGGED) &&
527 unlikely(!stopped)) {
d7fd1b50
BG
528 ath_err(ath9k_hw_common(sc->sc_ah),
529 "Could not stop RX, we could be "
530 "confusing the DMA engine when we start RX up\n");
531 ATH_DBG_WARN_ON_ONCE(!stopped);
532 }
2232d31b 533 return stopped && !reset;
f078f209
LR
534}
535
f078f209
LR
536void ath_flushrecv(struct ath_softc *sc)
537{
98deeea0 538 sc->sc_flags |= SC_OP_RXFLUSH;
b5c80475
FF
539 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
540 ath_rx_tasklet(sc, 1, true);
541 ath_rx_tasklet(sc, 1, false);
98deeea0 542 sc->sc_flags &= ~SC_OP_RXFLUSH;
f078f209
LR
543}
544
cc65965c
JM
545static bool ath_beacon_dtim_pending_cab(struct sk_buff *skb)
546{
547 /* Check whether the Beacon frame has DTIM indicating buffered bc/mc */
548 struct ieee80211_mgmt *mgmt;
549 u8 *pos, *end, id, elen;
550 struct ieee80211_tim_ie *tim;
551
552 mgmt = (struct ieee80211_mgmt *)skb->data;
553 pos = mgmt->u.beacon.variable;
554 end = skb->data + skb->len;
555
556 while (pos + 2 < end) {
557 id = *pos++;
558 elen = *pos++;
559 if (pos + elen > end)
560 break;
561
562 if (id == WLAN_EID_TIM) {
563 if (elen < sizeof(*tim))
564 break;
565 tim = (struct ieee80211_tim_ie *) pos;
566 if (tim->dtim_count != 0)
567 break;
568 return tim->bitmap_ctrl & 0x01;
569 }
570
571 pos += elen;
572 }
573
574 return false;
575}
576
cc65965c
JM
577static void ath_rx_ps_beacon(struct ath_softc *sc, struct sk_buff *skb)
578{
1510718d 579 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
cc65965c
JM
580
581 if (skb->len < 24 + 8 + 2 + 2)
582 return;
583
1b04b930 584 sc->ps_flags &= ~PS_WAIT_FOR_BEACON;
293dc5df 585
1b04b930
S
586 if (sc->ps_flags & PS_BEACON_SYNC) {
587 sc->ps_flags &= ~PS_BEACON_SYNC;
d2182b69 588 ath_dbg(common, PS,
226afe68 589 "Reconfigure Beacon timers based on timestamp from the AP\n");
99e4d43a 590 ath_set_beacon(sc);
ccdfeab6
JM
591 }
592
cc65965c
JM
593 if (ath_beacon_dtim_pending_cab(skb)) {
594 /*
595 * Remain awake waiting for buffered broadcast/multicast
58f5fffd
GJ
596 * frames. If the last broadcast/multicast frame is not
597 * received properly, the next beacon frame will work as
598 * a backup trigger for returning into NETWORK SLEEP state,
599 * so we are waiting for it as well.
cc65965c 600 */
d2182b69 601 ath_dbg(common, PS,
226afe68 602 "Received DTIM beacon indicating buffered broadcast/multicast frame(s)\n");
1b04b930 603 sc->ps_flags |= PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON;
cc65965c
JM
604 return;
605 }
606
1b04b930 607 if (sc->ps_flags & PS_WAIT_FOR_CAB) {
cc65965c
JM
608 /*
609 * This can happen if a broadcast frame is dropped or the AP
610 * fails to send a frame indicating that all CAB frames have
611 * been delivered.
612 */
1b04b930 613 sc->ps_flags &= ~PS_WAIT_FOR_CAB;
d2182b69 614 ath_dbg(common, PS, "PS wait for CAB frames timed out\n");
cc65965c 615 }
cc65965c
JM
616}
617
f73c604c 618static void ath_rx_ps(struct ath_softc *sc, struct sk_buff *skb, bool mybeacon)
cc65965c
JM
619{
620 struct ieee80211_hdr *hdr;
c46917bb 621 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
cc65965c
JM
622
623 hdr = (struct ieee80211_hdr *)skb->data;
624
625 /* Process Beacon and CAB receive in PS state */
ededf1f8 626 if (((sc->ps_flags & PS_WAIT_FOR_BEACON) || ath9k_check_auto_sleep(sc))
f73c604c 627 && mybeacon)
cc65965c 628 ath_rx_ps_beacon(sc, skb);
1b04b930 629 else if ((sc->ps_flags & PS_WAIT_FOR_CAB) &&
cc65965c
JM
630 (ieee80211_is_data(hdr->frame_control) ||
631 ieee80211_is_action(hdr->frame_control)) &&
632 is_multicast_ether_addr(hdr->addr1) &&
633 !ieee80211_has_moredata(hdr->frame_control)) {
cc65965c
JM
634 /*
635 * No more broadcast/multicast frames to be received at this
636 * point.
637 */
3fac6dfd 638 sc->ps_flags &= ~(PS_WAIT_FOR_CAB | PS_WAIT_FOR_BEACON);
d2182b69 639 ath_dbg(common, PS,
226afe68 640 "All PS CAB frames received, back to sleep\n");
1b04b930 641 } else if ((sc->ps_flags & PS_WAIT_FOR_PSPOLL_DATA) &&
9a23f9ca
JM
642 !is_multicast_ether_addr(hdr->addr1) &&
643 !ieee80211_has_morefrags(hdr->frame_control)) {
1b04b930 644 sc->ps_flags &= ~PS_WAIT_FOR_PSPOLL_DATA;
d2182b69 645 ath_dbg(common, PS,
226afe68 646 "Going back to sleep after having received PS-Poll data (0x%lx)\n",
1b04b930
S
647 sc->ps_flags & (PS_WAIT_FOR_BEACON |
648 PS_WAIT_FOR_CAB |
649 PS_WAIT_FOR_PSPOLL_DATA |
650 PS_WAIT_FOR_TX_ACK));
cc65965c
JM
651 }
652}
653
b5c80475 654static bool ath_edma_get_buffers(struct ath_softc *sc,
3a2923e8
FF
655 enum ath9k_rx_qtype qtype,
656 struct ath_rx_status *rs,
657 struct ath_buf **dest)
f078f209 658{
b5c80475
FF
659 struct ath_rx_edma *rx_edma = &sc->rx.rx_edma[qtype];
660 struct ath_hw *ah = sc->sc_ah;
661 struct ath_common *common = ath9k_hw_common(ah);
662 struct sk_buff *skb;
663 struct ath_buf *bf;
664 int ret;
665
666 skb = skb_peek(&rx_edma->rx_fifo);
667 if (!skb)
668 return false;
669
670 bf = SKB_CB_ATHBUF(skb);
671 BUG_ON(!bf);
672
ce9426d1 673 dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
b5c80475
FF
674 common->rx_bufsize, DMA_FROM_DEVICE);
675
3a2923e8 676 ret = ath9k_hw_process_rxdesc_edma(ah, rs, skb->data);
ce9426d1
ML
677 if (ret == -EINPROGRESS) {
678 /*let device gain the buffer again*/
679 dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
680 common->rx_bufsize, DMA_FROM_DEVICE);
b5c80475 681 return false;
ce9426d1 682 }
b5c80475
FF
683
684 __skb_unlink(skb, &rx_edma->rx_fifo);
685 if (ret == -EINVAL) {
686 /* corrupt descriptor, skip this one and the following one */
687 list_add_tail(&bf->list, &sc->rx.rxbuf);
688 ath_rx_edma_buf_link(sc, qtype);
b5c80475 689
3a2923e8
FF
690 skb = skb_peek(&rx_edma->rx_fifo);
691 if (skb) {
692 bf = SKB_CB_ATHBUF(skb);
693 BUG_ON(!bf);
694
695 __skb_unlink(skb, &rx_edma->rx_fifo);
696 list_add_tail(&bf->list, &sc->rx.rxbuf);
697 ath_rx_edma_buf_link(sc, qtype);
698 } else {
699 bf = NULL;
700 }
b5c80475 701 }
b5c80475 702
3a2923e8 703 *dest = bf;
b5c80475
FF
704 return true;
705}
f078f209 706
b5c80475
FF
707static struct ath_buf *ath_edma_get_next_rx_buf(struct ath_softc *sc,
708 struct ath_rx_status *rs,
709 enum ath9k_rx_qtype qtype)
710{
3a2923e8 711 struct ath_buf *bf = NULL;
b5c80475 712
3a2923e8
FF
713 while (ath_edma_get_buffers(sc, qtype, rs, &bf)) {
714 if (!bf)
715 continue;
b5c80475 716
3a2923e8
FF
717 return bf;
718 }
719 return NULL;
b5c80475
FF
720}
721
722static struct ath_buf *ath_get_next_rx_buf(struct ath_softc *sc,
723 struct ath_rx_status *rs)
724{
725 struct ath_hw *ah = sc->sc_ah;
726 struct ath_common *common = ath9k_hw_common(ah);
f078f209 727 struct ath_desc *ds;
b5c80475
FF
728 struct ath_buf *bf;
729 int ret;
730
731 if (list_empty(&sc->rx.rxbuf)) {
732 sc->rx.rxlink = NULL;
733 return NULL;
734 }
735
736 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
737 ds = bf->bf_desc;
738
739 /*
740 * Must provide the virtual address of the current
741 * descriptor, the physical address, and the virtual
742 * address of the next descriptor in the h/w chain.
743 * This allows the HAL to look ahead to see if the
744 * hardware is done with a descriptor by checking the
745 * done bit in the following descriptor and the address
746 * of the current descriptor the DMA engine is working
747 * on. All this is necessary because of our use of
748 * a self-linked list to avoid rx overruns.
749 */
3de21116 750 ret = ath9k_hw_rxprocdesc(ah, ds, rs);
b5c80475
FF
751 if (ret == -EINPROGRESS) {
752 struct ath_rx_status trs;
753 struct ath_buf *tbf;
754 struct ath_desc *tds;
755
756 memset(&trs, 0, sizeof(trs));
757 if (list_is_last(&bf->list, &sc->rx.rxbuf)) {
758 sc->rx.rxlink = NULL;
759 return NULL;
760 }
761
762 tbf = list_entry(bf->list.next, struct ath_buf, list);
763
764 /*
765 * On some hardware the descriptor status words could
766 * get corrupted, including the done bit. Because of
767 * this, check if the next descriptor's done bit is
768 * set or not.
769 *
770 * If the next descriptor's done bit is set, the current
771 * descriptor has been corrupted. Force s/w to discard
772 * this descriptor and continue...
773 */
774
775 tds = tbf->bf_desc;
3de21116 776 ret = ath9k_hw_rxprocdesc(ah, tds, &trs);
b5c80475
FF
777 if (ret == -EINPROGRESS)
778 return NULL;
779 }
780
781 if (!bf->bf_mpdu)
782 return bf;
783
784 /*
785 * Synchronize the DMA transfer with CPU before
786 * 1. accessing the frame
787 * 2. requeueing the same buffer to h/w
788 */
ce9426d1 789 dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
b5c80475
FF
790 common->rx_bufsize,
791 DMA_FROM_DEVICE);
792
793 return bf;
794}
795
d435700f
S
796/* Assumes you've already done the endian to CPU conversion */
797static bool ath9k_rx_accept(struct ath_common *common,
9f167f64 798 struct ieee80211_hdr *hdr,
d435700f
S
799 struct ieee80211_rx_status *rxs,
800 struct ath_rx_status *rx_stats,
801 bool *decrypt_error)
802{
ec205999 803 struct ath_softc *sc = (struct ath_softc *) common->priv;
66760eac 804 bool is_mc, is_valid_tkip, strip_mic, mic_error;
d435700f 805 struct ath_hw *ah = common->ah;
d435700f 806 __le16 fc;
b7b1b512 807 u8 rx_status_len = ah->caps.rx_status_len;
d435700f 808
d435700f
S
809 fc = hdr->frame_control;
810
66760eac
FF
811 is_mc = !!is_multicast_ether_addr(hdr->addr1);
812 is_valid_tkip = rx_stats->rs_keyix != ATH9K_RXKEYIX_INVALID &&
813 test_bit(rx_stats->rs_keyix, common->tkip_keymap);
152e585d
BJ
814 strip_mic = is_valid_tkip && ieee80211_is_data(fc) &&
815 !(rx_stats->rs_status &
846d9363
FF
816 (ATH9K_RXERR_DECRYPT | ATH9K_RXERR_CRC | ATH9K_RXERR_MIC |
817 ATH9K_RXERR_KEYMISS));
66760eac 818
f88373fa
FF
819 /*
820 * Key miss events are only relevant for pairwise keys where the
821 * descriptor does contain a valid key index. This has been observed
822 * mostly with CCMP encryption.
823 */
824 if (rx_stats->rs_keyix == ATH9K_RXKEYIX_INVALID)
825 rx_stats->rs_status &= ~ATH9K_RXERR_KEYMISS;
826
d435700f
S
827 if (!rx_stats->rs_datalen)
828 return false;
829 /*
830 * rs_status follows rs_datalen so if rs_datalen is too large
831 * we can take a hint that hardware corrupted it, so ignore
832 * those frames.
833 */
b7b1b512 834 if (rx_stats->rs_datalen > (common->rx_bufsize - rx_status_len))
d435700f
S
835 return false;
836
0d95521e 837 /* Only use error bits from the last fragment */
d435700f 838 if (rx_stats->rs_more)
0d95521e 839 return true;
d435700f 840
66760eac
FF
841 mic_error = is_valid_tkip && !ieee80211_is_ctl(fc) &&
842 !ieee80211_has_morefrags(fc) &&
843 !(le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG) &&
844 (rx_stats->rs_status & ATH9K_RXERR_MIC);
845
d435700f
S
846 /*
847 * The rx_stats->rs_status will not be set until the end of the
848 * chained descriptors so it can be ignored if rs_more is set. The
849 * rs_more will be false at the last element of the chained
850 * descriptors.
851 */
852 if (rx_stats->rs_status != 0) {
846d9363
FF
853 u8 status_mask;
854
66760eac 855 if (rx_stats->rs_status & ATH9K_RXERR_CRC) {
d435700f 856 rxs->flag |= RX_FLAG_FAILED_FCS_CRC;
66760eac
FF
857 mic_error = false;
858 }
d435700f
S
859 if (rx_stats->rs_status & ATH9K_RXERR_PHY)
860 return false;
861
846d9363
FF
862 if ((rx_stats->rs_status & ATH9K_RXERR_DECRYPT) ||
863 (!is_mc && (rx_stats->rs_status & ATH9K_RXERR_KEYMISS))) {
d435700f 864 *decrypt_error = true;
66760eac 865 mic_error = false;
d435700f 866 }
66760eac 867
d435700f
S
868 /*
869 * Reject error frames with the exception of
870 * decryption and MIC failures. For monitor mode,
871 * we also ignore the CRC error.
872 */
846d9363
FF
873 status_mask = ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC |
874 ATH9K_RXERR_KEYMISS;
875
ec205999 876 if (ah->is_monitoring && (sc->rx.rxfilter & FIF_FCSFAIL))
846d9363
FF
877 status_mask |= ATH9K_RXERR_CRC;
878
879 if (rx_stats->rs_status & ~status_mask)
880 return false;
d435700f 881 }
66760eac
FF
882
883 /*
884 * For unicast frames the MIC error bit can have false positives,
885 * so all MIC error reports need to be validated in software.
886 * False negatives are not common, so skip software verification
887 * if the hardware considers the MIC valid.
888 */
889 if (strip_mic)
890 rxs->flag |= RX_FLAG_MMIC_STRIPPED;
891 else if (is_mc && mic_error)
892 rxs->flag |= RX_FLAG_MMIC_ERROR;
893
d435700f
S
894 return true;
895}
896
897static int ath9k_process_rate(struct ath_common *common,
898 struct ieee80211_hw *hw,
899 struct ath_rx_status *rx_stats,
9f167f64 900 struct ieee80211_rx_status *rxs)
d435700f
S
901{
902 struct ieee80211_supported_band *sband;
903 enum ieee80211_band band;
904 unsigned int i = 0;
905
906 band = hw->conf.channel->band;
907 sband = hw->wiphy->bands[band];
908
909 if (rx_stats->rs_rate & 0x80) {
910 /* HT rate */
911 rxs->flag |= RX_FLAG_HT;
912 if (rx_stats->rs_flags & ATH9K_RX_2040)
913 rxs->flag |= RX_FLAG_40MHZ;
914 if (rx_stats->rs_flags & ATH9K_RX_GI)
915 rxs->flag |= RX_FLAG_SHORT_GI;
916 rxs->rate_idx = rx_stats->rs_rate & 0x7f;
917 return 0;
918 }
919
920 for (i = 0; i < sband->n_bitrates; i++) {
921 if (sband->bitrates[i].hw_value == rx_stats->rs_rate) {
922 rxs->rate_idx = i;
923 return 0;
924 }
925 if (sband->bitrates[i].hw_value_short == rx_stats->rs_rate) {
926 rxs->flag |= RX_FLAG_SHORTPRE;
927 rxs->rate_idx = i;
928 return 0;
929 }
930 }
931
932 /*
933 * No valid hardware bitrate found -- we should not get here
934 * because hardware has already validated this frame as OK.
935 */
d2182b69 936 ath_dbg(common, ANY,
226afe68
JP
937 "unsupported hw bitrate detected 0x%02x using 1 Mbit\n",
938 rx_stats->rs_rate);
d435700f
S
939
940 return -EINVAL;
941}
942
943static void ath9k_process_rssi(struct ath_common *common,
944 struct ieee80211_hw *hw,
9f167f64 945 struct ieee80211_hdr *hdr,
d435700f
S
946 struct ath_rx_status *rx_stats)
947{
9ac58615 948 struct ath_softc *sc = hw->priv;
d435700f 949 struct ath_hw *ah = common->ah;
9fa23e17 950 int last_rssi;
d435700f 951
cf3af748
RM
952 if (!rx_stats->is_mybeacon ||
953 ((ah->opmode != NL80211_IFTYPE_STATION) &&
954 (ah->opmode != NL80211_IFTYPE_ADHOC)))
9fa23e17
FF
955 return;
956
9fa23e17 957 if (rx_stats->rs_rssi != ATH9K_RSSI_BAD && !rx_stats->rs_moreaggr)
9ac58615 958 ATH_RSSI_LPF(sc->last_rssi, rx_stats->rs_rssi);
d435700f 959
9ac58615 960 last_rssi = sc->last_rssi;
d435700f
S
961 if (likely(last_rssi != ATH_RSSI_DUMMY_MARKER))
962 rx_stats->rs_rssi = ATH_EP_RND(last_rssi,
963 ATH_RSSI_EP_MULTIPLIER);
964 if (rx_stats->rs_rssi < 0)
965 rx_stats->rs_rssi = 0;
966
967 /* Update Beacon RSSI, this is used by ANI. */
9fa23e17 968 ah->stats.avgbrssi = rx_stats->rs_rssi;
d435700f
S
969}
970
971/*
972 * For Decrypt or Demic errors, we only mark packet status here and always push
973 * up the frame up to let mac80211 handle the actual error case, be it no
974 * decryption key or real decryption error. This let us keep statistics there.
975 */
976static int ath9k_rx_skb_preprocess(struct ath_common *common,
977 struct ieee80211_hw *hw,
9f167f64 978 struct ieee80211_hdr *hdr,
d435700f
S
979 struct ath_rx_status *rx_stats,
980 struct ieee80211_rx_status *rx_status,
981 bool *decrypt_error)
982{
f749b946
FF
983 struct ath_hw *ah = common->ah;
984
d435700f
S
985 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
986
987 /*
988 * everything but the rate is checked here, the rate check is done
989 * separately to avoid doing two lookups for a rate for each frame.
990 */
9f167f64 991 if (!ath9k_rx_accept(common, hdr, rx_status, rx_stats, decrypt_error))
d435700f
S
992 return -EINVAL;
993
0d95521e
FF
994 /* Only use status info from the last fragment */
995 if (rx_stats->rs_more)
996 return 0;
997
9f167f64 998 ath9k_process_rssi(common, hw, hdr, rx_stats);
d435700f 999
9f167f64 1000 if (ath9k_process_rate(common, hw, rx_stats, rx_status))
d435700f
S
1001 return -EINVAL;
1002
d435700f
S
1003 rx_status->band = hw->conf.channel->band;
1004 rx_status->freq = hw->conf.channel->center_freq;
f749b946 1005 rx_status->signal = ah->noise + rx_stats->rs_rssi;
d435700f 1006 rx_status->antenna = rx_stats->rs_antenna;
6ebacbb7 1007 rx_status->flag |= RX_FLAG_MACTIME_MPDU;
d435700f
S
1008
1009 return 0;
1010}
1011
1012static void ath9k_rx_skb_postprocess(struct ath_common *common,
1013 struct sk_buff *skb,
1014 struct ath_rx_status *rx_stats,
1015 struct ieee80211_rx_status *rxs,
1016 bool decrypt_error)
1017{
1018 struct ath_hw *ah = common->ah;
1019 struct ieee80211_hdr *hdr;
1020 int hdrlen, padpos, padsize;
1021 u8 keyix;
1022 __le16 fc;
1023
1024 /* see if any padding is done by the hw and remove it */
1025 hdr = (struct ieee80211_hdr *) skb->data;
1026 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1027 fc = hdr->frame_control;
1028 padpos = ath9k_cmn_padpos(hdr->frame_control);
1029
1030 /* The MAC header is padded to have 32-bit boundary if the
1031 * packet payload is non-zero. The general calculation for
1032 * padsize would take into account odd header lengths:
1033 * padsize = (4 - padpos % 4) % 4; However, since only
1034 * even-length headers are used, padding can only be 0 or 2
1035 * bytes and we can optimize this a bit. In addition, we must
1036 * not try to remove padding from short control frames that do
1037 * not have payload. */
1038 padsize = padpos & 3;
1039 if (padsize && skb->len>=padpos+padsize+FCS_LEN) {
1040 memmove(skb->data + padsize, skb->data, padpos);
1041 skb_pull(skb, padsize);
1042 }
1043
1044 keyix = rx_stats->rs_keyix;
1045
1046 if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error &&
1047 ieee80211_has_protected(fc)) {
1048 rxs->flag |= RX_FLAG_DECRYPTED;
1049 } else if (ieee80211_has_protected(fc)
1050 && !decrypt_error && skb->len >= hdrlen + 4) {
1051 keyix = skb->data[hdrlen + 3] >> 6;
1052
1053 if (test_bit(keyix, common->keymap))
1054 rxs->flag |= RX_FLAG_DECRYPTED;
1055 }
1056 if (ah->sw_mgmt_crypto &&
1057 (rxs->flag & RX_FLAG_DECRYPTED) &&
1058 ieee80211_is_mgmt(fc))
1059 /* Use software decrypt for management frames. */
1060 rxs->flag &= ~RX_FLAG_DECRYPTED;
1061}
b5c80475 1062
102885a5
VT
1063static void ath_lnaconf_alt_good_scan(struct ath_ant_comb *antcomb,
1064 struct ath_hw_antcomb_conf ant_conf,
1065 int main_rssi_avg)
1066{
1067 antcomb->quick_scan_cnt = 0;
1068
1069 if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA2)
1070 antcomb->rssi_lna2 = main_rssi_avg;
1071 else if (ant_conf.main_lna_conf == ATH_ANT_DIV_COMB_LNA1)
1072 antcomb->rssi_lna1 = main_rssi_avg;
1073
1074 switch ((ant_conf.main_lna_conf << 4) | ant_conf.alt_lna_conf) {
223c5a87 1075 case 0x10: /* LNA2 A-B */
102885a5
VT
1076 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1077 antcomb->first_quick_scan_conf =
1078 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1079 antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
1080 break;
223c5a87 1081 case 0x20: /* LNA1 A-B */
102885a5
VT
1082 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1083 antcomb->first_quick_scan_conf =
1084 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1085 antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
1086 break;
223c5a87 1087 case 0x21: /* LNA1 LNA2 */
102885a5
VT
1088 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA2;
1089 antcomb->first_quick_scan_conf =
1090 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1091 antcomb->second_quick_scan_conf =
1092 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1093 break;
223c5a87 1094 case 0x12: /* LNA2 LNA1 */
102885a5
VT
1095 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1;
1096 antcomb->first_quick_scan_conf =
1097 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1098 antcomb->second_quick_scan_conf =
1099 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1100 break;
223c5a87 1101 case 0x13: /* LNA2 A+B */
102885a5
VT
1102 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1103 antcomb->first_quick_scan_conf =
1104 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1105 antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA1;
1106 break;
223c5a87 1107 case 0x23: /* LNA1 A+B */
102885a5
VT
1108 antcomb->main_conf = ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1109 antcomb->first_quick_scan_conf =
1110 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1111 antcomb->second_quick_scan_conf = ATH_ANT_DIV_COMB_LNA2;
1112 break;
1113 default:
1114 break;
1115 }
1116}
1117
1118static void ath_select_ant_div_from_quick_scan(struct ath_ant_comb *antcomb,
1119 struct ath_hw_antcomb_conf *div_ant_conf,
1120 int main_rssi_avg, int alt_rssi_avg,
1121 int alt_ratio)
1122{
1123 /* alt_good */
1124 switch (antcomb->quick_scan_cnt) {
1125 case 0:
1126 /* set alt to main, and alt to first conf */
1127 div_ant_conf->main_lna_conf = antcomb->main_conf;
1128 div_ant_conf->alt_lna_conf = antcomb->first_quick_scan_conf;
1129 break;
1130 case 1:
1131 /* set alt to main, and alt to first conf */
1132 div_ant_conf->main_lna_conf = antcomb->main_conf;
1133 div_ant_conf->alt_lna_conf = antcomb->second_quick_scan_conf;
1134 antcomb->rssi_first = main_rssi_avg;
1135 antcomb->rssi_second = alt_rssi_avg;
1136
1137 if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
1138 /* main is LNA1 */
1139 if (ath_is_alt_ant_ratio_better(alt_ratio,
1140 ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
1141 ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1142 main_rssi_avg, alt_rssi_avg,
1143 antcomb->total_pkt_count))
1144 antcomb->first_ratio = true;
1145 else
1146 antcomb->first_ratio = false;
1147 } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
1148 if (ath_is_alt_ant_ratio_better(alt_ratio,
1149 ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
1150 ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1151 main_rssi_avg, alt_rssi_avg,
1152 antcomb->total_pkt_count))
1153 antcomb->first_ratio = true;
1154 else
1155 antcomb->first_ratio = false;
1156 } else {
1157 if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
1158 (alt_rssi_avg > main_rssi_avg +
1159 ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
1160 (alt_rssi_avg > main_rssi_avg)) &&
1161 (antcomb->total_pkt_count > 50))
1162 antcomb->first_ratio = true;
1163 else
1164 antcomb->first_ratio = false;
1165 }
1166 break;
1167 case 2:
1168 antcomb->alt_good = false;
1169 antcomb->scan_not_start = false;
1170 antcomb->scan = false;
1171 antcomb->rssi_first = main_rssi_avg;
1172 antcomb->rssi_third = alt_rssi_avg;
1173
1174 if (antcomb->second_quick_scan_conf == ATH_ANT_DIV_COMB_LNA1)
1175 antcomb->rssi_lna1 = alt_rssi_avg;
1176 else if (antcomb->second_quick_scan_conf ==
1177 ATH_ANT_DIV_COMB_LNA2)
1178 antcomb->rssi_lna2 = alt_rssi_avg;
1179 else if (antcomb->second_quick_scan_conf ==
1180 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2) {
1181 if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2)
1182 antcomb->rssi_lna2 = main_rssi_avg;
1183 else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1)
1184 antcomb->rssi_lna1 = main_rssi_avg;
1185 }
1186
1187 if (antcomb->rssi_lna2 > antcomb->rssi_lna1 +
1188 ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)
1189 div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
1190 else
1191 div_ant_conf->main_lna_conf = ATH_ANT_DIV_COMB_LNA1;
1192
1193 if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) {
1194 if (ath_is_alt_ant_ratio_better(alt_ratio,
1195 ATH_ANT_DIV_COMB_LNA1_DELTA_HI,
1196 ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1197 main_rssi_avg, alt_rssi_avg,
1198 antcomb->total_pkt_count))
1199 antcomb->second_ratio = true;
1200 else
1201 antcomb->second_ratio = false;
1202 } else if (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2) {
1203 if (ath_is_alt_ant_ratio_better(alt_ratio,
1204 ATH_ANT_DIV_COMB_LNA1_DELTA_MID,
1205 ATH_ANT_DIV_COMB_LNA1_DELTA_LOW,
1206 main_rssi_avg, alt_rssi_avg,
1207 antcomb->total_pkt_count))
1208 antcomb->second_ratio = true;
1209 else
1210 antcomb->second_ratio = false;
1211 } else {
1212 if ((((alt_ratio >= ATH_ANT_DIV_COMB_ALT_ANT_RATIO2) &&
1213 (alt_rssi_avg > main_rssi_avg +
1214 ATH_ANT_DIV_COMB_LNA1_DELTA_HI)) ||
1215 (alt_rssi_avg > main_rssi_avg)) &&
1216 (antcomb->total_pkt_count > 50))
1217 antcomb->second_ratio = true;
1218 else
1219 antcomb->second_ratio = false;
1220 }
1221
1222 /* set alt to the conf with maximun ratio */
1223 if (antcomb->first_ratio && antcomb->second_ratio) {
1224 if (antcomb->rssi_second > antcomb->rssi_third) {
1225 /* first alt*/
1226 if ((antcomb->first_quick_scan_conf ==
1227 ATH_ANT_DIV_COMB_LNA1) ||
1228 (antcomb->first_quick_scan_conf ==
1229 ATH_ANT_DIV_COMB_LNA2))
1230 /* Set alt LNA1 or LNA2*/
1231 if (div_ant_conf->main_lna_conf ==
1232 ATH_ANT_DIV_COMB_LNA2)
1233 div_ant_conf->alt_lna_conf =
1234 ATH_ANT_DIV_COMB_LNA1;
1235 else
1236 div_ant_conf->alt_lna_conf =
1237 ATH_ANT_DIV_COMB_LNA2;
1238 else
1239 /* Set alt to A+B or A-B */
1240 div_ant_conf->alt_lna_conf =
1241 antcomb->first_quick_scan_conf;
1242 } else if ((antcomb->second_quick_scan_conf ==
1243 ATH_ANT_DIV_COMB_LNA1) ||
1244 (antcomb->second_quick_scan_conf ==
1245 ATH_ANT_DIV_COMB_LNA2)) {
1246 /* Set alt LNA1 or LNA2 */
1247 if (div_ant_conf->main_lna_conf ==
1248 ATH_ANT_DIV_COMB_LNA2)
1249 div_ant_conf->alt_lna_conf =
1250 ATH_ANT_DIV_COMB_LNA1;
1251 else
1252 div_ant_conf->alt_lna_conf =
1253 ATH_ANT_DIV_COMB_LNA2;
1254 } else {
1255 /* Set alt to A+B or A-B */
1256 div_ant_conf->alt_lna_conf =
1257 antcomb->second_quick_scan_conf;
1258 }
1259 } else if (antcomb->first_ratio) {
1260 /* first alt */
1261 if ((antcomb->first_quick_scan_conf ==
1262 ATH_ANT_DIV_COMB_LNA1) ||
1263 (antcomb->first_quick_scan_conf ==
1264 ATH_ANT_DIV_COMB_LNA2))
1265 /* Set alt LNA1 or LNA2 */
1266 if (div_ant_conf->main_lna_conf ==
1267 ATH_ANT_DIV_COMB_LNA2)
1268 div_ant_conf->alt_lna_conf =
1269 ATH_ANT_DIV_COMB_LNA1;
1270 else
1271 div_ant_conf->alt_lna_conf =
1272 ATH_ANT_DIV_COMB_LNA2;
1273 else
1274 /* Set alt to A+B or A-B */
1275 div_ant_conf->alt_lna_conf =
1276 antcomb->first_quick_scan_conf;
1277 } else if (antcomb->second_ratio) {
1278 /* second alt */
1279 if ((antcomb->second_quick_scan_conf ==
1280 ATH_ANT_DIV_COMB_LNA1) ||
1281 (antcomb->second_quick_scan_conf ==
1282 ATH_ANT_DIV_COMB_LNA2))
1283 /* Set alt LNA1 or LNA2 */
1284 if (div_ant_conf->main_lna_conf ==
1285 ATH_ANT_DIV_COMB_LNA2)
1286 div_ant_conf->alt_lna_conf =
1287 ATH_ANT_DIV_COMB_LNA1;
1288 else
1289 div_ant_conf->alt_lna_conf =
1290 ATH_ANT_DIV_COMB_LNA2;
1291 else
1292 /* Set alt to A+B or A-B */
1293 div_ant_conf->alt_lna_conf =
1294 antcomb->second_quick_scan_conf;
1295 } else {
1296 /* main is largest */
1297 if ((antcomb->main_conf == ATH_ANT_DIV_COMB_LNA1) ||
1298 (antcomb->main_conf == ATH_ANT_DIV_COMB_LNA2))
1299 /* Set alt LNA1 or LNA2 */
1300 if (div_ant_conf->main_lna_conf ==
1301 ATH_ANT_DIV_COMB_LNA2)
1302 div_ant_conf->alt_lna_conf =
1303 ATH_ANT_DIV_COMB_LNA1;
1304 else
1305 div_ant_conf->alt_lna_conf =
1306 ATH_ANT_DIV_COMB_LNA2;
1307 else
1308 /* Set alt to A+B or A-B */
1309 div_ant_conf->alt_lna_conf = antcomb->main_conf;
1310 }
1311 break;
1312 default:
1313 break;
1314 }
1315}
1316
3e9a212a
MSS
1317static void ath_ant_div_conf_fast_divbias(struct ath_hw_antcomb_conf *ant_conf,
1318 struct ath_ant_comb *antcomb, int alt_ratio)
102885a5 1319{
3e9a212a
MSS
1320 if (ant_conf->div_group == 0) {
1321 /* Adjust the fast_div_bias based on main and alt lna conf */
1322 switch ((ant_conf->main_lna_conf << 4) |
1323 ant_conf->alt_lna_conf) {
223c5a87 1324 case 0x01: /* A-B LNA2 */
3e9a212a
MSS
1325 ant_conf->fast_div_bias = 0x3b;
1326 break;
223c5a87 1327 case 0x02: /* A-B LNA1 */
3e9a212a
MSS
1328 ant_conf->fast_div_bias = 0x3d;
1329 break;
223c5a87 1330 case 0x03: /* A-B A+B */
3e9a212a
MSS
1331 ant_conf->fast_div_bias = 0x1;
1332 break;
223c5a87 1333 case 0x10: /* LNA2 A-B */
3e9a212a
MSS
1334 ant_conf->fast_div_bias = 0x7;
1335 break;
223c5a87 1336 case 0x12: /* LNA2 LNA1 */
3e9a212a
MSS
1337 ant_conf->fast_div_bias = 0x2;
1338 break;
223c5a87 1339 case 0x13: /* LNA2 A+B */
3e9a212a
MSS
1340 ant_conf->fast_div_bias = 0x7;
1341 break;
223c5a87 1342 case 0x20: /* LNA1 A-B */
3e9a212a
MSS
1343 ant_conf->fast_div_bias = 0x6;
1344 break;
223c5a87 1345 case 0x21: /* LNA1 LNA2 */
3e9a212a
MSS
1346 ant_conf->fast_div_bias = 0x0;
1347 break;
223c5a87 1348 case 0x23: /* LNA1 A+B */
3e9a212a
MSS
1349 ant_conf->fast_div_bias = 0x6;
1350 break;
223c5a87 1351 case 0x30: /* A+B A-B */
3e9a212a
MSS
1352 ant_conf->fast_div_bias = 0x1;
1353 break;
223c5a87 1354 case 0x31: /* A+B LNA2 */
3e9a212a
MSS
1355 ant_conf->fast_div_bias = 0x3b;
1356 break;
223c5a87 1357 case 0x32: /* A+B LNA1 */
3e9a212a
MSS
1358 ant_conf->fast_div_bias = 0x3d;
1359 break;
1360 default:
1361 break;
1362 }
e7ef5bc0
GJ
1363 } else if (ant_conf->div_group == 1) {
1364 /* Adjust the fast_div_bias based on main and alt_lna_conf */
1365 switch ((ant_conf->main_lna_conf << 4) |
1366 ant_conf->alt_lna_conf) {
1367 case 0x01: /* A-B LNA2 */
1368 ant_conf->fast_div_bias = 0x1;
1369 ant_conf->main_gaintb = 0;
1370 ant_conf->alt_gaintb = 0;
1371 break;
1372 case 0x02: /* A-B LNA1 */
1373 ant_conf->fast_div_bias = 0x1;
1374 ant_conf->main_gaintb = 0;
1375 ant_conf->alt_gaintb = 0;
1376 break;
1377 case 0x03: /* A-B A+B */
1378 ant_conf->fast_div_bias = 0x1;
1379 ant_conf->main_gaintb = 0;
1380 ant_conf->alt_gaintb = 0;
1381 break;
1382 case 0x10: /* LNA2 A-B */
1383 if (!(antcomb->scan) &&
1384 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1385 ant_conf->fast_div_bias = 0x3f;
1386 else
1387 ant_conf->fast_div_bias = 0x1;
1388 ant_conf->main_gaintb = 0;
1389 ant_conf->alt_gaintb = 0;
1390 break;
1391 case 0x12: /* LNA2 LNA1 */
1392 ant_conf->fast_div_bias = 0x1;
1393 ant_conf->main_gaintb = 0;
1394 ant_conf->alt_gaintb = 0;
1395 break;
1396 case 0x13: /* LNA2 A+B */
1397 if (!(antcomb->scan) &&
1398 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1399 ant_conf->fast_div_bias = 0x3f;
1400 else
1401 ant_conf->fast_div_bias = 0x1;
1402 ant_conf->main_gaintb = 0;
1403 ant_conf->alt_gaintb = 0;
1404 break;
1405 case 0x20: /* LNA1 A-B */
1406 if (!(antcomb->scan) &&
1407 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1408 ant_conf->fast_div_bias = 0x3f;
1409 else
1410 ant_conf->fast_div_bias = 0x1;
1411 ant_conf->main_gaintb = 0;
1412 ant_conf->alt_gaintb = 0;
1413 break;
1414 case 0x21: /* LNA1 LNA2 */
1415 ant_conf->fast_div_bias = 0x1;
1416 ant_conf->main_gaintb = 0;
1417 ant_conf->alt_gaintb = 0;
1418 break;
1419 case 0x23: /* LNA1 A+B */
1420 if (!(antcomb->scan) &&
1421 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1422 ant_conf->fast_div_bias = 0x3f;
1423 else
1424 ant_conf->fast_div_bias = 0x1;
1425 ant_conf->main_gaintb = 0;
1426 ant_conf->alt_gaintb = 0;
1427 break;
1428 case 0x30: /* A+B A-B */
1429 ant_conf->fast_div_bias = 0x1;
1430 ant_conf->main_gaintb = 0;
1431 ant_conf->alt_gaintb = 0;
1432 break;
1433 case 0x31: /* A+B LNA2 */
1434 ant_conf->fast_div_bias = 0x1;
1435 ant_conf->main_gaintb = 0;
1436 ant_conf->alt_gaintb = 0;
1437 break;
1438 case 0x32: /* A+B LNA1 */
1439 ant_conf->fast_div_bias = 0x1;
1440 ant_conf->main_gaintb = 0;
1441 ant_conf->alt_gaintb = 0;
1442 break;
1443 default:
1444 break;
1445 }
3e9a212a
MSS
1446 } else if (ant_conf->div_group == 2) {
1447 /* Adjust the fast_div_bias based on main and alt_lna_conf */
1448 switch ((ant_conf->main_lna_conf << 4) |
1449 ant_conf->alt_lna_conf) {
223c5a87 1450 case 0x01: /* A-B LNA2 */
3e9a212a
MSS
1451 ant_conf->fast_div_bias = 0x1;
1452 ant_conf->main_gaintb = 0;
1453 ant_conf->alt_gaintb = 0;
1454 break;
223c5a87 1455 case 0x02: /* A-B LNA1 */
3e9a212a
MSS
1456 ant_conf->fast_div_bias = 0x1;
1457 ant_conf->main_gaintb = 0;
1458 ant_conf->alt_gaintb = 0;
1459 break;
223c5a87 1460 case 0x03: /* A-B A+B */
3e9a212a
MSS
1461 ant_conf->fast_div_bias = 0x1;
1462 ant_conf->main_gaintb = 0;
1463 ant_conf->alt_gaintb = 0;
1464 break;
223c5a87 1465 case 0x10: /* LNA2 A-B */
3e9a212a
MSS
1466 if (!(antcomb->scan) &&
1467 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1468 ant_conf->fast_div_bias = 0x1;
1469 else
1470 ant_conf->fast_div_bias = 0x2;
1471 ant_conf->main_gaintb = 0;
1472 ant_conf->alt_gaintb = 0;
1473 break;
223c5a87 1474 case 0x12: /* LNA2 LNA1 */
3e9a212a
MSS
1475 ant_conf->fast_div_bias = 0x1;
1476 ant_conf->main_gaintb = 0;
1477 ant_conf->alt_gaintb = 0;
1478 break;
223c5a87 1479 case 0x13: /* LNA2 A+B */
3e9a212a
MSS
1480 if (!(antcomb->scan) &&
1481 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1482 ant_conf->fast_div_bias = 0x1;
1483 else
1484 ant_conf->fast_div_bias = 0x2;
1485 ant_conf->main_gaintb = 0;
1486 ant_conf->alt_gaintb = 0;
1487 break;
223c5a87 1488 case 0x20: /* LNA1 A-B */
3e9a212a
MSS
1489 if (!(antcomb->scan) &&
1490 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1491 ant_conf->fast_div_bias = 0x1;
1492 else
1493 ant_conf->fast_div_bias = 0x2;
1494 ant_conf->main_gaintb = 0;
1495 ant_conf->alt_gaintb = 0;
1496 break;
223c5a87 1497 case 0x21: /* LNA1 LNA2 */
3e9a212a
MSS
1498 ant_conf->fast_div_bias = 0x1;
1499 ant_conf->main_gaintb = 0;
1500 ant_conf->alt_gaintb = 0;
1501 break;
223c5a87 1502 case 0x23: /* LNA1 A+B */
3e9a212a
MSS
1503 if (!(antcomb->scan) &&
1504 (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO))
1505 ant_conf->fast_div_bias = 0x1;
1506 else
1507 ant_conf->fast_div_bias = 0x2;
1508 ant_conf->main_gaintb = 0;
1509 ant_conf->alt_gaintb = 0;
1510 break;
223c5a87 1511 case 0x30: /* A+B A-B */
3e9a212a
MSS
1512 ant_conf->fast_div_bias = 0x1;
1513 ant_conf->main_gaintb = 0;
1514 ant_conf->alt_gaintb = 0;
1515 break;
223c5a87 1516 case 0x31: /* A+B LNA2 */
3e9a212a
MSS
1517 ant_conf->fast_div_bias = 0x1;
1518 ant_conf->main_gaintb = 0;
1519 ant_conf->alt_gaintb = 0;
1520 break;
223c5a87 1521 case 0x32: /* A+B LNA1 */
3e9a212a
MSS
1522 ant_conf->fast_div_bias = 0x1;
1523 ant_conf->main_gaintb = 0;
1524 ant_conf->alt_gaintb = 0;
1525 break;
1526 default:
1527 break;
1528 }
102885a5
VT
1529 }
1530}
1531
1532/* Antenna diversity and combining */
1533static void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs)
1534{
1535 struct ath_hw_antcomb_conf div_ant_conf;
1536 struct ath_ant_comb *antcomb = &sc->ant_comb;
1537 int alt_ratio = 0, alt_rssi_avg = 0, main_rssi_avg = 0, curr_alt_set;
0ff2b5c0 1538 int curr_main_set;
102885a5
VT
1539 int main_rssi = rs->rs_rssi_ctl0;
1540 int alt_rssi = rs->rs_rssi_ctl1;
1541 int rx_ant_conf, main_ant_conf;
1542 bool short_scan = false;
1543
1544 rx_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_CURRENT_SHIFT) &
1545 ATH_ANT_RX_MASK;
1546 main_ant_conf = (rs->rs_rssi_ctl2 >> ATH_ANT_RX_MAIN_SHIFT) &
1547 ATH_ANT_RX_MASK;
1548
21e8ee6d
MSS
1549 /* Record packet only when both main_rssi and alt_rssi is positive */
1550 if (main_rssi > 0 && alt_rssi > 0) {
102885a5
VT
1551 antcomb->total_pkt_count++;
1552 antcomb->main_total_rssi += main_rssi;
1553 antcomb->alt_total_rssi += alt_rssi;
1554 if (main_ant_conf == rx_ant_conf)
1555 antcomb->main_recv_cnt++;
1556 else
1557 antcomb->alt_recv_cnt++;
1558 }
1559
1560 /* Short scan check */
1561 if (antcomb->scan && antcomb->alt_good) {
1562 if (time_after(jiffies, antcomb->scan_start_time +
1563 msecs_to_jiffies(ATH_ANT_DIV_COMB_SHORT_SCAN_INTR)))
1564 short_scan = true;
1565 else
1566 if (antcomb->total_pkt_count ==
1567 ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT) {
1568 alt_ratio = ((antcomb->alt_recv_cnt * 100) /
1569 antcomb->total_pkt_count);
1570 if (alt_ratio < ATH_ANT_DIV_COMB_ALT_ANT_RATIO)
1571 short_scan = true;
1572 }
1573 }
1574
1575 if (((antcomb->total_pkt_count < ATH_ANT_DIV_COMB_MAX_PKTCOUNT) ||
1576 rs->rs_moreaggr) && !short_scan)
1577 return;
1578
1579 if (antcomb->total_pkt_count) {
1580 alt_ratio = ((antcomb->alt_recv_cnt * 100) /
1581 antcomb->total_pkt_count);
1582 main_rssi_avg = (antcomb->main_total_rssi /
1583 antcomb->total_pkt_count);
1584 alt_rssi_avg = (antcomb->alt_total_rssi /
1585 antcomb->total_pkt_count);
1586 }
1587
1588
1589 ath9k_hw_antdiv_comb_conf_get(sc->sc_ah, &div_ant_conf);
1590 curr_alt_set = div_ant_conf.alt_lna_conf;
1591 curr_main_set = div_ant_conf.main_lna_conf;
102885a5
VT
1592
1593 antcomb->count++;
1594
1595 if (antcomb->count == ATH_ANT_DIV_COMB_MAX_COUNT) {
1596 if (alt_ratio > ATH_ANT_DIV_COMB_ALT_ANT_RATIO) {
1597 ath_lnaconf_alt_good_scan(antcomb, div_ant_conf,
1598 main_rssi_avg);
1599 antcomb->alt_good = true;
1600 } else {
1601 antcomb->alt_good = false;
1602 }
1603
1604 antcomb->count = 0;
1605 antcomb->scan = true;
1606 antcomb->scan_not_start = true;
1607 }
1608
1609 if (!antcomb->scan) {
b85c5734
MSS
1610 if (ath_ant_div_comb_alt_check(div_ant_conf.div_group,
1611 alt_ratio, curr_main_set, curr_alt_set,
1612 alt_rssi_avg, main_rssi_avg)) {
102885a5
VT
1613 if (curr_alt_set == ATH_ANT_DIV_COMB_LNA2) {
1614 /* Switch main and alt LNA */
1615 div_ant_conf.main_lna_conf =
1616 ATH_ANT_DIV_COMB_LNA2;
1617 div_ant_conf.alt_lna_conf =
1618 ATH_ANT_DIV_COMB_LNA1;
1619 } else if (curr_alt_set == ATH_ANT_DIV_COMB_LNA1) {
1620 div_ant_conf.main_lna_conf =
1621 ATH_ANT_DIV_COMB_LNA1;
1622 div_ant_conf.alt_lna_conf =
1623 ATH_ANT_DIV_COMB_LNA2;
1624 }
1625
1626 goto div_comb_done;
1627 } else if ((curr_alt_set != ATH_ANT_DIV_COMB_LNA1) &&
1628 (curr_alt_set != ATH_ANT_DIV_COMB_LNA2)) {
1629 /* Set alt to another LNA */
1630 if (curr_main_set == ATH_ANT_DIV_COMB_LNA2)
1631 div_ant_conf.alt_lna_conf =
1632 ATH_ANT_DIV_COMB_LNA1;
1633 else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1)
1634 div_ant_conf.alt_lna_conf =
1635 ATH_ANT_DIV_COMB_LNA2;
1636
1637 goto div_comb_done;
1638 }
1639
1640 if ((alt_rssi_avg < (main_rssi_avg +
8afbcc8b 1641 div_ant_conf.lna1_lna2_delta)))
102885a5
VT
1642 goto div_comb_done;
1643 }
1644
1645 if (!antcomb->scan_not_start) {
1646 switch (curr_alt_set) {
1647 case ATH_ANT_DIV_COMB_LNA2:
1648 antcomb->rssi_lna2 = alt_rssi_avg;
1649 antcomb->rssi_lna1 = main_rssi_avg;
1650 antcomb->scan = true;
1651 /* set to A+B */
1652 div_ant_conf.main_lna_conf =
1653 ATH_ANT_DIV_COMB_LNA1;
1654 div_ant_conf.alt_lna_conf =
1655 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1656 break;
1657 case ATH_ANT_DIV_COMB_LNA1:
1658 antcomb->rssi_lna1 = alt_rssi_avg;
1659 antcomb->rssi_lna2 = main_rssi_avg;
1660 antcomb->scan = true;
1661 /* set to A+B */
1662 div_ant_conf.main_lna_conf = ATH_ANT_DIV_COMB_LNA2;
1663 div_ant_conf.alt_lna_conf =
1664 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1665 break;
1666 case ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2:
1667 antcomb->rssi_add = alt_rssi_avg;
1668 antcomb->scan = true;
1669 /* set to A-B */
1670 div_ant_conf.alt_lna_conf =
1671 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1672 break;
1673 case ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2:
1674 antcomb->rssi_sub = alt_rssi_avg;
1675 antcomb->scan = false;
1676 if (antcomb->rssi_lna2 >
1677 (antcomb->rssi_lna1 +
1678 ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA)) {
1679 /* use LNA2 as main LNA */
1680 if ((antcomb->rssi_add > antcomb->rssi_lna1) &&
1681 (antcomb->rssi_add > antcomb->rssi_sub)) {
1682 /* set to A+B */
1683 div_ant_conf.main_lna_conf =
1684 ATH_ANT_DIV_COMB_LNA2;
1685 div_ant_conf.alt_lna_conf =
1686 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1687 } else if (antcomb->rssi_sub >
1688 antcomb->rssi_lna1) {
1689 /* set to A-B */
1690 div_ant_conf.main_lna_conf =
1691 ATH_ANT_DIV_COMB_LNA2;
1692 div_ant_conf.alt_lna_conf =
1693 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1694 } else {
1695 /* set to LNA1 */
1696 div_ant_conf.main_lna_conf =
1697 ATH_ANT_DIV_COMB_LNA2;
1698 div_ant_conf.alt_lna_conf =
1699 ATH_ANT_DIV_COMB_LNA1;
1700 }
1701 } else {
1702 /* use LNA1 as main LNA */
1703 if ((antcomb->rssi_add > antcomb->rssi_lna2) &&
1704 (antcomb->rssi_add > antcomb->rssi_sub)) {
1705 /* set to A+B */
1706 div_ant_conf.main_lna_conf =
1707 ATH_ANT_DIV_COMB_LNA1;
1708 div_ant_conf.alt_lna_conf =
1709 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2;
1710 } else if (antcomb->rssi_sub >
1711 antcomb->rssi_lna1) {
1712 /* set to A-B */
1713 div_ant_conf.main_lna_conf =
1714 ATH_ANT_DIV_COMB_LNA1;
1715 div_ant_conf.alt_lna_conf =
1716 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2;
1717 } else {
1718 /* set to LNA2 */
1719 div_ant_conf.main_lna_conf =
1720 ATH_ANT_DIV_COMB_LNA1;
1721 div_ant_conf.alt_lna_conf =
1722 ATH_ANT_DIV_COMB_LNA2;
1723 }
1724 }
1725 break;
1726 default:
1727 break;
1728 }
1729 } else {
1730 if (!antcomb->alt_good) {
1731 antcomb->scan_not_start = false;
1732 /* Set alt to another LNA */
1733 if (curr_main_set == ATH_ANT_DIV_COMB_LNA2) {
1734 div_ant_conf.main_lna_conf =
1735 ATH_ANT_DIV_COMB_LNA2;
1736 div_ant_conf.alt_lna_conf =
1737 ATH_ANT_DIV_COMB_LNA1;
1738 } else if (curr_main_set == ATH_ANT_DIV_COMB_LNA1) {
1739 div_ant_conf.main_lna_conf =
1740 ATH_ANT_DIV_COMB_LNA1;
1741 div_ant_conf.alt_lna_conf =
1742 ATH_ANT_DIV_COMB_LNA2;
1743 }
1744 goto div_comb_done;
1745 }
1746 }
1747
1748 ath_select_ant_div_from_quick_scan(antcomb, &div_ant_conf,
1749 main_rssi_avg, alt_rssi_avg,
1750 alt_ratio);
1751
1752 antcomb->quick_scan_cnt++;
1753
1754div_comb_done:
3e9a212a 1755 ath_ant_div_conf_fast_divbias(&div_ant_conf, antcomb, alt_ratio);
102885a5
VT
1756 ath9k_hw_antdiv_comb_conf_set(sc->sc_ah, &div_ant_conf);
1757
1758 antcomb->scan_start_time = jiffies;
1759 antcomb->total_pkt_count = 0;
1760 antcomb->main_total_rssi = 0;
1761 antcomb->alt_total_rssi = 0;
1762 antcomb->main_recv_cnt = 0;
1763 antcomb->alt_recv_cnt = 0;
1764}
1765
b5c80475
FF
1766int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp)
1767{
1768 struct ath_buf *bf;
0d95521e 1769 struct sk_buff *skb = NULL, *requeue_skb, *hdr_skb;
5ca42627 1770 struct ieee80211_rx_status *rxs;
cbe61d8a 1771 struct ath_hw *ah = sc->sc_ah;
27c51f1a 1772 struct ath_common *common = ath9k_hw_common(ah);
7545daf4 1773 struct ieee80211_hw *hw = sc->hw;
be0418ad 1774 struct ieee80211_hdr *hdr;
c9b14170 1775 int retval;
be0418ad 1776 bool decrypt_error = false;
29bffa96 1777 struct ath_rx_status rs;
b5c80475
FF
1778 enum ath9k_rx_qtype qtype;
1779 bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
1780 int dma_type;
5c6dd921 1781 u8 rx_status_len = ah->caps.rx_status_len;
a6d2055b
FF
1782 u64 tsf = 0;
1783 u32 tsf_lower = 0;
8ab2cd09 1784 unsigned long flags;
be0418ad 1785
b5c80475 1786 if (edma)
b5c80475 1787 dma_type = DMA_BIDIRECTIONAL;
56824223
ML
1788 else
1789 dma_type = DMA_FROM_DEVICE;
b5c80475
FF
1790
1791 qtype = hp ? ATH9K_RX_QUEUE_HP : ATH9K_RX_QUEUE_LP;
b77f483f 1792 spin_lock_bh(&sc->rx.rxbuflock);
f078f209 1793
a6d2055b
FF
1794 tsf = ath9k_hw_gettsf64(ah);
1795 tsf_lower = tsf & 0xffffffff;
1796
f078f209
LR
1797 do {
1798 /* If handling rx interrupt and flush is in progress => exit */
98deeea0 1799 if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0))
f078f209
LR
1800 break;
1801
29bffa96 1802 memset(&rs, 0, sizeof(rs));
b5c80475
FF
1803 if (edma)
1804 bf = ath_edma_get_next_rx_buf(sc, &rs, qtype);
1805 else
1806 bf = ath_get_next_rx_buf(sc, &rs);
f078f209 1807
b5c80475
FF
1808 if (!bf)
1809 break;
f078f209 1810
f078f209 1811 skb = bf->bf_mpdu;
be0418ad 1812 if (!skb)
f078f209 1813 continue;
f078f209 1814
0d95521e
FF
1815 /*
1816 * Take frame header from the first fragment and RX status from
1817 * the last one.
1818 */
1819 if (sc->rx.frag)
1820 hdr_skb = sc->rx.frag;
1821 else
1822 hdr_skb = skb;
1823
1824 hdr = (struct ieee80211_hdr *) (hdr_skb->data + rx_status_len);
1825 rxs = IEEE80211_SKB_RXCB(hdr_skb);
cf3af748 1826 if (ieee80211_is_beacon(hdr->frame_control) &&
356cb55d 1827 !is_zero_ether_addr(common->curbssid) &&
cf3af748
RM
1828 !compare_ether_addr(hdr->addr3, common->curbssid))
1829 rs.is_mybeacon = true;
1830 else
1831 rs.is_mybeacon = false;
5ca42627 1832
29bffa96 1833 ath_debug_stat_rx(sc, &rs);
1395d3f0 1834
f078f209 1835 /*
be0418ad
S
1836 * If we're asked to flush receive queue, directly
1837 * chain it back at the queue without processing it.
f078f209 1838 */
3483288c 1839 if (sc->sc_flags & SC_OP_RXFLUSH)
0d95521e 1840 goto requeue_drop_frag;
f078f209 1841
a6d2055b
FF
1842 rxs->mactime = (tsf & ~0xffffffffULL) | rs.rs_tstamp;
1843 if (rs.rs_tstamp > tsf_lower &&
1844 unlikely(rs.rs_tstamp - tsf_lower > 0x10000000))
1845 rxs->mactime -= 0x100000000ULL;
1846
1847 if (rs.rs_tstamp < tsf_lower &&
1848 unlikely(tsf_lower - rs.rs_tstamp > 0x10000000))
1849 rxs->mactime += 0x100000000ULL;
1850
83c76570
ZK
1851 retval = ath9k_rx_skb_preprocess(common, hw, hdr, &rs,
1852 rxs, &decrypt_error);
1853 if (retval)
1854 goto requeue_drop_frag;
1855
cb71d9ba
LR
1856 /* Ensure we always have an skb to requeue once we are done
1857 * processing the current buffer's skb */
cc861f74 1858 requeue_skb = ath_rxbuf_alloc(common, common->rx_bufsize, GFP_ATOMIC);
cb71d9ba
LR
1859
1860 /* If there is no memory we ignore the current RX'd frame,
1861 * tell hardware it can give us a new frame using the old
b77f483f 1862 * skb and put it at the tail of the sc->rx.rxbuf list for
cb71d9ba
LR
1863 * processing. */
1864 if (!requeue_skb)
0d95521e 1865 goto requeue_drop_frag;
f078f209 1866
9bf9fca8 1867 /* Unmap the frame */
7da3c55c 1868 dma_unmap_single(sc->dev, bf->bf_buf_addr,
cc861f74 1869 common->rx_bufsize,
b5c80475 1870 dma_type);
f078f209 1871
b5c80475
FF
1872 skb_put(skb, rs.rs_datalen + ah->caps.rx_status_len);
1873 if (ah->caps.rx_status_len)
1874 skb_pull(skb, ah->caps.rx_status_len);
be0418ad 1875
0d95521e
FF
1876 if (!rs.rs_more)
1877 ath9k_rx_skb_postprocess(common, hdr_skb, &rs,
1878 rxs, decrypt_error);
be0418ad 1879
cb71d9ba
LR
1880 /* We will now give hardware our shiny new allocated skb */
1881 bf->bf_mpdu = requeue_skb;
7da3c55c 1882 bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data,
cc861f74 1883 common->rx_bufsize,
b5c80475 1884 dma_type);
7da3c55c 1885 if (unlikely(dma_mapping_error(sc->dev,
f8316df1
LR
1886 bf->bf_buf_addr))) {
1887 dev_kfree_skb_any(requeue_skb);
1888 bf->bf_mpdu = NULL;
6cf9e995 1889 bf->bf_buf_addr = 0;
3800276a 1890 ath_err(common, "dma_mapping_error() on RX\n");
7545daf4 1891 ieee80211_rx(hw, skb);
f8316df1
LR
1892 break;
1893 }
f078f209 1894
0d95521e
FF
1895 if (rs.rs_more) {
1896 /*
1897 * rs_more indicates chained descriptors which can be
1898 * used to link buffers together for a sort of
1899 * scatter-gather operation.
1900 */
1901 if (sc->rx.frag) {
1902 /* too many fragments - cannot handle frame */
1903 dev_kfree_skb_any(sc->rx.frag);
1904 dev_kfree_skb_any(skb);
1905 skb = NULL;
1906 }
1907 sc->rx.frag = skb;
1908 goto requeue;
1909 }
1910
1911 if (sc->rx.frag) {
1912 int space = skb->len - skb_tailroom(hdr_skb);
1913
1914 sc->rx.frag = NULL;
1915
1916 if (pskb_expand_head(hdr_skb, 0, space, GFP_ATOMIC) < 0) {
1917 dev_kfree_skb(skb);
1918 goto requeue_drop_frag;
1919 }
1920
1921 skb_copy_from_linear_data(skb, skb_put(hdr_skb, skb->len),
1922 skb->len);
1923 dev_kfree_skb_any(skb);
1924 skb = hdr_skb;
1925 }
1926
eb840a80
MSS
1927
1928 if (ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) {
1929
1930 /*
1931 * change the default rx antenna if rx diversity
1932 * chooses the other antenna 3 times in a row.
1933 */
1934 if (sc->rx.defant != rs.rs_antenna) {
1935 if (++sc->rx.rxotherant >= 3)
1936 ath_setdefantenna(sc, rs.rs_antenna);
1937 } else {
1938 sc->rx.rxotherant = 0;
1939 }
1940
f078f209 1941 }
3cbb5dd7 1942
66760eac
FF
1943 if (rxs->flag & RX_FLAG_MMIC_STRIPPED)
1944 skb_trim(skb, skb->len - 8);
1945
8ab2cd09 1946 spin_lock_irqsave(&sc->sc_pm_lock, flags);
aaef24b4
MSS
1947
1948 if ((sc->ps_flags & (PS_WAIT_FOR_BEACON |
f73c604c
RM
1949 PS_WAIT_FOR_CAB |
1950 PS_WAIT_FOR_PSPOLL_DATA)) ||
1951 ath9k_check_auto_sleep(sc))
1952 ath_rx_ps(sc, skb, rs.is_mybeacon);
8ab2cd09 1953 spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
cc65965c 1954
43c35284 1955 if ((ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB) && sc->ant_rx == 3)
102885a5
VT
1956 ath_ant_comb_scan(sc, &rs);
1957
7545daf4 1958 ieee80211_rx(hw, skb);
cc65965c 1959
0d95521e
FF
1960requeue_drop_frag:
1961 if (sc->rx.frag) {
1962 dev_kfree_skb_any(sc->rx.frag);
1963 sc->rx.frag = NULL;
1964 }
cb71d9ba 1965requeue:
b5c80475
FF
1966 if (edma) {
1967 list_add_tail(&bf->list, &sc->rx.rxbuf);
1968 ath_rx_edma_buf_link(sc, qtype);
1969 } else {
1970 list_move_tail(&bf->list, &sc->rx.rxbuf);
1971 ath_rx_buf_link(sc, bf);
3483288c
FF
1972 if (!flush)
1973 ath9k_hw_rxena(ah);
b5c80475 1974 }
be0418ad
S
1975 } while (1);
1976
b77f483f 1977 spin_unlock_bh(&sc->rx.rxbuflock);
f078f209 1978
29ab0b36
RM
1979 if (!(ah->imask & ATH9K_INT_RXEOL)) {
1980 ah->imask |= (ATH9K_INT_RXEOL | ATH9K_INT_RXORN);
72d874c6 1981 ath9k_hw_set_interrupts(ah);
29ab0b36
RM
1982 }
1983
f078f209 1984 return 0;
f078f209 1985}
This page took 0.6714 seconds and 5 git commands to generate.