ath9k: Revamp VAP management
[deliverable/linux.git] / drivers / net / wireless / ath9k / ath9k.h
CommitLineData
f078f209
LR
1/*
2 * Copyright (c) 2008 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
20#include <linux/io.h>
21
22#define ATHEROS_VENDOR_ID 0x168c
23
24#define AR5416_DEVID_PCI 0x0023
25#define AR5416_DEVID_PCIE 0x0024
26#define AR9160_DEVID_PCI 0x0027
27#define AR9280_DEVID_PCI 0x0029
28#define AR9280_DEVID_PCIE 0x002a
29
30#define AR5416_AR9100_DEVID 0x000b
31
32#define AR_SUBVENDOR_ID_NOG 0x0e11
33#define AR_SUBVENDOR_ID_NEW_A 0x7065
34
35#define ATH9K_TXERR_XRETRY 0x01
36#define ATH9K_TXERR_FILT 0x02
37#define ATH9K_TXERR_FIFO 0x04
38#define ATH9K_TXERR_XTXOP 0x08
39#define ATH9K_TXERR_TIMER_EXPIRED 0x10
40
41#define ATH9K_TX_BA 0x01
42#define ATH9K_TX_PWRMGMT 0x02
43#define ATH9K_TX_DESC_CFG_ERR 0x04
44#define ATH9K_TX_DATA_UNDERRUN 0x08
45#define ATH9K_TX_DELIM_UNDERRUN 0x10
46#define ATH9K_TX_SW_ABORTED 0x40
47#define ATH9K_TX_SW_FILTERED 0x80
48
49#define NBBY 8
50
51struct ath_tx_status {
52 u32 ts_tstamp;
53 u16 ts_seqnum;
54 u8 ts_status;
55 u8 ts_ratecode;
56 u8 ts_rateindex;
57 int8_t ts_rssi;
58 u8 ts_shortretry;
59 u8 ts_longretry;
60 u8 ts_virtcol;
61 u8 ts_antenna;
62 u8 ts_flags;
63 int8_t ts_rssi_ctl0;
64 int8_t ts_rssi_ctl1;
65 int8_t ts_rssi_ctl2;
66 int8_t ts_rssi_ext0;
67 int8_t ts_rssi_ext1;
68 int8_t ts_rssi_ext2;
69 u8 pad[3];
70 u32 ba_low;
71 u32 ba_high;
72 u32 evm0;
73 u32 evm1;
74 u32 evm2;
75};
76
77struct ath_rx_status {
78 u32 rs_tstamp;
79 u16 rs_datalen;
80 u8 rs_status;
81 u8 rs_phyerr;
82 int8_t rs_rssi;
83 u8 rs_keyix;
84 u8 rs_rate;
85 u8 rs_antenna;
86 u8 rs_more;
87 int8_t rs_rssi_ctl0;
88 int8_t rs_rssi_ctl1;
89 int8_t rs_rssi_ctl2;
90 int8_t rs_rssi_ext0;
91 int8_t rs_rssi_ext1;
92 int8_t rs_rssi_ext2;
93 u8 rs_isaggr;
94 u8 rs_moreaggr;
95 u8 rs_num_delims;
96 u8 rs_flags;
97 u32 evm0;
98 u32 evm1;
99 u32 evm2;
100};
101
102#define ATH9K_RXERR_CRC 0x01
103#define ATH9K_RXERR_PHY 0x02
104#define ATH9K_RXERR_FIFO 0x04
105#define ATH9K_RXERR_DECRYPT 0x08
106#define ATH9K_RXERR_MIC 0x10
107
108#define ATH9K_RX_MORE 0x01
109#define ATH9K_RX_MORE_AGGR 0x02
110#define ATH9K_RX_GI 0x04
111#define ATH9K_RX_2040 0x08
112#define ATH9K_RX_DELIM_CRC_PRE 0x10
113#define ATH9K_RX_DELIM_CRC_POST 0x20
114#define ATH9K_RX_DECRYPT_BUSY 0x40
115
116#define ATH9K_RXKEYIX_INVALID ((u8)-1)
117#define ATH9K_TXKEYIX_INVALID ((u32)-1)
118
119struct ath_desc {
120 u32 ds_link;
121 u32 ds_data;
122 u32 ds_ctl0;
123 u32 ds_ctl1;
124 u32 ds_hw[20];
125 union {
126 struct ath_tx_status tx;
127 struct ath_rx_status rx;
128 void *stats;
129 } ds_us;
130 void *ds_vdata;
131} __packed;
132
133#define ds_txstat ds_us.tx
134#define ds_rxstat ds_us.rx
135#define ds_stat ds_us.stats
136
137#define ATH9K_TXDESC_CLRDMASK 0x0001
138#define ATH9K_TXDESC_NOACK 0x0002
139#define ATH9K_TXDESC_RTSENA 0x0004
140#define ATH9K_TXDESC_CTSENA 0x0008
b139a10a
LR
141/* ATH9K_TXDESC_INTREQ forces a tx interrupt to be generated for
142 * the descriptor its marked on. We take a tx interrupt to reap
143 * descriptors when the h/w hits an EOL condition or
144 * when the descriptor is specifically marked to generate
145 * an interrupt with this flag. Descriptors should be
146 * marked periodically to insure timely replenishing of the
147 * supply needed for sending frames. Defering interrupts
148 * reduces system load and potentially allows more concurrent
149 * work to be done but if done to aggressively can cause
150 * senders to backup. When the hardware queue is left too
151 * large rate control information may also be too out of
152 * date. An Alternative for this is TX interrupt mitigation
153 * but this needs more testing. */
f078f209
LR
154#define ATH9K_TXDESC_INTREQ 0x0010
155#define ATH9K_TXDESC_VEOL 0x0020
156#define ATH9K_TXDESC_EXT_ONLY 0x0040
157#define ATH9K_TXDESC_EXT_AND_CTL 0x0080
158#define ATH9K_TXDESC_VMF 0x0100
159#define ATH9K_TXDESC_FRAG_IS_ON 0x0200
e022edbd 160#define ATH9K_TXDESC_CAB 0x0400
f078f209
LR
161
162#define ATH9K_RXDESC_INTREQ 0x0020
163
86b89eed
S
164enum wireless_mode {
165 ATH9K_MODE_11A = 0,
166 ATH9K_MODE_11B = 2,
167 ATH9K_MODE_11G = 3,
168 ATH9K_MODE_11NA_HT20 = 6,
169 ATH9K_MODE_11NG_HT20 = 7,
170 ATH9K_MODE_11NA_HT40PLUS = 8,
171 ATH9K_MODE_11NA_HT40MINUS = 9,
172 ATH9K_MODE_11NG_HT40PLUS = 10,
173 ATH9K_MODE_11NG_HT40MINUS = 11,
174 ATH9K_MODE_MAX
175};
176
60b67f51
S
177enum ath9k_hw_caps {
178 ATH9K_HW_CAP_CHAN_SPREAD = BIT(0),
179 ATH9K_HW_CAP_MIC_AESCCM = BIT(1),
180 ATH9K_HW_CAP_MIC_CKIP = BIT(2),
181 ATH9K_HW_CAP_MIC_TKIP = BIT(3),
182 ATH9K_HW_CAP_CIPHER_AESCCM = BIT(4),
183 ATH9K_HW_CAP_CIPHER_CKIP = BIT(5),
184 ATH9K_HW_CAP_CIPHER_TKIP = BIT(6),
185 ATH9K_HW_CAP_VEOL = BIT(7),
186 ATH9K_HW_CAP_BSSIDMASK = BIT(8),
187 ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(9),
188 ATH9K_HW_CAP_CHAN_HALFRATE = BIT(10),
189 ATH9K_HW_CAP_CHAN_QUARTERRATE = BIT(11),
190 ATH9K_HW_CAP_HT = BIT(12),
191 ATH9K_HW_CAP_GTT = BIT(13),
192 ATH9K_HW_CAP_FASTCC = BIT(14),
193 ATH9K_HW_CAP_RFSILENT = BIT(15),
194 ATH9K_HW_CAP_WOW = BIT(16),
195 ATH9K_HW_CAP_CST = BIT(17),
196 ATH9K_HW_CAP_ENHANCEDPM = BIT(18),
197 ATH9K_HW_CAP_AUTOSLEEP = BIT(19),
198 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(20),
199 ATH9K_HW_CAP_WOW_MATCHPATTERN_EXACT = BIT(21),
200};
201
202enum ath9k_capability_type {
203 ATH9K_CAP_CIPHER = 0,
204 ATH9K_CAP_TKIP_MIC,
205 ATH9K_CAP_TKIP_SPLIT,
206 ATH9K_CAP_PHYCOUNTERS,
207 ATH9K_CAP_DIVERSITY,
208 ATH9K_CAP_TXPOW,
209 ATH9K_CAP_PHYDIAG,
210 ATH9K_CAP_MCAST_KEYSRCH,
211 ATH9K_CAP_TSF_ADJUST,
212 ATH9K_CAP_WME_TKIPMIC,
213 ATH9K_CAP_RFSILENT,
214 ATH9K_CAP_ANT_CFG_2GHZ,
215 ATH9K_CAP_ANT_CFG_5GHZ
216};
217
218struct ath9k_hw_capabilities {
219 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
86b89eed 220 DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
60b67f51
S
221 u16 total_queues;
222 u16 keycache_size;
223 u16 low_5ghz_chan, high_5ghz_chan;
224 u16 low_2ghz_chan, high_2ghz_chan;
225 u16 num_mr_retries;
226 u16 rts_aggr_limit;
227 u8 tx_chainmask;
228 u8 rx_chainmask;
229 u16 tx_triglevel_max;
230 u16 reg_cap;
231 u8 num_gpio_pins;
232 u8 num_antcfg_2ghz;
233 u8 num_antcfg_5ghz;
234};
235
236struct ath9k_ops_config {
237 int dma_beacon_response_time;
238 int sw_beacon_response_time;
239 int additional_swba_backoff;
240 int ack_6mb;
241 int cwm_ignore_extcca;
242 u8 pcie_powersave_enable;
243 u8 pcie_l1skp_enable;
244 u8 pcie_clock_req;
245 u32 pcie_waen;
246 int pcie_power_reset;
247 u8 pcie_restore;
248 u8 analog_shiftreg;
249 u8 ht_enable;
250 u32 ofdm_trig_low;
251 u32 ofdm_trig_high;
252 u32 cck_trig_high;
253 u32 cck_trig_low;
254 u32 enable_ani;
255 u8 noise_immunity_level;
256 u32 ofdm_weaksignal_det;
257 u32 cck_weaksignal_thr;
258 u8 spur_immunity_level;
259 u8 firstep_level;
260 int8_t rssi_thr_high;
261 int8_t rssi_thr_low;
262 u16 diversity_control;
263 u16 antenna_switch_swap;
264 int serialize_regmode;
265 int intr_mitigation;
f078f209
LR
266#define SPUR_DISABLE 0
267#define SPUR_ENABLE_IOCTL 1
268#define SPUR_ENABLE_EEPROM 2
269#define AR_EEPROM_MODAL_SPURS 5
270#define AR_SPUR_5413_1 1640
271#define AR_SPUR_5413_2 1200
272#define AR_NO_SPUR 0x8000
273#define AR_BASE_FREQ_2GHZ 2300
274#define AR_BASE_FREQ_5GHZ 4900
275#define AR_SPUR_FEEQ_BOUND_HT40 19
276#define AR_SPUR_FEEQ_BOUND_HT20 10
60b67f51
S
277 int spurmode;
278 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
f078f209
LR
279};
280
281enum ath9k_tx_queue {
282 ATH9K_TX_QUEUE_INACTIVE = 0,
283 ATH9K_TX_QUEUE_DATA,
284 ATH9K_TX_QUEUE_BEACON,
285 ATH9K_TX_QUEUE_CAB,
286 ATH9K_TX_QUEUE_UAPSD,
287 ATH9K_TX_QUEUE_PSPOLL
288};
289
290#define ATH9K_NUM_TX_QUEUES 10
291
292enum ath9k_tx_queue_subtype {
293 ATH9K_WME_AC_BK = 0,
294 ATH9K_WME_AC_BE,
295 ATH9K_WME_AC_VI,
296 ATH9K_WME_AC_VO,
297 ATH9K_WME_UPSD
298};
299
300enum ath9k_tx_queue_flags {
301 TXQ_FLAG_TXOKINT_ENABLE = 0x0001,
302 TXQ_FLAG_TXERRINT_ENABLE = 0x0001,
303 TXQ_FLAG_TXDESCINT_ENABLE = 0x0002,
304 TXQ_FLAG_TXEOLINT_ENABLE = 0x0004,
305 TXQ_FLAG_TXURNINT_ENABLE = 0x0008,
306 TXQ_FLAG_BACKOFF_DISABLE = 0x0010,
307 TXQ_FLAG_COMPRESSION_ENABLE = 0x0020,
308 TXQ_FLAG_RDYTIME_EXP_POLICY_ENABLE = 0x0040,
309 TXQ_FLAG_FRAG_BURST_BACKOFF_ENABLE = 0x0080,
310};
311
f078f209
LR
312#define ATH9K_TXQ_USEDEFAULT ((u32) -1)
313
314#define ATH9K_DECOMP_MASK_SIZE 128
315#define ATH9K_READY_TIME_LO_BOUND 50
316#define ATH9K_READY_TIME_HI_BOUND 96
317
318enum ath9k_pkt_type {
319 ATH9K_PKT_TYPE_NORMAL = 0,
320 ATH9K_PKT_TYPE_ATIM,
321 ATH9K_PKT_TYPE_PSPOLL,
322 ATH9K_PKT_TYPE_BEACON,
323 ATH9K_PKT_TYPE_PROBE_RESP,
324 ATH9K_PKT_TYPE_CHIRP,
325 ATH9K_PKT_TYPE_GRP_POLL,
326};
327
328struct ath9k_tx_queue_info {
329 u32 tqi_ver;
330 enum ath9k_tx_queue tqi_type;
331 enum ath9k_tx_queue_subtype tqi_subtype;
332 enum ath9k_tx_queue_flags tqi_qflags;
333 u32 tqi_priority;
334 u32 tqi_aifs;
335 u32 tqi_cwmin;
336 u32 tqi_cwmax;
337 u16 tqi_shretry;
338 u16 tqi_lgretry;
339 u32 tqi_cbrPeriod;
340 u32 tqi_cbrOverflowLimit;
341 u32 tqi_burstTime;
342 u32 tqi_readyTime;
343 u32 tqi_physCompBuf;
344 u32 tqi_intFlags;
345};
346
347enum ath9k_rx_filter {
348 ATH9K_RX_FILTER_UCAST = 0x00000001,
349 ATH9K_RX_FILTER_MCAST = 0x00000002,
350 ATH9K_RX_FILTER_BCAST = 0x00000004,
351 ATH9K_RX_FILTER_CONTROL = 0x00000008,
352 ATH9K_RX_FILTER_BEACON = 0x00000010,
353 ATH9K_RX_FILTER_PROM = 0x00000020,
354 ATH9K_RX_FILTER_PROBEREQ = 0x00000080,
355 ATH9K_RX_FILTER_PSPOLL = 0x00004000,
356 ATH9K_RX_FILTER_PHYERR = 0x00000100,
357 ATH9K_RX_FILTER_PHYRADAR = 0x00002000,
358};
359
360enum ath9k_int {
361 ATH9K_INT_RX = 0x00000001,
362 ATH9K_INT_RXDESC = 0x00000002,
363 ATH9K_INT_RXNOFRM = 0x00000008,
364 ATH9K_INT_RXEOL = 0x00000010,
365 ATH9K_INT_RXORN = 0x00000020,
366 ATH9K_INT_TX = 0x00000040,
367 ATH9K_INT_TXDESC = 0x00000080,
368 ATH9K_INT_TIM_TIMER = 0x00000100,
369 ATH9K_INT_TXURN = 0x00000800,
370 ATH9K_INT_MIB = 0x00001000,
371 ATH9K_INT_RXPHY = 0x00004000,
372 ATH9K_INT_RXKCM = 0x00008000,
373 ATH9K_INT_SWBA = 0x00010000,
374 ATH9K_INT_BMISS = 0x00040000,
375 ATH9K_INT_BNR = 0x00100000,
376 ATH9K_INT_TIM = 0x00200000,
377 ATH9K_INT_DTIM = 0x00400000,
378 ATH9K_INT_DTIMSYNC = 0x00800000,
379 ATH9K_INT_GPIO = 0x01000000,
380 ATH9K_INT_CABEND = 0x02000000,
381 ATH9K_INT_CST = 0x10000000,
382 ATH9K_INT_GTT = 0x20000000,
383 ATH9K_INT_FATAL = 0x40000000,
384 ATH9K_INT_GLOBAL = 0x80000000,
385 ATH9K_INT_BMISC = ATH9K_INT_TIM |
386 ATH9K_INT_DTIM |
387 ATH9K_INT_DTIMSYNC |
388 ATH9K_INT_CABEND,
389 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
390 ATH9K_INT_RXDESC |
391 ATH9K_INT_RXEOL |
392 ATH9K_INT_RXORN |
393 ATH9K_INT_TXURN |
394 ATH9K_INT_TXDESC |
395 ATH9K_INT_MIB |
396 ATH9K_INT_RXPHY |
397 ATH9K_INT_RXKCM |
398 ATH9K_INT_SWBA |
399 ATH9K_INT_BMISS |
400 ATH9K_INT_GPIO,
401 ATH9K_INT_NOCARD = 0xffffffff
402};
403
404struct ath9k_rate_table {
405 int rateCount;
406 u8 rateCodeToIndex[256];
407 struct {
408 u8 valid;
409 u8 phy;
410 u32 rateKbps;
411 u8 rateCode;
412 u8 shortPreamble;
413 u8 dot11Rate;
414 u8 controlRate;
415 u16 lpAckDuration;
416 u16 spAckDuration;
417 } info[32];
418};
419
420#define ATH9K_RATESERIES_RTS_CTS 0x0001
421#define ATH9K_RATESERIES_2040 0x0002
422#define ATH9K_RATESERIES_HALFGI 0x0004
423
424struct ath9k_11n_rate_series {
425 u32 Tries;
426 u32 Rate;
427 u32 PktDuration;
428 u32 ChSel;
429 u32 RateFlags;
430};
431
432#define CHANNEL_CW_INT 0x00002
433#define CHANNEL_CCK 0x00020
434#define CHANNEL_OFDM 0x00040
435#define CHANNEL_2GHZ 0x00080
436#define CHANNEL_5GHZ 0x00100
437#define CHANNEL_PASSIVE 0x00200
438#define CHANNEL_DYN 0x00400
439#define CHANNEL_HALF 0x04000
440#define CHANNEL_QUARTER 0x08000
441#define CHANNEL_HT20 0x10000
442#define CHANNEL_HT40PLUS 0x20000
443#define CHANNEL_HT40MINUS 0x40000
444
445#define CHANNEL_INTERFERENCE 0x01
446#define CHANNEL_DFS 0x02
447#define CHANNEL_4MS_LIMIT 0x04
448#define CHANNEL_DFS_CLEAR 0x08
449#define CHANNEL_DISALLOW_ADHOC 0x10
450#define CHANNEL_PER_11D_ADHOC 0x20
451
452#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
453#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
454#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
455#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
456#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
457#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
458#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
459#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
460#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
461#define CHANNEL_ALL \
462 (CHANNEL_OFDM| \
463 CHANNEL_CCK| \
464 CHANNEL_2GHZ | \
465 CHANNEL_5GHZ | \
466 CHANNEL_HT20 | \
467 CHANNEL_HT40PLUS | \
468 CHANNEL_HT40MINUS)
469
470struct ath9k_channel {
471 u16 channel;
472 u32 channelFlags;
473 u8 privFlags;
474 int8_t maxRegTxPower;
475 int8_t maxTxPower;
476 int8_t minTxPower;
477 u32 chanmode;
478 int32_t CalValid;
479 bool oneTimeCalsDone;
480 int8_t iCoff;
481 int8_t qCoff;
482 int16_t rawNoiseFloor;
483 int8_t antennaMax;
484 u32 regDmnFlags;
485 u32 conformanceTestLimit[3]; /* 0:11a, 1: 11b, 2:11g */
486#ifdef ATH_NF_PER_CHAN
487 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
488#endif
489};
490
491#define IS_CHAN_A(_c) ((((_c)->channelFlags & CHANNEL_A) == CHANNEL_A) || \
492 (((_c)->channelFlags & CHANNEL_A_HT20) == CHANNEL_A_HT20) || \
493 (((_c)->channelFlags & CHANNEL_A_HT40PLUS) == CHANNEL_A_HT40PLUS) || \
494 (((_c)->channelFlags & CHANNEL_A_HT40MINUS) == CHANNEL_A_HT40MINUS))
495#define IS_CHAN_B(_c) (((_c)->channelFlags & CHANNEL_B) == CHANNEL_B)
496#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
497 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
498 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
499 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
500#define IS_CHAN_CCK(_c) (((_c)->channelFlags & CHANNEL_CCK) != 0)
501#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
502#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
503#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
504#define IS_CHAN_PASSIVE(_c) (((_c)->channelFlags & CHANNEL_PASSIVE) != 0)
505#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
506#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
507
508/* These macros check chanmode and not channelFlags */
509#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
510 ((_c)->chanmode == CHANNEL_G_HT20))
511#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
512 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
513 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
514 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
515#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
516
517#define IS_CHAN_IN_PUBLIC_SAFETY_BAND(_c) ((_c) > 4940 && (_c) < 4990)
518#define IS_CHAN_A_5MHZ_SPACED(_c) \
519 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
520 (((_c)->channel % 20) != 0) && \
521 (((_c)->channel % 10) != 0))
522
523struct ath9k_keyval {
524 u8 kv_type;
525 u8 kv_pad;
526 u16 kv_len;
527 u8 kv_val[16];
528 u8 kv_mic[8];
529 u8 kv_txmic[8];
530};
531
532enum ath9k_key_type {
533 ATH9K_KEY_TYPE_CLEAR,
534 ATH9K_KEY_TYPE_WEP,
535 ATH9K_KEY_TYPE_AES,
536 ATH9K_KEY_TYPE_TKIP,
537};
538
539enum ath9k_cipher {
540 ATH9K_CIPHER_WEP = 0,
541 ATH9K_CIPHER_AES_OCB = 1,
542 ATH9K_CIPHER_AES_CCM = 2,
543 ATH9K_CIPHER_CKIP = 3,
544 ATH9K_CIPHER_TKIP = 4,
545 ATH9K_CIPHER_CLR = 5,
546 ATH9K_CIPHER_MIC = 127
547};
548
549#define AR_EEPROM_EEPCAP_COMPRESS_DIS 0x0001
550#define AR_EEPROM_EEPCAP_AES_DIS 0x0002
551#define AR_EEPROM_EEPCAP_FASTFRAME_DIS 0x0004
552#define AR_EEPROM_EEPCAP_BURST_DIS 0x0008
553#define AR_EEPROM_EEPCAP_MAXQCU 0x01F0
554#define AR_EEPROM_EEPCAP_MAXQCU_S 4
555#define AR_EEPROM_EEPCAP_HEAVY_CLIP_EN 0x0200
556#define AR_EEPROM_EEPCAP_KC_ENTRIES 0xF000
557#define AR_EEPROM_EEPCAP_KC_ENTRIES_S 12
558
559#define AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND 0x0040
560#define AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN 0x0080
561#define AR_EEPROM_EEREGCAP_EN_KK_U2 0x0100
562#define AR_EEPROM_EEREGCAP_EN_KK_MIDBAND 0x0200
563#define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD 0x0400
564#define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A 0x0800
565
566#define AR_EEPROM_EEREGCAP_EN_KK_U1_ODD_PRE4_0 0x4000
567#define AR_EEPROM_EEREGCAP_EN_KK_NEW_11A_PRE4_0 0x8000
568
569#define SD_NO_CTL 0xE0
570#define NO_CTL 0xff
571#define CTL_MODE_M 7
572#define CTL_11A 0
573#define CTL_11B 1
574#define CTL_11G 2
575#define CTL_2GHT20 5
576#define CTL_5GHT20 6
577#define CTL_2GHT40 7
578#define CTL_5GHT40 8
579
580#define AR_EEPROM_MAC(i) (0x1d+(i))
f078f209
LR
581
582#define AR_EEPROM_RFSILENT_GPIO_SEL 0x001c
583#define AR_EEPROM_RFSILENT_GPIO_SEL_S 2
584#define AR_EEPROM_RFSILENT_POLARITY 0x0002
585#define AR_EEPROM_RFSILENT_POLARITY_S 1
586
587#define CTRY_DEBUG 0x1ff
588#define CTRY_DEFAULT 0
589
590enum reg_ext_bitmap {
591 REG_EXT_JAPAN_MIDBAND = 1,
592 REG_EXT_FCC_DFS_HT40 = 2,
593 REG_EXT_JAPAN_NONDFS_HT40 = 3,
594 REG_EXT_JAPAN_DFS_HT40 = 4
595};
596
597struct ath9k_country_entry {
598 u16 countryCode;
599 u16 regDmnEnum;
600 u16 regDmn5G;
601 u16 regDmn2G;
602 u8 isMultidomain;
603 u8 iso[3];
604};
605
606#define REG_WRITE(_ah, _reg, _val) iowrite32(_val, _ah->ah_sh + _reg)
607#define REG_READ(_ah, _reg) ioread32(_ah->ah_sh + _reg)
608
609#define SM(_v, _f) (((_v) << _f##_S) & _f)
610#define MS(_v, _f) (((_v) & _f) >> _f##_S)
611#define REG_RMW(_a, _r, _set, _clr) \
612 REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
613#define REG_RMW_FIELD(_a, _r, _f, _v) \
614 REG_WRITE(_a, _r, \
615 (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
616#define REG_SET_BIT(_a, _r, _f) \
617 REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
618#define REG_CLR_BIT(_a, _r, _f) \
619 REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
620
f078f209
LR
621#define ATH9K_TXQ_USE_LOCKOUT_BKOFF_DIS 0x00000001
622
623#define INIT_AIFS 2
624#define INIT_CWMIN 15
625#define INIT_CWMIN_11B 31
626#define INIT_CWMAX 1023
627#define INIT_SH_RETRY 10
628#define INIT_LG_RETRY 10
629#define INIT_SSH_RETRY 32
630#define INIT_SLG_RETRY 32
631
632#define WLAN_CTRL_FRAME_SIZE (2+2+6+4)
633
634#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
635#define ATH_AMPDU_LIMIT_DEFAULT ATH_AMPDU_LIMIT_MAX
636
637#define IEEE80211_WEP_IVLEN 3
638#define IEEE80211_WEP_KIDLEN 1
639#define IEEE80211_WEP_CRCLEN 4
640#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
641 (IEEE80211_WEP_IVLEN + \
642 IEEE80211_WEP_KIDLEN + \
643 IEEE80211_WEP_CRCLEN))
f078f209
LR
644#define MAX_RATE_POWER 63
645
646enum ath9k_power_mode {
647 ATH9K_PM_AWAKE = 0,
648 ATH9K_PM_FULL_SLEEP,
649 ATH9K_PM_NETWORK_SLEEP,
650 ATH9K_PM_UNDEFINED
651};
652
f078f209
LR
653struct ath9k_mib_stats {
654 u32 ackrcv_bad;
655 u32 rts_bad;
656 u32 rts_good;
657 u32 fcs_bad;
658 u32 beacons;
659};
660
661enum ath9k_ant_setting {
662 ATH9K_ANT_VARIABLE = 0,
663 ATH9K_ANT_FIXED_A,
664 ATH9K_ANT_FIXED_B
665};
666
667enum ath9k_opmode {
668 ATH9K_M_STA = 1,
669 ATH9K_M_IBSS = 0,
670 ATH9K_M_HOSTAP = 6,
671 ATH9K_M_MONITOR = 8
672};
673
674#define ATH9K_SLOT_TIME_6 6
675#define ATH9K_SLOT_TIME_9 9
676#define ATH9K_SLOT_TIME_20 20
677
678enum ath9k_ht_macmode {
679 ATH9K_HT_MACMODE_20 = 0,
680 ATH9K_HT_MACMODE_2040 = 1,
681};
682
683enum ath9k_ht_extprotspacing {
684 ATH9K_HT_EXTPROTSPACING_20 = 0,
685 ATH9K_HT_EXTPROTSPACING_25 = 1,
686};
687
688struct ath9k_ht_cwm {
689 enum ath9k_ht_macmode ht_macmode;
690 enum ath9k_ht_extprotspacing ht_extprotspacing;
691};
692
f078f209
LR
693enum ath9k_ani_cmd {
694 ATH9K_ANI_PRESENT = 0x1,
695 ATH9K_ANI_NOISE_IMMUNITY_LEVEL = 0x2,
696 ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION = 0x4,
697 ATH9K_ANI_CCK_WEAK_SIGNAL_THR = 0x8,
698 ATH9K_ANI_FIRSTEP_LEVEL = 0x10,
699 ATH9K_ANI_SPUR_IMMUNITY_LEVEL = 0x20,
700 ATH9K_ANI_MODE = 0x40,
701 ATH9K_ANI_PHYERR_RESET = 0x80,
702 ATH9K_ANI_ALL = 0xff
703};
704
705enum phytype {
706 PHY_DS,
707 PHY_FH,
708 PHY_OFDM,
709 PHY_HT,
f078f209
LR
710};
711#define PHY_CCK PHY_DS
712
f078f209
LR
713enum ath9k_tp_scale {
714 ATH9K_TP_SCALE_MAX = 0,
715 ATH9K_TP_SCALE_50,
716 ATH9K_TP_SCALE_25,
717 ATH9K_TP_SCALE_12,
718 ATH9K_TP_SCALE_MIN
719};
720
721enum ser_reg_mode {
722 SER_REG_MODE_OFF = 0,
723 SER_REG_MODE_ON = 1,
724 SER_REG_MODE_AUTO = 2,
725};
726
727#define AR_PHY_CCA_MAX_GOOD_VALUE -85
728#define AR_PHY_CCA_MAX_HIGH_VALUE -62
729#define AR_PHY_CCA_MIN_BAD_VALUE -121
730#define AR_PHY_CCA_FILTERWINDOW_LENGTH_INIT 3
731#define AR_PHY_CCA_FILTERWINDOW_LENGTH 5
732
733#define ATH9K_NF_CAL_HIST_MAX 5
734#define NUM_NF_READINGS 6
735
736struct ath9k_nfcal_hist {
737 int16_t nfCalBuffer[ATH9K_NF_CAL_HIST_MAX];
738 u8 currIndex;
739 int16_t privNF;
740 u8 invalidNFcount;
741};
742
743struct ath9k_beacon_state {
744 u32 bs_nexttbtt;
745 u32 bs_nextdtim;
746 u32 bs_intval;
747#define ATH9K_BEACON_PERIOD 0x0000ffff
748#define ATH9K_BEACON_ENA 0x00800000
749#define ATH9K_BEACON_RESET_TSF 0x01000000
750 u32 bs_dtimperiod;
751 u16 bs_cfpperiod;
752 u16 bs_cfpmaxduration;
753 u32 bs_cfpnext;
754 u16 bs_timoffset;
755 u16 bs_bmissthreshold;
756 u32 bs_sleepduration;
757};
758
759struct ath9k_node_stats {
760 u32 ns_avgbrssi;
761 u32 ns_avgrssi;
762 u32 ns_avgtxrssi;
763 u32 ns_avgtxrate;
764};
765
766#define ATH9K_RSSI_EP_MULTIPLIER (1<<7)
767
c83be688
VT
768#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
769#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
770#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
771#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
772#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
f078f209
LR
773
774enum {
775 ATH9K_RESET_POWER_ON,
776 ATH9K_RESET_WARM,
777 ATH9K_RESET_COLD,
778};
779
780#define AH_USE_EEPROM 0x1
781
782struct ath_hal {
783 u32 ah_magic;
784 u16 ah_devid;
785 u16 ah_subvendorid;
f078f209
LR
786 u32 ah_macVersion;
787 u16 ah_macRev;
788 u16 ah_phyRev;
789 u16 ah_analog5GhzRev;
790 u16 ah_analog2GhzRev;
6a2b9e8c
S
791
792 void __iomem *ah_sh;
793 struct ath_softc *ah_sc;
f078f209 794 enum ath9k_opmode ah_opmode;
60b67f51
S
795 struct ath9k_ops_config ah_config;
796 struct ath9k_hw_capabilities ah_caps;
6a2b9e8c
S
797
798 u16 ah_countryCode;
799 u32 ah_flags;
f078f209
LR
800 int16_t ah_powerLimit;
801 u16 ah_maxPowerLevel;
802 u32 ah_tpScale;
803 u16 ah_currentRD;
804 u16 ah_currentRDExt;
805 u16 ah_currentRDInUse;
806 u16 ah_currentRD5G;
807 u16 ah_currentRD2G;
808 char ah_iso[4];
6a2b9e8c 809
f078f209 810 struct ath9k_channel ah_channels[150];
f078f209 811 struct ath9k_channel *ah_curchan;
6a2b9e8c
S
812 u32 ah_nchan;
813
f078f209
LR
814 bool ah_isPciExpress;
815 u16 ah_txTrigLevel;
500c064d
VT
816 u16 ah_rfsilent;
817 u32 ah_rfkill_gpio;
818 u32 ah_rfkill_polarity;
6a2b9e8c 819
f078f209
LR
820#ifndef ATH_NF_PER_CHAN
821 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
822#endif
823};
824
f078f209
LR
825struct chan_centers {
826 u16 synth_center;
827 u16 ctl_center;
828 u16 ext_center;
829};
830
831int ath_hal_getcapability(struct ath_hal *ah,
60b67f51 832 enum ath9k_capability_type type,
f078f209
LR
833 u32 capability,
834 u32 *result);
835const struct ath9k_rate_table *ath9k_hw_getratetable(struct ath_hal *ah,
836 u32 mode);
837void ath9k_hw_detach(struct ath_hal *ah);
838struct ath_hal *ath9k_hw_attach(u16 devid,
839 struct ath_softc *sc,
840 void __iomem *mem,
841 int *error);
842bool ath9k_regd_init_channels(struct ath_hal *ah,
843 u32 maxchans, u32 *nchans,
844 u8 *regclassids,
845 u32 maxregids, u32 *nregids,
86b89eed 846 u16 cc,
f078f209
LR
847 bool enableOutdoor,
848 bool enableExtendedChannels);
849u32 ath9k_hw_mhz2ieee(struct ath_hal *ah, u32 freq, u32 flags);
850enum ath9k_int ath9k_hw_set_interrupts(struct ath_hal *ah,
851 enum ath9k_int ints);
b4696c8b 852bool ath9k_hw_reset(struct ath_hal *ah,
f078f209
LR
853 struct ath9k_channel *chan,
854 enum ath9k_ht_macmode macmode,
855 u8 txchainmask, u8 rxchainmask,
856 enum ath9k_ht_extprotspacing extprotspacing,
857 bool bChannelChange,
858 int *status);
859bool ath9k_hw_phy_disable(struct ath_hal *ah);
860void ath9k_hw_reset_calvalid(struct ath_hal *ah, struct ath9k_channel *chan,
861 bool *isCalDone);
862void ath9k_hw_ani_monitor(struct ath_hal *ah,
863 const struct ath9k_node_stats *stats,
864 struct ath9k_channel *chan);
865bool ath9k_hw_calibrate(struct ath_hal *ah,
866 struct ath9k_channel *chan,
867 u8 rxchainmask,
868 bool longcal,
869 bool *isCalDone);
6f255425 870s16 ath9k_hw_getchan_noise(struct ath_hal *ah,
f078f209
LR
871 struct ath9k_channel *chan);
872void ath9k_hw_write_associd(struct ath_hal *ah, const u8 *bssid,
873 u16 assocId);
874void ath9k_hw_setrxfilter(struct ath_hal *ah, u32 bits);
875void ath9k_hw_write_associd(struct ath_hal *ah, const u8 *bssid,
876 u16 assocId);
877bool ath9k_hw_stoptxdma(struct ath_hal *ah, u32 q);
878void ath9k_hw_reset_tsf(struct ath_hal *ah);
879bool ath9k_hw_keyisvalid(struct ath_hal *ah, u16 entry);
880bool ath9k_hw_keysetmac(struct ath_hal *ah, u16 entry,
881 const u8 *mac);
882bool ath9k_hw_set_keycache_entry(struct ath_hal *ah,
883 u16 entry,
884 const struct ath9k_keyval *k,
885 const u8 *mac,
886 int xorKey);
887bool ath9k_hw_set_tsfadjust(struct ath_hal *ah,
888 u32 setting);
889void ath9k_hw_configpcipowersave(struct ath_hal *ah, int restore);
890bool ath9k_hw_intrpend(struct ath_hal *ah);
891bool ath9k_hw_getisr(struct ath_hal *ah, enum ath9k_int *masked);
892bool ath9k_hw_updatetxtriglevel(struct ath_hal *ah,
893 bool bIncTrigLevel);
894void ath9k_hw_procmibevent(struct ath_hal *ah,
895 const struct ath9k_node_stats *stats);
896bool ath9k_hw_setrxabort(struct ath_hal *ah, bool set);
897void ath9k_hw_set11nmac2040(struct ath_hal *ah, enum ath9k_ht_macmode mode);
898bool ath9k_hw_phycounters(struct ath_hal *ah);
899bool ath9k_hw_keyreset(struct ath_hal *ah, u16 entry);
900bool ath9k_hw_getcapability(struct ath_hal *ah,
60b67f51 901 enum ath9k_capability_type type,
f078f209
LR
902 u32 capability,
903 u32 *result);
904bool ath9k_hw_setcapability(struct ath_hal *ah,
60b67f51 905 enum ath9k_capability_type type,
f078f209
LR
906 u32 capability,
907 u32 setting,
908 int *status);
909u32 ath9k_hw_getdefantenna(struct ath_hal *ah);
910void ath9k_hw_getmac(struct ath_hal *ah, u8 *mac);
911void ath9k_hw_getbssidmask(struct ath_hal *ah, u8 *mask);
912bool ath9k_hw_setbssidmask(struct ath_hal *ah,
913 const u8 *mask);
914bool ath9k_hw_setpower(struct ath_hal *ah,
915 enum ath9k_power_mode mode);
916enum ath9k_int ath9k_hw_intrget(struct ath_hal *ah);
917u64 ath9k_hw_gettsf64(struct ath_hal *ah);
918u32 ath9k_hw_getdefantenna(struct ath_hal *ah);
919bool ath9k_hw_setslottime(struct ath_hal *ah, u32 us);
920bool ath9k_hw_setantennaswitch(struct ath_hal *ah,
921 enum ath9k_ant_setting settings,
922 struct ath9k_channel *chan,
923 u8 *tx_chainmask,
924 u8 *rx_chainmask,
925 u8 *antenna_cfgd);
926void ath9k_hw_setantenna(struct ath_hal *ah, u32 antenna);
927int ath9k_hw_select_antconfig(struct ath_hal *ah,
928 u32 cfg);
929bool ath9k_hw_puttxbuf(struct ath_hal *ah, u32 q,
930 u32 txdp);
931bool ath9k_hw_txstart(struct ath_hal *ah, u32 q);
932u16 ath9k_hw_computetxtime(struct ath_hal *ah,
933 const struct ath9k_rate_table *rates,
934 u32 frameLen, u16 rateix,
935 bool shortPreamble);
936void ath9k_hw_set11n_ratescenario(struct ath_hal *ah, struct ath_desc *ds,
937 struct ath_desc *lastds,
938 u32 durUpdateEn, u32 rtsctsRate,
939 u32 rtsctsDuration,
940 struct ath9k_11n_rate_series series[],
941 u32 nseries, u32 flags);
942void ath9k_hw_set11n_burstduration(struct ath_hal *ah,
943 struct ath_desc *ds,
944 u32 burstDuration);
945void ath9k_hw_cleartxdesc(struct ath_hal *ah, struct ath_desc *ds);
946u32 ath9k_hw_reverse_bits(u32 val, u32 n);
947bool ath9k_hw_resettxqueue(struct ath_hal *ah, u32 q);
948u32 ath9k_regd_get_ctl(struct ath_hal *ah, struct ath9k_channel *chan);
949u32 ath9k_regd_get_antenna_allowed(struct ath_hal *ah,
950 struct ath9k_channel *chan);
951u32 ath9k_hw_mhz2ieee(struct ath_hal *ah, u32 freq, u32 flags);
ea9880fb
S
952bool ath9k_hw_get_txq_props(struct ath_hal *ah, int q,
953 struct ath9k_tx_queue_info *qinfo);
954bool ath9k_hw_set_txq_props(struct ath_hal *ah, int q,
955 const struct ath9k_tx_queue_info *qinfo);
f078f209
LR
956struct ath9k_channel *ath9k_regd_check_channel(struct ath_hal *ah,
957 const struct ath9k_channel *c);
958void ath9k_hw_set11n_txdesc(struct ath_hal *ah, struct ath_desc *ds,
959 u32 pktLen, enum ath9k_pkt_type type,
960 u32 txPower, u32 keyIx,
961 enum ath9k_key_type keyType, u32 flags);
962bool ath9k_hw_filltxdesc(struct ath_hal *ah, struct ath_desc *ds,
963 u32 segLen, bool firstSeg,
964 bool lastSeg,
965 const struct ath_desc *ds0);
966u32 ath9k_hw_GetMibCycleCountsPct(struct ath_hal *ah,
967 u32 *rxc_pcnt,
968 u32 *rxf_pcnt,
969 u32 *txf_pcnt);
970void ath9k_hw_dmaRegDump(struct ath_hal *ah);
971void ath9k_hw_beaconinit(struct ath_hal *ah,
972 u32 next_beacon, u32 beacon_period);
973void ath9k_hw_set_sta_beacon_timers(struct ath_hal *ah,
974 const struct ath9k_beacon_state *bs);
975bool ath9k_hw_setuprxdesc(struct ath_hal *ah, struct ath_desc *ds,
976 u32 size, u32 flags);
977void ath9k_hw_putrxbuf(struct ath_hal *ah, u32 rxdp);
978void ath9k_hw_rxena(struct ath_hal *ah);
979void ath9k_hw_setopmode(struct ath_hal *ah);
980bool ath9k_hw_setmac(struct ath_hal *ah, const u8 *mac);
981void ath9k_hw_setmcastfilter(struct ath_hal *ah, u32 filter0,
982 u32 filter1);
983u32 ath9k_hw_getrxfilter(struct ath_hal *ah);
984void ath9k_hw_startpcureceive(struct ath_hal *ah);
985void ath9k_hw_stoppcurecv(struct ath_hal *ah);
986bool ath9k_hw_stopdmarecv(struct ath_hal *ah);
987int ath9k_hw_rxprocdesc(struct ath_hal *ah,
988 struct ath_desc *ds, u32 pa,
989 struct ath_desc *nds, u64 tsf);
990u32 ath9k_hw_gettxbuf(struct ath_hal *ah, u32 q);
991int ath9k_hw_txprocdesc(struct ath_hal *ah,
992 struct ath_desc *ds);
993void ath9k_hw_set11n_aggr_middle(struct ath_hal *ah, struct ath_desc *ds,
994 u32 numDelims);
995void ath9k_hw_set11n_aggr_first(struct ath_hal *ah, struct ath_desc *ds,
996 u32 aggrLen);
997void ath9k_hw_set11n_aggr_last(struct ath_hal *ah, struct ath_desc *ds);
998bool ath9k_hw_releasetxqueue(struct ath_hal *ah, u32 q);
999void ath9k_hw_gettxintrtxqs(struct ath_hal *ah, u32 *txqs);
1000void ath9k_hw_clr11n_aggr(struct ath_hal *ah, struct ath_desc *ds);
1001void ath9k_hw_set11n_virtualmorefrag(struct ath_hal *ah,
1002 struct ath_desc *ds, u32 vmf);
1003bool ath9k_hw_set_txpowerlimit(struct ath_hal *ah, u32 limit);
1004bool ath9k_regd_is_public_safety_sku(struct ath_hal *ah);
1005int ath9k_hw_setuptxqueue(struct ath_hal *ah, enum ath9k_tx_queue type,
ea9880fb 1006 const struct ath9k_tx_queue_info *qinfo);
f078f209
LR
1007u32 ath9k_hw_numtxpending(struct ath_hal *ah, u32 q);
1008const char *ath9k_hw_probe(u16 vendorid, u16 devid);
1009bool ath9k_hw_disable(struct ath_hal *ah);
1010void ath9k_hw_rfdetach(struct ath_hal *ah);
1011void ath9k_hw_get_channel_centers(struct ath_hal *ah,
1012 struct ath9k_channel *chan,
1013 struct chan_centers *centers);
1014bool ath9k_get_channel_edges(struct ath_hal *ah,
1015 u16 flags, u16 *low,
1016 u16 *high);
c83be688
VT
1017void ath9k_hw_cfg_output(struct ath_hal *ah, u32 gpio,
1018 u32 ah_signal_type);
1019void ath9k_hw_set_gpio(struct ath_hal *ah, u32 gpio, u32 value);
500c064d
VT
1020u32 ath9k_hw_gpio_get(struct ath_hal *ah, u32 gpio);
1021void ath9k_hw_cfg_gpio_input(struct ath_hal *ah, u32 gpio);
f078f209 1022#endif
This page took 0.102307 seconds and 5 git commands to generate.