[IRDA]: irda_create() nuke user triggable printk
[deliverable/linux.git] / drivers / net / wireless / b43 / b43.h
CommitLineData
e4d6b795
MB
1#ifndef B43_H_
2#define B43_H_
3
4#include <linux/kernel.h>
5#include <linux/spinlock.h>
6#include <linux/interrupt.h>
7#include <linux/hw_random.h>
8#include <linux/ssb/ssb.h>
9#include <net/mac80211.h>
10
11#include "debugfs.h"
12#include "leds.h"
8e9f7529 13#include "rfkill.h"
e4d6b795
MB
14#include "lo.h"
15#include "phy.h"
16
17#ifdef CONFIG_B43_DEBUG
18# define B43_DEBUG 1
19#else
20# define B43_DEBUG 0
21#endif
22
23#define B43_RX_MAX_SSI 60
24
25/* MMIO offsets */
26#define B43_MMIO_DMA0_REASON 0x20
27#define B43_MMIO_DMA0_IRQ_MASK 0x24
28#define B43_MMIO_DMA1_REASON 0x28
29#define B43_MMIO_DMA1_IRQ_MASK 0x2C
30#define B43_MMIO_DMA2_REASON 0x30
31#define B43_MMIO_DMA2_IRQ_MASK 0x34
32#define B43_MMIO_DMA3_REASON 0x38
33#define B43_MMIO_DMA3_IRQ_MASK 0x3C
34#define B43_MMIO_DMA4_REASON 0x40
35#define B43_MMIO_DMA4_IRQ_MASK 0x44
36#define B43_MMIO_DMA5_REASON 0x48
37#define B43_MMIO_DMA5_IRQ_MASK 0x4C
38#define B43_MMIO_MACCTL 0x120
39#define B43_MMIO_STATUS2_BITFIELD 0x124
40#define B43_MMIO_GEN_IRQ_REASON 0x128
41#define B43_MMIO_GEN_IRQ_MASK 0x12C
42#define B43_MMIO_RAM_CONTROL 0x130
43#define B43_MMIO_RAM_DATA 0x134
44#define B43_MMIO_PS_STATUS 0x140
45#define B43_MMIO_RADIO_HWENABLED_HI 0x158
46#define B43_MMIO_SHM_CONTROL 0x160
47#define B43_MMIO_SHM_DATA 0x164
48#define B43_MMIO_SHM_DATA_UNALIGNED 0x166
49#define B43_MMIO_XMITSTAT_0 0x170
50#define B43_MMIO_XMITSTAT_1 0x174
51#define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
52#define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
53
54/* 32-bit DMA */
55#define B43_MMIO_DMA32_BASE0 0x200
56#define B43_MMIO_DMA32_BASE1 0x220
57#define B43_MMIO_DMA32_BASE2 0x240
58#define B43_MMIO_DMA32_BASE3 0x260
59#define B43_MMIO_DMA32_BASE4 0x280
60#define B43_MMIO_DMA32_BASE5 0x2A0
61/* 64-bit DMA */
62#define B43_MMIO_DMA64_BASE0 0x200
63#define B43_MMIO_DMA64_BASE1 0x240
64#define B43_MMIO_DMA64_BASE2 0x280
65#define B43_MMIO_DMA64_BASE3 0x2C0
66#define B43_MMIO_DMA64_BASE4 0x300
67#define B43_MMIO_DMA64_BASE5 0x340
68/* PIO */
69#define B43_MMIO_PIO1_BASE 0x300
70#define B43_MMIO_PIO2_BASE 0x310
71#define B43_MMIO_PIO3_BASE 0x320
72#define B43_MMIO_PIO4_BASE 0x330
73
74#define B43_MMIO_PHY_VER 0x3E0
75#define B43_MMIO_PHY_RADIO 0x3E2
76#define B43_MMIO_PHY0 0x3E6
77#define B43_MMIO_ANTENNA 0x3E8
78#define B43_MMIO_CHANNEL 0x3F0
79#define B43_MMIO_CHANNEL_EXT 0x3F4
80#define B43_MMIO_RADIO_CONTROL 0x3F6
81#define B43_MMIO_RADIO_DATA_HIGH 0x3F8
82#define B43_MMIO_RADIO_DATA_LOW 0x3FA
83#define B43_MMIO_PHY_CONTROL 0x3FC
84#define B43_MMIO_PHY_DATA 0x3FE
85#define B43_MMIO_MACFILTER_CONTROL 0x420
86#define B43_MMIO_MACFILTER_DATA 0x422
87#define B43_MMIO_RCMTA_COUNT 0x43C
88#define B43_MMIO_RADIO_HWENABLED_LO 0x49A
89#define B43_MMIO_GPIO_CONTROL 0x49C
90#define B43_MMIO_GPIO_MASK 0x49E
91#define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
92#define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
93#define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
94#define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
95#define B43_MMIO_RNG 0x65A
96#define B43_MMIO_POWERUP_DELAY 0x6A8
97
98/* SPROM boardflags_lo values */
99#define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
100#define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
101#define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
102#define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
103#define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
104#define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
105#define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
106#define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
107#define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
108#define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
109#define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
110#define B43_BFL_FEM 0x0800 /* supports the Front End Module */
111#define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
112#define B43_BFL_HGPA 0x2000 /* had high gain PA */
113#define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
114#define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
115
116/* GPIO register offset, in both ChipCommon and PCI core. */
117#define B43_GPIO_CONTROL 0x6c
118
119/* SHM Routing */
120enum {
121 B43_SHM_UCODE, /* Microcode memory */
122 B43_SHM_SHARED, /* Shared memory */
123 B43_SHM_SCRATCH, /* Scratch memory */
124 B43_SHM_HW, /* Internal hardware register */
125 B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
126};
127/* SHM Routing modifiers */
128#define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
129#define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
130#define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
131 B43_SHM_AUTOINC_W)
132
133/* Misc SHM_SHARED offsets */
134#define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
135#define B43_SHM_SH_PCTLWDPOS 0x0008
136#define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
137#define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
138#define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
139#define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
140#define B43_SHM_SH_HOSTFLO 0x005E /* Hostflags for ucode options (low) */
141#define B43_SHM_SH_HOSTFHI 0x0060 /* Hostflags for ucode options (high) */
142#define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
143#define B43_SHM_SH_RADAR 0x0066 /* Radar register */
144#define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
145#define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
146#define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
147#define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5Ghz channel */
148#define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
149/* SHM_SHARED TX FIFO variables */
150#define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
151#define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
152#define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
153#define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
154/* SHM_SHARED background noise */
155#define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
156#define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
157#define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
158/* SHM_SHARED crypto engine */
159#define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
160#define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
161#define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
162#define B43_SHM_SH_TKIPTSCTTAK 0x0318
163#define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
164#define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
165/* SHM_SHARED WME variables */
166#define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
167#define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
168#define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
169/* SHM_SHARED powersave mode related */
170#define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
171#define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
172#define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
173/* SHM_SHARED beacon variables */
174#define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
175#define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
176#define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
177#define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
178#define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
179#define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
180#define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
181/* SHM_SHARED ACK/CTS control */
182#define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
183/* SHM_SHARED probe response variables */
184#define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
185#define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
186#define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
187#define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
188#define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
189/* SHM_SHARED rate tables */
190#define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
191#define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
192#define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
193#define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
194/* SHM_SHARED microcode soft registers */
195#define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
196#define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
197#define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
198#define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
199#define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
200#define B43_SHM_SH_UCODESTAT_INVALID 0
201#define B43_SHM_SH_UCODESTAT_INIT 1
202#define B43_SHM_SH_UCODESTAT_ACTIVE 2
203#define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
204#define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
205#define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
206#define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
207#define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
208
209/* SHM_SCRATCH offsets */
210#define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
211#define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
212#define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
213#define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
214#define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
215#define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
216#define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
217#define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
218#define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
219#define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
220
221/* Hardware Radio Enable masks */
222#define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
223#define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
224
225/* HostFlags. See b43_hf_read/write() */
226#define B43_HF_ANTDIVHELP 0x00000001 /* ucode antenna div helper */
227#define B43_HF_SYMW 0x00000002 /* G-PHY SYM workaround */
228#define B43_HF_RXPULLW 0x00000004 /* RX pullup workaround */
229#define B43_HF_CCKBOOST 0x00000008 /* 4dB CCK power boost (exclusive with OFDM boost) */
230#define B43_HF_BTCOEX 0x00000010 /* Bluetooth coexistance */
231#define B43_HF_GDCW 0x00000020 /* G-PHY DV canceller filter bw workaround */
232#define B43_HF_OFDMPABOOST 0x00000040 /* Enable PA gain boost for OFDM */
233#define B43_HF_ACPR 0x00000080 /* Disable for Japan, channel 14 */
234#define B43_HF_EDCF 0x00000100 /* on if WME and MAC suspended */
235#define B43_HF_TSSIRPSMW 0x00000200 /* TSSI reset PSM ucode workaround */
236#define B43_HF_DSCRQ 0x00000400 /* Disable slow clock request in ucode */
237#define B43_HF_ACIW 0x00000800 /* ACI workaround: shift bits by 2 on PHY CRS */
238#define B43_HF_2060W 0x00001000 /* 2060 radio workaround */
239#define B43_HF_RADARW 0x00002000 /* Radar workaround */
240#define B43_HF_USEDEFKEYS 0x00004000 /* Enable use of default keys */
241#define B43_HF_BT4PRIOCOEX 0x00010000 /* Bluetooth 2-priority coexistance */
242#define B43_HF_FWKUP 0x00020000 /* Fast wake-up ucode */
243#define B43_HF_VCORECALC 0x00040000 /* Force VCO recalculation when powering up synthpu */
244#define B43_HF_PCISCW 0x00080000 /* PCI slow clock workaround */
245#define B43_HF_4318TSSI 0x00200000 /* 4318 TSSI */
246#define B43_HF_FBCMCFIFO 0x00400000 /* Flush bcast/mcast FIFO immediately */
247#define B43_HF_HWPCTL 0x00800000 /* Enable hardwarre power control */
248#define B43_HF_BTCOEXALT 0x01000000 /* Bluetooth coexistance in alternate pins */
249#define B43_HF_TXBTCHECK 0x02000000 /* Bluetooth check during transmission */
250#define B43_HF_SKCFPUP 0x04000000 /* Skip CFP update */
251
252/* MacFilter offsets. */
253#define B43_MACFILTER_SELF 0x0000
254#define B43_MACFILTER_BSSID 0x0003
255
256/* PowerControl */
257#define B43_PCTL_IN 0xB0
258#define B43_PCTL_OUT 0xB4
259#define B43_PCTL_OUTENABLE 0xB8
260#define B43_PCTL_XTAL_POWERUP 0x40
261#define B43_PCTL_PLL_POWERDOWN 0x80
262
263/* PowerControl Clock Modes */
264#define B43_PCTL_CLK_FAST 0x00
265#define B43_PCTL_CLK_SLOW 0x01
266#define B43_PCTL_CLK_DYNAMIC 0x02
267
268#define B43_PCTL_FORCE_SLOW 0x0800
269#define B43_PCTL_FORCE_PLL 0x1000
270#define B43_PCTL_DYN_XTAL 0x2000
271
272/* PHYVersioning */
273#define B43_PHYTYPE_A 0x00
274#define B43_PHYTYPE_B 0x01
275#define B43_PHYTYPE_G 0x02
276
277/* PHYRegisters */
278#define B43_PHY_ILT_A_CTRL 0x0072
279#define B43_PHY_ILT_A_DATA1 0x0073
280#define B43_PHY_ILT_A_DATA2 0x0074
281#define B43_PHY_G_LO_CONTROL 0x0810
282#define B43_PHY_ILT_G_CTRL 0x0472
283#define B43_PHY_ILT_G_DATA1 0x0473
284#define B43_PHY_ILT_G_DATA2 0x0474
285#define B43_PHY_A_PCTL 0x007B
286#define B43_PHY_G_PCTL 0x0029
287#define B43_PHY_A_CRS 0x0029
288#define B43_PHY_RADIO_BITFIELD 0x0401
289#define B43_PHY_G_CRS 0x0429
290#define B43_PHY_NRSSILT_CTRL 0x0803
291#define B43_PHY_NRSSILT_DATA 0x0804
292
293/* RadioRegisters */
294#define B43_RADIOCTL_ID 0x01
295
296/* MAC Control bitfield */
297#define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
298#define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
299#define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
300#define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
301#define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
302#define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
303#define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
304#define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
305#define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
306#define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
307#define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
308#define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
309#define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
310#define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
311#define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
312#define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
313#define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
314#define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
315#define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
316#define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
317#define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
318#define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
319#define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
320#define B43_MACCTL_GMODE 0x80000000 /* G Mode */
321
322/* 802.11 core specific TM State Low flags */
323#define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
324#define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select */
325#define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
326#define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
327#define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
328
329/* 802.11 core specific TM State High flags */
330#define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
331#define B43_TMSHIGH_APHY 0x00020000 /* A-PHY available (rev >= 5) */
332#define B43_TMSHIGH_GPHY 0x00010000 /* G-PHY available (rev >= 5) */
333
334/* Generic-Interrupt reasons. */
335#define B43_IRQ_MAC_SUSPENDED 0x00000001
336#define B43_IRQ_BEACON 0x00000002
337#define B43_IRQ_TBTT_INDI 0x00000004
338#define B43_IRQ_BEACON_TX_OK 0x00000008
339#define B43_IRQ_BEACON_CANCEL 0x00000010
340#define B43_IRQ_ATIM_END 0x00000020
341#define B43_IRQ_PMQ 0x00000040
342#define B43_IRQ_PIO_WORKAROUND 0x00000100
343#define B43_IRQ_MAC_TXERR 0x00000200
344#define B43_IRQ_PHY_TXERR 0x00000800
345#define B43_IRQ_PMEVENT 0x00001000
346#define B43_IRQ_TIMER0 0x00002000
347#define B43_IRQ_TIMER1 0x00004000
348#define B43_IRQ_DMA 0x00008000
349#define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
350#define B43_IRQ_CCA_MEASURE_OK 0x00020000
351#define B43_IRQ_NOISESAMPLE_OK 0x00040000
352#define B43_IRQ_UCODE_DEBUG 0x08000000
353#define B43_IRQ_RFKILL 0x10000000
354#define B43_IRQ_TX_OK 0x20000000
355#define B43_IRQ_PHY_G_CHANGED 0x40000000
356#define B43_IRQ_TIMEOUT 0x80000000
357
358#define B43_IRQ_ALL 0xFFFFFFFF
359#define B43_IRQ_MASKTEMPLATE (B43_IRQ_MAC_SUSPENDED | \
360 B43_IRQ_BEACON | \
361 B43_IRQ_TBTT_INDI | \
362 B43_IRQ_ATIM_END | \
363 B43_IRQ_PMQ | \
364 B43_IRQ_MAC_TXERR | \
365 B43_IRQ_PHY_TXERR | \
366 B43_IRQ_DMA | \
367 B43_IRQ_TXFIFO_FLUSH_OK | \
368 B43_IRQ_NOISESAMPLE_OK | \
369 B43_IRQ_UCODE_DEBUG | \
370 B43_IRQ_RFKILL | \
371 B43_IRQ_TX_OK)
372
373/* Device specific rate values.
374 * The actual values defined here are (rate_in_mbps * 2).
375 * Some code depends on this. Don't change it. */
376#define B43_CCK_RATE_1MB 0x02
377#define B43_CCK_RATE_2MB 0x04
378#define B43_CCK_RATE_5MB 0x0B
379#define B43_CCK_RATE_11MB 0x16
380#define B43_OFDM_RATE_6MB 0x0C
381#define B43_OFDM_RATE_9MB 0x12
382#define B43_OFDM_RATE_12MB 0x18
383#define B43_OFDM_RATE_18MB 0x24
384#define B43_OFDM_RATE_24MB 0x30
385#define B43_OFDM_RATE_36MB 0x48
386#define B43_OFDM_RATE_48MB 0x60
387#define B43_OFDM_RATE_54MB 0x6C
388/* Convert a b43 rate value to a rate in 100kbps */
389#define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
390
391#define B43_DEFAULT_SHORT_RETRY_LIMIT 7
392#define B43_DEFAULT_LONG_RETRY_LIMIT 4
393
394/* Max size of a security key */
395#define B43_SEC_KEYSIZE 16
396/* Security algorithms. */
397enum {
398 B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
399 B43_SEC_ALGO_WEP40,
400 B43_SEC_ALGO_TKIP,
401 B43_SEC_ALGO_AES,
402 B43_SEC_ALGO_WEP104,
403 B43_SEC_ALGO_AES_LEGACY,
404};
405
406struct b43_dmaring;
407struct b43_pioqueue;
408
409/* The firmware file header */
410#define B43_FW_TYPE_UCODE 'u'
411#define B43_FW_TYPE_PCM 'p'
412#define B43_FW_TYPE_IV 'i'
413struct b43_fw_header {
414 /* File type */
415 u8 type;
416 /* File format version */
417 u8 ver;
418 u8 __padding[2];
419 /* Size of the data. For ucode and PCM this is in bytes.
420 * For IV this is number-of-ivs. */
421 __be32 size;
422} __attribute__((__packed__));
423
424/* Initial Value file format */
425#define B43_IV_OFFSET_MASK 0x7FFF
426#define B43_IV_32BIT 0x8000
427struct b43_iv {
428 __be16 offset_size;
429 union {
430 __be16 d16;
431 __be32 d32;
432 } data __attribute__((__packed__));
433} __attribute__((__packed__));
434
435
436#define B43_PHYMODE(phytype) (1 << (phytype))
437#define B43_PHYMODE_A B43_PHYMODE(B43_PHYTYPE_A)
438#define B43_PHYMODE_B B43_PHYMODE(B43_PHYTYPE_B)
439#define B43_PHYMODE_G B43_PHYMODE(B43_PHYTYPE_G)
440
441struct b43_phy {
442 /* Possible PHYMODEs on this PHY */
443 u8 possible_phymodes;
444 /* GMODE bit enabled? */
445 bool gmode;
446 /* Possible ieee80211 subsystem hwmodes for this PHY.
447 * Which mode is selected, depends on thr GMODE enabled bit */
448#define B43_MAX_PHYHWMODES 2
449 struct ieee80211_hw_mode hwmodes[B43_MAX_PHYHWMODES];
450
451 /* Analog Type */
452 u8 analog;
453 /* B43_PHYTYPE_ */
454 u8 type;
455 /* PHY revision number. */
456 u8 rev;
457
458 /* Radio versioning */
459 u16 radio_manuf; /* Radio manufacturer */
460 u16 radio_ver; /* Radio version */
461 u8 radio_rev; /* Radio revision */
462
e4d6b795
MB
463 bool locked; /* Only used in b43_phy_{un}lock() */
464 bool dyn_tssi_tbl; /* tssi2dbm is kmalloc()ed. */
465
466 /* ACI (adjacent channel interference) flags. */
467 bool aci_enable;
468 bool aci_wlan_automatic;
469 bool aci_hw_rssi;
470
fda9abcf
MB
471 /* Radio switched on/off */
472 bool radio_on;
473 struct {
474 /* Values saved when turning the radio off.
475 * They are needed when turning it on again. */
476 bool valid;
477 u16 rfover;
478 u16 rfoverval;
479 } radio_off_context;
480
e4d6b795
MB
481 u16 minlowsig[2];
482 u16 minlowsigpos[2];
483
484 /* TSSI to dBm table in use */
485 const s8 *tssi2dbm;
486 /* Target idle TSSI */
487 int tgt_idle_tssi;
488 /* Current idle TSSI */
489 int cur_idle_tssi;
490
491 /* LocalOscillator control values. */
492 struct b43_txpower_lo_control *lo_control;
493 /* Values from b43_calc_loopback_gain() */
494 s16 max_lb_gain; /* Maximum Loopback gain in hdB */
495 s16 trsw_rx_gain; /* TRSW RX gain in hdB */
496 s16 lna_lod_gain; /* LNA lod */
497 s16 lna_gain; /* LNA */
498 s16 pga_gain; /* PGA */
499
500 /* PHY lock for core.rev < 3
501 * This lock is only used by b43_phy_{un}lock()
502 */
503 spinlock_t lock;
504
505 /* Desired TX power level (in dBm).
506 * This is set by the user and adjusted in b43_phy_xmitpower(). */
507 u8 power_level;
508 /* A-PHY TX Power control value. */
509 u16 txpwr_offset;
510
511 /* Current TX power level attenuation control values */
512 struct b43_bbatt bbatt;
513 struct b43_rfatt rfatt;
514 u8 tx_control; /* B43_TXCTL_XXX */
515#ifdef CONFIG_B43_DEBUG
516 bool manual_txpower_control; /* Manual TX-power control enabled? */
517#endif
518 /* Hardware Power Control enabled? */
519 bool hardware_power_control;
520
521 /* Current Interference Mitigation mode */
522 int interfmode;
523 /* Stack of saved values from the Interference Mitigation code.
524 * Each value in the stack is layed out as follows:
525 * bit 0-11: offset
526 * bit 12-15: register ID
527 * bit 16-32: value
528 * register ID is: 0x1 PHY, 0x2 Radio, 0x3 ILT
529 */
530#define B43_INTERFSTACK_SIZE 26
531 u32 interfstack[B43_INTERFSTACK_SIZE]; //FIXME: use a data structure
532
533 /* Saved values from the NRSSI Slope calculation */
534 s16 nrssi[2];
535 s32 nrssislope;
536 /* In memory nrssi lookup table. */
537 s8 nrssi_lt[64];
538
539 /* current channel */
540 u8 channel;
541
542 u16 lofcal;
543
544 u16 initval; //FIXME rename?
545};
546
547/* Data structures for DMA transmission, per 80211 core. */
548struct b43_dma {
549 struct b43_dmaring *tx_ring0;
550 struct b43_dmaring *tx_ring1;
551 struct b43_dmaring *tx_ring2;
552 struct b43_dmaring *tx_ring3;
553 struct b43_dmaring *tx_ring4;
554 struct b43_dmaring *tx_ring5;
555
556 struct b43_dmaring *rx_ring0;
557 struct b43_dmaring *rx_ring3; /* only available on core.rev < 5 */
558};
559
560/* Data structures for PIO transmission, per 80211 core. */
561struct b43_pio {
562 struct b43_pioqueue *queue0;
563 struct b43_pioqueue *queue1;
564 struct b43_pioqueue *queue2;
565 struct b43_pioqueue *queue3;
566};
567
568/* Context information for a noise calculation (Link Quality). */
569struct b43_noise_calculation {
570 u8 channel_at_start;
571 bool calculation_running;
572 u8 nr_samples;
573 s8 samples[8][4];
574};
575
576struct b43_stats {
577 u8 link_noise;
578 /* Store the last TX/RX times here for updating the leds. */
579 unsigned long last_tx;
580 unsigned long last_rx;
581};
582
583struct b43_key {
584 /* If keyconf is NULL, this key is disabled.
585 * keyconf is a cookie. Don't derefenrence it outside of the set_key
586 * path, because b43 doesn't own it. */
587 struct ieee80211_key_conf *keyconf;
588 u8 algorithm;
589};
590
591struct b43_wldev;
592
593/* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
594struct b43_wl {
595 /* Pointer to the active wireless device on this chip */
596 struct b43_wldev *current_dev;
597 /* Pointer to the ieee80211 hardware data structure */
598 struct ieee80211_hw *hw;
599
600 spinlock_t irq_lock;
601 struct mutex mutex;
602 spinlock_t leds_lock;
603
604 /* We can only have one operating interface (802.11 core)
605 * at a time. General information about this interface follows.
606 */
607
4150c572
JB
608 /* Opaque ID of the operating interface from the ieee80211
609 * subsystem. Do not modify.
e4d6b795
MB
610 */
611 int if_id;
612 /* The MAC address of the operating interface. */
613 u8 mac_addr[ETH_ALEN];
614 /* Current BSSID */
615 u8 bssid[ETH_ALEN];
616 /* Interface type. (IEEE80211_IF_TYPE_XXX) */
617 int if_type;
e4d6b795
MB
618 /* Is the card operating in AP, STA or IBSS mode? */
619 bool operating;
4150c572
JB
620 /* filter flags */
621 unsigned int filter_flags;
e4d6b795
MB
622 /* Stats about the wireless interface */
623 struct ieee80211_low_level_stats ieee_stats;
624
625 struct hwrng rng;
626 u8 rng_initialized;
627 char rng_name[30 + 1];
628
8e9f7529
MB
629 /* The RF-kill button */
630 struct b43_rfkill rfkill;
631
e4d6b795
MB
632 /* List of all wireless devices on this chip */
633 struct list_head devlist;
634 u8 nr_devs;
635};
636
637/* Pointers to the firmware data and meta information about it. */
638struct b43_firmware {
639 /* Microcode */
640 const struct firmware *ucode;
641 /* PCM code */
642 const struct firmware *pcm;
643 /* Initial MMIO values for the firmware */
644 const struct firmware *initvals;
645 /* Initial MMIO values for the firmware, band-specific */
646 const struct firmware *initvals_band;
647 /* Firmware revision */
648 u16 rev;
649 /* Firmware patchlevel */
650 u16 patch;
651};
652
653/* Device (802.11 core) initialization status. */
654enum {
655 B43_STAT_UNINIT = 0, /* Uninitialized. */
656 B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
657 B43_STAT_STARTED = 2, /* Up and running. */
658};
659#define b43_status(wldev) atomic_read(&(wldev)->__init_status)
660#define b43_set_status(wldev, stat) do { \
661 atomic_set(&(wldev)->__init_status, (stat)); \
662 smp_wmb(); \
663 } while (0)
664
665/* XXX--- HOW LOCKING WORKS IN B43 ---XXX
666 *
667 * You should always acquire both, wl->mutex and wl->irq_lock unless:
668 * - You don't need to acquire wl->irq_lock, if the interface is stopped.
669 * - You don't need to acquire wl->mutex in the IRQ handler, IRQ tasklet
670 * and packet TX path (and _ONLY_ there.)
671 */
672
673/* Data structure for one wireless device (802.11 core) */
674struct b43_wldev {
675 struct ssb_device *dev;
676 struct b43_wl *wl;
677
678 /* The device initialization status.
679 * Use b43_status() to query. */
680 atomic_t __init_status;
681 /* Saved init status for handling suspend. */
682 int suspend_init_status;
683
684 bool __using_pio; /* Internal, use b43_using_pio(). */
685 bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
686 bool reg124_set_0x4; /* Some variable to keep track of IRQ stuff. */
687 bool short_preamble; /* TRUE, if short preamble is enabled. */
688 bool short_slot; /* TRUE, if short slot timing is enabled. */
689 bool radio_hw_enable; /* saved state of radio hardware enabled state */
690
691 /* PHY/Radio device. */
692 struct b43_phy phy;
693 union {
694 /* DMA engines. */
695 struct b43_dma dma;
696 /* PIO engines. */
697 struct b43_pio pio;
698 };
699
700 /* Various statistics about the physical device. */
701 struct b43_stats stats;
702
21954c36
MB
703 /* The device LEDs. */
704 struct b43_led led_tx;
705 struct b43_led led_rx;
706 struct b43_led led_assoc;
8e9f7529 707 struct b43_led led_radio;
e4d6b795
MB
708
709 /* Reason code of the last interrupt. */
710 u32 irq_reason;
711 u32 dma_reason[6];
712 /* saved irq enable/disable state bitfield. */
713 u32 irq_savedstate;
714 /* Link Quality calculation context. */
715 struct b43_noise_calculation noisecalc;
716 /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
717 int mac_suspended;
718
719 /* Interrupt Service Routine tasklet (bottom-half) */
720 struct tasklet_struct isr_tasklet;
721
722 /* Periodic tasks */
723 struct delayed_work periodic_work;
724 unsigned int periodic_state;
725
726 struct work_struct restart_work;
727
728 /* encryption/decryption */
729 u16 ktp; /* Key table pointer */
730 u8 max_nr_keys;
731 struct b43_key key[58];
732
733 /* Cached beacon template while uploading the template. */
734 struct sk_buff *cached_beacon;
735
736 /* Firmware data */
737 struct b43_firmware fw;
738
739 /* Devicelist in struct b43_wl (all 802.11 cores) */
740 struct list_head list;
741
742 /* Debugging stuff follows. */
743#ifdef CONFIG_B43_DEBUG
744 struct b43_dfsentry *dfsentry;
745#endif
746};
747
748static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
749{
750 return hw->priv;
751}
752
753/* Helper function, which returns a boolean.
754 * TRUE, if PIO is used; FALSE, if DMA is used.
755 */
756#if defined(CONFIG_B43_DMA) && defined(CONFIG_B43_PIO)
757static inline int b43_using_pio(struct b43_wldev *dev)
758{
759 return dev->__using_pio;
760}
761#elif defined(CONFIG_B43_DMA)
762static inline int b43_using_pio(struct b43_wldev *dev)
763{
764 return 0;
765}
766#elif defined(CONFIG_B43_PIO)
767static inline int b43_using_pio(struct b43_wldev *dev)
768{
769 return 1;
770}
771#else
772# error "Using neither DMA nor PIO? Confused..."
773#endif
774
775static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
776{
777 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
778 return ssb_get_drvdata(ssb_dev);
779}
780
781/* Is the device operating in a specified mode (IEEE80211_IF_TYPE_XXX). */
782static inline int b43_is_mode(struct b43_wl *wl, int type)
783{
e4d6b795
MB
784 return (wl->operating && wl->if_type == type);
785}
786
787static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
788{
789 return ssb_read16(dev->dev, offset);
790}
791
792static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
793{
794 ssb_write16(dev->dev, offset, value);
795}
796
797static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
798{
799 return ssb_read32(dev->dev, offset);
800}
801
802static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
803{
804 ssb_write32(dev->dev, offset, value);
805}
806
807/* Message printing */
808void b43info(struct b43_wl *wl, const char *fmt, ...)
809 __attribute__ ((format(printf, 2, 3)));
810void b43err(struct b43_wl *wl, const char *fmt, ...)
811 __attribute__ ((format(printf, 2, 3)));
812void b43warn(struct b43_wl *wl, const char *fmt, ...)
813 __attribute__ ((format(printf, 2, 3)));
814#if B43_DEBUG
815void b43dbg(struct b43_wl *wl, const char *fmt, ...)
816 __attribute__ ((format(printf, 2, 3)));
817#else /* DEBUG */
818# define b43dbg(wl, fmt...) do { /* nothing */ } while (0)
819#endif /* DEBUG */
820
821/* A WARN_ON variant that vanishes when b43 debugging is disabled.
822 * This _also_ evaluates the arg with debugging disabled. */
823#if B43_DEBUG
824# define B43_WARN_ON(x) WARN_ON(x)
825#else
826static inline bool __b43_warn_on_dummy(bool x) { return x; }
827# define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
828#endif
829
830/** Limit a value between two limits */
831#ifdef limit_value
832# undef limit_value
833#endif
834#define limit_value(value, min, max) \
835 ({ \
836 typeof(value) __value = (value); \
837 typeof(value) __min = (min); \
838 typeof(value) __max = (max); \
839 if (__value < __min) \
840 __value = __min; \
841 else if (__value > __max) \
842 __value = __max; \
843 __value; \
844 })
845
846/* Convert an integer to a Q5.2 value */
847#define INT_TO_Q52(i) ((i) << 2)
848/* Convert a Q5.2 value to an integer (precision loss!) */
849#define Q52_TO_INT(q52) ((q52) >> 2)
850/* Macros for printing a value in Q5.2 format */
851#define Q52_FMT "%u.%u"
852#define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
853
854#endif /* B43_H_ */
This page took 0.103608 seconds and 5 git commands to generate.