mac80211: use different MAC addresses for virtual interfaces
[deliverable/linux.git] / drivers / net / wireless / b43 / b43.h
CommitLineData
e4d6b795
MB
1#ifndef B43_H_
2#define B43_H_
3
4#include <linux/kernel.h>
5#include <linux/spinlock.h>
6#include <linux/interrupt.h>
7#include <linux/hw_random.h>
8#include <linux/ssb/ssb.h>
9#include <net/mac80211.h>
10
11#include "debugfs.h"
12#include "leds.h"
8e9f7529 13#include "rfkill.h"
e4d6b795 14#include "lo.h"
ef1a628d 15#include "phy_common.h"
e4d6b795 16
26bc783f
MB
17
18/* The unique identifier of the firmware that's officially supported by
19 * this driver version. */
20#define B43_SUPPORTED_FIRMWARE_ID "FW13"
21
22
e4d6b795
MB
23#ifdef CONFIG_B43_DEBUG
24# define B43_DEBUG 1
25#else
26# define B43_DEBUG 0
27#endif
28
e4d6b795
MB
29/* MMIO offsets */
30#define B43_MMIO_DMA0_REASON 0x20
31#define B43_MMIO_DMA0_IRQ_MASK 0x24
32#define B43_MMIO_DMA1_REASON 0x28
33#define B43_MMIO_DMA1_IRQ_MASK 0x2C
34#define B43_MMIO_DMA2_REASON 0x30
35#define B43_MMIO_DMA2_IRQ_MASK 0x34
36#define B43_MMIO_DMA3_REASON 0x38
37#define B43_MMIO_DMA3_IRQ_MASK 0x3C
38#define B43_MMIO_DMA4_REASON 0x40
39#define B43_MMIO_DMA4_IRQ_MASK 0x44
40#define B43_MMIO_DMA5_REASON 0x48
41#define B43_MMIO_DMA5_IRQ_MASK 0x4C
aa6c7ae2
MB
42#define B43_MMIO_MACCTL 0x120 /* MAC control */
43#define B43_MMIO_MACCMD 0x124 /* MAC command */
e4d6b795
MB
44#define B43_MMIO_GEN_IRQ_REASON 0x128
45#define B43_MMIO_GEN_IRQ_MASK 0x12C
46#define B43_MMIO_RAM_CONTROL 0x130
47#define B43_MMIO_RAM_DATA 0x134
48#define B43_MMIO_PS_STATUS 0x140
49#define B43_MMIO_RADIO_HWENABLED_HI 0x158
50#define B43_MMIO_SHM_CONTROL 0x160
51#define B43_MMIO_SHM_DATA 0x164
52#define B43_MMIO_SHM_DATA_UNALIGNED 0x166
53#define B43_MMIO_XMITSTAT_0 0x170
54#define B43_MMIO_XMITSTAT_1 0x174
55#define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
56#define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
f3dd3fcc
MB
57#define B43_MMIO_TSF_CFP_REP 0x188
58#define B43_MMIO_TSF_CFP_START 0x18C
59#define B43_MMIO_TSF_CFP_MAXDUR 0x190
e4d6b795
MB
60
61/* 32-bit DMA */
62#define B43_MMIO_DMA32_BASE0 0x200
63#define B43_MMIO_DMA32_BASE1 0x220
64#define B43_MMIO_DMA32_BASE2 0x240
65#define B43_MMIO_DMA32_BASE3 0x260
66#define B43_MMIO_DMA32_BASE4 0x280
67#define B43_MMIO_DMA32_BASE5 0x2A0
68/* 64-bit DMA */
69#define B43_MMIO_DMA64_BASE0 0x200
70#define B43_MMIO_DMA64_BASE1 0x240
71#define B43_MMIO_DMA64_BASE2 0x280
72#define B43_MMIO_DMA64_BASE3 0x2C0
73#define B43_MMIO_DMA64_BASE4 0x300
74#define B43_MMIO_DMA64_BASE5 0x340
e4d6b795 75
5100d5ac
MB
76/* PIO on core rev < 11 */
77#define B43_MMIO_PIO_BASE0 0x300
78#define B43_MMIO_PIO_BASE1 0x310
79#define B43_MMIO_PIO_BASE2 0x320
80#define B43_MMIO_PIO_BASE3 0x330
81#define B43_MMIO_PIO_BASE4 0x340
82#define B43_MMIO_PIO_BASE5 0x350
83#define B43_MMIO_PIO_BASE6 0x360
84#define B43_MMIO_PIO_BASE7 0x370
85/* PIO on core rev >= 11 */
86#define B43_MMIO_PIO11_BASE0 0x200
87#define B43_MMIO_PIO11_BASE1 0x240
88#define B43_MMIO_PIO11_BASE2 0x280
89#define B43_MMIO_PIO11_BASE3 0x2C0
90#define B43_MMIO_PIO11_BASE4 0x300
91#define B43_MMIO_PIO11_BASE5 0x340
92
e4d6b795
MB
93#define B43_MMIO_PHY_VER 0x3E0
94#define B43_MMIO_PHY_RADIO 0x3E2
95#define B43_MMIO_PHY0 0x3E6
96#define B43_MMIO_ANTENNA 0x3E8
97#define B43_MMIO_CHANNEL 0x3F0
98#define B43_MMIO_CHANNEL_EXT 0x3F4
99#define B43_MMIO_RADIO_CONTROL 0x3F6
100#define B43_MMIO_RADIO_DATA_HIGH 0x3F8
101#define B43_MMIO_RADIO_DATA_LOW 0x3FA
102#define B43_MMIO_PHY_CONTROL 0x3FC
103#define B43_MMIO_PHY_DATA 0x3FE
104#define B43_MMIO_MACFILTER_CONTROL 0x420
105#define B43_MMIO_MACFILTER_DATA 0x422
106#define B43_MMIO_RCMTA_COUNT 0x43C
107#define B43_MMIO_RADIO_HWENABLED_LO 0x49A
108#define B43_MMIO_GPIO_CONTROL 0x49C
109#define B43_MMIO_GPIO_MASK 0x49E
f3dd3fcc
MB
110#define B43_MMIO_TSF_CFP_START_LOW 0x604
111#define B43_MMIO_TSF_CFP_START_HIGH 0x606
d59f720d 112#define B43_MMIO_TSF_CFP_PRETBTT 0x612
e4d6b795
MB
113#define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
114#define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
115#define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
116#define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
117#define B43_MMIO_RNG 0x65A
b6c3f5be 118#define B43_MMIO_IFSSLOT 0x684 /* Interframe slot time */
e6f5b934
MB
119#define B43_MMIO_IFSCTL 0x688 /* Interframe space control */
120#define B43_MMIO_IFSCTL_USE_EDCF 0x0004
e4d6b795 121#define B43_MMIO_POWERUP_DELAY 0x6A8
ce1a9ee3
MB
122#define B43_MMIO_BTCOEX_CTL 0x6B4 /* Bluetooth Coexistence Control */
123#define B43_MMIO_BTCOEX_STAT 0x6B6 /* Bluetooth Coexistence Status */
124#define B43_MMIO_BTCOEX_TXCTL 0x6B8 /* Bluetooth Coexistence Transmit Control */
e4d6b795
MB
125
126/* SPROM boardflags_lo values */
127#define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
128#define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
129#define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
130#define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
131#define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
132#define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
133#define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
134#define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
135#define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
136#define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
137#define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
138#define B43_BFL_FEM 0x0800 /* supports the Front End Module */
139#define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
140#define B43_BFL_HGPA 0x2000 /* had high gain PA */
141#define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
142#define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
143
738f0f43
GS
144/* SPROM boardflags_hi values */
145#define B43_BFH_NOPA 0x0001 /* has no PA */
146#define B43_BFH_RSSIINV 0x0002 /* RSSI uses positive slope (not TSSI) */
147#define B43_BFH_PAREF 0x0004 /* uses the PARef LDO */
148#define B43_BFH_3TSWITCH 0x0008 /* uses a triple throw switch shared
149 * with bluetooth */
150#define B43_BFH_PHASESHIFT 0x0010 /* can support phase shifter */
151#define B43_BFH_BUCKBOOST 0x0020 /* has buck/booster */
152#define B43_BFH_FEM_BT 0x0040 /* has FEM and switch to share antenna
153 * with bluetooth */
154
e4d6b795
MB
155/* GPIO register offset, in both ChipCommon and PCI core. */
156#define B43_GPIO_CONTROL 0x6c
157
158/* SHM Routing */
159enum {
160 B43_SHM_UCODE, /* Microcode memory */
161 B43_SHM_SHARED, /* Shared memory */
162 B43_SHM_SCRATCH, /* Scratch memory */
163 B43_SHM_HW, /* Internal hardware register */
164 B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
165};
166/* SHM Routing modifiers */
167#define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
168#define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
169#define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
170 B43_SHM_AUTOINC_W)
171
172/* Misc SHM_SHARED offsets */
173#define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
174#define B43_SHM_SH_PCTLWDPOS 0x0008
175#define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
403a3a13 176#define B43_SHM_SH_FWCAPA 0x0042 /* Firmware capabilities (Opensource firmware only) */
e4d6b795
MB
177#define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
178#define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
179#define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
180#define B43_SHM_SH_HOSTFLO 0x005E /* Hostflags for ucode options (low) */
35f0d354
MB
181#define B43_SHM_SH_HOSTFMI 0x0060 /* Hostflags for ucode options (middle) */
182#define B43_SHM_SH_HOSTFHI 0x0062 /* Hostflags for ucode options (high) */
e4d6b795
MB
183#define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
184#define B43_SHM_SH_RADAR 0x0066 /* Radar register */
185#define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
186#define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
187#define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
188#define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5Ghz channel */
189#define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
18c8adeb
MB
190/* TSSI information */
191#define B43_SHM_SH_TSSI_CCK 0x0058 /* TSSI for last 4 CCK frames (32bit) */
192#define B43_SHM_SH_TSSI_OFDM_A 0x0068 /* TSSI for last 4 OFDM frames (32bit) */
193#define B43_SHM_SH_TSSI_OFDM_G 0x0070 /* TSSI for last 4 OFDM frames (32bit) */
194#define B43_TSSI_MAX 0x7F /* Max value for one TSSI value */
e4d6b795
MB
195/* SHM_SHARED TX FIFO variables */
196#define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
197#define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
198#define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
199#define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
200/* SHM_SHARED background noise */
201#define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
202#define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
203#define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
204/* SHM_SHARED crypto engine */
205#define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
206#define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
207#define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
208#define B43_SHM_SH_TKIPTSCTTAK 0x0318
209#define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
210#define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
211/* SHM_SHARED WME variables */
212#define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
213#define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
214#define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
215/* SHM_SHARED powersave mode related */
216#define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
217#define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
218#define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
280d0e16 219/* SHM_SHARED beacon/AP variables */
e4d6b795
MB
220#define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
221#define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
222#define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
223#define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
280d0e16
MB
224#define B43_SHM_SH_DTIMP 0x0012 /* DTIP period */
225#define B43_SHM_SH_MCASTCOOKIE 0x00A8 /* Last bcast/mcast frame ID */
e4d6b795
MB
226#define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
227#define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
228#define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
280d0e16 229#define B43_SHM_SH_EXTNPHYCTL 0x00B0 /* Extended bytes for beacon PHY control (N) */
e4d6b795
MB
230/* SHM_SHARED ACK/CTS control */
231#define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
232/* SHM_SHARED probe response variables */
233#define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
234#define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
235#define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
236#define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
237#define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
238/* SHM_SHARED rate tables */
239#define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
240#define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
241#define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
242#define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
243/* SHM_SHARED microcode soft registers */
244#define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
245#define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
246#define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
247#define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
248#define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
249#define B43_SHM_SH_UCODESTAT_INVALID 0
250#define B43_SHM_SH_UCODESTAT_INIT 1
251#define B43_SHM_SH_UCODESTAT_ACTIVE 2
252#define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
253#define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
254#define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
255#define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
256#define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
76a4db30
RM
257/* SHM_SHARED tx iq workarounds */
258#define B43_SHM_SH_NPHY_TXIQW0 0x0700
259#define B43_SHM_SH_NPHY_TXIQW1 0x0702
260#define B43_SHM_SH_NPHY_TXIQW2 0x0704
261#define B43_SHM_SH_NPHY_TXIQW3 0x0706
262/* SHM_SHARED tx pwr ctrl */
263#define B43_SHM_SH_NPHY_TXPWR_INDX0 0x0708
264#define B43_SHM_SH_NPHY_TXPWR_INDX1 0x070E
e4d6b795
MB
265
266/* SHM_SCRATCH offsets */
267#define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
268#define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
269#define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
270#define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
271#define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
272#define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
273#define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
274#define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
275#define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
276#define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
277
278/* Hardware Radio Enable masks */
279#define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
280#define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
281
282/* HostFlags. See b43_hf_read/write() */
35f0d354
MB
283#define B43_HF_ANTDIVHELP 0x000000000001ULL /* ucode antenna div helper */
284#define B43_HF_SYMW 0x000000000002ULL /* G-PHY SYM workaround */
285#define B43_HF_RXPULLW 0x000000000004ULL /* RX pullup workaround */
286#define B43_HF_CCKBOOST 0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
287#define B43_HF_BTCOEX 0x000000000010ULL /* Bluetooth coexistance */
288#define B43_HF_GDCW 0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
289#define B43_HF_OFDMPABOOST 0x000000000040ULL /* Enable PA gain boost for OFDM */
290#define B43_HF_ACPR 0x000000000080ULL /* Disable for Japan, channel 14 */
291#define B43_HF_EDCF 0x000000000100ULL /* on if WME and MAC suspended */
292#define B43_HF_TSSIRPSMW 0x000000000200ULL /* TSSI reset PSM ucode workaround */
293#define B43_HF_20IN40IQW 0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
294#define B43_HF_DSCRQ 0x000000000400ULL /* Disable slow clock request in ucode */
295#define B43_HF_ACIW 0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
296#define B43_HF_2060W 0x000000001000ULL /* 2060 radio workaround */
297#define B43_HF_RADARW 0x000000002000ULL /* Radar workaround */
298#define B43_HF_USEDEFKEYS 0x000000004000ULL /* Enable use of default keys */
299#define B43_HF_AFTERBURNER 0x000000008000ULL /* Afterburner enabled */
300#define B43_HF_BT4PRIOCOEX 0x000000010000ULL /* Bluetooth 4-priority coexistance */
301#define B43_HF_FWKUP 0x000000020000ULL /* Fast wake-up ucode */
302#define B43_HF_VCORECALC 0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
303#define B43_HF_PCISCW 0x000000080000ULL /* PCI slow clock workaround */
304#define B43_HF_4318TSSI 0x000000200000ULL /* 4318 TSSI */
305#define B43_HF_FBCMCFIFO 0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
306#define B43_HF_HWPCTL 0x000000800000ULL /* Enable hardwarre power control */
307#define B43_HF_BTCOEXALT 0x000001000000ULL /* Bluetooth coexistance in alternate pins */
308#define B43_HF_TXBTCHECK 0x000002000000ULL /* Bluetooth check during transmission */
309#define B43_HF_SKCFPUP 0x000004000000ULL /* Skip CFP update */
310#define B43_HF_N40W 0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
311#define B43_HF_ANTSEL 0x000020000000ULL /* Antenna selection (for testing antenna div.) */
312#define B43_HF_BT3COEXT 0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
313#define B43_HF_BTCANT 0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
314#define B43_HF_ANTSELEN 0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
315#define B43_HF_ANTSELMODE 0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
316#define B43_HF_MLADVW 0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
317#define B43_HF_PR45960W 0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
e4d6b795 318
403a3a13
MB
319/* Firmware capabilities field in SHM (Opensource firmware only) */
320#define B43_FWCAPA_HWCRYPTO 0x0001
321#define B43_FWCAPA_QOS 0x0002
322
e4d6b795
MB
323/* MacFilter offsets. */
324#define B43_MACFILTER_SELF 0x0000
325#define B43_MACFILTER_BSSID 0x0003
326
327/* PowerControl */
328#define B43_PCTL_IN 0xB0
329#define B43_PCTL_OUT 0xB4
330#define B43_PCTL_OUTENABLE 0xB8
331#define B43_PCTL_XTAL_POWERUP 0x40
332#define B43_PCTL_PLL_POWERDOWN 0x80
333
334/* PowerControl Clock Modes */
335#define B43_PCTL_CLK_FAST 0x00
336#define B43_PCTL_CLK_SLOW 0x01
337#define B43_PCTL_CLK_DYNAMIC 0x02
338
339#define B43_PCTL_FORCE_SLOW 0x0800
340#define B43_PCTL_FORCE_PLL 0x1000
341#define B43_PCTL_DYN_XTAL 0x2000
342
343/* PHYVersioning */
344#define B43_PHYTYPE_A 0x00
345#define B43_PHYTYPE_B 0x01
346#define B43_PHYTYPE_G 0x02
d987160b
MB
347#define B43_PHYTYPE_N 0x04
348#define B43_PHYTYPE_LP 0x05
e4d6b795
MB
349
350/* PHYRegisters */
351#define B43_PHY_ILT_A_CTRL 0x0072
352#define B43_PHY_ILT_A_DATA1 0x0073
353#define B43_PHY_ILT_A_DATA2 0x0074
354#define B43_PHY_G_LO_CONTROL 0x0810
355#define B43_PHY_ILT_G_CTRL 0x0472
356#define B43_PHY_ILT_G_DATA1 0x0473
357#define B43_PHY_ILT_G_DATA2 0x0474
358#define B43_PHY_A_PCTL 0x007B
359#define B43_PHY_G_PCTL 0x0029
360#define B43_PHY_A_CRS 0x0029
361#define B43_PHY_RADIO_BITFIELD 0x0401
362#define B43_PHY_G_CRS 0x0429
363#define B43_PHY_NRSSILT_CTRL 0x0803
364#define B43_PHY_NRSSILT_DATA 0x0804
365
366/* RadioRegisters */
367#define B43_RADIOCTL_ID 0x01
368
369/* MAC Control bitfield */
370#define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
371#define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
372#define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
373#define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
374#define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
375#define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
376#define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
377#define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
378#define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
379#define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
380#define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
381#define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
382#define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
383#define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
384#define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
385#define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
386#define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
387#define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
388#define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
389#define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
390#define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
391#define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
392#define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
393#define B43_MACCTL_GMODE 0x80000000 /* G Mode */
394
aa6c7ae2
MB
395/* MAC Command bitfield */
396#define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
397#define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
398#define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
399#define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */
400#define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */
401
96c755a3 402/* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
e4d6b795 403#define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
96c755a3
MB
404#define B43_TMSLOW_PHYCLKSPEED 0x00C00000 /* PHY clock speed mask (N-PHY only) */
405#define B43_TMSLOW_PHYCLKSPEED_40MHZ 0x00000000 /* 40 MHz PHY */
406#define B43_TMSLOW_PHYCLKSPEED_80MHZ 0x00400000 /* 80 MHz PHY */
407#define B43_TMSLOW_PHYCLKSPEED_160MHZ 0x00800000 /* 160 MHz PHY */
408#define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */
e4d6b795
MB
409#define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
410#define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
411#define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
412
96c755a3
MB
413/* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
414#define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */
e4d6b795 415#define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
96c755a3
MB
416#define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */
417#define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */
e4d6b795
MB
418
419/* Generic-Interrupt reasons. */
420#define B43_IRQ_MAC_SUSPENDED 0x00000001
421#define B43_IRQ_BEACON 0x00000002
422#define B43_IRQ_TBTT_INDI 0x00000004
423#define B43_IRQ_BEACON_TX_OK 0x00000008
424#define B43_IRQ_BEACON_CANCEL 0x00000010
425#define B43_IRQ_ATIM_END 0x00000020
426#define B43_IRQ_PMQ 0x00000040
427#define B43_IRQ_PIO_WORKAROUND 0x00000100
428#define B43_IRQ_MAC_TXERR 0x00000200
429#define B43_IRQ_PHY_TXERR 0x00000800
430#define B43_IRQ_PMEVENT 0x00001000
431#define B43_IRQ_TIMER0 0x00002000
432#define B43_IRQ_TIMER1 0x00004000
433#define B43_IRQ_DMA 0x00008000
434#define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
435#define B43_IRQ_CCA_MEASURE_OK 0x00020000
436#define B43_IRQ_NOISESAMPLE_OK 0x00040000
437#define B43_IRQ_UCODE_DEBUG 0x08000000
438#define B43_IRQ_RFKILL 0x10000000
439#define B43_IRQ_TX_OK 0x20000000
440#define B43_IRQ_PHY_G_CHANGED 0x40000000
441#define B43_IRQ_TIMEOUT 0x80000000
442
443#define B43_IRQ_ALL 0xFFFFFFFF
e40ac414 444#define B43_IRQ_MASKTEMPLATE (B43_IRQ_TBTT_INDI | \
e4d6b795
MB
445 B43_IRQ_ATIM_END | \
446 B43_IRQ_PMQ | \
447 B43_IRQ_MAC_TXERR | \
448 B43_IRQ_PHY_TXERR | \
449 B43_IRQ_DMA | \
450 B43_IRQ_TXFIFO_FLUSH_OK | \
451 B43_IRQ_NOISESAMPLE_OK | \
452 B43_IRQ_UCODE_DEBUG | \
453 B43_IRQ_RFKILL | \
454 B43_IRQ_TX_OK)
455
afa83e23
MB
456/* The firmware register to fetch the debug-IRQ reason from. */
457#define B43_DEBUGIRQ_REASON_REG 63
e48b0eeb
MB
458/* Debug-IRQ reasons. */
459#define B43_DEBUGIRQ_PANIC 0 /* The firmware panic'ed */
460#define B43_DEBUGIRQ_DUMP_SHM 1 /* Dump shared SHM */
461#define B43_DEBUGIRQ_DUMP_REGS 2 /* Dump the microcode registers */
53c06856 462#define B43_DEBUGIRQ_MARKER 3 /* A "marker" was thrown by the firmware. */
e48b0eeb
MB
463#define B43_DEBUGIRQ_ACK 0xFFFF /* The host writes that to ACK the IRQ */
464
53c06856
MB
465/* The firmware register that contains the "marker" line. */
466#define B43_MARKER_ID_REG 2
467#define B43_MARKER_LINE_REG 3
468
afa83e23
MB
469/* The firmware register to fetch the panic reason from. */
470#define B43_FWPANIC_REASON_REG 3
471/* Firmware panic reason codes */
472#define B43_FWPANIC_DIE 0 /* Firmware died. Don't auto-restart it. */
473#define B43_FWPANIC_RESTART 1 /* Firmware died. Schedule a controller reset. */
474
9b839a74
MB
475/* The firmware register that contains the watchdog counter. */
476#define B43_WATCHDOG_REG 1
afa83e23 477
e4d6b795
MB
478/* Device specific rate values.
479 * The actual values defined here are (rate_in_mbps * 2).
480 * Some code depends on this. Don't change it. */
481#define B43_CCK_RATE_1MB 0x02
482#define B43_CCK_RATE_2MB 0x04
483#define B43_CCK_RATE_5MB 0x0B
484#define B43_CCK_RATE_11MB 0x16
485#define B43_OFDM_RATE_6MB 0x0C
486#define B43_OFDM_RATE_9MB 0x12
487#define B43_OFDM_RATE_12MB 0x18
488#define B43_OFDM_RATE_18MB 0x24
489#define B43_OFDM_RATE_24MB 0x30
490#define B43_OFDM_RATE_36MB 0x48
491#define B43_OFDM_RATE_48MB 0x60
492#define B43_OFDM_RATE_54MB 0x6C
493/* Convert a b43 rate value to a rate in 100kbps */
494#define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
495
496#define B43_DEFAULT_SHORT_RETRY_LIMIT 7
497#define B43_DEFAULT_LONG_RETRY_LIMIT 4
498
00e0b8cb
SB
499#define B43_PHY_TX_BADNESS_LIMIT 1000
500
e4d6b795
MB
501/* Max size of a security key */
502#define B43_SEC_KEYSIZE 16
66d2d089
MB
503/* Max number of group keys */
504#define B43_NR_GROUP_KEYS 4
505/* Max number of pairwise keys */
506#define B43_NR_PAIRWISE_KEYS 50
e4d6b795
MB
507/* Security algorithms. */
508enum {
509 B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
510 B43_SEC_ALGO_WEP40,
511 B43_SEC_ALGO_TKIP,
512 B43_SEC_ALGO_AES,
513 B43_SEC_ALGO_WEP104,
514 B43_SEC_ALGO_AES_LEGACY,
515};
516
517struct b43_dmaring;
e4d6b795
MB
518
519/* The firmware file header */
520#define B43_FW_TYPE_UCODE 'u'
521#define B43_FW_TYPE_PCM 'p'
522#define B43_FW_TYPE_IV 'i'
523struct b43_fw_header {
524 /* File type */
525 u8 type;
526 /* File format version */
527 u8 ver;
528 u8 __padding[2];
529 /* Size of the data. For ucode and PCM this is in bytes.
530 * For IV this is number-of-ivs. */
531 __be32 size;
532} __attribute__((__packed__));
533
534/* Initial Value file format */
535#define B43_IV_OFFSET_MASK 0x7FFF
536#define B43_IV_32BIT 0x8000
537struct b43_iv {
538 __be16 offset_size;
539 union {
540 __be16 d16;
541 __be32 d32;
542 } data __attribute__((__packed__));
543} __attribute__((__packed__));
544
545
e4d6b795
MB
546/* Data structures for DMA transmission, per 80211 core. */
547struct b43_dma {
b27faf8e
MB
548 struct b43_dmaring *tx_ring_AC_BK; /* Background */
549 struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */
550 struct b43_dmaring *tx_ring_AC_VI; /* Video */
551 struct b43_dmaring *tx_ring_AC_VO; /* Voice */
552 struct b43_dmaring *tx_ring_mcast; /* Multicast */
553
554 struct b43_dmaring *rx_ring;
e4d6b795
MB
555};
556
5100d5ac
MB
557struct b43_pio_txqueue;
558struct b43_pio_rxqueue;
559
560/* Data structures for PIO transmission, per 80211 core. */
561struct b43_pio {
562 struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */
563 struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */
564 struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */
565 struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */
566 struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */
567
568 struct b43_pio_rxqueue *rx_queue;
569};
570
e4d6b795
MB
571/* Context information for a noise calculation (Link Quality). */
572struct b43_noise_calculation {
e4d6b795
MB
573 bool calculation_running;
574 u8 nr_samples;
575 s8 samples[8][4];
576};
577
578struct b43_stats {
579 u8 link_noise;
e4d6b795
MB
580};
581
582struct b43_key {
583 /* If keyconf is NULL, this key is disabled.
584 * keyconf is a cookie. Don't derefenrence it outside of the set_key
585 * path, because b43 doesn't own it. */
586 struct ieee80211_key_conf *keyconf;
587 u8 algorithm;
588};
589
e6f5b934
MB
590/* SHM offsets to the QOS data structures for the 4 different queues. */
591#define B43_QOS_PARAMS(queue) (B43_SHM_SH_EDCFQ + \
592 (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
593#define B43_QOS_BACKGROUND B43_QOS_PARAMS(0)
594#define B43_QOS_BESTEFFORT B43_QOS_PARAMS(1)
595#define B43_QOS_VIDEO B43_QOS_PARAMS(2)
596#define B43_QOS_VOICE B43_QOS_PARAMS(3)
597
598/* QOS parameter hardware data structure offsets. */
e35cc4dd 599#define B43_NR_QOSPARAMS 16
e6f5b934
MB
600enum {
601 B43_QOSPARAM_TXOP = 0,
602 B43_QOSPARAM_CWMIN,
603 B43_QOSPARAM_CWMAX,
604 B43_QOSPARAM_CWCUR,
605 B43_QOSPARAM_AIFS,
606 B43_QOSPARAM_BSLOTS,
607 B43_QOSPARAM_REGGAP,
608 B43_QOSPARAM_STATUS,
609};
610
611/* QOS parameters for a queue. */
612struct b43_qos_params {
613 /* The QOS parameters */
614 struct ieee80211_tx_queue_params p;
e6f5b934
MB
615};
616
7e937c63 617struct b43_wl;
e4d6b795 618
1a9f5093
MB
619/* The type of the firmware file. */
620enum b43_firmware_file_type {
621 B43_FWTYPE_PROPRIETARY,
622 B43_FWTYPE_OPENSOURCE,
623 B43_NR_FWTYPES,
624};
625
626/* Context data for fetching firmware. */
627struct b43_request_fw_context {
628 /* The device we are requesting the fw for. */
629 struct b43_wldev *dev;
630 /* The type of firmware to request. */
631 enum b43_firmware_file_type req_type;
632 /* Error messages for each firmware type. */
633 char errors[B43_NR_FWTYPES][128];
634 /* Temporary buffer for storing the firmware name. */
635 char fwname[64];
636 /* A fatal error occured while requesting. Firmware reqest
637 * can not continue, as any other reqest will also fail. */
638 int fatal_failure;
639};
640
61cb5dd6
MB
641/* In-memory representation of a cached microcode file. */
642struct b43_firmware_file {
643 const char *filename;
644 const struct firmware *data;
1a9f5093
MB
645 /* Type of the firmware file name. Note that this does only indicate
646 * the type by the firmware name. NOT the file contents.
647 * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource
648 * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware
649 * binary code, not just the filename.
650 */
651 enum b43_firmware_file_type type;
61cb5dd6
MB
652};
653
e4d6b795
MB
654/* Pointers to the firmware data and meta information about it. */
655struct b43_firmware {
656 /* Microcode */
61cb5dd6 657 struct b43_firmware_file ucode;
e4d6b795 658 /* PCM code */
61cb5dd6 659 struct b43_firmware_file pcm;
e4d6b795 660 /* Initial MMIO values for the firmware */
61cb5dd6 661 struct b43_firmware_file initvals;
e4d6b795 662 /* Initial MMIO values for the firmware, band-specific */
61cb5dd6
MB
663 struct b43_firmware_file initvals_band;
664
e4d6b795
MB
665 /* Firmware revision */
666 u16 rev;
667 /* Firmware patchlevel */
668 u16 patch;
e48b0eeb 669
1a9f5093
MB
670 /* Set to true, if we are using an opensource firmware.
671 * Use this to check for proprietary vs opensource. */
e48b0eeb 672 bool opensource;
68217832
MB
673 /* Set to true, if the core needs a PCM firmware, but
674 * we failed to load one. This is always false for
675 * core rev > 10, as these don't need PCM firmware. */
676 bool pcm_request_failed;
e4d6b795
MB
677};
678
679/* Device (802.11 core) initialization status. */
680enum {
681 B43_STAT_UNINIT = 0, /* Uninitialized. */
682 B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
683 B43_STAT_STARTED = 2, /* Up and running. */
684};
685#define b43_status(wldev) atomic_read(&(wldev)->__init_status)
686#define b43_set_status(wldev, stat) do { \
687 atomic_set(&(wldev)->__init_status, (stat)); \
688 smp_wmb(); \
689 } while (0)
690
e4d6b795
MB
691/* Data structure for one wireless device (802.11 core) */
692struct b43_wldev {
693 struct ssb_device *dev;
694 struct b43_wl *wl;
695
696 /* The device initialization status.
697 * Use b43_status() to query. */
698 atomic_t __init_status;
e4d6b795 699
e4d6b795 700 bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
aa6c7ae2 701 bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM) */
e4d6b795 702 bool radio_hw_enable; /* saved state of radio hardware enabled state */
403a3a13
MB
703 bool qos_enabled; /* TRUE, if QoS is used. */
704 bool hwcrypto_enabled; /* TRUE, if HW crypto acceleration is enabled. */
9e3bd919 705 bool use_pio; /* TRUE if next init should use PIO */
e4d6b795
MB
706
707 /* PHY/Radio device. */
708 struct b43_phy phy;
03b29773 709
5100d5ac
MB
710 union {
711 /* DMA engines. */
712 struct b43_dma dma;
713 /* PIO engines. */
714 struct b43_pio pio;
715 };
716 /* Use b43_using_pio_transfers() to check whether we are using
717 * DMA or PIO data transfers. */
718 bool __using_pio_transfers;
e4d6b795
MB
719
720 /* Various statistics about the physical device. */
721 struct b43_stats stats;
722
e4d6b795
MB
723 /* Reason code of the last interrupt. */
724 u32 irq_reason;
725 u32 dma_reason[6];
13790728
MB
726 /* The currently active generic-interrupt mask. */
727 u32 irq_mask;
36dbd954 728
e4d6b795
MB
729 /* Link Quality calculation context. */
730 struct b43_noise_calculation noisecalc;
731 /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
732 int mac_suspended;
733
e4d6b795
MB
734 /* Periodic tasks */
735 struct delayed_work periodic_work;
736 unsigned int periodic_state;
737
738 struct work_struct restart_work;
739
740 /* encryption/decryption */
741 u16 ktp; /* Key table pointer */
66d2d089 742 struct b43_key key[B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS];
e4d6b795 743
e4d6b795
MB
744 /* Firmware data */
745 struct b43_firmware fw;
746
747 /* Devicelist in struct b43_wl (all 802.11 cores) */
748 struct list_head list;
749
750 /* Debugging stuff follows. */
751#ifdef CONFIG_B43_DEBUG
752 struct b43_dfsentry *dfsentry;
990b86f4
MB
753 unsigned int irq_count;
754 unsigned int irq_bit_count[32];
755 unsigned int tx_count;
756 unsigned int rx_count;
e4d6b795
MB
757#endif
758};
759
7e937c63
AH
760/* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
761struct b43_wl {
762 /* Pointer to the active wireless device on this chip */
763 struct b43_wldev *current_dev;
764 /* Pointer to the ieee80211 hardware data structure */
765 struct ieee80211_hw *hw;
766
767 /* Global driver mutex. Every operation must run with this mutex locked. */
768 struct mutex mutex;
769 /* Hard-IRQ spinlock. This lock protects things used in the hard-IRQ
770 * handler, only. This basically is just the IRQ mask register. */
771 spinlock_t hardirq_lock;
772
773 /* The number of queues that were registered with the mac80211 subsystem
774 * initially. This is a backup copy of hw->queues in case hw->queues has
775 * to be dynamically lowered at runtime (Firmware does not support QoS).
776 * hw->queues has to be restored to the original value before unregistering
777 * from the mac80211 subsystem. */
778 u16 mac80211_initially_registered_queues;
779
780 /* We can only have one operating interface (802.11 core)
781 * at a time. General information about this interface follows.
782 */
783
784 struct ieee80211_vif *vif;
785 /* The MAC address of the operating interface. */
786 u8 mac_addr[ETH_ALEN];
787 /* Current BSSID */
788 u8 bssid[ETH_ALEN];
789 /* Interface type. (NL80211_IFTYPE_XXX) */
790 int if_type;
791 /* Is the card operating in AP, STA or IBSS mode? */
792 bool operating;
793 /* filter flags */
794 unsigned int filter_flags;
795 /* Stats about the wireless interface */
796 struct ieee80211_low_level_stats ieee_stats;
797
798#ifdef CONFIG_B43_HWRNG
799 struct hwrng rng;
800 bool rng_initialized;
801 char rng_name[30 + 1];
802#endif /* CONFIG_B43_HWRNG */
803
804 /* List of all wireless devices on this chip */
805 struct list_head devlist;
806 u8 nr_devs;
807
808 bool radiotap_enabled;
809 bool radio_enabled;
810
811 /* The beacon we are currently using (AP or IBSS mode). */
812 struct sk_buff *current_beacon;
813 bool beacon0_uploaded;
814 bool beacon1_uploaded;
815 bool beacon_templates_virgin; /* Never wrote the templates? */
816 struct work_struct beacon_update_trigger;
817
818 /* The current QOS parameters for the 4 queues. */
819 struct b43_qos_params qos_params[4];
820
821 /* Work for adjustment of the transmission power.
822 * This is scheduled when we determine that the actual TX output
823 * power doesn't match what we want. */
824 struct work_struct txpower_adjust_work;
825
826 /* Packet transmit work */
827 struct work_struct tx_work;
828 /* Queue of packets to be transmitted. */
829 struct sk_buff_head tx_queue;
830
831 /* The device LEDs. */
832 struct b43_leds leds;
833
88499ab3
MB
834 /* Kmalloc'ed scratch space for PIO TX/RX. Protected by wl->mutex. */
835 u8 pio_scratchspace[110] __attribute__((__aligned__(8)));
836 u8 pio_tailspace[4] __attribute__((__aligned__(8)));
7e937c63
AH
837};
838
e4d6b795
MB
839static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
840{
841 return hw->priv;
842}
843
e4d6b795
MB
844static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
845{
846 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
847 return ssb_get_drvdata(ssb_dev);
848}
849
bedaf808 850/* Is the device operating in a specified mode (NL80211_IFTYPE_XXX). */
e4d6b795
MB
851static inline int b43_is_mode(struct b43_wl *wl, int type)
852{
e4d6b795
MB
853 return (wl->operating && wl->if_type == type);
854}
855
ef1a628d
MB
856/**
857 * b43_current_band - Returns the currently used band.
858 * Returns one of IEEE80211_BAND_2GHZ and IEEE80211_BAND_5GHZ.
859 */
860static inline enum ieee80211_band b43_current_band(struct b43_wl *wl)
861{
862 return wl->hw->conf.channel->band;
863}
864
e4d6b795
MB
865static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
866{
867 return ssb_read16(dev->dev, offset);
868}
869
870static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
871{
872 ssb_write16(dev->dev, offset, value);
873}
874
875static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
876{
877 return ssb_read32(dev->dev, offset);
878}
879
880static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
881{
882 ssb_write32(dev->dev, offset, value);
883}
884
5100d5ac
MB
885static inline bool b43_using_pio_transfers(struct b43_wldev *dev)
886{
5100d5ac 887 return dev->__using_pio_transfers;
5100d5ac
MB
888}
889
9e3bd919
LT
890#ifdef CONFIG_B43_FORCE_PIO
891# define B43_PIO_DEFAULT 1
892#else
893# define B43_PIO_DEFAULT 0
894#endif
895
e4d6b795
MB
896/* Message printing */
897void b43info(struct b43_wl *wl, const char *fmt, ...)
898 __attribute__ ((format(printf, 2, 3)));
899void b43err(struct b43_wl *wl, const char *fmt, ...)
900 __attribute__ ((format(printf, 2, 3)));
901void b43warn(struct b43_wl *wl, const char *fmt, ...)
902 __attribute__ ((format(printf, 2, 3)));
e4d6b795
MB
903void b43dbg(struct b43_wl *wl, const char *fmt, ...)
904 __attribute__ ((format(printf, 2, 3)));
060210f9 905
e4d6b795
MB
906
907/* A WARN_ON variant that vanishes when b43 debugging is disabled.
908 * This _also_ evaluates the arg with debugging disabled. */
909#if B43_DEBUG
910# define B43_WARN_ON(x) WARN_ON(x)
911#else
912static inline bool __b43_warn_on_dummy(bool x) { return x; }
913# define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
914#endif
915
e4d6b795
MB
916/* Convert an integer to a Q5.2 value */
917#define INT_TO_Q52(i) ((i) << 2)
918/* Convert a Q5.2 value to an integer (precision loss!) */
919#define Q52_TO_INT(q52) ((q52) >> 2)
920/* Macros for printing a value in Q5.2 format */
921#define Q52_FMT "%u.%u"
922#define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
923
924#endif /* B43_H_ */
This page took 3.817168 seconds and 5 git commands to generate.