b43legacy: include full 64-bit timestamp in monitor mode
[deliverable/linux.git] / drivers / net / wireless / b43legacy / b43legacy.h
CommitLineData
75388acd
LF
1#ifndef B43legacy_H_
2#define B43legacy_H_
3
4#include <linux/hw_random.h>
5#include <linux/kernel.h>
6#include <linux/spinlock.h>
7#include <linux/interrupt.h>
8#include <linux/stringify.h>
9#include <linux/netdevice.h>
10#include <linux/pci.h>
11#include <asm/atomic.h>
12#include <linux/io.h>
13
14#include <linux/ssb/ssb.h>
15#include <linux/ssb/ssb_driver_chipcommon.h>
16
17#include <linux/wireless.h>
18#include <net/mac80211.h>
19
20#include "debugfs.h"
21#include "leds.h"
93bb7f3a 22#include "rfkill.h"
75388acd
LF
23#include "phy.h"
24
25
26#define B43legacy_IRQWAIT_MAX_RETRIES 100
27
28#define B43legacy_RX_MAX_SSI 60 /* best guess at max ssi */
29
30/* MMIO offsets */
31#define B43legacy_MMIO_DMA0_REASON 0x20
32#define B43legacy_MMIO_DMA0_IRQ_MASK 0x24
33#define B43legacy_MMIO_DMA1_REASON 0x28
34#define B43legacy_MMIO_DMA1_IRQ_MASK 0x2C
35#define B43legacy_MMIO_DMA2_REASON 0x30
36#define B43legacy_MMIO_DMA2_IRQ_MASK 0x34
37#define B43legacy_MMIO_DMA3_REASON 0x38
38#define B43legacy_MMIO_DMA3_IRQ_MASK 0x3C
39#define B43legacy_MMIO_DMA4_REASON 0x40
40#define B43legacy_MMIO_DMA4_IRQ_MASK 0x44
41#define B43legacy_MMIO_DMA5_REASON 0x48
42#define B43legacy_MMIO_DMA5_IRQ_MASK 0x4C
43#define B43legacy_MMIO_MACCTL 0x120
44#define B43legacy_MMIO_STATUS_BITFIELD 0x120
45#define B43legacy_MMIO_STATUS2_BITFIELD 0x124
46#define B43legacy_MMIO_GEN_IRQ_REASON 0x128
47#define B43legacy_MMIO_GEN_IRQ_MASK 0x12C
48#define B43legacy_MMIO_RAM_CONTROL 0x130
49#define B43legacy_MMIO_RAM_DATA 0x134
50#define B43legacy_MMIO_PS_STATUS 0x140
51#define B43legacy_MMIO_RADIO_HWENABLED_HI 0x158
52#define B43legacy_MMIO_SHM_CONTROL 0x160
53#define B43legacy_MMIO_SHM_DATA 0x164
54#define B43legacy_MMIO_SHM_DATA_UNALIGNED 0x166
55#define B43legacy_MMIO_XMITSTAT_0 0x170
56#define B43legacy_MMIO_XMITSTAT_1 0x174
57#define B43legacy_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
58#define B43legacy_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
59
60/* 32-bit DMA */
61#define B43legacy_MMIO_DMA32_BASE0 0x200
62#define B43legacy_MMIO_DMA32_BASE1 0x220
63#define B43legacy_MMIO_DMA32_BASE2 0x240
64#define B43legacy_MMIO_DMA32_BASE3 0x260
65#define B43legacy_MMIO_DMA32_BASE4 0x280
66#define B43legacy_MMIO_DMA32_BASE5 0x2A0
67/* 64-bit DMA */
68#define B43legacy_MMIO_DMA64_BASE0 0x200
69#define B43legacy_MMIO_DMA64_BASE1 0x240
70#define B43legacy_MMIO_DMA64_BASE2 0x280
71#define B43legacy_MMIO_DMA64_BASE3 0x2C0
72#define B43legacy_MMIO_DMA64_BASE4 0x300
73#define B43legacy_MMIO_DMA64_BASE5 0x340
74/* PIO */
75#define B43legacy_MMIO_PIO1_BASE 0x300
76#define B43legacy_MMIO_PIO2_BASE 0x310
77#define B43legacy_MMIO_PIO3_BASE 0x320
78#define B43legacy_MMIO_PIO4_BASE 0x330
79
80#define B43legacy_MMIO_PHY_VER 0x3E0
81#define B43legacy_MMIO_PHY_RADIO 0x3E2
82#define B43legacy_MMIO_PHY0 0x3E6
83#define B43legacy_MMIO_ANTENNA 0x3E8
84#define B43legacy_MMIO_CHANNEL 0x3F0
85#define B43legacy_MMIO_CHANNEL_EXT 0x3F4
86#define B43legacy_MMIO_RADIO_CONTROL 0x3F6
87#define B43legacy_MMIO_RADIO_DATA_HIGH 0x3F8
88#define B43legacy_MMIO_RADIO_DATA_LOW 0x3FA
89#define B43legacy_MMIO_PHY_CONTROL 0x3FC
90#define B43legacy_MMIO_PHY_DATA 0x3FE
91#define B43legacy_MMIO_MACFILTER_CONTROL 0x420
92#define B43legacy_MMIO_MACFILTER_DATA 0x422
93#define B43legacy_MMIO_RCMTA_COUNT 0x43C /* Receive Match Transmitter Addr */
94#define B43legacy_MMIO_RADIO_HWENABLED_LO 0x49A
95#define B43legacy_MMIO_GPIO_CONTROL 0x49C
96#define B43legacy_MMIO_GPIO_MASK 0x49E
97#define B43legacy_MMIO_TSF_0 0x632 /* core rev < 3 only */
98#define B43legacy_MMIO_TSF_1 0x634 /* core rev < 3 only */
99#define B43legacy_MMIO_TSF_2 0x636 /* core rev < 3 only */
100#define B43legacy_MMIO_TSF_3 0x638 /* core rev < 3 only */
101#define B43legacy_MMIO_RNG 0x65A
102#define B43legacy_MMIO_POWERUP_DELAY 0x6A8
103
104/* SPROM boardflags_lo values */
105#define B43legacy_BFL_PACTRL 0x0002
106#define B43legacy_BFL_RSSI 0x0008
107#define B43legacy_BFL_EXTLNA 0x1000
108
109/* GPIO register offset, in both ChipCommon and PCI core. */
110#define B43legacy_GPIO_CONTROL 0x6c
111
112/* SHM Routing */
113#define B43legacy_SHM_SHARED 0x0001
114#define B43legacy_SHM_WIRELESS 0x0002
115#define B43legacy_SHM_HW 0x0004
116#define B43legacy_SHM_UCODE 0x0300
117
118/* SHM Routing modifiers */
119#define B43legacy_SHM_AUTOINC_R 0x0200 /* Read Auto-increment */
120#define B43legacy_SHM_AUTOINC_W 0x0100 /* Write Auto-increment */
121#define B43legacy_SHM_AUTOINC_RW (B43legacy_SHM_AUTOINC_R | \
122 B43legacy_SHM_AUTOINC_W)
123
124/* Misc SHM_SHARED offsets */
125#define B43legacy_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
126#define B43legacy_SHM_SH_HOSTFLO 0x005E /* Hostflags ucode opts (low) */
127#define B43legacy_SHM_SH_HOSTFHI 0x0060 /* Hostflags ucode opts (high) */
128/* SHM_SHARED crypto engine */
129#define B43legacy_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block */
130/* SHM_SHARED beacon variables */
131#define B43legacy_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word */
132/* SHM_SHARED ACK/CTS control */
133#define B43legacy_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word */
134/* SHM_SHARED probe response variables */
135#define B43legacy_SHM_SH_PRPHYCTL 0x0188 /* Probe Resp PHY TX control */
136#define B43legacy_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
137/* SHM_SHARED rate tables */
138/* SHM_SHARED microcode soft registers */
139#define B43legacy_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
140#define B43legacy_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
141#define B43legacy_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
142#define B43legacy_SHM_SH_UCODETIME 0x0006 /* Microcode time */
143
144#define B43legacy_UCODEFLAGS_OFFSET 0x005E
145
146/* Hardware Radio Enable masks */
147#define B43legacy_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
148#define B43legacy_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
149
150/* HostFlags. See b43legacy_hf_read/write() */
151#define B43legacy_HF_SYMW 0x00000002 /* G-PHY SYM workaround */
152#define B43legacy_HF_GDCW 0x00000020 /* G-PHY DV cancel filter */
153#define B43legacy_HF_OFDMPABOOST 0x00000040 /* Enable PA boost OFDM */
154#define B43legacy_HF_EDCF 0x00000100 /* on if WME/MAC suspended */
155
156/* MacFilter offsets. */
157#define B43legacy_MACFILTER_SELF 0x0000
158#define B43legacy_MACFILTER_BSSID 0x0003
159#define B43legacy_MACFILTER_MAC 0x0010
160
161/* PHYVersioning */
162#define B43legacy_PHYTYPE_B 0x01
163#define B43legacy_PHYTYPE_G 0x02
164
165/* PHYRegisters */
166#define B43legacy_PHY_G_LO_CONTROL 0x0810
167#define B43legacy_PHY_ILT_G_CTRL 0x0472
168#define B43legacy_PHY_ILT_G_DATA1 0x0473
169#define B43legacy_PHY_ILT_G_DATA2 0x0474
170#define B43legacy_PHY_G_PCTL 0x0029
171#define B43legacy_PHY_RADIO_BITFIELD 0x0401
172#define B43legacy_PHY_G_CRS 0x0429
173#define B43legacy_PHY_NRSSILT_CTRL 0x0803
174#define B43legacy_PHY_NRSSILT_DATA 0x0804
175
176/* RadioRegisters */
177#define B43legacy_RADIOCTL_ID 0x01
178
179/* MAC Control bitfield */
180#define B43legacy_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
181#define B43legacy_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
182#define B43legacy_MACCTL_AP 0x00040000 /* AccessPoint mode */
4150c572 183#define B43legacy_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
75388acd
LF
184#define B43legacy_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep bad PLCP frames */
185#define B43legacy_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
186#define B43legacy_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
187#define B43legacy_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
188#define B43legacy_MACCTL_GMODE 0x80000000 /* G Mode */
189
190/* StatusBitField */
191#define B43legacy_SBF_MAC_ENABLED 0x00000001
192#define B43legacy_SBF_CORE_READY 0x00000004
193#define B43legacy_SBF_400 0x00000400 /*FIXME: fix name*/
194#define B43legacy_SBF_XFER_REG_BYTESWAP 0x00010000
195#define B43legacy_SBF_MODE_NOTADHOC 0x00020000
196#define B43legacy_SBF_MODE_AP 0x00040000
197#define B43legacy_SBF_RADIOREG_LOCK 0x00080000
198#define B43legacy_SBF_MODE_MONITOR 0x00400000
199#define B43legacy_SBF_MODE_PROMISC 0x01000000
200#define B43legacy_SBF_PS1 0x02000000
201#define B43legacy_SBF_PS2 0x04000000
202#define B43legacy_SBF_NO_SSID_BCAST 0x08000000
203#define B43legacy_SBF_TIME_UPDATE 0x10000000
204
205/* 802.11 core specific TM State Low flags */
206#define B43legacy_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
207#define B43legacy_TMSLOW_PLLREFSEL 0x00200000 /* PLL Freq Ref Select */
208#define B43legacy_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Ctrl Enbl */
209#define B43legacy_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
210#define B43legacy_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
211
212/* 802.11 core specific TM State High flags */
213#define B43legacy_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available */
214#define B43legacy_TMSHIGH_GPHY 0x00010000 /* G-PHY avail (rev >= 5) */
215
216#define B43legacy_UCODEFLAG_AUTODIV 0x0001
217
218/* Generic-Interrupt reasons. */
219#define B43legacy_IRQ_MAC_SUSPENDED 0x00000001
220#define B43legacy_IRQ_BEACON 0x00000002
221#define B43legacy_IRQ_TBTT_INDI 0x00000004 /* Target Beacon Transmit Time */
222#define B43legacy_IRQ_BEACON_TX_OK 0x00000008
223#define B43legacy_IRQ_BEACON_CANCEL 0x00000010
224#define B43legacy_IRQ_ATIM_END 0x00000020
225#define B43legacy_IRQ_PMQ 0x00000040
226#define B43legacy_IRQ_PIO_WORKAROUND 0x00000100
227#define B43legacy_IRQ_MAC_TXERR 0x00000200
228#define B43legacy_IRQ_PHY_TXERR 0x00000800
229#define B43legacy_IRQ_PMEVENT 0x00001000
230#define B43legacy_IRQ_TIMER0 0x00002000
231#define B43legacy_IRQ_TIMER1 0x00004000
232#define B43legacy_IRQ_DMA 0x00008000
233#define B43legacy_IRQ_TXFIFO_FLUSH_OK 0x00010000
234#define B43legacy_IRQ_CCA_MEASURE_OK 0x00020000
235#define B43legacy_IRQ_NOISESAMPLE_OK 0x00040000
236#define B43legacy_IRQ_UCODE_DEBUG 0x08000000
237#define B43legacy_IRQ_RFKILL 0x10000000
238#define B43legacy_IRQ_TX_OK 0x20000000
239#define B43legacy_IRQ_PHY_G_CHANGED 0x40000000
240#define B43legacy_IRQ_TIMEOUT 0x80000000
241
242#define B43legacy_IRQ_ALL 0xFFFFFFFF
243#define B43legacy_IRQ_MASKTEMPLATE (B43legacy_IRQ_MAC_SUSPENDED | \
244 B43legacy_IRQ_BEACON | \
245 B43legacy_IRQ_TBTT_INDI | \
246 B43legacy_IRQ_ATIM_END | \
247 B43legacy_IRQ_PMQ | \
248 B43legacy_IRQ_MAC_TXERR | \
249 B43legacy_IRQ_PHY_TXERR | \
250 B43legacy_IRQ_DMA | \
251 B43legacy_IRQ_TXFIFO_FLUSH_OK | \
252 B43legacy_IRQ_NOISESAMPLE_OK | \
253 B43legacy_IRQ_UCODE_DEBUG | \
254 B43legacy_IRQ_RFKILL | \
255 B43legacy_IRQ_TX_OK)
256
257/* Device specific rate values.
258 * The actual values defined here are (rate_in_mbps * 2).
259 * Some code depends on this. Don't change it. */
260#define B43legacy_CCK_RATE_1MB 2
261#define B43legacy_CCK_RATE_2MB 4
262#define B43legacy_CCK_RATE_5MB 11
263#define B43legacy_CCK_RATE_11MB 22
264#define B43legacy_OFDM_RATE_6MB 12
265#define B43legacy_OFDM_RATE_9MB 18
266#define B43legacy_OFDM_RATE_12MB 24
267#define B43legacy_OFDM_RATE_18MB 36
268#define B43legacy_OFDM_RATE_24MB 48
269#define B43legacy_OFDM_RATE_36MB 72
270#define B43legacy_OFDM_RATE_48MB 96
271#define B43legacy_OFDM_RATE_54MB 108
272/* Convert a b43legacy rate value to a rate in 100kbps */
273#define B43legacy_RATE_TO_100KBPS(rate) (((rate) * 10) / 2)
274
275
276#define B43legacy_DEFAULT_SHORT_RETRY_LIMIT 7
277#define B43legacy_DEFAULT_LONG_RETRY_LIMIT 4
278
279/* Max size of a security key */
280#define B43legacy_SEC_KEYSIZE 16
281/* Security algorithms. */
282enum {
283 B43legacy_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
284 B43legacy_SEC_ALGO_WEP40,
285 B43legacy_SEC_ALGO_TKIP,
286 B43legacy_SEC_ALGO_AES,
287 B43legacy_SEC_ALGO_WEP104,
288 B43legacy_SEC_ALGO_AES_LEGACY,
289};
290
291/* Core Information Registers */
292#define B43legacy_CIR_BASE 0xf00
293#define B43legacy_CIR_SBTPSFLAG (B43legacy_CIR_BASE + 0x18)
294#define B43legacy_CIR_SBIMSTATE (B43legacy_CIR_BASE + 0x90)
295#define B43legacy_CIR_SBINTVEC (B43legacy_CIR_BASE + 0x94)
296#define B43legacy_CIR_SBTMSTATELOW (B43legacy_CIR_BASE + 0x98)
297#define B43legacy_CIR_SBTMSTATEHIGH (B43legacy_CIR_BASE + 0x9c)
298#define B43legacy_CIR_SBIMCONFIGLOW (B43legacy_CIR_BASE + 0xa8)
299#define B43legacy_CIR_SB_ID_HI (B43legacy_CIR_BASE + 0xfc)
300
301/* sbtmstatehigh state flags */
302#define B43legacy_SBTMSTATEHIGH_SERROR 0x00000001
303#define B43legacy_SBTMSTATEHIGH_BUSY 0x00000004
304#define B43legacy_SBTMSTATEHIGH_TIMEOUT 0x00000020
305#define B43legacy_SBTMSTATEHIGH_G_PHY_AVAIL 0x00010000
306#define B43legacy_SBTMSTATEHIGH_COREFLAGS 0x1FFF0000
307#define B43legacy_SBTMSTATEHIGH_DMA64BIT 0x10000000
308#define B43legacy_SBTMSTATEHIGH_GATEDCLK 0x20000000
309#define B43legacy_SBTMSTATEHIGH_BISTFAILED 0x40000000
310#define B43legacy_SBTMSTATEHIGH_BISTCOMPLETE 0x80000000
311
312/* sbimstate flags */
313#define B43legacy_SBIMSTATE_IB_ERROR 0x20000
314#define B43legacy_SBIMSTATE_TIMEOUT 0x40000
315
316#define PFX KBUILD_MODNAME ": "
317#ifdef assert
318# undef assert
319#endif
320#ifdef CONFIG_B43LEGACY_DEBUG
321# define B43legacy_WARN_ON(expr) \
322 do { \
323 if (unlikely((expr))) { \
324 printk(KERN_INFO PFX "Test (%s) failed at:" \
325 " %s:%d:%s()\n", \
326 #expr, __FILE__, \
327 __LINE__, __FUNCTION__); \
328 } \
329 } while (0)
330# define B43legacy_BUG_ON(expr) \
331 do { \
332 if (unlikely((expr))) { \
333 printk(KERN_INFO PFX "Test (%s) failed\n", \
334 #expr); \
335 BUG_ON(expr); \
336 } \
337 } while (0)
338# define B43legacy_DEBUG 1
339#else
340# define B43legacy_WARN_ON(x) do { /* nothing */ } while (0)
341# define B43legacy_BUG_ON(x) do { /* nothing */ } while (0)
342# define B43legacy_DEBUG 0
343#endif
344
345
346struct net_device;
347struct pci_dev;
348struct b43legacy_dmaring;
349struct b43legacy_pioqueue;
350
351/* The firmware file header */
352#define B43legacy_FW_TYPE_UCODE 'u'
353#define B43legacy_FW_TYPE_PCM 'p'
354#define B43legacy_FW_TYPE_IV 'i'
355struct b43legacy_fw_header {
356 /* File type */
357 u8 type;
358 /* File format version */
359 u8 ver;
360 u8 __padding[2];
361 /* Size of the data. For ucode and PCM this is in bytes.
362 * For IV this is number-of-ivs. */
363 __be32 size;
364} __attribute__((__packed__));
365
366/* Initial Value file format */
367#define B43legacy_IV_OFFSET_MASK 0x7FFF
368#define B43legacy_IV_32BIT 0x8000
369struct b43legacy_iv {
370 __be16 offset_size;
371 union {
372 __be16 d16;
373 __be32 d32;
374 } data __attribute__((__packed__));
375} __attribute__((__packed__));
376
377#define B43legacy_PHYMODE(phytype) (1 << (phytype))
378#define B43legacy_PHYMODE_B B43legacy_PHYMODE \
379 ((B43legacy_PHYTYPE_B))
380#define B43legacy_PHYMODE_G B43legacy_PHYMODE \
381 ((B43legacy_PHYTYPE_G))
382
383/* Value pair to measure the LocalOscillator. */
384struct b43legacy_lopair {
385 s8 low;
386 s8 high;
387 u8 used:1;
388};
389#define B43legacy_LO_COUNT (14*4)
390
391struct b43legacy_phy {
392 /* Possible PHYMODEs on this PHY */
393 u8 possible_phymodes;
394 /* GMODE bit enabled in MACCTL? */
395 bool gmode;
396 /* Possible ieee80211 subsystem hwmodes for this PHY.
397 * Which mode is selected, depends on thr GMODE enabled bit */
398#define B43legacy_MAX_PHYHWMODES 2
399 struct ieee80211_hw_mode hwmodes[B43legacy_MAX_PHYHWMODES];
400
401 /* Analog Type */
402 u8 analog;
403 /* B43legacy_PHYTYPE_ */
404 u8 type;
405 /* PHY revision number. */
406 u8 rev;
407
408 u16 antenna_diversity;
409 u16 savedpctlreg;
410 /* Radio versioning */
411 u16 radio_manuf; /* Radio manufacturer */
412 u16 radio_ver; /* Radio version */
413 u8 calibrated:1;
414 u8 radio_rev; /* Radio revision */
415
75388acd
LF
416 bool locked; /* Only used in b43legacy_phy_{un}lock() */
417 bool dyn_tssi_tbl; /* tssi2dbm is kmalloc()ed. */
418
419 /* ACI (adjacent channel interference) flags. */
420 bool aci_enable;
421 bool aci_wlan_automatic;
422 bool aci_hw_rssi;
423
42a9174f
LF
424 /* Radio switched on/off */
425 bool radio_on;
426 struct {
427 /* Values saved when turning the radio off.
428 * They are needed when turning it on again. */
429 bool valid;
430 u16 rfover;
431 u16 rfoverval;
432 } radio_off_context;
433
75388acd
LF
434 u16 minlowsig[2];
435 u16 minlowsigpos[2];
436
437 /* LO Measurement Data.
438 * Use b43legacy_get_lopair() to get a value.
439 */
440 struct b43legacy_lopair *_lo_pairs;
441 /* TSSI to dBm table in use */
442 const s8 *tssi2dbm;
443 /* idle TSSI value */
444 s8 idle_tssi;
445 /* Target idle TSSI */
446 int tgt_idle_tssi;
447 /* Current idle TSSI */
448 int cur_idle_tssi;
449
450 /* LocalOscillator control values. */
451 struct b43legacy_txpower_lo_control *lo_control;
452 /* Values from b43legacy_calc_loopback_gain() */
453 s16 max_lb_gain; /* Maximum Loopback gain in hdB */
454 s16 trsw_rx_gain; /* TRSW RX gain in hdB */
455 s16 lna_lod_gain; /* LNA lod */
456 s16 lna_gain; /* LNA */
457 s16 pga_gain; /* PGA */
458
459 /* PHY lock for core.rev < 3
460 * This lock is only used by b43legacy_phy_{un}lock()
461 */
462 spinlock_t lock;
463
464 /* Desired TX power level (in dBm). This is set by the user and
465 * adjusted in b43legacy_phy_xmitpower(). */
466 u8 power_level;
467
468 /* Values from b43legacy_calc_loopback_gain() */
469 u16 loopback_gain[2];
470
471 /* TX Power control values. */
472 /* B/G PHY */
473 struct {
474 /* Current Radio Attenuation for TXpower recalculation. */
475 u16 rfatt;
476 /* Current Baseband Attenuation for TXpower recalculation. */
477 u16 bbatt;
478 /* Current TXpower control value for TXpower recalculation. */
479 u16 txctl1;
480 u16 txctl2;
481 };
482 /* A PHY */
483 struct {
484 u16 txpwr_offset;
485 };
486
487#ifdef CONFIG_B43LEGACY_DEBUG
488 bool manual_txpower_control; /* Manual TX-power control enabled? */
489#endif
490 /* Current Interference Mitigation mode */
491 int interfmode;
492 /* Stack of saved values from the Interference Mitigation code.
493 * Each value in the stack is layed out as follows:
494 * bit 0-11: offset
495 * bit 12-15: register ID
496 * bit 16-32: value
497 * register ID is: 0x1 PHY, 0x2 Radio, 0x3 ILT
498 */
499#define B43legacy_INTERFSTACK_SIZE 26
500 u32 interfstack[B43legacy_INTERFSTACK_SIZE];
501
502 /* Saved values from the NRSSI Slope calculation */
503 s16 nrssi[2];
504 s32 nrssislope;
505 /* In memory nrssi lookup table. */
506 s8 nrssi_lt[64];
507
508 /* current channel */
509 u8 channel;
510
511 u16 lofcal;
512
513 u16 initval;
514};
515
516/* Data structures for DMA transmission, per 80211 core. */
517struct b43legacy_dma {
518 struct b43legacy_dmaring *tx_ring0;
519 struct b43legacy_dmaring *tx_ring1;
520 struct b43legacy_dmaring *tx_ring2;
521 struct b43legacy_dmaring *tx_ring3;
522 struct b43legacy_dmaring *tx_ring4;
523 struct b43legacy_dmaring *tx_ring5;
524
525 struct b43legacy_dmaring *rx_ring0;
526 struct b43legacy_dmaring *rx_ring3; /* only on core.rev < 5 */
527};
528
529/* Data structures for PIO transmission, per 80211 core. */
530struct b43legacy_pio {
531 struct b43legacy_pioqueue *queue0;
532 struct b43legacy_pioqueue *queue1;
533 struct b43legacy_pioqueue *queue2;
534 struct b43legacy_pioqueue *queue3;
535};
536
537/* Context information for a noise calculation (Link Quality). */
538struct b43legacy_noise_calculation {
539 u8 channel_at_start;
540 bool calculation_running;
541 u8 nr_samples;
542 s8 samples[8][4];
543};
544
545struct b43legacy_stats {
546 u8 link_noise;
547 /* Store the last TX/RX times here for updating the leds. */
548 unsigned long last_tx;
549 unsigned long last_rx;
550};
551
552struct b43legacy_key {
553 void *keyconf;
554 bool enabled;
555 u8 algorithm;
556};
557
558struct b43legacy_wldev;
559
560/* Data structure for the WLAN parts (802.11 cores) of the b43legacy chip. */
561struct b43legacy_wl {
562 /* Pointer to the active wireless device on this chip */
563 struct b43legacy_wldev *current_dev;
564 /* Pointer to the ieee80211 hardware data structure */
565 struct ieee80211_hw *hw;
566
567 spinlock_t irq_lock; /* locks IRQ */
568 struct mutex mutex; /* locks wireless core state */
569 spinlock_t leds_lock; /* lock for leds */
570
571 /* We can only have one operating interface (802.11 core)
572 * at a time. General information about this interface follows.
573 */
574
4150c572
JB
575 /* Opaque ID of the operating interface from the ieee80211
576 * subsystem. Do not modify.
75388acd
LF
577 */
578 int if_id;
579 /* MAC address (can be NULL). */
4150c572 580 u8 mac_addr[ETH_ALEN];
75388acd 581 /* Current BSSID (can be NULL). */
4150c572 582 u8 bssid[ETH_ALEN];
75388acd
LF
583 /* Interface type. (IEEE80211_IF_TYPE_XXX) */
584 int if_type;
75388acd
LF
585 /* Is the card operating in AP, STA or IBSS mode? */
586 bool operating;
4150c572
JB
587 /* filter flags */
588 unsigned int filter_flags;
75388acd
LF
589 /* Stats about the wireless interface */
590 struct ieee80211_low_level_stats ieee_stats;
591
592 struct hwrng rng;
593 u8 rng_initialized;
594 char rng_name[30 + 1];
595
93bb7f3a
LF
596 /* The RF-kill button */
597 struct b43legacy_rfkill rfkill;
598
75388acd
LF
599 /* List of all wireless devices on this chip */
600 struct list_head devlist;
601 u8 nr_devs;
5be3bda8
JB
602
603 bool radiotap_enabled;
75388acd
LF
604};
605
606/* Pointers to the firmware data and meta information about it. */
607struct b43legacy_firmware {
608 /* Microcode */
609 const struct firmware *ucode;
610 /* PCM code */
611 const struct firmware *pcm;
612 /* Initial MMIO values for the firmware */
613 const struct firmware *initvals;
614 /* Initial MMIO values for the firmware, band-specific */
615 const struct firmware *initvals_band;
616 /* Firmware revision */
617 u16 rev;
618 /* Firmware patchlevel */
619 u16 patch;
620};
621
622/* Device (802.11 core) initialization status. */
623enum {
624 B43legacy_STAT_UNINIT = 0, /* Uninitialized. */
625 B43legacy_STAT_INITIALIZED = 1, /* Initialized, not yet started. */
626 B43legacy_STAT_STARTED = 2, /* Up and running. */
627};
628#define b43legacy_status(wldev) atomic_read(&(wldev)->__init_status)
629#define b43legacy_set_status(wldev, stat) do { \
630 atomic_set(&(wldev)->__init_status, (stat)); \
631 smp_wmb(); \
632 } while (0)
633
634/* *** --- HOW LOCKING WORKS IN B43legacy --- ***
635 *
636 * You should always acquire both, wl->mutex and wl->irq_lock unless:
637 * - You don't need to acquire wl->irq_lock, if the interface is stopped.
638 * - You don't need to acquire wl->mutex in the IRQ handler, IRQ tasklet
639 * and packet TX path (and _ONLY_ there.)
640 */
641
642/* Data structure for one wireless device (802.11 core) */
643struct b43legacy_wldev {
644 struct ssb_device *dev;
645 struct b43legacy_wl *wl;
646
647 /* The device initialization status.
648 * Use b43legacy_status() to query. */
649 atomic_t __init_status;
650 /* Saved init status for handling suspend. */
651 int suspend_init_status;
652
653 bool __using_pio; /* Using pio rather than dma. */
654 bool bad_frames_preempt;/* Use "Bad Frames Preemption". */
655 bool reg124_set_0x4; /* Variable to keep track of IRQ. */
656 bool short_preamble; /* TRUE if using short preamble. */
657 bool short_slot; /* TRUE if using short slot timing. */
658 bool radio_hw_enable; /* State of radio hardware enable bit. */
659
660 /* PHY/Radio device. */
661 struct b43legacy_phy phy;
662 union {
663 /* DMA engines. */
664 struct b43legacy_dma dma;
665 /* PIO engines. */
666 struct b43legacy_pio pio;
667 };
668
669 /* Various statistics about the physical device. */
670 struct b43legacy_stats stats;
671
ba48f7bb
LF
672 /* The device LEDs. */
673 struct b43legacy_led led_tx;
674 struct b43legacy_led led_rx;
675 struct b43legacy_led led_assoc;
93bb7f3a 676 struct b43legacy_led led_radio;
75388acd
LF
677
678 /* Reason code of the last interrupt. */
679 u32 irq_reason;
680 u32 dma_reason[6];
681 /* saved irq enable/disable state bitfield. */
682 u32 irq_savedstate;
683 /* Link Quality calculation context. */
684 struct b43legacy_noise_calculation noisecalc;
685 /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
686 int mac_suspended;
687
688 /* Interrupt Service Routine tasklet (bottom-half) */
689 struct tasklet_struct isr_tasklet;
690
691 /* Periodic tasks */
692 struct delayed_work periodic_work;
693 unsigned int periodic_state;
694
695 struct work_struct restart_work;
696
697 /* encryption/decryption */
698 u16 ktp; /* Key table pointer */
699 u8 max_nr_keys;
700 struct b43legacy_key key[58];
701
702 /* Cached beacon template while uploading the template. */
703 struct sk_buff *cached_beacon;
704
705 /* Firmware data */
706 struct b43legacy_firmware fw;
707
708 /* Devicelist in struct b43legacy_wl (all 802.11 cores) */
709 struct list_head list;
710
711 /* Debugging stuff follows. */
712#ifdef CONFIG_B43LEGACY_DEBUG
713 struct b43legacy_dfsentry *dfsentry;
714#endif
715};
716
717
718static inline
719struct b43legacy_wl *hw_to_b43legacy_wl(struct ieee80211_hw *hw)
720{
721 return hw->priv;
722}
723
724/* Helper function, which returns a boolean.
725 * TRUE, if PIO is used; FALSE, if DMA is used.
726 */
727#if defined(CONFIG_B43LEGACY_DMA) && defined(CONFIG_B43LEGACY_PIO)
728static inline
729int b43legacy_using_pio(struct b43legacy_wldev *dev)
730{
731 return dev->__using_pio;
732}
733#elif defined(CONFIG_B43LEGACY_DMA)
734static inline
735int b43legacy_using_pio(struct b43legacy_wldev *dev)
736{
737 return 0;
738}
739#elif defined(CONFIG_B43LEGACY_PIO)
740static inline
741int b43legacy_using_pio(struct b43legacy_wldev *dev)
742{
743 return 1;
744}
745#else
746# error "Using neither DMA nor PIO? Confused..."
747#endif
748
749
750static inline
751struct b43legacy_wldev *dev_to_b43legacy_wldev(struct device *dev)
752{
753 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
754 return ssb_get_drvdata(ssb_dev);
755}
756
757/* Is the device operating in a specified mode (IEEE80211_IF_TYPE_XXX). */
758static inline
759int b43legacy_is_mode(struct b43legacy_wl *wl, int type)
760{
75388acd
LF
761 return (wl->operating &&
762 wl->if_type == type);
763}
764
765static inline
766bool is_bcm_board_vendor(struct b43legacy_wldev *dev)
767{
768 return (dev->dev->bus->boardinfo.vendor == PCI_VENDOR_ID_BROADCOM);
769}
770
771static inline
772u16 b43legacy_read16(struct b43legacy_wldev *dev, u16 offset)
773{
774 return ssb_read16(dev->dev, offset);
775}
776
777static inline
778void b43legacy_write16(struct b43legacy_wldev *dev, u16 offset, u16 value)
779{
780 ssb_write16(dev->dev, offset, value);
781}
782
783static inline
784u32 b43legacy_read32(struct b43legacy_wldev *dev, u16 offset)
785{
786 return ssb_read32(dev->dev, offset);
787}
788
789static inline
790void b43legacy_write32(struct b43legacy_wldev *dev, u16 offset, u32 value)
791{
792 ssb_write32(dev->dev, offset, value);
793}
794
795static inline
796struct b43legacy_lopair *b43legacy_get_lopair(struct b43legacy_phy *phy,
797 u16 radio_attenuation,
798 u16 baseband_attenuation)
799{
800 return phy->_lo_pairs + (radio_attenuation
801 + 14 * (baseband_attenuation / 2));
802}
803
804
805
806/* Message printing */
807void b43legacyinfo(struct b43legacy_wl *wl, const char *fmt, ...)
808 __attribute__((format(printf, 2, 3)));
809void b43legacyerr(struct b43legacy_wl *wl, const char *fmt, ...)
810 __attribute__((format(printf, 2, 3)));
811void b43legacywarn(struct b43legacy_wl *wl, const char *fmt, ...)
812 __attribute__((format(printf, 2, 3)));
813#if B43legacy_DEBUG
814void b43legacydbg(struct b43legacy_wl *wl, const char *fmt, ...)
815 __attribute__((format(printf, 2, 3)));
816#else /* DEBUG */
817# define b43legacydbg(wl, fmt...) do { /* nothing */ } while (0)
818#endif /* DEBUG */
819
820
821/** Limit a value between two limits */
822#ifdef limit_value
823# undef limit_value
824#endif
825#define limit_value(value, min, max) \
826 ({ \
827 typeof(value) __value = (value); \
828 typeof(value) __min = (min); \
829 typeof(value) __max = (max); \
830 if (__value < __min) \
831 __value = __min; \
832 else if (__value > __max) \
833 __value = __max; \
834 __value; \
835 })
836
837/* Macros for printing a value in Q5.2 format */
838#define Q52_FMT "%u.%u"
839#define Q52_ARG(q52) ((q52) / 4), (((q52) & 3) * 100 / 4)
840
841#endif /* B43legacy_H_ */
This page took 0.117754 seconds and 5 git commands to generate.