iwlwifi: mvm: prepare the code towards TSO implementation
[deliverable/linux.git] / drivers / net / wireless / intel / iwlwifi / pcie / tx.c
CommitLineData
1053d35f
RR
1/******************************************************************************
2 *
51368bf7 3 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
8b4139dc 4 * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
1053d35f
RR
5 *
6 * Portions of this file are derived from the ipw3945 project, as well
7 * as portions of the ieee80211 subsystem header files.
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc.,
20 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
21 *
22 * The full GNU General Public License is included in this distribution in the
23 * file called LICENSE.
24 *
25 * Contact Information:
cb2f8277 26 * Intel Linux Wireless <linuxwifi@intel.com>
1053d35f
RR
27 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28 *
29 *****************************************************************************/
fd4abac5 30#include <linux/etherdevice.h>
5a0e3ad6 31#include <linux/slab.h>
253a634c 32#include <linux/sched.h>
253a634c 33
522376d2
EG
34#include "iwl-debug.h"
35#include "iwl-csr.h"
36#include "iwl-prph.h"
1053d35f 37#include "iwl-io.h"
680073b7 38#include "iwl-scd.h"
ed277c93 39#include "iwl-op-mode.h"
6468a01a 40#include "internal.h"
6238b008 41/* FIXME: need to abstract out TX command (once we know what it looks like) */
1023fdc4 42#include "dvm/commands.h"
1053d35f 43
522376d2
EG
44#define IWL_TX_CRC_SIZE 4
45#define IWL_TX_DELIMITER_SIZE 4
46
f02831be
EG
47/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
48 * DMA services
49 *
50 * Theory of operation
51 *
52 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
53 * of buffer descriptors, each of which points to one or more data buffers for
54 * the device to read from or fill. Driver and device exchange status of each
55 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
56 * entries in each circular buffer, to protect against confusing empty and full
57 * queue states.
58 *
59 * The device reads or writes the data in the queues via the device's several
60 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
61 *
62 * For Tx queue, there are low mark and high mark limits. If, after queuing
63 * the packet for Tx, free space become < low mark, Tx queue stopped. When
64 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
65 * Tx queue resumed.
66 *
67 ***************************************************/
68static int iwl_queue_space(const struct iwl_queue *q)
69{
a9b29246
IY
70 unsigned int max;
71 unsigned int used;
f02831be 72
a9b29246
IY
73 /*
74 * To avoid ambiguity between empty and completely full queues, there
83f32a4b
JB
75 * should always be less than TFD_QUEUE_SIZE_MAX elements in the queue.
76 * If q->n_window is smaller than TFD_QUEUE_SIZE_MAX, there is no need
77 * to reserve any queue entries for this purpose.
a9b29246 78 */
83f32a4b 79 if (q->n_window < TFD_QUEUE_SIZE_MAX)
a9b29246
IY
80 max = q->n_window;
81 else
83f32a4b 82 max = TFD_QUEUE_SIZE_MAX - 1;
f02831be 83
a9b29246 84 /*
83f32a4b
JB
85 * TFD_QUEUE_SIZE_MAX is a power of 2, so the following is equivalent to
86 * modulo by TFD_QUEUE_SIZE_MAX and is well defined.
a9b29246 87 */
83f32a4b 88 used = (q->write_ptr - q->read_ptr) & (TFD_QUEUE_SIZE_MAX - 1);
a9b29246
IY
89
90 if (WARN_ON(used > max))
91 return 0;
92
93 return max - used;
f02831be
EG
94}
95
96/*
97 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
98 */
83f32a4b 99static int iwl_queue_init(struct iwl_queue *q, int slots_num, u32 id)
f02831be 100{
f02831be
EG
101 q->n_window = slots_num;
102 q->id = id;
103
f02831be
EG
104 /* slots_num must be power-of-two size, otherwise
105 * get_cmd_index is broken. */
106 if (WARN_ON(!is_power_of_2(slots_num)))
107 return -EINVAL;
108
109 q->low_mark = q->n_window / 4;
110 if (q->low_mark < 4)
111 q->low_mark = 4;
112
113 q->high_mark = q->n_window / 8;
114 if (q->high_mark < 2)
115 q->high_mark = 2;
116
117 q->write_ptr = 0;
118 q->read_ptr = 0;
119
120 return 0;
121}
122
f02831be
EG
123static int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
124 struct iwl_dma_ptr *ptr, size_t size)
125{
126 if (WARN_ON(ptr->addr))
127 return -EINVAL;
128
129 ptr->addr = dma_alloc_coherent(trans->dev, size,
130 &ptr->dma, GFP_KERNEL);
131 if (!ptr->addr)
132 return -ENOMEM;
133 ptr->size = size;
134 return 0;
135}
136
137static void iwl_pcie_free_dma_ptr(struct iwl_trans *trans,
138 struct iwl_dma_ptr *ptr)
139{
140 if (unlikely(!ptr->addr))
141 return;
142
143 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
144 memset(ptr, 0, sizeof(*ptr));
145}
146
147static void iwl_pcie_txq_stuck_timer(unsigned long data)
148{
149 struct iwl_txq *txq = (void *)data;
f02831be
EG
150 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
151 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
152 u32 scd_sram_addr = trans_pcie->scd_base_addr +
153 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
154 u8 buf[16];
155 int i;
156
157 spin_lock(&txq->lock);
158 /* check if triggered erroneously */
159 if (txq->q.read_ptr == txq->q.write_ptr) {
160 spin_unlock(&txq->lock);
161 return;
162 }
163 spin_unlock(&txq->lock);
164
165 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
4cf677fd 166 jiffies_to_msecs(txq->wd_timeout));
f02831be
EG
167 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
168 txq->q.read_ptr, txq->q.write_ptr);
169
4fd442db 170 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
f02831be
EG
171
172 iwl_print_hex_error(trans, buf, sizeof(buf));
173
174 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
175 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
176 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
177
178 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
179 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
180 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
181 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
182 u32 tbl_dw =
4fd442db
EG
183 iwl_trans_read_mem32(trans,
184 trans_pcie->scd_base_addr +
185 SCD_TRANS_TBL_OFFSET_QUEUE(i));
f02831be
EG
186
187 if (i & 0x1)
188 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
189 else
190 tbl_dw = tbl_dw & 0x0000FFFF;
191
192 IWL_ERR(trans,
193 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
194 i, active ? "" : "in", fifo, tbl_dw,
83f32a4b
JB
195 iwl_read_prph(trans, SCD_QUEUE_RDPTR(i)) &
196 (TFD_QUEUE_SIZE_MAX - 1),
f02831be
EG
197 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
198 }
199
4c9706dc 200 iwl_force_nmi(trans);
f02831be
EG
201}
202
990aa6d7
EG
203/*
204 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
48d42c42 205 */
f02831be
EG
206static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
207 struct iwl_txq *txq, u16 byte_cnt)
48d42c42 208{
105183b1 209 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
20d3b647 210 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
211 int write_ptr = txq->q.write_ptr;
212 int txq_id = txq->q.id;
213 u8 sec_ctl = 0;
214 u8 sta_id = 0;
215 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
216 __le16 bc_ent;
132f98c2 217 struct iwl_tx_cmd *tx_cmd =
bf8440e6 218 (void *) txq->entries[txq->q.write_ptr].cmd->payload;
48d42c42 219
105183b1
EG
220 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
221
132f98c2
EG
222 sta_id = tx_cmd->sta_id;
223 sec_ctl = tx_cmd->sec_ctl;
48d42c42
EG
224
225 switch (sec_ctl & TX_CMD_SEC_MSK) {
226 case TX_CMD_SEC_CCM:
4325f6ca 227 len += IEEE80211_CCMP_MIC_LEN;
48d42c42
EG
228 break;
229 case TX_CMD_SEC_TKIP:
4325f6ca 230 len += IEEE80211_TKIP_ICV_LEN;
48d42c42
EG
231 break;
232 case TX_CMD_SEC_WEP:
4325f6ca 233 len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
48d42c42
EG
234 break;
235 }
236
046db346
EG
237 if (trans_pcie->bc_table_dword)
238 len = DIV_ROUND_UP(len, 4);
239
31f920b6
EG
240 if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
241 return;
242
046db346 243 bc_ent = cpu_to_le16(len | (sta_id << 12));
48d42c42
EG
244
245 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
246
247 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
248 scd_bc_tbl[txq_id].
249 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
250}
251
f02831be
EG
252static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
253 struct iwl_txq *txq)
254{
255 struct iwl_trans_pcie *trans_pcie =
256 IWL_TRANS_GET_PCIE_TRANS(trans);
257 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
258 int txq_id = txq->q.id;
259 int read_ptr = txq->q.read_ptr;
260 u8 sta_id = 0;
261 __le16 bc_ent;
262 struct iwl_tx_cmd *tx_cmd =
263 (void *)txq->entries[txq->q.read_ptr].cmd->payload;
264
265 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
266
267 if (txq_id != trans_pcie->cmd_queue)
268 sta_id = tx_cmd->sta_id;
269
270 bc_ent = cpu_to_le16(1 | (sta_id << 12));
271 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
272
273 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
274 scd_bc_tbl[txq_id].
275 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
276}
277
990aa6d7
EG
278/*
279 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
fd4abac5 280 */
ea68f460
JB
281static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
282 struct iwl_txq *txq)
fd4abac5 283{
23e76d1a 284 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
fd4abac5 285 u32 reg = 0;
fd4abac5
TW
286 int txq_id = txq->q.id;
287
ea68f460 288 lockdep_assert_held(&txq->lock);
fd4abac5 289
5045388c
EP
290 /*
291 * explicitly wake up the NIC if:
292 * 1. shadow registers aren't enabled
293 * 2. NIC is woken up for CMD regardless of shadow outside this function
294 * 3. there is a chance that the NIC is asleep
295 */
296 if (!trans->cfg->base_params->shadow_reg_enable &&
297 txq_id != trans_pcie->cmd_queue &&
298 test_bit(STATUS_TPOWER_PMI, &trans->status)) {
f81c1f48 299 /*
5045388c
EP
300 * wake up nic if it's powered down ...
301 * uCode will wake up, and interrupt us again, so next
302 * time we'll skip this part.
f81c1f48 303 */
5045388c
EP
304 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
305
306 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
307 IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
308 txq_id, reg);
309 iwl_set_bit(trans, CSR_GP_CNTRL,
310 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ea68f460 311 txq->need_update = true;
5045388c
EP
312 return;
313 }
f81c1f48 314 }
5045388c
EP
315
316 /*
317 * if not in power-save mode, uCode will never sleep when we're
318 * trying to tx (during RFKILL, we're not trying to tx).
319 */
320 IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->q.write_ptr);
0cd58eaa
EG
321 if (!txq->block)
322 iwl_write32(trans, HBUS_TARG_WRPTR,
323 txq->q.write_ptr | (txq_id << 8));
ea68f460 324}
5045388c 325
ea68f460
JB
326void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
327{
328 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
329 int i;
330
331 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
332 struct iwl_txq *txq = &trans_pcie->txq[i];
333
d090f878 334 spin_lock_bh(&txq->lock);
ea68f460
JB
335 if (trans_pcie->txq[i].need_update) {
336 iwl_pcie_txq_inc_wr_ptr(trans, txq);
337 trans_pcie->txq[i].need_update = false;
338 }
d090f878 339 spin_unlock_bh(&txq->lock);
ea68f460 340 }
fd4abac5 341}
fd4abac5 342
f02831be 343static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
214d14d4
JB
344{
345 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
346
347 dma_addr_t addr = get_unaligned_le32(&tb->lo);
348 if (sizeof(dma_addr_t) > sizeof(u32))
349 addr |=
350 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
351
352 return addr;
353}
354
f02831be
EG
355static inline void iwl_pcie_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
356 dma_addr_t addr, u16 len)
214d14d4
JB
357{
358 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
359 u16 hi_n_len = len << 4;
360
361 put_unaligned_le32(addr, &tb->lo);
362 if (sizeof(dma_addr_t) > sizeof(u32))
363 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
364
365 tb->hi_n_len = cpu_to_le16(hi_n_len);
366
367 tfd->num_tbs = idx + 1;
368}
369
f02831be 370static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_tfd *tfd)
214d14d4
JB
371{
372 return tfd->num_tbs & 0x1f;
373}
374
f02831be 375static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
98891754
JB
376 struct iwl_cmd_meta *meta,
377 struct iwl_tfd *tfd)
214d14d4 378{
214d14d4
JB
379 int i;
380 int num_tbs;
381
214d14d4 382 /* Sanity check on number of chunks */
f02831be 383 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
214d14d4
JB
384
385 if (num_tbs >= IWL_NUM_OF_TBS) {
6d8f6eeb 386 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
214d14d4
JB
387 /* @todo issue fatal error, it is quite serious situation */
388 return;
389 }
390
38c0f334 391 /* first TB is never freed - it's the scratchbuf data */
214d14d4 392
206eea78
JB
393 for (i = 1; i < num_tbs; i++) {
394 if (meta->flags & BIT(i + CMD_TB_BITMAP_POS))
395 dma_unmap_page(trans->dev,
396 iwl_pcie_tfd_tb_get_addr(tfd, i),
397 iwl_pcie_tfd_tb_get_len(tfd, i),
398 DMA_TO_DEVICE);
399 else
400 dma_unmap_single(trans->dev,
401 iwl_pcie_tfd_tb_get_addr(tfd, i),
402 iwl_pcie_tfd_tb_get_len(tfd, i),
403 DMA_TO_DEVICE);
404 }
ebed633c 405 tfd->num_tbs = 0;
4ce7cc2b
JB
406}
407
990aa6d7
EG
408/*
409 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
6d8f6eeb 410 * @trans - transport private data
4ce7cc2b 411 * @txq - tx queue
ebed633c 412 * @dma_dir - the direction of the DMA mapping
4ce7cc2b
JB
413 *
414 * Does NOT advance any TFD circular buffer read/write indexes
415 * Does NOT free the TFD itself (which is within circular buffer)
416 */
98891754 417static void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
4ce7cc2b
JB
418{
419 struct iwl_tfd *tfd_tmp = txq->tfds;
4ce7cc2b 420
83f32a4b
JB
421 /* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
422 * idx is bounded by n_window
423 */
ebed633c
EG
424 int rd_ptr = txq->q.read_ptr;
425 int idx = get_cmd_index(&txq->q, rd_ptr);
426
015c15e1
JB
427 lockdep_assert_held(&txq->lock);
428
83f32a4b
JB
429 /* We have only q->n_window txq->entries, but we use
430 * TFD_QUEUE_SIZE_MAX tfds
431 */
98891754 432 iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, &tfd_tmp[rd_ptr]);
214d14d4
JB
433
434 /* free SKB */
bf8440e6 435 if (txq->entries) {
214d14d4
JB
436 struct sk_buff *skb;
437
ebed633c 438 skb = txq->entries[idx].skb;
214d14d4 439
909e9b23
EG
440 /* Can be called from irqs-disabled context
441 * If skb is not NULL, it means that the whole queue is being
442 * freed and that the queue is not empty - free the skb
443 */
214d14d4 444 if (skb) {
ed277c93 445 iwl_op_mode_free_skb(trans->op_mode, skb);
ebed633c 446 txq->entries[idx].skb = NULL;
214d14d4
JB
447 }
448 }
449}
450
f02831be 451static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
6d6e68f8 452 dma_addr_t addr, u16 len, bool reset)
214d14d4
JB
453{
454 struct iwl_queue *q;
455 struct iwl_tfd *tfd, *tfd_tmp;
456 u32 num_tbs;
457
458 q = &txq->q;
4ce7cc2b 459 tfd_tmp = txq->tfds;
214d14d4
JB
460 tfd = &tfd_tmp[q->write_ptr];
461
f02831be
EG
462 if (reset)
463 memset(tfd, 0, sizeof(*tfd));
464
465 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
466
467 /* Each TFD can point to a maximum 20 Tx buffers */
468 if (num_tbs >= IWL_NUM_OF_TBS) {
469 IWL_ERR(trans, "Error can not send more than %d chunks\n",
470 IWL_NUM_OF_TBS);
471 return -EINVAL;
472 }
473
1092b9bc
EP
474 if (WARN(addr & ~IWL_TX_DMA_MASK,
475 "Unaligned address = %llx\n", (unsigned long long)addr))
f02831be
EG
476 return -EINVAL;
477
f02831be
EG
478 iwl_pcie_tfd_set_tb(tfd, num_tbs, addr, len);
479
206eea78 480 return num_tbs;
f02831be
EG
481}
482
483static int iwl_pcie_txq_alloc(struct iwl_trans *trans,
484 struct iwl_txq *txq, int slots_num,
485 u32 txq_id)
486{
487 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
488 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
38c0f334 489 size_t scratchbuf_sz;
f02831be
EG
490 int i;
491
492 if (WARN_ON(txq->entries || txq->tfds))
493 return -EINVAL;
494
495 setup_timer(&txq->stuck_timer, iwl_pcie_txq_stuck_timer,
496 (unsigned long)txq);
497 txq->trans_pcie = trans_pcie;
498
499 txq->q.n_window = slots_num;
500
501 txq->entries = kcalloc(slots_num,
502 sizeof(struct iwl_pcie_txq_entry),
503 GFP_KERNEL);
504
505 if (!txq->entries)
506 goto error;
507
508 if (txq_id == trans_pcie->cmd_queue)
509 for (i = 0; i < slots_num; i++) {
510 txq->entries[i].cmd =
511 kmalloc(sizeof(struct iwl_device_cmd),
512 GFP_KERNEL);
513 if (!txq->entries[i].cmd)
514 goto error;
515 }
516
517 /* Circular buffer of transmit frame descriptors (TFDs),
518 * shared with device */
519 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
520 &txq->q.dma_addr, GFP_KERNEL);
d0320f75 521 if (!txq->tfds)
f02831be 522 goto error;
38c0f334
JB
523
524 BUILD_BUG_ON(IWL_HCMD_SCRATCHBUF_SIZE != sizeof(*txq->scratchbufs));
525 BUILD_BUG_ON(offsetof(struct iwl_pcie_txq_scratch_buf, scratch) !=
526 sizeof(struct iwl_cmd_header) +
527 offsetof(struct iwl_tx_cmd, scratch));
528
529 scratchbuf_sz = sizeof(*txq->scratchbufs) * slots_num;
530
531 txq->scratchbufs = dma_alloc_coherent(trans->dev, scratchbuf_sz,
532 &txq->scratchbufs_dma,
533 GFP_KERNEL);
534 if (!txq->scratchbufs)
535 goto err_free_tfds;
536
f02831be
EG
537 txq->q.id = txq_id;
538
539 return 0;
38c0f334
JB
540err_free_tfds:
541 dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->q.dma_addr);
f02831be
EG
542error:
543 if (txq->entries && txq_id == trans_pcie->cmd_queue)
544 for (i = 0; i < slots_num; i++)
545 kfree(txq->entries[i].cmd);
546 kfree(txq->entries);
547 txq->entries = NULL;
548
549 return -ENOMEM;
550
551}
552
553static int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
554 int slots_num, u32 txq_id)
555{
556 int ret;
557
43aa616f 558 txq->need_update = false;
f02831be
EG
559
560 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
561 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
562 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
563
564 /* Initialize queue's high/low-water marks, and head/tail indexes */
83f32a4b 565 ret = iwl_queue_init(&txq->q, slots_num, txq_id);
f02831be
EG
566 if (ret)
567 return ret;
568
569 spin_lock_init(&txq->lock);
570
571 /*
572 * Tell nic where to find circular buffer of Tx Frame Descriptors for
573 * given Tx queue, and enable the DMA channel used for that queue.
574 * Circular buffer (TFD queue in DRAM) physical base address */
575 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
576 txq->q.dma_addr >> 8);
577
578 return 0;
579}
580
581/*
582 * iwl_pcie_txq_unmap - Unmap any remaining DMA mappings and free skb's
583 */
584static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
585{
586 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
587 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
588 struct iwl_queue *q = &txq->q;
f02831be 589
f02831be
EG
590 spin_lock_bh(&txq->lock);
591 while (q->write_ptr != q->read_ptr) {
b967613d
EG
592 IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
593 txq_id, q->read_ptr);
98891754 594 iwl_pcie_txq_free_tfd(trans, txq);
83f32a4b 595 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr);
f02831be 596 }
b967613d 597 txq->active = false;
f02831be 598 spin_unlock_bh(&txq->lock);
8a487b1a
EG
599
600 /* just in case - this queue may have been stopped */
601 iwl_wake_queue(trans, txq);
f02831be
EG
602}
603
604/*
605 * iwl_pcie_txq_free - Deallocate DMA queue.
606 * @txq: Transmit queue to deallocate.
607 *
608 * Empty queue by removing and destroying all BD's.
609 * Free all buffers.
610 * 0-fill, but do not free "txq" descriptor structure.
611 */
612static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
613{
614 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
615 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
616 struct device *dev = trans->dev;
617 int i;
618
619 if (WARN_ON(!txq))
620 return;
621
622 iwl_pcie_txq_unmap(trans, txq_id);
623
624 /* De-alloc array of command/tx buffers */
625 if (txq_id == trans_pcie->cmd_queue)
626 for (i = 0; i < txq->q.n_window; i++) {
5d4185ae
JB
627 kzfree(txq->entries[i].cmd);
628 kzfree(txq->entries[i].free_buf);
f02831be
EG
629 }
630
631 /* De-alloc circular buffer of TFDs */
83f32a4b
JB
632 if (txq->tfds) {
633 dma_free_coherent(dev,
634 sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX,
635 txq->tfds, txq->q.dma_addr);
d21fa2da 636 txq->q.dma_addr = 0;
83f32a4b 637 txq->tfds = NULL;
38c0f334
JB
638
639 dma_free_coherent(dev,
640 sizeof(*txq->scratchbufs) * txq->q.n_window,
641 txq->scratchbufs, txq->scratchbufs_dma);
f02831be
EG
642 }
643
644 kfree(txq->entries);
645 txq->entries = NULL;
646
647 del_timer_sync(&txq->stuck_timer);
648
649 /* 0-fill queue descriptor structure */
650 memset(txq, 0, sizeof(*txq));
651}
652
f02831be
EG
653void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
654{
655 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
22dc3c95 656 int nq = trans->cfg->base_params->num_of_queues;
f02831be
EG
657 int chan;
658 u32 reg_val;
22dc3c95
JB
659 int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
660 SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
f02831be
EG
661
662 /* make sure all queue are not stopped/used */
663 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
664 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
665
666 trans_pcie->scd_base_addr =
667 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
668
669 WARN_ON(scd_base_addr != 0 &&
670 scd_base_addr != trans_pcie->scd_base_addr);
671
22dc3c95
JB
672 /* reset context data, TX status and translation data */
673 iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
674 SCD_CONTEXT_MEM_LOWER_BOUND,
675 NULL, clear_dwords);
f02831be
EG
676
677 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
678 trans_pcie->scd_bc_tbls.dma >> 10);
679
680 /* The chain extension of the SCD doesn't work well. This feature is
681 * enabled by default by the HW, so we need to disable it manually.
682 */
e03bbb62
EG
683 if (trans->cfg->base_params->scd_chain_ext_wa)
684 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
f02831be
EG
685
686 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
4cf677fd
EG
687 trans_pcie->cmd_fifo,
688 trans_pcie->cmd_q_wdg_timeout);
f02831be
EG
689
690 /* Activate all Tx DMA/FIFO channels */
680073b7 691 iwl_scd_activate_fifos(trans);
f02831be
EG
692
693 /* Enable DMA channel */
694 for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
695 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
696 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
697 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
698
699 /* Update FH chicken bits */
700 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
701 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
702 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
703
704 /* Enable L1-Active */
3073d8c0
EH
705 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
706 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
707 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
f02831be
EG
708}
709
ddaf5a5b
JB
710void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
711{
712 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
713 int txq_id;
714
715 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
716 txq_id++) {
717 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
718
719 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
720 txq->q.dma_addr >> 8);
721 iwl_pcie_txq_unmap(trans, txq_id);
722 txq->q.read_ptr = 0;
723 txq->q.write_ptr = 0;
724 }
725
726 /* Tell NIC where to find the "keep warm" buffer */
727 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
728 trans_pcie->kw.dma >> 4);
729
cd8f4384
EG
730 /*
731 * Send 0 as the scd_base_addr since the device may have be reset
732 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
733 * contain garbage.
734 */
735 iwl_pcie_tx_start(trans, 0);
ddaf5a5b
JB
736}
737
36277234
EG
738static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
739{
740 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
741 unsigned long flags;
742 int ch, ret;
743 u32 mask = 0;
744
745 spin_lock(&trans_pcie->irq_lock);
746
747 if (!iwl_trans_grab_nic_access(trans, false, &flags))
748 goto out;
749
750 /* Stop each Tx DMA channel */
751 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
752 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
753 mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
754 }
755
756 /* Wait for DMA channels to be idle */
757 ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
758 if (ret < 0)
759 IWL_ERR(trans,
760 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
761 ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));
762
763 iwl_trans_release_nic_access(trans, &flags);
764
765out:
766 spin_unlock(&trans_pcie->irq_lock);
767}
768
f02831be
EG
769/*
770 * iwl_pcie_tx_stop - Stop all Tx DMA channels
771 */
772int iwl_pcie_tx_stop(struct iwl_trans *trans)
773{
774 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
36277234 775 int txq_id;
f02831be
EG
776
777 /* Turn off all Tx DMA fifos */
680073b7 778 iwl_scd_deactivate_fifos(trans);
f02831be 779
36277234
EG
780 /* Turn off all Tx DMA channels */
781 iwl_pcie_tx_stop_fh(trans);
f02831be 782
fba1c627
EG
783 /*
784 * This function can be called before the op_mode disabled the
785 * queues. This happens when we have an rfkill interrupt.
786 * Since we stop Tx altogether - mark the queues as stopped.
787 */
788 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
789 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
790
791 /* This can happen: start_hw, stop_device */
792 if (!trans_pcie->txq)
f02831be 793 return 0;
f02831be
EG
794
795 /* Unmap DMA from host system and free skb's */
796 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
797 txq_id++)
798 iwl_pcie_txq_unmap(trans, txq_id);
799
800 return 0;
801}
802
803/*
804 * iwl_trans_tx_free - Free TXQ Context
805 *
806 * Destroy all TX DMA queues and structures
807 */
808void iwl_pcie_tx_free(struct iwl_trans *trans)
809{
810 int txq_id;
811 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
812
813 /* Tx queues */
814 if (trans_pcie->txq) {
815 for (txq_id = 0;
816 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
817 iwl_pcie_txq_free(trans, txq_id);
818 }
819
820 kfree(trans_pcie->txq);
821 trans_pcie->txq = NULL;
822
823 iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);
824
825 iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
826}
827
828/*
829 * iwl_pcie_tx_alloc - allocate TX context
830 * Allocate all Tx DMA structures and initialize them
831 */
832static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
833{
834 int ret;
835 int txq_id, slots_num;
836 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
837
838 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
839 sizeof(struct iwlagn_scd_bc_tbl);
840
841 /*It is not allowed to alloc twice, so warn when this happens.
842 * We cannot rely on the previous allocation, so free and fail */
843 if (WARN_ON(trans_pcie->txq)) {
844 ret = -EINVAL;
845 goto error;
846 }
847
848 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
849 scd_bc_tbls_size);
850 if (ret) {
851 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
852 goto error;
853 }
854
855 /* Alloc keep-warm buffer */
856 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
857 if (ret) {
858 IWL_ERR(trans, "Keep Warm allocation failed\n");
859 goto error;
860 }
861
862 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
863 sizeof(struct iwl_txq), GFP_KERNEL);
864 if (!trans_pcie->txq) {
865 IWL_ERR(trans, "Not enough memory for txq\n");
2ab9ba0f 866 ret = -ENOMEM;
f02831be
EG
867 goto error;
868 }
869
870 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
871 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
872 txq_id++) {
873 slots_num = (txq_id == trans_pcie->cmd_queue) ?
874 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
875 ret = iwl_pcie_txq_alloc(trans, &trans_pcie->txq[txq_id],
876 slots_num, txq_id);
877 if (ret) {
878 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
879 goto error;
880 }
881 }
882
883 return 0;
884
885error:
886 iwl_pcie_tx_free(trans);
887
888 return ret;
889}
890int iwl_pcie_tx_init(struct iwl_trans *trans)
891{
892 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
893 int ret;
894 int txq_id, slots_num;
f02831be
EG
895 bool alloc = false;
896
897 if (!trans_pcie->txq) {
898 ret = iwl_pcie_tx_alloc(trans);
899 if (ret)
900 goto error;
901 alloc = true;
902 }
903
7b70bd63 904 spin_lock(&trans_pcie->irq_lock);
f02831be
EG
905
906 /* Turn off all Tx DMA fifos */
680073b7 907 iwl_scd_deactivate_fifos(trans);
f02831be
EG
908
909 /* Tell NIC where to find the "keep warm" buffer */
910 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
911 trans_pcie->kw.dma >> 4);
912
7b70bd63 913 spin_unlock(&trans_pcie->irq_lock);
f02831be
EG
914
915 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
916 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
917 txq_id++) {
918 slots_num = (txq_id == trans_pcie->cmd_queue) ?
919 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
920 ret = iwl_pcie_txq_init(trans, &trans_pcie->txq[txq_id],
921 slots_num, txq_id);
922 if (ret) {
923 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
924 goto error;
925 }
926 }
927
94ce9e5e 928 iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
cb6bb128
EG
929 if (trans->cfg->base_params->num_of_queues > 20)
930 iwl_set_bits_prph(trans, SCD_GP_CTRL,
931 SCD_GP_CTRL_ENABLE_31_QUEUES);
932
f02831be
EG
933 return 0;
934error:
935 /*Upon error, free only if we allocated something */
936 if (alloc)
937 iwl_pcie_tx_free(trans);
938 return ret;
939}
940
4cf677fd 941static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
f02831be 942{
e0b8d405
EG
943 lockdep_assert_held(&txq->lock);
944
4cf677fd 945 if (!txq->wd_timeout)
f02831be
EG
946 return;
947
e0b8d405
EG
948 /*
949 * station is asleep and we send data - that must
950 * be uAPSD or PS-Poll. Don't rearm the timer.
951 */
952 if (txq->frozen)
953 return;
954
f02831be
EG
955 /*
956 * if empty delete timer, otherwise move timer forward
957 * since we're making progress on this queue
958 */
959 if (txq->q.read_ptr == txq->q.write_ptr)
960 del_timer(&txq->stuck_timer);
961 else
4cf677fd 962 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
f02831be
EG
963}
964
965/* Frees buffers until index _not_ inclusive */
f6d497cd
EG
966void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
967 struct sk_buff_head *skbs)
f02831be
EG
968{
969 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
970 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
83f32a4b 971 int tfd_num = ssn & (TFD_QUEUE_SIZE_MAX - 1);
f02831be
EG
972 struct iwl_queue *q = &txq->q;
973 int last_to_free;
f02831be
EG
974
975 /* This function is not meant to release cmd queue*/
976 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
f6d497cd 977 return;
214d14d4 978
2bfb5092 979 spin_lock_bh(&txq->lock);
f6d497cd 980
b967613d
EG
981 if (!txq->active) {
982 IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
983 txq_id, ssn);
984 goto out;
985 }
986
f6d497cd
EG
987 if (txq->q.read_ptr == tfd_num)
988 goto out;
989
990 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
991 txq_id, txq->q.read_ptr, tfd_num, ssn);
214d14d4 992
f02831be
EG
993 /*Since we free until index _not_ inclusive, the one before index is
994 * the last we will free. This one must be used */
83f32a4b 995 last_to_free = iwl_queue_dec_wrap(tfd_num);
f02831be 996
6ca6ebc1 997 if (!iwl_queue_used(q, last_to_free)) {
f02831be
EG
998 IWL_ERR(trans,
999 "%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
83f32a4b 1000 __func__, txq_id, last_to_free, TFD_QUEUE_SIZE_MAX,
f02831be 1001 q->write_ptr, q->read_ptr);
f6d497cd 1002 goto out;
214d14d4
JB
1003 }
1004
f02831be 1005 if (WARN_ON(!skb_queue_empty(skbs)))
f6d497cd 1006 goto out;
214d14d4 1007
f02831be 1008 for (;
f6d497cd 1009 q->read_ptr != tfd_num;
83f32a4b 1010 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
214d14d4 1011
f02831be
EG
1012 if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL))
1013 continue;
214d14d4 1014
f02831be 1015 __skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb);
214d14d4 1016
f02831be 1017 txq->entries[txq->q.read_ptr].skb = NULL;
fd4abac5 1018
f02831be 1019 iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
fd4abac5 1020
98891754 1021 iwl_pcie_txq_free_tfd(trans, txq);
f02831be 1022 }
fd4abac5 1023
4cf677fd 1024 iwl_pcie_txq_progress(txq);
f02831be 1025
f6d497cd
EG
1026 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
1027 iwl_wake_queue(trans, txq);
7616f334
EP
1028
1029 if (q->read_ptr == q->write_ptr) {
1030 IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", q->id);
1031 iwl_trans_pcie_unref(trans);
1032 }
1033
f6d497cd 1034out:
2bfb5092 1035 spin_unlock_bh(&txq->lock);
1053d35f
RR
1036}
1037
7616f334
EP
1038static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
1039 const struct iwl_host_cmd *cmd)
804d4c5a
EP
1040{
1041 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1042 int ret;
1043
1044 lockdep_assert_held(&trans_pcie->reg_lock);
1045
7616f334
EP
1046 if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
1047 !trans_pcie->ref_cmd_in_flight) {
1048 trans_pcie->ref_cmd_in_flight = true;
1049 IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
1050 iwl_trans_pcie_ref(trans);
1051 }
1052
804d4c5a
EP
1053 /*
1054 * wake up the NIC to make sure that the firmware will see the host
1055 * command - we will let the NIC sleep once all the host commands
1056 * returned. This needs to be done only on NICs that have
1057 * apmg_wake_up_wa set.
1058 */
fc8a350d
IP
1059 if (trans->cfg->base_params->apmg_wake_up_wa &&
1060 !trans_pcie->cmd_hold_nic_awake) {
804d4c5a
EP
1061 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1062 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
804d4c5a
EP
1063
1064 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1065 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1066 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1067 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
1068 15000);
1069 if (ret < 0) {
1070 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1071 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
804d4c5a
EP
1072 IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
1073 return -EIO;
1074 }
fc8a350d 1075 trans_pcie->cmd_hold_nic_awake = true;
804d4c5a
EP
1076 }
1077
1078 return 0;
1079}
1080
1081static int iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
1082{
1083 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1084
1085 lockdep_assert_held(&trans_pcie->reg_lock);
1086
7616f334
EP
1087 if (trans_pcie->ref_cmd_in_flight) {
1088 trans_pcie->ref_cmd_in_flight = false;
1089 IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
1090 iwl_trans_pcie_unref(trans);
1091 }
1092
fc8a350d
IP
1093 if (trans->cfg->base_params->apmg_wake_up_wa) {
1094 if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
1095 return 0;
804d4c5a 1096
fc8a350d 1097 trans_pcie->cmd_hold_nic_awake = false;
804d4c5a 1098 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
fc8a350d
IP
1099 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1100 }
804d4c5a
EP
1101 return 0;
1102}
1103
f02831be
EG
1104/*
1105 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
1106 *
1107 * When FW advances 'R' index, all entries between old and new 'R' index
1108 * need to be reclaimed. As result, some free space forms. If there is
1109 * enough free space (> low mark), wake the stack that feeds us.
1110 */
1111static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
48d42c42 1112{
f02831be
EG
1113 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1114 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1115 struct iwl_queue *q = &txq->q;
b9439491 1116 unsigned long flags;
f02831be 1117 int nfreed = 0;
48d42c42 1118
f02831be 1119 lockdep_assert_held(&txq->lock);
48d42c42 1120
83f32a4b 1121 if ((idx >= TFD_QUEUE_SIZE_MAX) || (!iwl_queue_used(q, idx))) {
f02831be
EG
1122 IWL_ERR(trans,
1123 "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
83f32a4b 1124 __func__, txq_id, idx, TFD_QUEUE_SIZE_MAX,
f02831be
EG
1125 q->write_ptr, q->read_ptr);
1126 return;
1127 }
48d42c42 1128
83f32a4b
JB
1129 for (idx = iwl_queue_inc_wrap(idx); q->read_ptr != idx;
1130 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
48d42c42 1131
f02831be
EG
1132 if (nfreed++ > 0) {
1133 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1134 idx, q->write_ptr, q->read_ptr);
4c9706dc 1135 iwl_force_nmi(trans);
f02831be
EG
1136 }
1137 }
1138
804d4c5a 1139 if (q->read_ptr == q->write_ptr) {
b9439491 1140 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
804d4c5a 1141 iwl_pcie_clear_cmd_in_flight(trans);
b9439491
EG
1142 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1143 }
1144
4cf677fd 1145 iwl_pcie_txq_progress(txq);
48d42c42
EG
1146}
1147
f02831be 1148static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1ce8658c 1149 u16 txq_id)
48d42c42 1150{
20d3b647 1151 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
1152 u32 tbl_dw_addr;
1153 u32 tbl_dw;
1154 u16 scd_q2ratid;
1155
1156 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
1157
105183b1 1158 tbl_dw_addr = trans_pcie->scd_base_addr +
48d42c42
EG
1159 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
1160
4fd442db 1161 tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
48d42c42
EG
1162
1163 if (txq_id & 0x1)
1164 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1165 else
1166 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1167
4fd442db 1168 iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
48d42c42
EG
1169
1170 return 0;
1171}
1172
bd5f6a34
EG
1173/* Receiver address (actually, Rx station's index into station table),
1174 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
1175#define BUILD_RAxTID(sta_id, tid) (((sta_id) << 4) + (tid))
1176
fea7795f 1177void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
4cf677fd
EG
1178 const struct iwl_trans_txq_scd_cfg *cfg,
1179 unsigned int wdg_timeout)
48d42c42 1180{
9eae88fa 1181 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
4cf677fd 1182 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
d4578ea8 1183 int fifo = -1;
4beaf6c2 1184
9eae88fa
JB
1185 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
1186 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
48d42c42 1187
4cf677fd
EG
1188 txq->wd_timeout = msecs_to_jiffies(wdg_timeout);
1189
d4578ea8
JB
1190 if (cfg) {
1191 fifo = cfg->fifo;
48d42c42 1192
002a9e26 1193 /* Disable the scheduler prior configuring the cmd queue */
3a736bcb
EG
1194 if (txq_id == trans_pcie->cmd_queue &&
1195 trans_pcie->scd_set_active)
002a9e26
AA
1196 iwl_scd_enable_set_active(trans, 0);
1197
d4578ea8
JB
1198 /* Stop this Tx queue before configuring it */
1199 iwl_scd_txq_set_inactive(trans, txq_id);
4beaf6c2 1200
d4578ea8
JB
1201 /* Set this queue as a chain-building queue unless it is CMD */
1202 if (txq_id != trans_pcie->cmd_queue)
1203 iwl_scd_txq_set_chain(trans, txq_id);
48d42c42 1204
64ba8930 1205 if (cfg->aggregate) {
d4578ea8 1206 u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
48d42c42 1207
d4578ea8
JB
1208 /* Map receiver-address / traffic-ID to this queue */
1209 iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
f4772520 1210
d4578ea8
JB
1211 /* enable aggregations for the queue */
1212 iwl_scd_txq_enable_agg(trans, txq_id);
4cf677fd 1213 txq->ampdu = true;
d4578ea8
JB
1214 } else {
1215 /*
1216 * disable aggregations for the queue, this will also
1217 * make the ra_tid mapping configuration irrelevant
1218 * since it is now a non-AGG queue.
1219 */
1220 iwl_scd_txq_disable_agg(trans, txq_id);
1221
4cf677fd 1222 ssn = txq->q.read_ptr;
d4578ea8 1223 }
4beaf6c2 1224 }
48d42c42
EG
1225
1226 /* Place first TFD at index corresponding to start sequence number.
1227 * Assumes that ssn_idx is valid (!= 0xFFF) */
4cf677fd
EG
1228 txq->q.read_ptr = (ssn & 0xff);
1229 txq->q.write_ptr = (ssn & 0xff);
0294d9ee
EG
1230 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
1231 (ssn & 0xff) | (txq_id << 8));
1ce8658c 1232
d4578ea8
JB
1233 if (cfg) {
1234 u8 frame_limit = cfg->frame_limit;
48d42c42 1235
d4578ea8
JB
1236 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
1237
1238 /* Set up Tx window size and frame limit for this queue */
1239 iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
1240 SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
1241 iwl_trans_write_mem32(trans,
1242 trans_pcie->scd_base_addr +
9eae88fa
JB
1243 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1244 ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
d4578ea8 1245 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
9eae88fa 1246 ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
d4578ea8
JB
1247 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1248
1249 /* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
1250 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
1251 (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
1252 (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
1253 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
1254 SCD_QUEUE_STTS_REG_MSK);
002a9e26
AA
1255
1256 /* enable the scheduler for this queue (only) */
3a736bcb
EG
1257 if (txq_id == trans_pcie->cmd_queue &&
1258 trans_pcie->scd_set_active)
002a9e26 1259 iwl_scd_enable_set_active(trans, BIT(txq_id));
0294d9ee
EG
1260
1261 IWL_DEBUG_TX_QUEUES(trans,
1262 "Activate queue %d on FIFO %d WrPtr: %d\n",
1263 txq_id, fifo, ssn & 0xff);
1264 } else {
1265 IWL_DEBUG_TX_QUEUES(trans,
1266 "Activate queue %d WrPtr: %d\n",
1267 txq_id, ssn & 0xff);
d4578ea8
JB
1268 }
1269
4cf677fd 1270 txq->active = true;
4beaf6c2
EG
1271}
1272
d4578ea8
JB
1273void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
1274 bool configure_scd)
288712a6 1275{
8ad71bef 1276 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
986ea6c9
EG
1277 u32 stts_addr = trans_pcie->scd_base_addr +
1278 SCD_TX_STTS_QUEUE_OFFSET(txq_id);
1279 static const u32 zero_val[4] = {};
288712a6 1280
e0b8d405
EG
1281 trans_pcie->txq[txq_id].frozen_expiry_remainder = 0;
1282 trans_pcie->txq[txq_id].frozen = false;
1283
fba1c627
EG
1284 /*
1285 * Upon HW Rfkill - we stop the device, and then stop the queues
1286 * in the op_mode. Just for the sake of the simplicity of the op_mode,
1287 * allow the op_mode to call txq_disable after it already called
1288 * stop_device.
1289 */
9eae88fa 1290 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
fba1c627
EG
1291 WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
1292 "queue %d not used", txq_id);
9eae88fa 1293 return;
48d42c42
EG
1294 }
1295
d4578ea8
JB
1296 if (configure_scd) {
1297 iwl_scd_txq_set_inactive(trans, txq_id);
ac928f8d 1298
d4578ea8
JB
1299 iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
1300 ARRAY_SIZE(zero_val));
1301 }
986ea6c9 1302
990aa6d7 1303 iwl_pcie_txq_unmap(trans, txq_id);
68972c46 1304 trans_pcie->txq[txq_id].ampdu = false;
6c3fd3f0 1305
1ce8658c 1306 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
48d42c42
EG
1307}
1308
fd4abac5
TW
1309/*************** HOST COMMAND QUEUE FUNCTIONS *****/
1310
990aa6d7 1311/*
f02831be 1312 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
fd4abac5 1313 * @priv: device private data point
e89044d7 1314 * @cmd: a pointer to the ucode command structure
fd4abac5 1315 *
e89044d7
EP
1316 * The function returns < 0 values to indicate the operation
1317 * failed. On success, it returns the index (>= 0) of command in the
fd4abac5
TW
1318 * command queue.
1319 */
f02831be
EG
1320static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
1321 struct iwl_host_cmd *cmd)
fd4abac5 1322{
8ad71bef 1323 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1324 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
fd4abac5 1325 struct iwl_queue *q = &txq->q;
c2acea8e
JB
1326 struct iwl_device_cmd *out_cmd;
1327 struct iwl_cmd_meta *out_meta;
b9439491 1328 unsigned long flags;
f4feb8ac 1329 void *dup_buf = NULL;
fd4abac5 1330 dma_addr_t phys_addr;
f4feb8ac 1331 int idx;
38c0f334 1332 u16 copy_size, cmd_size, scratch_size;
4ce7cc2b 1333 bool had_nocopy = false;
ab02165c 1334 u8 group_id = iwl_cmd_groupid(cmd->id);
b9439491 1335 int i, ret;
96791422 1336 u32 cmd_pos;
1afbfb60
JB
1337 const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
1338 u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
fd4abac5 1339
88742c9e
JB
1340 if (WARN(!trans_pcie->wide_cmd_header &&
1341 group_id > IWL_ALWAYS_LONG_GROUP,
ab02165c
AE
1342 "unsupported wide command %#x\n", cmd->id))
1343 return -EINVAL;
1344
1345 if (group_id != 0) {
1346 copy_size = sizeof(struct iwl_cmd_header_wide);
1347 cmd_size = sizeof(struct iwl_cmd_header_wide);
1348 } else {
1349 copy_size = sizeof(struct iwl_cmd_header);
1350 cmd_size = sizeof(struct iwl_cmd_header);
1351 }
4ce7cc2b
JB
1352
1353 /* need one for the header if the first is NOCOPY */
1afbfb60 1354 BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
4ce7cc2b 1355
1afbfb60 1356 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
8a964f44
JB
1357 cmddata[i] = cmd->data[i];
1358 cmdlen[i] = cmd->len[i];
1359
4ce7cc2b
JB
1360 if (!cmd->len[i])
1361 continue;
8a964f44 1362
38c0f334
JB
1363 /* need at least IWL_HCMD_SCRATCHBUF_SIZE copied */
1364 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1365 int copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
8a964f44
JB
1366
1367 if (copy > cmdlen[i])
1368 copy = cmdlen[i];
1369 cmdlen[i] -= copy;
1370 cmddata[i] += copy;
1371 copy_size += copy;
1372 }
1373
4ce7cc2b
JB
1374 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
1375 had_nocopy = true;
f4feb8ac
JB
1376 if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
1377 idx = -EINVAL;
1378 goto free_dup_buf;
1379 }
1380 } else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
1381 /*
1382 * This is also a chunk that isn't copied
1383 * to the static buffer so set had_nocopy.
1384 */
1385 had_nocopy = true;
1386
1387 /* only allowed once */
1388 if (WARN_ON(dup_buf)) {
1389 idx = -EINVAL;
1390 goto free_dup_buf;
1391 }
1392
8a964f44 1393 dup_buf = kmemdup(cmddata[i], cmdlen[i],
f4feb8ac
JB
1394 GFP_ATOMIC);
1395 if (!dup_buf)
1396 return -ENOMEM;
4ce7cc2b
JB
1397 } else {
1398 /* NOCOPY must not be followed by normal! */
f4feb8ac
JB
1399 if (WARN_ON(had_nocopy)) {
1400 idx = -EINVAL;
1401 goto free_dup_buf;
1402 }
8a964f44 1403 copy_size += cmdlen[i];
4ce7cc2b
JB
1404 }
1405 cmd_size += cmd->len[i];
1406 }
fd4abac5 1407
3e41ace5
JB
1408 /*
1409 * If any of the command structures end up being larger than
4ce7cc2b
JB
1410 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
1411 * allocated into separate TFDs, then we will need to
1412 * increase the size of the buffers.
3e41ace5 1413 */
2a79e45e
JB
1414 if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
1415 "Command %s (%#x) is too large (%d bytes)\n",
39bdb17e
SD
1416 iwl_get_cmd_string(trans, cmd->id),
1417 cmd->id, copy_size)) {
f4feb8ac
JB
1418 idx = -EINVAL;
1419 goto free_dup_buf;
1420 }
fd4abac5 1421
015c15e1 1422 spin_lock_bh(&txq->lock);
3598e177 1423
c2acea8e 1424 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
015c15e1 1425 spin_unlock_bh(&txq->lock);
3598e177 1426
6d8f6eeb 1427 IWL_ERR(trans, "No space in command queue\n");
0e781842 1428 iwl_op_mode_cmd_queue_full(trans->op_mode);
f4feb8ac
JB
1429 idx = -ENOSPC;
1430 goto free_dup_buf;
fd4abac5
TW
1431 }
1432
4ce7cc2b 1433 idx = get_cmd_index(q, q->write_ptr);
bf8440e6
JB
1434 out_cmd = txq->entries[idx].cmd;
1435 out_meta = &txq->entries[idx].meta;
c2acea8e 1436
8ce73f3a 1437 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
c2acea8e
JB
1438 if (cmd->flags & CMD_WANT_SKB)
1439 out_meta->source = cmd;
fd4abac5 1440
4ce7cc2b 1441 /* set up the header */
ab02165c
AE
1442 if (group_id != 0) {
1443 out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
1444 out_cmd->hdr_wide.group_id = group_id;
1445 out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
1446 out_cmd->hdr_wide.length =
1447 cpu_to_le16(cmd_size -
1448 sizeof(struct iwl_cmd_header_wide));
1449 out_cmd->hdr_wide.reserved = 0;
1450 out_cmd->hdr_wide.sequence =
1451 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1452 INDEX_TO_SEQ(q->write_ptr));
1453
1454 cmd_pos = sizeof(struct iwl_cmd_header_wide);
1455 copy_size = sizeof(struct iwl_cmd_header_wide);
1456 } else {
1457 out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
1458 out_cmd->hdr.sequence =
1459 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1460 INDEX_TO_SEQ(q->write_ptr));
1461 out_cmd->hdr.group_id = 0;
1462
1463 cmd_pos = sizeof(struct iwl_cmd_header);
1464 copy_size = sizeof(struct iwl_cmd_header);
1465 }
4ce7cc2b
JB
1466
1467 /* and copy the data that needs to be copied */
1afbfb60 1468 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
4d075007 1469 int copy;
8a964f44 1470
cc904c71 1471 if (!cmd->len[i])
4ce7cc2b 1472 continue;
8a964f44 1473
8a964f44
JB
1474 /* copy everything if not nocopy/dup */
1475 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
4d075007 1476 IWL_HCMD_DFL_DUP))) {
8a964f44
JB
1477 copy = cmd->len[i];
1478
8a964f44
JB
1479 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1480 cmd_pos += copy;
1481 copy_size += copy;
4d075007
JB
1482 continue;
1483 }
1484
1485 /*
1486 * Otherwise we need at least IWL_HCMD_SCRATCHBUF_SIZE copied
1487 * in total (for the scratchbuf handling), but copy up to what
1488 * we can fit into the payload for debug dump purposes.
1489 */
1490 copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);
1491
1492 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1493 cmd_pos += copy;
1494
1495 /* However, treat copy_size the proper way, we need it below */
1496 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1497 copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
1498
1499 if (copy > cmd->len[i])
1500 copy = cmd->len[i];
1501 copy_size += copy;
8a964f44 1502 }
96791422
EG
1503 }
1504
d9fb6465 1505 IWL_DEBUG_HC(trans,
ab02165c 1506 "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
39bdb17e 1507 iwl_get_cmd_string(trans, cmd->id),
ab02165c
AE
1508 group_id, out_cmd->hdr.cmd,
1509 le16_to_cpu(out_cmd->hdr.sequence),
20d3b647 1510 cmd_size, q->write_ptr, idx, trans_pcie->cmd_queue);
4ce7cc2b 1511
38c0f334
JB
1512 /* start the TFD with the scratchbuf */
1513 scratch_size = min_t(int, copy_size, IWL_HCMD_SCRATCHBUF_SIZE);
1514 memcpy(&txq->scratchbufs[q->write_ptr], &out_cmd->hdr, scratch_size);
1515 iwl_pcie_txq_build_tfd(trans, txq,
1516 iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr),
6d6e68f8 1517 scratch_size, true);
38c0f334
JB
1518
1519 /* map first command fragment, if any remains */
1520 if (copy_size > scratch_size) {
1521 phys_addr = dma_map_single(trans->dev,
1522 ((u8 *)&out_cmd->hdr) + scratch_size,
1523 copy_size - scratch_size,
1524 DMA_TO_DEVICE);
1525 if (dma_mapping_error(trans->dev, phys_addr)) {
1526 iwl_pcie_tfd_unmap(trans, out_meta,
1527 &txq->tfds[q->write_ptr]);
1528 idx = -ENOMEM;
1529 goto out;
1530 }
8a964f44 1531
38c0f334 1532 iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
6d6e68f8 1533 copy_size - scratch_size, false);
2c46f72e
JB
1534 }
1535
8a964f44 1536 /* map the remaining (adjusted) nocopy/dup fragments */
1afbfb60 1537 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
8a964f44 1538 const void *data = cmddata[i];
f4feb8ac 1539
8a964f44 1540 if (!cmdlen[i])
4ce7cc2b 1541 continue;
f4feb8ac
JB
1542 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1543 IWL_HCMD_DFL_DUP)))
4ce7cc2b 1544 continue;
f4feb8ac
JB
1545 if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
1546 data = dup_buf;
1547 phys_addr = dma_map_single(trans->dev, (void *)data,
98891754 1548 cmdlen[i], DMA_TO_DEVICE);
1042db2a 1549 if (dma_mapping_error(trans->dev, phys_addr)) {
f02831be 1550 iwl_pcie_tfd_unmap(trans, out_meta,
98891754 1551 &txq->tfds[q->write_ptr]);
4ce7cc2b
JB
1552 idx = -ENOMEM;
1553 goto out;
1554 }
1555
6d6e68f8 1556 iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
4ce7cc2b 1557 }
df833b1d 1558
206eea78
JB
1559 BUILD_BUG_ON(IWL_NUM_OF_TBS + CMD_TB_BITMAP_POS >
1560 sizeof(out_meta->flags) * BITS_PER_BYTE);
afaf6b57 1561 out_meta->flags = cmd->flags;
f4feb8ac 1562 if (WARN_ON_ONCE(txq->entries[idx].free_buf))
5d4185ae 1563 kzfree(txq->entries[idx].free_buf);
f4feb8ac 1564 txq->entries[idx].free_buf = dup_buf;
2c46f72e 1565
ab02165c 1566 trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
df833b1d 1567
7c5ba4a8 1568 /* start timer if queue currently empty */
4cf677fd
EG
1569 if (q->read_ptr == q->write_ptr && txq->wd_timeout)
1570 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
7c5ba4a8 1571
b9439491 1572 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
7616f334 1573 ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
804d4c5a
EP
1574 if (ret < 0) {
1575 idx = ret;
1576 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1577 goto out;
b9439491
EG
1578 }
1579
fd4abac5 1580 /* Increment and update queue's write index */
83f32a4b 1581 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
990aa6d7 1582 iwl_pcie_txq_inc_wr_ptr(trans, txq);
fd4abac5 1583
b9439491
EG
1584 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1585
2c46f72e 1586 out:
015c15e1 1587 spin_unlock_bh(&txq->lock);
f4feb8ac
JB
1588 free_dup_buf:
1589 if (idx < 0)
1590 kfree(dup_buf);
7bfedc59 1591 return idx;
fd4abac5
TW
1592}
1593
990aa6d7
EG
1594/*
1595 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
17b88929 1596 * @rxb: Rx buffer to reclaim
17b88929 1597 */
990aa6d7 1598void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
f7e6469f 1599 struct iwl_rx_cmd_buffer *rxb)
17b88929 1600{
2f301227 1601 struct iwl_rx_packet *pkt = rxb_addr(rxb);
17b88929 1602 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
39bdb17e
SD
1603 u8 group_id = iwl_cmd_groupid(pkt->hdr.group_id);
1604 u32 cmd_id;
17b88929
TW
1605 int txq_id = SEQ_TO_QUEUE(sequence);
1606 int index = SEQ_TO_INDEX(sequence);
17b88929 1607 int cmd_index;
c2acea8e
JB
1608 struct iwl_device_cmd *cmd;
1609 struct iwl_cmd_meta *meta;
8ad71bef 1610 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1611 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
17b88929
TW
1612
1613 /* If a Tx command is being handled and it isn't in the actual
1614 * command queue then there a command routing bug has been introduced
1615 * in the queue management code. */
c6f600fc 1616 if (WARN(txq_id != trans_pcie->cmd_queue,
13bb9483 1617 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
20d3b647
JB
1618 txq_id, trans_pcie->cmd_queue, sequence,
1619 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
1620 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
3e10caeb 1621 iwl_print_hex_error(trans, pkt, 32);
55d6a3cd 1622 return;
01ef9323 1623 }
17b88929 1624
2bfb5092 1625 spin_lock_bh(&txq->lock);
015c15e1 1626
4ce7cc2b 1627 cmd_index = get_cmd_index(&txq->q, index);
bf8440e6
JB
1628 cmd = txq->entries[cmd_index].cmd;
1629 meta = &txq->entries[cmd_index].meta;
39bdb17e 1630 cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
17b88929 1631
98891754 1632 iwl_pcie_tfd_unmap(trans, meta, &txq->tfds[index]);
c33de625 1633
17b88929 1634 /* Input error checking is done when commands are added to queue. */
c2acea8e 1635 if (meta->flags & CMD_WANT_SKB) {
48a2d66f 1636 struct page *p = rxb_steal_page(rxb);
65b94a4a 1637
65b94a4a
JB
1638 meta->source->resp_pkt = pkt;
1639 meta->source->_rx_page_addr = (unsigned long)page_address(p);
b2cf410c 1640 meta->source->_rx_page_order = trans_pcie->rx_page_order;
247c61d6 1641 }
2624e96c 1642
dcbb4746
EG
1643 if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
1644 iwl_op_mode_async_cb(trans->op_mode, cmd);
1645
f02831be 1646 iwl_pcie_cmdq_reclaim(trans, txq_id, index);
17b88929 1647
c2acea8e 1648 if (!(meta->flags & CMD_ASYNC)) {
eb7ff77e 1649 if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
05c89b91
WYG
1650 IWL_WARN(trans,
1651 "HCMD_ACTIVE already clear for command %s\n",
39bdb17e 1652 iwl_get_cmd_string(trans, cmd_id));
05c89b91 1653 }
eb7ff77e 1654 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
6d8f6eeb 1655 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
39bdb17e 1656 iwl_get_cmd_string(trans, cmd_id));
f946b529 1657 wake_up(&trans_pcie->wait_command_queue);
17b88929 1658 }
3598e177 1659
dd487449 1660 meta->flags = 0;
3598e177 1661
2bfb5092 1662 spin_unlock_bh(&txq->lock);
17b88929 1663}
253a634c 1664
9439eac7 1665#define HOST_COMPLETE_TIMEOUT (2 * HZ)
253a634c 1666
f02831be
EG
1667static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
1668 struct iwl_host_cmd *cmd)
253a634c
EG
1669{
1670 int ret;
1671
1672 /* An asynchronous command can not expect an SKB to be set. */
1673 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
1674 return -EINVAL;
1675
f02831be 1676 ret = iwl_pcie_enqueue_hcmd(trans, cmd);
253a634c 1677 if (ret < 0) {
721c32f7 1678 IWL_ERR(trans,
b36b110c 1679 "Error sending %s: enqueue_hcmd failed: %d\n",
39bdb17e 1680 iwl_get_cmd_string(trans, cmd->id), ret);
253a634c
EG
1681 return ret;
1682 }
1683 return 0;
1684}
1685
f02831be
EG
1686static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
1687 struct iwl_host_cmd *cmd)
253a634c 1688{
8ad71bef 1689 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253a634c
EG
1690 int cmd_idx;
1691 int ret;
1692
6d8f6eeb 1693 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
39bdb17e 1694 iwl_get_cmd_string(trans, cmd->id));
253a634c 1695
eb7ff77e
AN
1696 if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
1697 &trans->status),
bcbb8c9c 1698 "Command %s: a command is already active!\n",
39bdb17e 1699 iwl_get_cmd_string(trans, cmd->id)))
2cc39c94 1700 return -EIO;
2cc39c94 1701
6d8f6eeb 1702 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
39bdb17e 1703 iwl_get_cmd_string(trans, cmd->id));
253a634c 1704
f02831be 1705 cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
253a634c
EG
1706 if (cmd_idx < 0) {
1707 ret = cmd_idx;
eb7ff77e 1708 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
721c32f7 1709 IWL_ERR(trans,
b36b110c 1710 "Error sending %s: enqueue_hcmd failed: %d\n",
39bdb17e 1711 iwl_get_cmd_string(trans, cmd->id), ret);
253a634c
EG
1712 return ret;
1713 }
1714
b9439491
EG
1715 ret = wait_event_timeout(trans_pcie->wait_command_queue,
1716 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
1717 &trans->status),
1718 HOST_COMPLETE_TIMEOUT);
253a634c 1719 if (!ret) {
6dde8c48
JB
1720 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
1721 struct iwl_queue *q = &txq->q;
d10630af 1722
6dde8c48 1723 IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
39bdb17e 1724 iwl_get_cmd_string(trans, cmd->id),
6dde8c48 1725 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
253a634c 1726
6dde8c48
JB
1727 IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1728 q->read_ptr, q->write_ptr);
d10630af 1729
eb7ff77e 1730 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
6dde8c48 1731 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
39bdb17e 1732 iwl_get_cmd_string(trans, cmd->id));
6dde8c48 1733 ret = -ETIMEDOUT;
42550a53 1734
4c9706dc 1735 iwl_force_nmi(trans);
2a988e98 1736 iwl_trans_fw_error(trans);
42550a53 1737
6dde8c48 1738 goto cancel;
253a634c
EG
1739 }
1740
eb7ff77e 1741 if (test_bit(STATUS_FW_ERROR, &trans->status)) {
d18aa87f 1742 IWL_ERR(trans, "FW error in SYNC CMD %s\n",
39bdb17e 1743 iwl_get_cmd_string(trans, cmd->id));
b656fa33 1744 dump_stack();
d18aa87f
JB
1745 ret = -EIO;
1746 goto cancel;
1747 }
1748
1094fa26 1749 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
eb7ff77e 1750 test_bit(STATUS_RFKILL, &trans->status)) {
f946b529
EG
1751 IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
1752 ret = -ERFKILL;
1753 goto cancel;
1754 }
1755
65b94a4a 1756 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
6d8f6eeb 1757 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
39bdb17e 1758 iwl_get_cmd_string(trans, cmd->id));
253a634c
EG
1759 ret = -EIO;
1760 goto cancel;
1761 }
1762
1763 return 0;
1764
1765cancel:
1766 if (cmd->flags & CMD_WANT_SKB) {
1767 /*
1768 * Cancel the CMD_WANT_SKB flag for the cmd in the
1769 * TX cmd queue. Otherwise in case the cmd comes
1770 * in later, it will possibly set an invalid
1771 * address (cmd->meta.source).
1772 */
bf8440e6
JB
1773 trans_pcie->txq[trans_pcie->cmd_queue].
1774 entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
253a634c 1775 }
9cac4943 1776
65b94a4a
JB
1777 if (cmd->resp_pkt) {
1778 iwl_free_resp(cmd);
1779 cmd->resp_pkt = NULL;
253a634c
EG
1780 }
1781
1782 return ret;
1783}
1784
f02831be 1785int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c 1786{
4f59334b 1787 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
eb7ff77e 1788 test_bit(STATUS_RFKILL, &trans->status)) {
754d7d9e
EG
1789 IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
1790 cmd->id);
f946b529 1791 return -ERFKILL;
754d7d9e 1792 }
f946b529 1793
253a634c 1794 if (cmd->flags & CMD_ASYNC)
f02831be 1795 return iwl_pcie_send_hcmd_async(trans, cmd);
253a634c 1796
f946b529 1797 /* We still can fail on RFKILL that can be asserted while we wait */
f02831be 1798 return iwl_pcie_send_hcmd_sync(trans, cmd);
253a634c
EG
1799}
1800
f02831be
EG
1801int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1802 struct iwl_device_cmd *dev_cmd, int txq_id)
a0eaad71 1803{
8ad71bef 1804 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
206eea78 1805 struct ieee80211_hdr *hdr;
f02831be
EG
1806 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
1807 struct iwl_cmd_meta *out_meta;
1808 struct iwl_txq *txq;
1809 struct iwl_queue *q;
38c0f334
JB
1810 dma_addr_t tb0_phys, tb1_phys, scratch_phys;
1811 void *tb1_addr;
1812 u16 len, tb1_len, tb2_len;
ea68f460 1813 bool wait_write_ptr;
206eea78
JB
1814 __le16 fc;
1815 u8 hdr_len;
68972c46 1816 u16 wifi_seq;
206eea78 1817 int i;
f02831be
EG
1818
1819 txq = &trans_pcie->txq[txq_id];
1820 q = &txq->q;
a0eaad71 1821
961de6a5
JB
1822 if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
1823 "TX on unused queue %d\n", txq_id))
f02831be 1824 return -EINVAL;
39644e9a 1825
41837ca9
EG
1826 if (unlikely(trans_pcie->sw_csum_tx &&
1827 skb->ip_summed == CHECKSUM_PARTIAL)) {
1828 int offs = skb_checksum_start_offset(skb);
1829 int csum_offs = offs + skb->csum_offset;
1830 __wsum csum;
1831
1832 if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
1833 return -1;
1834
1835 csum = skb_checksum(skb, offs, skb->len - offs, 0);
1836 *(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
1837 }
1838
206eea78
JB
1839 if (skb_is_nonlinear(skb) &&
1840 skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS &&
1841 __skb_linearize(skb))
1842 return -ENOMEM;
1843
1844 /* mac80211 always puts the full header into the SKB's head,
1845 * so there's no need to check if it's readable there
1846 */
1847 hdr = (struct ieee80211_hdr *)skb->data;
1848 fc = hdr->frame_control;
1849 hdr_len = ieee80211_hdrlen(fc);
1850
f02831be 1851 spin_lock(&txq->lock);
015c15e1 1852
f02831be
EG
1853 /* In AGG mode, the index in the ring must correspond to the WiFi
1854 * sequence number. This is a HW requirements to help the SCD to parse
1855 * the BA.
1856 * Check here that the packets are in the right place on the ring.
1857 */
9a886586 1858 wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1092b9bc 1859 WARN_ONCE(txq->ampdu &&
68972c46 1860 (wifi_seq & 0xff) != q->write_ptr,
f02831be
EG
1861 "Q: %d WiFi Seq %d tfdNum %d",
1862 txq_id, wifi_seq, q->write_ptr);
f02831be
EG
1863
1864 /* Set up driver data for this TFD */
1865 txq->entries[q->write_ptr].skb = skb;
1866 txq->entries[q->write_ptr].cmd = dev_cmd;
1867
f02831be
EG
1868 dev_cmd->hdr.sequence =
1869 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1870 INDEX_TO_SEQ(q->write_ptr)));
1871
38c0f334
JB
1872 tb0_phys = iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr);
1873 scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
1874 offsetof(struct iwl_tx_cmd, scratch);
1875
1876 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1877 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1878
f02831be
EG
1879 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1880 out_meta = &txq->entries[q->write_ptr].meta;
206eea78 1881 out_meta->flags = 0;
a0eaad71 1882
f02831be 1883 /*
38c0f334
JB
1884 * The second TB (tb1) points to the remainder of the TX command
1885 * and the 802.11 header - dword aligned size
1886 * (This calculation modifies the TX command, so do it before the
1887 * setup of the first TB)
f02831be 1888 */
38c0f334
JB
1889 len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
1890 hdr_len - IWL_HCMD_SCRATCHBUF_SIZE;
1092b9bc 1891 tb1_len = ALIGN(len, 4);
f02831be
EG
1892
1893 /* Tell NIC about any 2-byte padding after MAC header */
38c0f334 1894 if (tb1_len != len)
f02831be
EG
1895 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1896
38c0f334
JB
1897 /* The first TB points to the scratchbuf data - min_copy bytes */
1898 memcpy(&txq->scratchbufs[q->write_ptr], &dev_cmd->hdr,
1899 IWL_HCMD_SCRATCHBUF_SIZE);
1900 iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
6d6e68f8 1901 IWL_HCMD_SCRATCHBUF_SIZE, true);
f02831be 1902
38c0f334
JB
1903 /* there must be data left over for TB1 or this code must be changed */
1904 BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_HCMD_SCRATCHBUF_SIZE);
1905
1906 /* map the data for TB1 */
1907 tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_HCMD_SCRATCHBUF_SIZE;
1908 tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
1909 if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
1910 goto out_err;
6d6e68f8 1911 iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
a0eaad71 1912
38c0f334
JB
1913 /*
1914 * Set up TFD's third entry to point directly to remainder
206eea78 1915 * of skb's head, if any
38c0f334 1916 */
206eea78 1917 tb2_len = skb_headlen(skb) - hdr_len;
38c0f334
JB
1918 if (tb2_len > 0) {
1919 dma_addr_t tb2_phys = dma_map_single(trans->dev,
1920 skb->data + hdr_len,
1921 tb2_len, DMA_TO_DEVICE);
1922 if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
1923 iwl_pcie_tfd_unmap(trans, out_meta,
1924 &txq->tfds[q->write_ptr]);
f02831be
EG
1925 goto out_err;
1926 }
6d6e68f8 1927 iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
f02831be 1928 }
a0eaad71 1929
206eea78
JB
1930 /* set up the remaining entries to point to the data */
1931 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1932 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1933 dma_addr_t tb_phys;
1934 int tb_idx;
1935
1936 if (!skb_frag_size(frag))
1937 continue;
1938
1939 tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
1940 skb_frag_size(frag), DMA_TO_DEVICE);
1941
1942 if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
1943 iwl_pcie_tfd_unmap(trans, out_meta,
1944 &txq->tfds[q->write_ptr]);
1945 goto out_err;
1946 }
1947 tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
1948 skb_frag_size(frag), false);
1949
1950 out_meta->flags |= BIT(tb_idx + CMD_TB_BITMAP_POS);
1951 }
1952
f02831be
EG
1953 /* Set up entry for this TFD in Tx byte-count array */
1954 iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
a0eaad71 1955
f02831be
EG
1956 trace_iwlwifi_dev_tx(trans->dev, skb,
1957 &txq->tfds[txq->q.write_ptr],
1958 sizeof(struct iwl_tfd),
38c0f334
JB
1959 &dev_cmd->hdr, IWL_HCMD_SCRATCHBUF_SIZE + tb1_len,
1960 skb->data + hdr_len, tb2_len);
f02831be 1961 trace_iwlwifi_dev_tx_data(trans->dev, skb,
206eea78 1962 hdr_len, skb->len - hdr_len);
38c0f334 1963
ea68f460 1964 wait_write_ptr = ieee80211_has_morefrags(fc);
7c5ba4a8 1965
f02831be 1966 /* start timer if queue currently empty */
7616f334 1967 if (q->read_ptr == q->write_ptr) {
aecdc63d
EG
1968 if (txq->wd_timeout) {
1969 /*
1970 * If the TXQ is active, then set the timer, if not,
1971 * set the timer in remainder so that the timer will
1972 * be armed with the right value when the station will
1973 * wake up.
1974 */
1975 if (!txq->frozen)
1976 mod_timer(&txq->stuck_timer,
1977 jiffies + txq->wd_timeout);
1978 else
1979 txq->frozen_expiry_remainder = txq->wd_timeout;
1980 }
7616f334
EP
1981 IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", q->id);
1982 iwl_trans_pcie_ref(trans);
1983 }
f02831be
EG
1984
1985 /* Tell device the write index *just past* this latest filled TFD */
83f32a4b 1986 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
ea68f460
JB
1987 if (!wait_write_ptr)
1988 iwl_pcie_txq_inc_wr_ptr(trans, txq);
f02831be
EG
1989
1990 /*
1991 * At this point the frame is "transmitted" successfully
43aa616f 1992 * and we will get a TX status notification eventually.
f02831be
EG
1993 */
1994 if (iwl_queue_space(q) < q->high_mark) {
ea68f460 1995 if (wait_write_ptr)
f02831be 1996 iwl_pcie_txq_inc_wr_ptr(trans, txq);
ea68f460 1997 else
f02831be 1998 iwl_stop_queue(trans, txq);
f02831be
EG
1999 }
2000 spin_unlock(&txq->lock);
2001 return 0;
2002out_err:
2003 spin_unlock(&txq->lock);
2004 return -1;
a0eaad71 2005}
This page took 0.983869 seconds and 5 git commands to generate.