iwlwifi: pcie: track rxb status
[deliverable/linux.git] / drivers / net / wireless / intel / iwlwifi / pcie / tx.c
CommitLineData
1053d35f
RR
1/******************************************************************************
2 *
51368bf7 3 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
4cbb8e50
LC
4 * Copyright(c) 2013 - 2015 Intel Mobile Communications GmbH
5 * Copyright(c) 2016 Intel Deutschland GmbH
1053d35f
RR
6 *
7 * Portions of this file are derived from the ipw3945 project, as well
8 * as portions of the ieee80211 subsystem header files.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
22 *
23 * The full GNU General Public License is included in this distribution in the
24 * file called LICENSE.
25 *
26 * Contact Information:
cb2f8277 27 * Intel Linux Wireless <linuxwifi@intel.com>
1053d35f
RR
28 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
29 *
30 *****************************************************************************/
fd4abac5 31#include <linux/etherdevice.h>
6eb5e529 32#include <linux/ieee80211.h>
5a0e3ad6 33#include <linux/slab.h>
253a634c 34#include <linux/sched.h>
71b1230c 35#include <linux/pm_runtime.h>
6eb5e529
EG
36#include <net/ip6_checksum.h>
37#include <net/tso.h>
253a634c 38
522376d2
EG
39#include "iwl-debug.h"
40#include "iwl-csr.h"
41#include "iwl-prph.h"
1053d35f 42#include "iwl-io.h"
680073b7 43#include "iwl-scd.h"
ed277c93 44#include "iwl-op-mode.h"
6468a01a 45#include "internal.h"
6238b008 46/* FIXME: need to abstract out TX command (once we know what it looks like) */
1023fdc4 47#include "dvm/commands.h"
1053d35f 48
522376d2
EG
49#define IWL_TX_CRC_SIZE 4
50#define IWL_TX_DELIMITER_SIZE 4
51
f02831be
EG
52/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
53 * DMA services
54 *
55 * Theory of operation
56 *
57 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
58 * of buffer descriptors, each of which points to one or more data buffers for
59 * the device to read from or fill. Driver and device exchange status of each
60 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
61 * entries in each circular buffer, to protect against confusing empty and full
62 * queue states.
63 *
64 * The device reads or writes the data in the queues via the device's several
65 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
66 *
67 * For Tx queue, there are low mark and high mark limits. If, after queuing
68 * the packet for Tx, free space become < low mark, Tx queue stopped. When
69 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
70 * Tx queue resumed.
71 *
72 ***************************************************/
73static int iwl_queue_space(const struct iwl_queue *q)
74{
a9b29246
IY
75 unsigned int max;
76 unsigned int used;
f02831be 77
a9b29246
IY
78 /*
79 * To avoid ambiguity between empty and completely full queues, there
83f32a4b
JB
80 * should always be less than TFD_QUEUE_SIZE_MAX elements in the queue.
81 * If q->n_window is smaller than TFD_QUEUE_SIZE_MAX, there is no need
82 * to reserve any queue entries for this purpose.
a9b29246 83 */
83f32a4b 84 if (q->n_window < TFD_QUEUE_SIZE_MAX)
a9b29246
IY
85 max = q->n_window;
86 else
83f32a4b 87 max = TFD_QUEUE_SIZE_MAX - 1;
f02831be 88
a9b29246 89 /*
83f32a4b
JB
90 * TFD_QUEUE_SIZE_MAX is a power of 2, so the following is equivalent to
91 * modulo by TFD_QUEUE_SIZE_MAX and is well defined.
a9b29246 92 */
83f32a4b 93 used = (q->write_ptr - q->read_ptr) & (TFD_QUEUE_SIZE_MAX - 1);
a9b29246
IY
94
95 if (WARN_ON(used > max))
96 return 0;
97
98 return max - used;
f02831be
EG
99}
100
101/*
102 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
103 */
83f32a4b 104static int iwl_queue_init(struct iwl_queue *q, int slots_num, u32 id)
f02831be 105{
f02831be
EG
106 q->n_window = slots_num;
107 q->id = id;
108
f02831be
EG
109 /* slots_num must be power-of-two size, otherwise
110 * get_cmd_index is broken. */
111 if (WARN_ON(!is_power_of_2(slots_num)))
112 return -EINVAL;
113
114 q->low_mark = q->n_window / 4;
115 if (q->low_mark < 4)
116 q->low_mark = 4;
117
118 q->high_mark = q->n_window / 8;
119 if (q->high_mark < 2)
120 q->high_mark = 2;
121
122 q->write_ptr = 0;
123 q->read_ptr = 0;
124
125 return 0;
126}
127
f02831be
EG
128static int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
129 struct iwl_dma_ptr *ptr, size_t size)
130{
131 if (WARN_ON(ptr->addr))
132 return -EINVAL;
133
134 ptr->addr = dma_alloc_coherent(trans->dev, size,
135 &ptr->dma, GFP_KERNEL);
136 if (!ptr->addr)
137 return -ENOMEM;
138 ptr->size = size;
139 return 0;
140}
141
142static void iwl_pcie_free_dma_ptr(struct iwl_trans *trans,
143 struct iwl_dma_ptr *ptr)
144{
145 if (unlikely(!ptr->addr))
146 return;
147
148 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
149 memset(ptr, 0, sizeof(*ptr));
150}
151
152static void iwl_pcie_txq_stuck_timer(unsigned long data)
153{
154 struct iwl_txq *txq = (void *)data;
f02831be
EG
155 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
156 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
157 u32 scd_sram_addr = trans_pcie->scd_base_addr +
158 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
159 u8 buf[16];
160 int i;
161
162 spin_lock(&txq->lock);
163 /* check if triggered erroneously */
164 if (txq->q.read_ptr == txq->q.write_ptr) {
165 spin_unlock(&txq->lock);
166 return;
167 }
168 spin_unlock(&txq->lock);
169
170 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
4cf677fd 171 jiffies_to_msecs(txq->wd_timeout));
f02831be
EG
172 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
173 txq->q.read_ptr, txq->q.write_ptr);
174
4fd442db 175 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
f02831be
EG
176
177 iwl_print_hex_error(trans, buf, sizeof(buf));
178
179 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
180 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
181 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
182
183 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
184 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
185 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
186 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
187 u32 tbl_dw =
4fd442db
EG
188 iwl_trans_read_mem32(trans,
189 trans_pcie->scd_base_addr +
190 SCD_TRANS_TBL_OFFSET_QUEUE(i));
f02831be
EG
191
192 if (i & 0x1)
193 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
194 else
195 tbl_dw = tbl_dw & 0x0000FFFF;
196
197 IWL_ERR(trans,
198 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
199 i, active ? "" : "in", fifo, tbl_dw,
83f32a4b
JB
200 iwl_read_prph(trans, SCD_QUEUE_RDPTR(i)) &
201 (TFD_QUEUE_SIZE_MAX - 1),
f02831be
EG
202 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
203 }
204
4c9706dc 205 iwl_force_nmi(trans);
f02831be
EG
206}
207
990aa6d7
EG
208/*
209 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
48d42c42 210 */
f02831be
EG
211static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
212 struct iwl_txq *txq, u16 byte_cnt)
48d42c42 213{
105183b1 214 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
20d3b647 215 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
216 int write_ptr = txq->q.write_ptr;
217 int txq_id = txq->q.id;
218 u8 sec_ctl = 0;
219 u8 sta_id = 0;
220 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
221 __le16 bc_ent;
132f98c2 222 struct iwl_tx_cmd *tx_cmd =
bf8440e6 223 (void *) txq->entries[txq->q.write_ptr].cmd->payload;
48d42c42 224
105183b1
EG
225 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
226
132f98c2
EG
227 sta_id = tx_cmd->sta_id;
228 sec_ctl = tx_cmd->sec_ctl;
48d42c42
EG
229
230 switch (sec_ctl & TX_CMD_SEC_MSK) {
231 case TX_CMD_SEC_CCM:
4325f6ca 232 len += IEEE80211_CCMP_MIC_LEN;
48d42c42
EG
233 break;
234 case TX_CMD_SEC_TKIP:
4325f6ca 235 len += IEEE80211_TKIP_ICV_LEN;
48d42c42
EG
236 break;
237 case TX_CMD_SEC_WEP:
4325f6ca 238 len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
48d42c42
EG
239 break;
240 }
241
046db346
EG
242 if (trans_pcie->bc_table_dword)
243 len = DIV_ROUND_UP(len, 4);
244
31f920b6
EG
245 if (WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX))
246 return;
247
046db346 248 bc_ent = cpu_to_le16(len | (sta_id << 12));
48d42c42
EG
249
250 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
251
252 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
253 scd_bc_tbl[txq_id].
254 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
255}
256
f02831be
EG
257static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
258 struct iwl_txq *txq)
259{
260 struct iwl_trans_pcie *trans_pcie =
261 IWL_TRANS_GET_PCIE_TRANS(trans);
262 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
263 int txq_id = txq->q.id;
264 int read_ptr = txq->q.read_ptr;
265 u8 sta_id = 0;
266 __le16 bc_ent;
267 struct iwl_tx_cmd *tx_cmd =
268 (void *)txq->entries[txq->q.read_ptr].cmd->payload;
269
270 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
271
272 if (txq_id != trans_pcie->cmd_queue)
273 sta_id = tx_cmd->sta_id;
274
275 bc_ent = cpu_to_le16(1 | (sta_id << 12));
276 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
277
278 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
279 scd_bc_tbl[txq_id].
280 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
281}
282
990aa6d7
EG
283/*
284 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
fd4abac5 285 */
ea68f460
JB
286static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
287 struct iwl_txq *txq)
fd4abac5 288{
23e76d1a 289 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
fd4abac5 290 u32 reg = 0;
fd4abac5
TW
291 int txq_id = txq->q.id;
292
ea68f460 293 lockdep_assert_held(&txq->lock);
fd4abac5 294
5045388c
EP
295 /*
296 * explicitly wake up the NIC if:
297 * 1. shadow registers aren't enabled
298 * 2. NIC is woken up for CMD regardless of shadow outside this function
299 * 3. there is a chance that the NIC is asleep
300 */
301 if (!trans->cfg->base_params->shadow_reg_enable &&
302 txq_id != trans_pcie->cmd_queue &&
303 test_bit(STATUS_TPOWER_PMI, &trans->status)) {
f81c1f48 304 /*
5045388c
EP
305 * wake up nic if it's powered down ...
306 * uCode will wake up, and interrupt us again, so next
307 * time we'll skip this part.
f81c1f48 308 */
5045388c
EP
309 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
310
311 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
312 IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
313 txq_id, reg);
314 iwl_set_bit(trans, CSR_GP_CNTRL,
315 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ea68f460 316 txq->need_update = true;
5045388c
EP
317 return;
318 }
f81c1f48 319 }
5045388c
EP
320
321 /*
322 * if not in power-save mode, uCode will never sleep when we're
323 * trying to tx (during RFKILL, we're not trying to tx).
324 */
325 IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->q.write_ptr);
0cd58eaa
EG
326 if (!txq->block)
327 iwl_write32(trans, HBUS_TARG_WRPTR,
328 txq->q.write_ptr | (txq_id << 8));
ea68f460 329}
5045388c 330
ea68f460
JB
331void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
332{
333 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
334 int i;
335
336 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
337 struct iwl_txq *txq = &trans_pcie->txq[i];
338
d090f878 339 spin_lock_bh(&txq->lock);
ea68f460
JB
340 if (trans_pcie->txq[i].need_update) {
341 iwl_pcie_txq_inc_wr_ptr(trans, txq);
342 trans_pcie->txq[i].need_update = false;
343 }
d090f878 344 spin_unlock_bh(&txq->lock);
ea68f460 345 }
fd4abac5 346}
fd4abac5 347
f02831be 348static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
214d14d4
JB
349{
350 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
351
352 dma_addr_t addr = get_unaligned_le32(&tb->lo);
353 if (sizeof(dma_addr_t) > sizeof(u32))
354 addr |=
355 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
356
357 return addr;
358}
359
f02831be
EG
360static inline void iwl_pcie_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
361 dma_addr_t addr, u16 len)
214d14d4
JB
362{
363 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
364 u16 hi_n_len = len << 4;
365
366 put_unaligned_le32(addr, &tb->lo);
367 if (sizeof(dma_addr_t) > sizeof(u32))
368 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
369
370 tb->hi_n_len = cpu_to_le16(hi_n_len);
371
372 tfd->num_tbs = idx + 1;
373}
374
f02831be 375static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_tfd *tfd)
214d14d4
JB
376{
377 return tfd->num_tbs & 0x1f;
378}
379
f02831be 380static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
98891754
JB
381 struct iwl_cmd_meta *meta,
382 struct iwl_tfd *tfd)
214d14d4 383{
214d14d4
JB
384 int i;
385 int num_tbs;
386
214d14d4 387 /* Sanity check on number of chunks */
f02831be 388 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
214d14d4
JB
389
390 if (num_tbs >= IWL_NUM_OF_TBS) {
6d8f6eeb 391 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
214d14d4
JB
392 /* @todo issue fatal error, it is quite serious situation */
393 return;
394 }
395
38c0f334 396 /* first TB is never freed - it's the scratchbuf data */
214d14d4 397
206eea78
JB
398 for (i = 1; i < num_tbs; i++) {
399 if (meta->flags & BIT(i + CMD_TB_BITMAP_POS))
400 dma_unmap_page(trans->dev,
401 iwl_pcie_tfd_tb_get_addr(tfd, i),
402 iwl_pcie_tfd_tb_get_len(tfd, i),
403 DMA_TO_DEVICE);
404 else
405 dma_unmap_single(trans->dev,
406 iwl_pcie_tfd_tb_get_addr(tfd, i),
407 iwl_pcie_tfd_tb_get_len(tfd, i),
408 DMA_TO_DEVICE);
409 }
ebed633c 410 tfd->num_tbs = 0;
4ce7cc2b
JB
411}
412
990aa6d7
EG
413/*
414 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
6d8f6eeb 415 * @trans - transport private data
4ce7cc2b 416 * @txq - tx queue
ebed633c 417 * @dma_dir - the direction of the DMA mapping
4ce7cc2b
JB
418 *
419 * Does NOT advance any TFD circular buffer read/write indexes
420 * Does NOT free the TFD itself (which is within circular buffer)
421 */
98891754 422static void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
4ce7cc2b
JB
423{
424 struct iwl_tfd *tfd_tmp = txq->tfds;
4ce7cc2b 425
83f32a4b
JB
426 /* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
427 * idx is bounded by n_window
428 */
ebed633c
EG
429 int rd_ptr = txq->q.read_ptr;
430 int idx = get_cmd_index(&txq->q, rd_ptr);
431
015c15e1
JB
432 lockdep_assert_held(&txq->lock);
433
83f32a4b
JB
434 /* We have only q->n_window txq->entries, but we use
435 * TFD_QUEUE_SIZE_MAX tfds
436 */
98891754 437 iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, &tfd_tmp[rd_ptr]);
214d14d4
JB
438
439 /* free SKB */
bf8440e6 440 if (txq->entries) {
214d14d4
JB
441 struct sk_buff *skb;
442
ebed633c 443 skb = txq->entries[idx].skb;
214d14d4 444
909e9b23
EG
445 /* Can be called from irqs-disabled context
446 * If skb is not NULL, it means that the whole queue is being
447 * freed and that the queue is not empty - free the skb
448 */
214d14d4 449 if (skb) {
ed277c93 450 iwl_op_mode_free_skb(trans->op_mode, skb);
ebed633c 451 txq->entries[idx].skb = NULL;
214d14d4
JB
452 }
453 }
454}
455
f02831be 456static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
6d6e68f8 457 dma_addr_t addr, u16 len, bool reset)
214d14d4
JB
458{
459 struct iwl_queue *q;
460 struct iwl_tfd *tfd, *tfd_tmp;
461 u32 num_tbs;
462
463 q = &txq->q;
4ce7cc2b 464 tfd_tmp = txq->tfds;
214d14d4
JB
465 tfd = &tfd_tmp[q->write_ptr];
466
f02831be
EG
467 if (reset)
468 memset(tfd, 0, sizeof(*tfd));
469
470 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
471
472 /* Each TFD can point to a maximum 20 Tx buffers */
473 if (num_tbs >= IWL_NUM_OF_TBS) {
474 IWL_ERR(trans, "Error can not send more than %d chunks\n",
475 IWL_NUM_OF_TBS);
476 return -EINVAL;
477 }
478
1092b9bc
EP
479 if (WARN(addr & ~IWL_TX_DMA_MASK,
480 "Unaligned address = %llx\n", (unsigned long long)addr))
f02831be
EG
481 return -EINVAL;
482
f02831be
EG
483 iwl_pcie_tfd_set_tb(tfd, num_tbs, addr, len);
484
206eea78 485 return num_tbs;
f02831be
EG
486}
487
488static int iwl_pcie_txq_alloc(struct iwl_trans *trans,
489 struct iwl_txq *txq, int slots_num,
490 u32 txq_id)
491{
492 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
493 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
38c0f334 494 size_t scratchbuf_sz;
f02831be
EG
495 int i;
496
497 if (WARN_ON(txq->entries || txq->tfds))
498 return -EINVAL;
499
500 setup_timer(&txq->stuck_timer, iwl_pcie_txq_stuck_timer,
501 (unsigned long)txq);
502 txq->trans_pcie = trans_pcie;
503
504 txq->q.n_window = slots_num;
505
506 txq->entries = kcalloc(slots_num,
507 sizeof(struct iwl_pcie_txq_entry),
508 GFP_KERNEL);
509
510 if (!txq->entries)
511 goto error;
512
513 if (txq_id == trans_pcie->cmd_queue)
514 for (i = 0; i < slots_num; i++) {
515 txq->entries[i].cmd =
516 kmalloc(sizeof(struct iwl_device_cmd),
517 GFP_KERNEL);
518 if (!txq->entries[i].cmd)
519 goto error;
520 }
521
522 /* Circular buffer of transmit frame descriptors (TFDs),
523 * shared with device */
524 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
525 &txq->q.dma_addr, GFP_KERNEL);
d0320f75 526 if (!txq->tfds)
f02831be 527 goto error;
38c0f334
JB
528
529 BUILD_BUG_ON(IWL_HCMD_SCRATCHBUF_SIZE != sizeof(*txq->scratchbufs));
530 BUILD_BUG_ON(offsetof(struct iwl_pcie_txq_scratch_buf, scratch) !=
531 sizeof(struct iwl_cmd_header) +
532 offsetof(struct iwl_tx_cmd, scratch));
533
534 scratchbuf_sz = sizeof(*txq->scratchbufs) * slots_num;
535
536 txq->scratchbufs = dma_alloc_coherent(trans->dev, scratchbuf_sz,
537 &txq->scratchbufs_dma,
538 GFP_KERNEL);
539 if (!txq->scratchbufs)
540 goto err_free_tfds;
541
f02831be
EG
542 txq->q.id = txq_id;
543
544 return 0;
38c0f334
JB
545err_free_tfds:
546 dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->q.dma_addr);
f02831be
EG
547error:
548 if (txq->entries && txq_id == trans_pcie->cmd_queue)
549 for (i = 0; i < slots_num; i++)
550 kfree(txq->entries[i].cmd);
551 kfree(txq->entries);
552 txq->entries = NULL;
553
554 return -ENOMEM;
555
556}
557
558static int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
559 int slots_num, u32 txq_id)
560{
561 int ret;
562
43aa616f 563 txq->need_update = false;
f02831be
EG
564
565 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
566 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
567 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
568
569 /* Initialize queue's high/low-water marks, and head/tail indexes */
83f32a4b 570 ret = iwl_queue_init(&txq->q, slots_num, txq_id);
f02831be
EG
571 if (ret)
572 return ret;
573
574 spin_lock_init(&txq->lock);
3955525d 575 __skb_queue_head_init(&txq->overflow_q);
f02831be
EG
576
577 /*
578 * Tell nic where to find circular buffer of Tx Frame Descriptors for
579 * given Tx queue, and enable the DMA channel used for that queue.
580 * Circular buffer (TFD queue in DRAM) physical base address */
581 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
582 txq->q.dma_addr >> 8);
583
584 return 0;
585}
586
21cb3222
JB
587static void iwl_pcie_free_tso_page(struct iwl_trans_pcie *trans_pcie,
588 struct sk_buff *skb)
6eb5e529 589{
21cb3222 590 struct page **page_ptr;
6eb5e529 591
21cb3222 592 page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
6eb5e529 593
21cb3222
JB
594 if (*page_ptr) {
595 __free_page(*page_ptr);
596 *page_ptr = NULL;
6eb5e529
EG
597 }
598}
599
01d11cd1
SS
600static void iwl_pcie_clear_cmd_in_flight(struct iwl_trans *trans)
601{
602 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
603
604 lockdep_assert_held(&trans_pcie->reg_lock);
605
606 if (trans_pcie->ref_cmd_in_flight) {
607 trans_pcie->ref_cmd_in_flight = false;
608 IWL_DEBUG_RPM(trans, "clear ref_cmd_in_flight - unref\n");
c24c7f58 609 iwl_trans_unref(trans);
01d11cd1
SS
610 }
611
612 if (!trans->cfg->base_params->apmg_wake_up_wa)
613 return;
614 if (WARN_ON(!trans_pcie->cmd_hold_nic_awake))
615 return;
616
617 trans_pcie->cmd_hold_nic_awake = false;
618 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
619 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
620}
621
f02831be
EG
622/*
623 * iwl_pcie_txq_unmap - Unmap any remaining DMA mappings and free skb's
624 */
625static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
626{
627 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
628 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
629 struct iwl_queue *q = &txq->q;
f02831be 630
f02831be
EG
631 spin_lock_bh(&txq->lock);
632 while (q->write_ptr != q->read_ptr) {
b967613d
EG
633 IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
634 txq_id, q->read_ptr);
6eb5e529
EG
635
636 if (txq_id != trans_pcie->cmd_queue) {
637 struct sk_buff *skb = txq->entries[q->read_ptr].skb;
638
639 if (WARN_ON_ONCE(!skb))
640 continue;
641
21cb3222 642 iwl_pcie_free_tso_page(trans_pcie, skb);
6eb5e529 643 }
98891754 644 iwl_pcie_txq_free_tfd(trans, txq);
83f32a4b 645 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr);
01d11cd1
SS
646
647 if (q->read_ptr == q->write_ptr) {
648 unsigned long flags;
649
650 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
651 if (txq_id != trans_pcie->cmd_queue) {
652 IWL_DEBUG_RPM(trans, "Q %d - last tx freed\n",
653 q->id);
c24c7f58 654 iwl_trans_unref(trans);
01d11cd1
SS
655 } else {
656 iwl_pcie_clear_cmd_in_flight(trans);
657 }
658 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
659 }
f02831be 660 }
b967613d 661 txq->active = false;
3955525d
EG
662
663 while (!skb_queue_empty(&txq->overflow_q)) {
664 struct sk_buff *skb = __skb_dequeue(&txq->overflow_q);
665
666 iwl_op_mode_free_skb(trans->op_mode, skb);
667 }
668
f02831be 669 spin_unlock_bh(&txq->lock);
8a487b1a
EG
670
671 /* just in case - this queue may have been stopped */
672 iwl_wake_queue(trans, txq);
f02831be
EG
673}
674
675/*
676 * iwl_pcie_txq_free - Deallocate DMA queue.
677 * @txq: Transmit queue to deallocate.
678 *
679 * Empty queue by removing and destroying all BD's.
680 * Free all buffers.
681 * 0-fill, but do not free "txq" descriptor structure.
682 */
683static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
684{
685 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
686 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
687 struct device *dev = trans->dev;
688 int i;
689
690 if (WARN_ON(!txq))
691 return;
692
693 iwl_pcie_txq_unmap(trans, txq_id);
694
695 /* De-alloc array of command/tx buffers */
696 if (txq_id == trans_pcie->cmd_queue)
697 for (i = 0; i < txq->q.n_window; i++) {
5d4185ae
JB
698 kzfree(txq->entries[i].cmd);
699 kzfree(txq->entries[i].free_buf);
f02831be
EG
700 }
701
702 /* De-alloc circular buffer of TFDs */
83f32a4b
JB
703 if (txq->tfds) {
704 dma_free_coherent(dev,
705 sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX,
706 txq->tfds, txq->q.dma_addr);
d21fa2da 707 txq->q.dma_addr = 0;
83f32a4b 708 txq->tfds = NULL;
38c0f334
JB
709
710 dma_free_coherent(dev,
711 sizeof(*txq->scratchbufs) * txq->q.n_window,
712 txq->scratchbufs, txq->scratchbufs_dma);
f02831be
EG
713 }
714
715 kfree(txq->entries);
716 txq->entries = NULL;
717
718 del_timer_sync(&txq->stuck_timer);
719
720 /* 0-fill queue descriptor structure */
721 memset(txq, 0, sizeof(*txq));
722}
723
f02831be
EG
724void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
725{
726 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
22dc3c95 727 int nq = trans->cfg->base_params->num_of_queues;
f02831be
EG
728 int chan;
729 u32 reg_val;
22dc3c95
JB
730 int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
731 SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
f02831be
EG
732
733 /* make sure all queue are not stopped/used */
734 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
735 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
736
737 trans_pcie->scd_base_addr =
738 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
739
740 WARN_ON(scd_base_addr != 0 &&
741 scd_base_addr != trans_pcie->scd_base_addr);
742
22dc3c95
JB
743 /* reset context data, TX status and translation data */
744 iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
745 SCD_CONTEXT_MEM_LOWER_BOUND,
746 NULL, clear_dwords);
f02831be
EG
747
748 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
749 trans_pcie->scd_bc_tbls.dma >> 10);
750
751 /* The chain extension of the SCD doesn't work well. This feature is
752 * enabled by default by the HW, so we need to disable it manually.
753 */
e03bbb62
EG
754 if (trans->cfg->base_params->scd_chain_ext_wa)
755 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
f02831be
EG
756
757 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
4cf677fd
EG
758 trans_pcie->cmd_fifo,
759 trans_pcie->cmd_q_wdg_timeout);
f02831be
EG
760
761 /* Activate all Tx DMA/FIFO channels */
680073b7 762 iwl_scd_activate_fifos(trans);
f02831be
EG
763
764 /* Enable DMA channel */
765 for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
766 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
767 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
768 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
769
770 /* Update FH chicken bits */
771 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
772 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
773 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
774
775 /* Enable L1-Active */
3073d8c0
EH
776 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
777 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
778 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
f02831be
EG
779}
780
ddaf5a5b
JB
781void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
782{
783 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
784 int txq_id;
785
786 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
787 txq_id++) {
788 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
789
790 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
791 txq->q.dma_addr >> 8);
792 iwl_pcie_txq_unmap(trans, txq_id);
793 txq->q.read_ptr = 0;
794 txq->q.write_ptr = 0;
795 }
796
797 /* Tell NIC where to find the "keep warm" buffer */
798 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
799 trans_pcie->kw.dma >> 4);
800
cd8f4384
EG
801 /*
802 * Send 0 as the scd_base_addr since the device may have be reset
803 * while we were in WoWLAN in which case SCD_SRAM_BASE_ADDR will
804 * contain garbage.
805 */
806 iwl_pcie_tx_start(trans, 0);
ddaf5a5b
JB
807}
808
36277234
EG
809static void iwl_pcie_tx_stop_fh(struct iwl_trans *trans)
810{
811 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
812 unsigned long flags;
813 int ch, ret;
814 u32 mask = 0;
815
816 spin_lock(&trans_pcie->irq_lock);
817
23ba9340 818 if (!iwl_trans_grab_nic_access(trans, &flags))
36277234
EG
819 goto out;
820
821 /* Stop each Tx DMA channel */
822 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
823 iwl_write32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
824 mask |= FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch);
825 }
826
827 /* Wait for DMA channels to be idle */
828 ret = iwl_poll_bit(trans, FH_TSSR_TX_STATUS_REG, mask, mask, 5000);
829 if (ret < 0)
830 IWL_ERR(trans,
831 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
832 ch, iwl_read32(trans, FH_TSSR_TX_STATUS_REG));
833
834 iwl_trans_release_nic_access(trans, &flags);
835
836out:
837 spin_unlock(&trans_pcie->irq_lock);
838}
839
f02831be
EG
840/*
841 * iwl_pcie_tx_stop - Stop all Tx DMA channels
842 */
843int iwl_pcie_tx_stop(struct iwl_trans *trans)
844{
845 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
36277234 846 int txq_id;
f02831be
EG
847
848 /* Turn off all Tx DMA fifos */
680073b7 849 iwl_scd_deactivate_fifos(trans);
f02831be 850
36277234
EG
851 /* Turn off all Tx DMA channels */
852 iwl_pcie_tx_stop_fh(trans);
f02831be 853
fba1c627
EG
854 /*
855 * This function can be called before the op_mode disabled the
856 * queues. This happens when we have an rfkill interrupt.
857 * Since we stop Tx altogether - mark the queues as stopped.
858 */
859 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
860 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
861
862 /* This can happen: start_hw, stop_device */
863 if (!trans_pcie->txq)
f02831be 864 return 0;
f02831be
EG
865
866 /* Unmap DMA from host system and free skb's */
867 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
868 txq_id++)
869 iwl_pcie_txq_unmap(trans, txq_id);
870
871 return 0;
872}
873
874/*
875 * iwl_trans_tx_free - Free TXQ Context
876 *
877 * Destroy all TX DMA queues and structures
878 */
879void iwl_pcie_tx_free(struct iwl_trans *trans)
880{
881 int txq_id;
882 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
883
884 /* Tx queues */
885 if (trans_pcie->txq) {
886 for (txq_id = 0;
887 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
888 iwl_pcie_txq_free(trans, txq_id);
889 }
890
891 kfree(trans_pcie->txq);
892 trans_pcie->txq = NULL;
893
894 iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);
895
896 iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
897}
898
899/*
900 * iwl_pcie_tx_alloc - allocate TX context
901 * Allocate all Tx DMA structures and initialize them
902 */
903static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
904{
905 int ret;
906 int txq_id, slots_num;
907 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
908
909 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
910 sizeof(struct iwlagn_scd_bc_tbl);
911
912 /*It is not allowed to alloc twice, so warn when this happens.
913 * We cannot rely on the previous allocation, so free and fail */
914 if (WARN_ON(trans_pcie->txq)) {
915 ret = -EINVAL;
916 goto error;
917 }
918
919 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
920 scd_bc_tbls_size);
921 if (ret) {
922 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
923 goto error;
924 }
925
926 /* Alloc keep-warm buffer */
927 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
928 if (ret) {
929 IWL_ERR(trans, "Keep Warm allocation failed\n");
930 goto error;
931 }
932
933 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
934 sizeof(struct iwl_txq), GFP_KERNEL);
935 if (!trans_pcie->txq) {
936 IWL_ERR(trans, "Not enough memory for txq\n");
2ab9ba0f 937 ret = -ENOMEM;
f02831be
EG
938 goto error;
939 }
940
941 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
942 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
943 txq_id++) {
944 slots_num = (txq_id == trans_pcie->cmd_queue) ?
945 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
946 ret = iwl_pcie_txq_alloc(trans, &trans_pcie->txq[txq_id],
947 slots_num, txq_id);
948 if (ret) {
949 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
950 goto error;
951 }
952 }
953
954 return 0;
955
956error:
957 iwl_pcie_tx_free(trans);
958
959 return ret;
960}
961int iwl_pcie_tx_init(struct iwl_trans *trans)
962{
963 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
964 int ret;
965 int txq_id, slots_num;
f02831be
EG
966 bool alloc = false;
967
968 if (!trans_pcie->txq) {
969 ret = iwl_pcie_tx_alloc(trans);
970 if (ret)
971 goto error;
972 alloc = true;
973 }
974
7b70bd63 975 spin_lock(&trans_pcie->irq_lock);
f02831be
EG
976
977 /* Turn off all Tx DMA fifos */
680073b7 978 iwl_scd_deactivate_fifos(trans);
f02831be
EG
979
980 /* Tell NIC where to find the "keep warm" buffer */
981 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
982 trans_pcie->kw.dma >> 4);
983
7b70bd63 984 spin_unlock(&trans_pcie->irq_lock);
f02831be
EG
985
986 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
987 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
988 txq_id++) {
989 slots_num = (txq_id == trans_pcie->cmd_queue) ?
990 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
991 ret = iwl_pcie_txq_init(trans, &trans_pcie->txq[txq_id],
992 slots_num, txq_id);
993 if (ret) {
994 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
995 goto error;
996 }
997 }
998
94ce9e5e 999 iwl_set_bits_prph(trans, SCD_GP_CTRL, SCD_GP_CTRL_AUTO_ACTIVE_MODE);
cb6bb128
EG
1000 if (trans->cfg->base_params->num_of_queues > 20)
1001 iwl_set_bits_prph(trans, SCD_GP_CTRL,
1002 SCD_GP_CTRL_ENABLE_31_QUEUES);
1003
f02831be
EG
1004 return 0;
1005error:
1006 /*Upon error, free only if we allocated something */
1007 if (alloc)
1008 iwl_pcie_tx_free(trans);
1009 return ret;
1010}
1011
4cf677fd 1012static inline void iwl_pcie_txq_progress(struct iwl_txq *txq)
f02831be 1013{
e0b8d405
EG
1014 lockdep_assert_held(&txq->lock);
1015
4cf677fd 1016 if (!txq->wd_timeout)
f02831be
EG
1017 return;
1018
e0b8d405
EG
1019 /*
1020 * station is asleep and we send data - that must
1021 * be uAPSD or PS-Poll. Don't rearm the timer.
1022 */
1023 if (txq->frozen)
1024 return;
1025
f02831be
EG
1026 /*
1027 * if empty delete timer, otherwise move timer forward
1028 * since we're making progress on this queue
1029 */
1030 if (txq->q.read_ptr == txq->q.write_ptr)
1031 del_timer(&txq->stuck_timer);
1032 else
4cf677fd 1033 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
f02831be
EG
1034}
1035
1036/* Frees buffers until index _not_ inclusive */
f6d497cd
EG
1037void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1038 struct sk_buff_head *skbs)
f02831be
EG
1039{
1040 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1041 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
83f32a4b 1042 int tfd_num = ssn & (TFD_QUEUE_SIZE_MAX - 1);
f02831be
EG
1043 struct iwl_queue *q = &txq->q;
1044 int last_to_free;
f02831be
EG
1045
1046 /* This function is not meant to release cmd queue*/
1047 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
f6d497cd 1048 return;
214d14d4 1049
2bfb5092 1050 spin_lock_bh(&txq->lock);
f6d497cd 1051
b967613d
EG
1052 if (!txq->active) {
1053 IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
1054 txq_id, ssn);
1055 goto out;
1056 }
1057
f6d497cd
EG
1058 if (txq->q.read_ptr == tfd_num)
1059 goto out;
1060
1061 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1062 txq_id, txq->q.read_ptr, tfd_num, ssn);
214d14d4 1063
f02831be
EG
1064 /*Since we free until index _not_ inclusive, the one before index is
1065 * the last we will free. This one must be used */
83f32a4b 1066 last_to_free = iwl_queue_dec_wrap(tfd_num);
f02831be 1067
6ca6ebc1 1068 if (!iwl_queue_used(q, last_to_free)) {
f02831be
EG
1069 IWL_ERR(trans,
1070 "%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
83f32a4b 1071 __func__, txq_id, last_to_free, TFD_QUEUE_SIZE_MAX,
f02831be 1072 q->write_ptr, q->read_ptr);
f6d497cd 1073 goto out;
214d14d4
JB
1074 }
1075
f02831be 1076 if (WARN_ON(!skb_queue_empty(skbs)))
f6d497cd 1077 goto out;
214d14d4 1078
f02831be 1079 for (;
f6d497cd 1080 q->read_ptr != tfd_num;
83f32a4b 1081 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
6eb5e529 1082 struct sk_buff *skb = txq->entries[txq->q.read_ptr].skb;
214d14d4 1083
6eb5e529 1084 if (WARN_ON_ONCE(!skb))
f02831be 1085 continue;
214d14d4 1086
21cb3222 1087 iwl_pcie_free_tso_page(trans_pcie, skb);
6eb5e529
EG
1088
1089 __skb_queue_tail(skbs, skb);
214d14d4 1090
f02831be 1091 txq->entries[txq->q.read_ptr].skb = NULL;
fd4abac5 1092
f02831be 1093 iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
fd4abac5 1094
98891754 1095 iwl_pcie_txq_free_tfd(trans, txq);
f02831be 1096 }
fd4abac5 1097
4cf677fd 1098 iwl_pcie_txq_progress(txq);
f02831be 1099
3955525d
EG
1100 if (iwl_queue_space(&txq->q) > txq->q.low_mark &&
1101 test_bit(txq_id, trans_pcie->queue_stopped)) {
685b346c 1102 struct sk_buff_head overflow_skbs;
3955525d 1103
685b346c
EG
1104 __skb_queue_head_init(&overflow_skbs);
1105 skb_queue_splice_init(&txq->overflow_q, &overflow_skbs);
3955525d
EG
1106
1107 /*
1108 * This is tricky: we are in reclaim path which is non
1109 * re-entrant, so noone will try to take the access the
1110 * txq data from that path. We stopped tx, so we can't
1111 * have tx as well. Bottom line, we can unlock and re-lock
1112 * later.
1113 */
1114 spin_unlock_bh(&txq->lock);
1115
685b346c
EG
1116 while (!skb_queue_empty(&overflow_skbs)) {
1117 struct sk_buff *skb = __skb_dequeue(&overflow_skbs);
21cb3222
JB
1118 struct iwl_device_cmd *dev_cmd_ptr;
1119
1120 dev_cmd_ptr = *(void **)((u8 *)skb->cb +
1121 trans_pcie->dev_cmd_offs);
3955525d
EG
1122
1123 /*
1124 * Note that we can very well be overflowing again.
1125 * In that case, iwl_queue_space will be small again
1126 * and we won't wake mac80211's queue.
1127 */
21cb3222 1128 iwl_trans_pcie_tx(trans, skb, dev_cmd_ptr, txq_id);
3955525d
EG
1129 }
1130 spin_lock_bh(&txq->lock);
1131
1132 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
1133 iwl_wake_queue(trans, txq);
1134 }
7616f334
EP
1135
1136 if (q->read_ptr == q->write_ptr) {
1137 IWL_DEBUG_RPM(trans, "Q %d - last tx reclaimed\n", q->id);
c24c7f58 1138 iwl_trans_unref(trans);
7616f334
EP
1139 }
1140
f6d497cd 1141out:
2bfb5092 1142 spin_unlock_bh(&txq->lock);
1053d35f
RR
1143}
1144
7616f334
EP
1145static int iwl_pcie_set_cmd_in_flight(struct iwl_trans *trans,
1146 const struct iwl_host_cmd *cmd)
804d4c5a
EP
1147{
1148 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1149 int ret;
1150
1151 lockdep_assert_held(&trans_pcie->reg_lock);
1152
7616f334
EP
1153 if (!(cmd->flags & CMD_SEND_IN_IDLE) &&
1154 !trans_pcie->ref_cmd_in_flight) {
1155 trans_pcie->ref_cmd_in_flight = true;
1156 IWL_DEBUG_RPM(trans, "set ref_cmd_in_flight - ref\n");
c24c7f58 1157 iwl_trans_ref(trans);
7616f334
EP
1158 }
1159
804d4c5a
EP
1160 /*
1161 * wake up the NIC to make sure that the firmware will see the host
1162 * command - we will let the NIC sleep once all the host commands
1163 * returned. This needs to be done only on NICs that have
1164 * apmg_wake_up_wa set.
1165 */
fc8a350d
IP
1166 if (trans->cfg->base_params->apmg_wake_up_wa &&
1167 !trans_pcie->cmd_hold_nic_awake) {
804d4c5a
EP
1168 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1169 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
804d4c5a
EP
1170
1171 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1172 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1173 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1174 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
1175 15000);
1176 if (ret < 0) {
1177 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1178 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
804d4c5a
EP
1179 IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
1180 return -EIO;
1181 }
fc8a350d 1182 trans_pcie->cmd_hold_nic_awake = true;
804d4c5a
EP
1183 }
1184
1185 return 0;
1186}
1187
f02831be
EG
1188/*
1189 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
1190 *
1191 * When FW advances 'R' index, all entries between old and new 'R' index
1192 * need to be reclaimed. As result, some free space forms. If there is
1193 * enough free space (> low mark), wake the stack that feeds us.
1194 */
1195static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
48d42c42 1196{
f02831be
EG
1197 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1198 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1199 struct iwl_queue *q = &txq->q;
b9439491 1200 unsigned long flags;
f02831be 1201 int nfreed = 0;
48d42c42 1202
f02831be 1203 lockdep_assert_held(&txq->lock);
48d42c42 1204
83f32a4b 1205 if ((idx >= TFD_QUEUE_SIZE_MAX) || (!iwl_queue_used(q, idx))) {
f02831be
EG
1206 IWL_ERR(trans,
1207 "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
83f32a4b 1208 __func__, txq_id, idx, TFD_QUEUE_SIZE_MAX,
f02831be
EG
1209 q->write_ptr, q->read_ptr);
1210 return;
1211 }
48d42c42 1212
83f32a4b
JB
1213 for (idx = iwl_queue_inc_wrap(idx); q->read_ptr != idx;
1214 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
48d42c42 1215
f02831be
EG
1216 if (nfreed++ > 0) {
1217 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1218 idx, q->write_ptr, q->read_ptr);
4c9706dc 1219 iwl_force_nmi(trans);
f02831be
EG
1220 }
1221 }
1222
804d4c5a 1223 if (q->read_ptr == q->write_ptr) {
b9439491 1224 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
804d4c5a 1225 iwl_pcie_clear_cmd_in_flight(trans);
b9439491
EG
1226 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1227 }
1228
4cf677fd 1229 iwl_pcie_txq_progress(txq);
48d42c42
EG
1230}
1231
f02831be 1232static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1ce8658c 1233 u16 txq_id)
48d42c42 1234{
20d3b647 1235 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
1236 u32 tbl_dw_addr;
1237 u32 tbl_dw;
1238 u16 scd_q2ratid;
1239
1240 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
1241
105183b1 1242 tbl_dw_addr = trans_pcie->scd_base_addr +
48d42c42
EG
1243 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
1244
4fd442db 1245 tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
48d42c42
EG
1246
1247 if (txq_id & 0x1)
1248 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1249 else
1250 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1251
4fd442db 1252 iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
48d42c42
EG
1253
1254 return 0;
1255}
1256
bd5f6a34
EG
1257/* Receiver address (actually, Rx station's index into station table),
1258 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
1259#define BUILD_RAxTID(sta_id, tid) (((sta_id) << 4) + (tid))
1260
fea7795f 1261void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
4cf677fd
EG
1262 const struct iwl_trans_txq_scd_cfg *cfg,
1263 unsigned int wdg_timeout)
48d42c42 1264{
9eae88fa 1265 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
4cf677fd 1266 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
d4578ea8 1267 int fifo = -1;
4beaf6c2 1268
9eae88fa
JB
1269 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
1270 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
48d42c42 1271
4cf677fd
EG
1272 txq->wd_timeout = msecs_to_jiffies(wdg_timeout);
1273
d4578ea8
JB
1274 if (cfg) {
1275 fifo = cfg->fifo;
48d42c42 1276
002a9e26 1277 /* Disable the scheduler prior configuring the cmd queue */
3a736bcb
EG
1278 if (txq_id == trans_pcie->cmd_queue &&
1279 trans_pcie->scd_set_active)
002a9e26
AA
1280 iwl_scd_enable_set_active(trans, 0);
1281
d4578ea8
JB
1282 /* Stop this Tx queue before configuring it */
1283 iwl_scd_txq_set_inactive(trans, txq_id);
4beaf6c2 1284
d4578ea8
JB
1285 /* Set this queue as a chain-building queue unless it is CMD */
1286 if (txq_id != trans_pcie->cmd_queue)
1287 iwl_scd_txq_set_chain(trans, txq_id);
48d42c42 1288
64ba8930 1289 if (cfg->aggregate) {
d4578ea8 1290 u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
48d42c42 1291
d4578ea8
JB
1292 /* Map receiver-address / traffic-ID to this queue */
1293 iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
f4772520 1294
d4578ea8
JB
1295 /* enable aggregations for the queue */
1296 iwl_scd_txq_enable_agg(trans, txq_id);
4cf677fd 1297 txq->ampdu = true;
d4578ea8
JB
1298 } else {
1299 /*
1300 * disable aggregations for the queue, this will also
1301 * make the ra_tid mapping configuration irrelevant
1302 * since it is now a non-AGG queue.
1303 */
1304 iwl_scd_txq_disable_agg(trans, txq_id);
1305
4cf677fd 1306 ssn = txq->q.read_ptr;
d4578ea8 1307 }
4beaf6c2 1308 }
48d42c42
EG
1309
1310 /* Place first TFD at index corresponding to start sequence number.
1311 * Assumes that ssn_idx is valid (!= 0xFFF) */
4cf677fd
EG
1312 txq->q.read_ptr = (ssn & 0xff);
1313 txq->q.write_ptr = (ssn & 0xff);
0294d9ee
EG
1314 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
1315 (ssn & 0xff) | (txq_id << 8));
1ce8658c 1316
d4578ea8
JB
1317 if (cfg) {
1318 u8 frame_limit = cfg->frame_limit;
48d42c42 1319
d4578ea8
JB
1320 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
1321
1322 /* Set up Tx window size and frame limit for this queue */
1323 iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
1324 SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
1325 iwl_trans_write_mem32(trans,
1326 trans_pcie->scd_base_addr +
9eae88fa
JB
1327 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1328 ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
d4578ea8 1329 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
9eae88fa 1330 ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
d4578ea8
JB
1331 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1332
1333 /* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
1334 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
1335 (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
1336 (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
1337 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
1338 SCD_QUEUE_STTS_REG_MSK);
002a9e26
AA
1339
1340 /* enable the scheduler for this queue (only) */
3a736bcb
EG
1341 if (txq_id == trans_pcie->cmd_queue &&
1342 trans_pcie->scd_set_active)
002a9e26 1343 iwl_scd_enable_set_active(trans, BIT(txq_id));
0294d9ee
EG
1344
1345 IWL_DEBUG_TX_QUEUES(trans,
1346 "Activate queue %d on FIFO %d WrPtr: %d\n",
1347 txq_id, fifo, ssn & 0xff);
1348 } else {
1349 IWL_DEBUG_TX_QUEUES(trans,
1350 "Activate queue %d WrPtr: %d\n",
1351 txq_id, ssn & 0xff);
d4578ea8
JB
1352 }
1353
4cf677fd 1354 txq->active = true;
4beaf6c2
EG
1355}
1356
42db09c1
LK
1357void iwl_trans_pcie_txq_set_shared_mode(struct iwl_trans *trans, u32 txq_id,
1358 bool shared_mode)
1359{
1360 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1361 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1362
1363 txq->ampdu = !shared_mode;
1364}
1365
d4578ea8
JB
1366void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
1367 bool configure_scd)
288712a6 1368{
8ad71bef 1369 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
986ea6c9
EG
1370 u32 stts_addr = trans_pcie->scd_base_addr +
1371 SCD_TX_STTS_QUEUE_OFFSET(txq_id);
1372 static const u32 zero_val[4] = {};
288712a6 1373
e0b8d405
EG
1374 trans_pcie->txq[txq_id].frozen_expiry_remainder = 0;
1375 trans_pcie->txq[txq_id].frozen = false;
1376
fba1c627
EG
1377 /*
1378 * Upon HW Rfkill - we stop the device, and then stop the queues
1379 * in the op_mode. Just for the sake of the simplicity of the op_mode,
1380 * allow the op_mode to call txq_disable after it already called
1381 * stop_device.
1382 */
9eae88fa 1383 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
fba1c627
EG
1384 WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
1385 "queue %d not used", txq_id);
9eae88fa 1386 return;
48d42c42
EG
1387 }
1388
d4578ea8
JB
1389 if (configure_scd) {
1390 iwl_scd_txq_set_inactive(trans, txq_id);
ac928f8d 1391
d4578ea8
JB
1392 iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
1393 ARRAY_SIZE(zero_val));
1394 }
986ea6c9 1395
990aa6d7 1396 iwl_pcie_txq_unmap(trans, txq_id);
68972c46 1397 trans_pcie->txq[txq_id].ampdu = false;
6c3fd3f0 1398
1ce8658c 1399 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
48d42c42
EG
1400}
1401
fd4abac5
TW
1402/*************** HOST COMMAND QUEUE FUNCTIONS *****/
1403
990aa6d7 1404/*
f02831be 1405 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
fd4abac5 1406 * @priv: device private data point
e89044d7 1407 * @cmd: a pointer to the ucode command structure
fd4abac5 1408 *
e89044d7
EP
1409 * The function returns < 0 values to indicate the operation
1410 * failed. On success, it returns the index (>= 0) of command in the
fd4abac5
TW
1411 * command queue.
1412 */
f02831be
EG
1413static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
1414 struct iwl_host_cmd *cmd)
fd4abac5 1415{
8ad71bef 1416 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1417 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
fd4abac5 1418 struct iwl_queue *q = &txq->q;
c2acea8e
JB
1419 struct iwl_device_cmd *out_cmd;
1420 struct iwl_cmd_meta *out_meta;
b9439491 1421 unsigned long flags;
f4feb8ac 1422 void *dup_buf = NULL;
fd4abac5 1423 dma_addr_t phys_addr;
f4feb8ac 1424 int idx;
38c0f334 1425 u16 copy_size, cmd_size, scratch_size;
4ce7cc2b 1426 bool had_nocopy = false;
ab02165c 1427 u8 group_id = iwl_cmd_groupid(cmd->id);
b9439491 1428 int i, ret;
96791422 1429 u32 cmd_pos;
1afbfb60
JB
1430 const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
1431 u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
fd4abac5 1432
88742c9e
JB
1433 if (WARN(!trans_pcie->wide_cmd_header &&
1434 group_id > IWL_ALWAYS_LONG_GROUP,
ab02165c
AE
1435 "unsupported wide command %#x\n", cmd->id))
1436 return -EINVAL;
1437
1438 if (group_id != 0) {
1439 copy_size = sizeof(struct iwl_cmd_header_wide);
1440 cmd_size = sizeof(struct iwl_cmd_header_wide);
1441 } else {
1442 copy_size = sizeof(struct iwl_cmd_header);
1443 cmd_size = sizeof(struct iwl_cmd_header);
1444 }
4ce7cc2b
JB
1445
1446 /* need one for the header if the first is NOCOPY */
1afbfb60 1447 BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
4ce7cc2b 1448
1afbfb60 1449 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
8a964f44
JB
1450 cmddata[i] = cmd->data[i];
1451 cmdlen[i] = cmd->len[i];
1452
4ce7cc2b
JB
1453 if (!cmd->len[i])
1454 continue;
8a964f44 1455
38c0f334
JB
1456 /* need at least IWL_HCMD_SCRATCHBUF_SIZE copied */
1457 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1458 int copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
8a964f44
JB
1459
1460 if (copy > cmdlen[i])
1461 copy = cmdlen[i];
1462 cmdlen[i] -= copy;
1463 cmddata[i] += copy;
1464 copy_size += copy;
1465 }
1466
4ce7cc2b
JB
1467 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
1468 had_nocopy = true;
f4feb8ac
JB
1469 if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
1470 idx = -EINVAL;
1471 goto free_dup_buf;
1472 }
1473 } else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
1474 /*
1475 * This is also a chunk that isn't copied
1476 * to the static buffer so set had_nocopy.
1477 */
1478 had_nocopy = true;
1479
1480 /* only allowed once */
1481 if (WARN_ON(dup_buf)) {
1482 idx = -EINVAL;
1483 goto free_dup_buf;
1484 }
1485
8a964f44 1486 dup_buf = kmemdup(cmddata[i], cmdlen[i],
f4feb8ac
JB
1487 GFP_ATOMIC);
1488 if (!dup_buf)
1489 return -ENOMEM;
4ce7cc2b
JB
1490 } else {
1491 /* NOCOPY must not be followed by normal! */
f4feb8ac
JB
1492 if (WARN_ON(had_nocopy)) {
1493 idx = -EINVAL;
1494 goto free_dup_buf;
1495 }
8a964f44 1496 copy_size += cmdlen[i];
4ce7cc2b
JB
1497 }
1498 cmd_size += cmd->len[i];
1499 }
fd4abac5 1500
3e41ace5
JB
1501 /*
1502 * If any of the command structures end up being larger than
4ce7cc2b
JB
1503 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
1504 * allocated into separate TFDs, then we will need to
1505 * increase the size of the buffers.
3e41ace5 1506 */
2a79e45e
JB
1507 if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
1508 "Command %s (%#x) is too large (%d bytes)\n",
39bdb17e
SD
1509 iwl_get_cmd_string(trans, cmd->id),
1510 cmd->id, copy_size)) {
f4feb8ac
JB
1511 idx = -EINVAL;
1512 goto free_dup_buf;
1513 }
fd4abac5 1514
015c15e1 1515 spin_lock_bh(&txq->lock);
3598e177 1516
c2acea8e 1517 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
015c15e1 1518 spin_unlock_bh(&txq->lock);
3598e177 1519
6d8f6eeb 1520 IWL_ERR(trans, "No space in command queue\n");
0e781842 1521 iwl_op_mode_cmd_queue_full(trans->op_mode);
f4feb8ac
JB
1522 idx = -ENOSPC;
1523 goto free_dup_buf;
fd4abac5
TW
1524 }
1525
4ce7cc2b 1526 idx = get_cmd_index(q, q->write_ptr);
bf8440e6
JB
1527 out_cmd = txq->entries[idx].cmd;
1528 out_meta = &txq->entries[idx].meta;
c2acea8e 1529
8ce73f3a 1530 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
c2acea8e
JB
1531 if (cmd->flags & CMD_WANT_SKB)
1532 out_meta->source = cmd;
fd4abac5 1533
4ce7cc2b 1534 /* set up the header */
ab02165c
AE
1535 if (group_id != 0) {
1536 out_cmd->hdr_wide.cmd = iwl_cmd_opcode(cmd->id);
1537 out_cmd->hdr_wide.group_id = group_id;
1538 out_cmd->hdr_wide.version = iwl_cmd_version(cmd->id);
1539 out_cmd->hdr_wide.length =
1540 cpu_to_le16(cmd_size -
1541 sizeof(struct iwl_cmd_header_wide));
1542 out_cmd->hdr_wide.reserved = 0;
1543 out_cmd->hdr_wide.sequence =
1544 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1545 INDEX_TO_SEQ(q->write_ptr));
1546
1547 cmd_pos = sizeof(struct iwl_cmd_header_wide);
1548 copy_size = sizeof(struct iwl_cmd_header_wide);
1549 } else {
1550 out_cmd->hdr.cmd = iwl_cmd_opcode(cmd->id);
1551 out_cmd->hdr.sequence =
1552 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
1553 INDEX_TO_SEQ(q->write_ptr));
1554 out_cmd->hdr.group_id = 0;
1555
1556 cmd_pos = sizeof(struct iwl_cmd_header);
1557 copy_size = sizeof(struct iwl_cmd_header);
1558 }
4ce7cc2b
JB
1559
1560 /* and copy the data that needs to be copied */
1afbfb60 1561 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
4d075007 1562 int copy;
8a964f44 1563
cc904c71 1564 if (!cmd->len[i])
4ce7cc2b 1565 continue;
8a964f44 1566
8a964f44
JB
1567 /* copy everything if not nocopy/dup */
1568 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
4d075007 1569 IWL_HCMD_DFL_DUP))) {
8a964f44
JB
1570 copy = cmd->len[i];
1571
8a964f44
JB
1572 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1573 cmd_pos += copy;
1574 copy_size += copy;
4d075007
JB
1575 continue;
1576 }
1577
1578 /*
1579 * Otherwise we need at least IWL_HCMD_SCRATCHBUF_SIZE copied
1580 * in total (for the scratchbuf handling), but copy up to what
1581 * we can fit into the payload for debug dump purposes.
1582 */
1583 copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);
1584
1585 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1586 cmd_pos += copy;
1587
1588 /* However, treat copy_size the proper way, we need it below */
1589 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1590 copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
1591
1592 if (copy > cmd->len[i])
1593 copy = cmd->len[i];
1594 copy_size += copy;
8a964f44 1595 }
96791422
EG
1596 }
1597
d9fb6465 1598 IWL_DEBUG_HC(trans,
ab02165c 1599 "Sending command %s (%.2x.%.2x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
39bdb17e 1600 iwl_get_cmd_string(trans, cmd->id),
ab02165c
AE
1601 group_id, out_cmd->hdr.cmd,
1602 le16_to_cpu(out_cmd->hdr.sequence),
20d3b647 1603 cmd_size, q->write_ptr, idx, trans_pcie->cmd_queue);
4ce7cc2b 1604
38c0f334
JB
1605 /* start the TFD with the scratchbuf */
1606 scratch_size = min_t(int, copy_size, IWL_HCMD_SCRATCHBUF_SIZE);
d5d0689a 1607 memcpy(&txq->scratchbufs[idx], &out_cmd->hdr, scratch_size);
38c0f334 1608 iwl_pcie_txq_build_tfd(trans, txq,
d5d0689a 1609 iwl_pcie_get_scratchbuf_dma(txq, idx),
6d6e68f8 1610 scratch_size, true);
38c0f334
JB
1611
1612 /* map first command fragment, if any remains */
1613 if (copy_size > scratch_size) {
1614 phys_addr = dma_map_single(trans->dev,
1615 ((u8 *)&out_cmd->hdr) + scratch_size,
1616 copy_size - scratch_size,
1617 DMA_TO_DEVICE);
1618 if (dma_mapping_error(trans->dev, phys_addr)) {
1619 iwl_pcie_tfd_unmap(trans, out_meta,
1620 &txq->tfds[q->write_ptr]);
1621 idx = -ENOMEM;
1622 goto out;
1623 }
8a964f44 1624
38c0f334 1625 iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
6d6e68f8 1626 copy_size - scratch_size, false);
2c46f72e
JB
1627 }
1628
8a964f44 1629 /* map the remaining (adjusted) nocopy/dup fragments */
1afbfb60 1630 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
8a964f44 1631 const void *data = cmddata[i];
f4feb8ac 1632
8a964f44 1633 if (!cmdlen[i])
4ce7cc2b 1634 continue;
f4feb8ac
JB
1635 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1636 IWL_HCMD_DFL_DUP)))
4ce7cc2b 1637 continue;
f4feb8ac
JB
1638 if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
1639 data = dup_buf;
1640 phys_addr = dma_map_single(trans->dev, (void *)data,
98891754 1641 cmdlen[i], DMA_TO_DEVICE);
1042db2a 1642 if (dma_mapping_error(trans->dev, phys_addr)) {
f02831be 1643 iwl_pcie_tfd_unmap(trans, out_meta,
98891754 1644 &txq->tfds[q->write_ptr]);
4ce7cc2b
JB
1645 idx = -ENOMEM;
1646 goto out;
1647 }
1648
6d6e68f8 1649 iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
4ce7cc2b 1650 }
df833b1d 1651
206eea78
JB
1652 BUILD_BUG_ON(IWL_NUM_OF_TBS + CMD_TB_BITMAP_POS >
1653 sizeof(out_meta->flags) * BITS_PER_BYTE);
afaf6b57 1654 out_meta->flags = cmd->flags;
f4feb8ac 1655 if (WARN_ON_ONCE(txq->entries[idx].free_buf))
5d4185ae 1656 kzfree(txq->entries[idx].free_buf);
f4feb8ac 1657 txq->entries[idx].free_buf = dup_buf;
2c46f72e 1658
ab02165c 1659 trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr_wide);
df833b1d 1660
7c5ba4a8 1661 /* start timer if queue currently empty */
4cf677fd
EG
1662 if (q->read_ptr == q->write_ptr && txq->wd_timeout)
1663 mod_timer(&txq->stuck_timer, jiffies + txq->wd_timeout);
7c5ba4a8 1664
b9439491 1665 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
7616f334 1666 ret = iwl_pcie_set_cmd_in_flight(trans, cmd);
804d4c5a
EP
1667 if (ret < 0) {
1668 idx = ret;
1669 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1670 goto out;
b9439491
EG
1671 }
1672
fd4abac5 1673 /* Increment and update queue's write index */
83f32a4b 1674 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
990aa6d7 1675 iwl_pcie_txq_inc_wr_ptr(trans, txq);
fd4abac5 1676
b9439491
EG
1677 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1678
2c46f72e 1679 out:
015c15e1 1680 spin_unlock_bh(&txq->lock);
f4feb8ac
JB
1681 free_dup_buf:
1682 if (idx < 0)
1683 kfree(dup_buf);
7bfedc59 1684 return idx;
fd4abac5
TW
1685}
1686
990aa6d7
EG
1687/*
1688 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
17b88929 1689 * @rxb: Rx buffer to reclaim
17b88929 1690 */
990aa6d7 1691void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
f7e6469f 1692 struct iwl_rx_cmd_buffer *rxb)
17b88929 1693{
2f301227 1694 struct iwl_rx_packet *pkt = rxb_addr(rxb);
17b88929 1695 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
39bdb17e
SD
1696 u8 group_id = iwl_cmd_groupid(pkt->hdr.group_id);
1697 u32 cmd_id;
17b88929
TW
1698 int txq_id = SEQ_TO_QUEUE(sequence);
1699 int index = SEQ_TO_INDEX(sequence);
17b88929 1700 int cmd_index;
c2acea8e
JB
1701 struct iwl_device_cmd *cmd;
1702 struct iwl_cmd_meta *meta;
8ad71bef 1703 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1704 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
17b88929
TW
1705
1706 /* If a Tx command is being handled and it isn't in the actual
1707 * command queue then there a command routing bug has been introduced
1708 * in the queue management code. */
c6f600fc 1709 if (WARN(txq_id != trans_pcie->cmd_queue,
13bb9483 1710 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
20d3b647
JB
1711 txq_id, trans_pcie->cmd_queue, sequence,
1712 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
1713 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
3e10caeb 1714 iwl_print_hex_error(trans, pkt, 32);
55d6a3cd 1715 return;
01ef9323 1716 }
17b88929 1717
2bfb5092 1718 spin_lock_bh(&txq->lock);
015c15e1 1719
4ce7cc2b 1720 cmd_index = get_cmd_index(&txq->q, index);
bf8440e6
JB
1721 cmd = txq->entries[cmd_index].cmd;
1722 meta = &txq->entries[cmd_index].meta;
39bdb17e 1723 cmd_id = iwl_cmd_id(cmd->hdr.cmd, group_id, 0);
17b88929 1724
98891754 1725 iwl_pcie_tfd_unmap(trans, meta, &txq->tfds[index]);
c33de625 1726
17b88929 1727 /* Input error checking is done when commands are added to queue. */
c2acea8e 1728 if (meta->flags & CMD_WANT_SKB) {
48a2d66f 1729 struct page *p = rxb_steal_page(rxb);
65b94a4a 1730
65b94a4a
JB
1731 meta->source->resp_pkt = pkt;
1732 meta->source->_rx_page_addr = (unsigned long)page_address(p);
b2cf410c 1733 meta->source->_rx_page_order = trans_pcie->rx_page_order;
247c61d6 1734 }
2624e96c 1735
dcbb4746
EG
1736 if (meta->flags & CMD_WANT_ASYNC_CALLBACK)
1737 iwl_op_mode_async_cb(trans->op_mode, cmd);
1738
f02831be 1739 iwl_pcie_cmdq_reclaim(trans, txq_id, index);
17b88929 1740
c2acea8e 1741 if (!(meta->flags & CMD_ASYNC)) {
eb7ff77e 1742 if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
05c89b91
WYG
1743 IWL_WARN(trans,
1744 "HCMD_ACTIVE already clear for command %s\n",
39bdb17e 1745 iwl_get_cmd_string(trans, cmd_id));
05c89b91 1746 }
eb7ff77e 1747 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
6d8f6eeb 1748 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
39bdb17e 1749 iwl_get_cmd_string(trans, cmd_id));
f946b529 1750 wake_up(&trans_pcie->wait_command_queue);
17b88929 1751 }
3598e177 1752
4cbb8e50
LC
1753 if (meta->flags & CMD_MAKE_TRANS_IDLE) {
1754 IWL_DEBUG_INFO(trans, "complete %s - mark trans as idle\n",
1755 iwl_get_cmd_string(trans, cmd->hdr.cmd));
1756 set_bit(STATUS_TRANS_IDLE, &trans->status);
1757 wake_up(&trans_pcie->d0i3_waitq);
1758 }
1759
1760 if (meta->flags & CMD_WAKE_UP_TRANS) {
1761 IWL_DEBUG_INFO(trans, "complete %s - clear trans idle flag\n",
1762 iwl_get_cmd_string(trans, cmd->hdr.cmd));
1763 clear_bit(STATUS_TRANS_IDLE, &trans->status);
1764 wake_up(&trans_pcie->d0i3_waitq);
1765 }
1766
dd487449 1767 meta->flags = 0;
3598e177 1768
2bfb5092 1769 spin_unlock_bh(&txq->lock);
17b88929 1770}
253a634c 1771
9439eac7 1772#define HOST_COMPLETE_TIMEOUT (2 * HZ)
253a634c 1773
f02831be
EG
1774static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
1775 struct iwl_host_cmd *cmd)
253a634c
EG
1776{
1777 int ret;
1778
1779 /* An asynchronous command can not expect an SKB to be set. */
1780 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
1781 return -EINVAL;
1782
f02831be 1783 ret = iwl_pcie_enqueue_hcmd(trans, cmd);
253a634c 1784 if (ret < 0) {
721c32f7 1785 IWL_ERR(trans,
b36b110c 1786 "Error sending %s: enqueue_hcmd failed: %d\n",
39bdb17e 1787 iwl_get_cmd_string(trans, cmd->id), ret);
253a634c
EG
1788 return ret;
1789 }
1790 return 0;
1791}
1792
f02831be
EG
1793static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
1794 struct iwl_host_cmd *cmd)
253a634c 1795{
8ad71bef 1796 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253a634c
EG
1797 int cmd_idx;
1798 int ret;
1799
6d8f6eeb 1800 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
39bdb17e 1801 iwl_get_cmd_string(trans, cmd->id));
253a634c 1802
eb7ff77e
AN
1803 if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
1804 &trans->status),
bcbb8c9c 1805 "Command %s: a command is already active!\n",
39bdb17e 1806 iwl_get_cmd_string(trans, cmd->id)))
2cc39c94 1807 return -EIO;
2cc39c94 1808
6d8f6eeb 1809 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
39bdb17e 1810 iwl_get_cmd_string(trans, cmd->id));
253a634c 1811
71b1230c
LC
1812 if (pm_runtime_suspended(&trans_pcie->pci_dev->dev)) {
1813 ret = wait_event_timeout(trans_pcie->d0i3_waitq,
1814 pm_runtime_active(&trans_pcie->pci_dev->dev),
1815 msecs_to_jiffies(IWL_TRANS_IDLE_TIMEOUT));
1816 if (!ret) {
1817 IWL_ERR(trans, "Timeout exiting D0i3 before hcmd\n");
1818 return -ETIMEDOUT;
1819 }
1820 }
1821
f02831be 1822 cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
253a634c
EG
1823 if (cmd_idx < 0) {
1824 ret = cmd_idx;
eb7ff77e 1825 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
721c32f7 1826 IWL_ERR(trans,
b36b110c 1827 "Error sending %s: enqueue_hcmd failed: %d\n",
39bdb17e 1828 iwl_get_cmd_string(trans, cmd->id), ret);
253a634c
EG
1829 return ret;
1830 }
1831
b9439491
EG
1832 ret = wait_event_timeout(trans_pcie->wait_command_queue,
1833 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
1834 &trans->status),
1835 HOST_COMPLETE_TIMEOUT);
253a634c 1836 if (!ret) {
6dde8c48
JB
1837 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
1838 struct iwl_queue *q = &txq->q;
d10630af 1839
6dde8c48 1840 IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
39bdb17e 1841 iwl_get_cmd_string(trans, cmd->id),
6dde8c48 1842 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
253a634c 1843
6dde8c48
JB
1844 IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1845 q->read_ptr, q->write_ptr);
d10630af 1846
eb7ff77e 1847 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
6dde8c48 1848 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
39bdb17e 1849 iwl_get_cmd_string(trans, cmd->id));
6dde8c48 1850 ret = -ETIMEDOUT;
42550a53 1851
4c9706dc 1852 iwl_force_nmi(trans);
2a988e98 1853 iwl_trans_fw_error(trans);
42550a53 1854
6dde8c48 1855 goto cancel;
253a634c
EG
1856 }
1857
eb7ff77e 1858 if (test_bit(STATUS_FW_ERROR, &trans->status)) {
d18aa87f 1859 IWL_ERR(trans, "FW error in SYNC CMD %s\n",
39bdb17e 1860 iwl_get_cmd_string(trans, cmd->id));
b656fa33 1861 dump_stack();
d18aa87f
JB
1862 ret = -EIO;
1863 goto cancel;
1864 }
1865
1094fa26 1866 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
eb7ff77e 1867 test_bit(STATUS_RFKILL, &trans->status)) {
f946b529
EG
1868 IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
1869 ret = -ERFKILL;
1870 goto cancel;
1871 }
1872
65b94a4a 1873 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
6d8f6eeb 1874 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
39bdb17e 1875 iwl_get_cmd_string(trans, cmd->id));
253a634c
EG
1876 ret = -EIO;
1877 goto cancel;
1878 }
1879
1880 return 0;
1881
1882cancel:
1883 if (cmd->flags & CMD_WANT_SKB) {
1884 /*
1885 * Cancel the CMD_WANT_SKB flag for the cmd in the
1886 * TX cmd queue. Otherwise in case the cmd comes
1887 * in later, it will possibly set an invalid
1888 * address (cmd->meta.source).
1889 */
bf8440e6
JB
1890 trans_pcie->txq[trans_pcie->cmd_queue].
1891 entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
253a634c 1892 }
9cac4943 1893
65b94a4a
JB
1894 if (cmd->resp_pkt) {
1895 iwl_free_resp(cmd);
1896 cmd->resp_pkt = NULL;
253a634c
EG
1897 }
1898
1899 return ret;
1900}
1901
f02831be 1902int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c 1903{
4f59334b 1904 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
eb7ff77e 1905 test_bit(STATUS_RFKILL, &trans->status)) {
754d7d9e
EG
1906 IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
1907 cmd->id);
f946b529 1908 return -ERFKILL;
754d7d9e 1909 }
f946b529 1910
253a634c 1911 if (cmd->flags & CMD_ASYNC)
f02831be 1912 return iwl_pcie_send_hcmd_async(trans, cmd);
253a634c 1913
f946b529 1914 /* We still can fail on RFKILL that can be asserted while we wait */
f02831be 1915 return iwl_pcie_send_hcmd_sync(trans, cmd);
253a634c
EG
1916}
1917
3a0b2a42
EG
1918static int iwl_fill_data_tbs(struct iwl_trans *trans, struct sk_buff *skb,
1919 struct iwl_txq *txq, u8 hdr_len,
1920 struct iwl_cmd_meta *out_meta,
1921 struct iwl_device_cmd *dev_cmd, u16 tb1_len)
1922{
1923 struct iwl_queue *q = &txq->q;
1924 u16 tb2_len;
1925 int i;
1926
1927 /*
1928 * Set up TFD's third entry to point directly to remainder
1929 * of skb's head, if any
1930 */
1931 tb2_len = skb_headlen(skb) - hdr_len;
1932
1933 if (tb2_len > 0) {
1934 dma_addr_t tb2_phys = dma_map_single(trans->dev,
1935 skb->data + hdr_len,
1936 tb2_len, DMA_TO_DEVICE);
1937 if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
1938 iwl_pcie_tfd_unmap(trans, out_meta,
1939 &txq->tfds[q->write_ptr]);
1940 return -EINVAL;
1941 }
1942 iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
1943 }
1944
1945 /* set up the remaining entries to point to the data */
1946 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1947 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1948 dma_addr_t tb_phys;
1949 int tb_idx;
1950
1951 if (!skb_frag_size(frag))
1952 continue;
1953
1954 tb_phys = skb_frag_dma_map(trans->dev, frag, 0,
1955 skb_frag_size(frag), DMA_TO_DEVICE);
1956
1957 if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
1958 iwl_pcie_tfd_unmap(trans, out_meta,
1959 &txq->tfds[q->write_ptr]);
1960 return -EINVAL;
1961 }
1962 tb_idx = iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
1963 skb_frag_size(frag), false);
1964
1965 out_meta->flags |= BIT(tb_idx + CMD_TB_BITMAP_POS);
1966 }
1967
1968 trace_iwlwifi_dev_tx(trans->dev, skb,
1969 &txq->tfds[txq->q.write_ptr],
1970 sizeof(struct iwl_tfd),
1971 &dev_cmd->hdr, IWL_HCMD_SCRATCHBUF_SIZE + tb1_len,
1972 skb->data + hdr_len, tb2_len);
1973 trace_iwlwifi_dev_tx_data(trans->dev, skb,
1974 hdr_len, skb->len - hdr_len);
1975 return 0;
1976}
1977
6eb5e529
EG
1978#ifdef CONFIG_INET
1979static struct iwl_tso_hdr_page *
1980get_page_hdr(struct iwl_trans *trans, size_t len)
1981{
1982 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1983 struct iwl_tso_hdr_page *p = this_cpu_ptr(trans_pcie->tso_hdr_page);
1984
1985 if (!p->page)
1986 goto alloc;
1987
1988 /* enough room on this page */
1989 if (p->pos + len < (u8 *)page_address(p->page) + PAGE_SIZE)
1990 return p;
1991
1992 /* We don't have enough room on this page, get a new one. */
1993 __free_page(p->page);
1994
1995alloc:
1996 p->page = alloc_page(GFP_ATOMIC);
1997 if (!p->page)
1998 return NULL;
1999 p->pos = page_address(p->page);
2000 return p;
2001}
2002
2003static void iwl_compute_pseudo_hdr_csum(void *iph, struct tcphdr *tcph,
2004 bool ipv6, unsigned int len)
2005{
2006 if (ipv6) {
2007 struct ipv6hdr *iphv6 = iph;
2008
2009 tcph->check = ~csum_ipv6_magic(&iphv6->saddr, &iphv6->daddr,
2010 len + tcph->doff * 4,
2011 IPPROTO_TCP, 0);
2012 } else {
2013 struct iphdr *iphv4 = iph;
2014
2015 ip_send_check(iphv4);
2016 tcph->check = ~csum_tcpudp_magic(iphv4->saddr, iphv4->daddr,
2017 len + tcph->doff * 4,
2018 IPPROTO_TCP, 0);
2019 }
2020}
2021
2022static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
2023 struct iwl_txq *txq, u8 hdr_len,
2024 struct iwl_cmd_meta *out_meta,
2025 struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2026{
6eb5e529
EG
2027 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
2028 struct ieee80211_hdr *hdr = (void *)skb->data;
2029 unsigned int snap_ip_tcp_hdrlen, ip_hdrlen, total_len, hdr_room;
2030 unsigned int mss = skb_shinfo(skb)->gso_size;
2031 struct iwl_queue *q = &txq->q;
2032 u16 length, iv_len, amsdu_pad;
2033 u8 *start_hdr;
2034 struct iwl_tso_hdr_page *hdr_page;
21cb3222 2035 struct page **page_ptr;
6eb5e529
EG
2036 int ret;
2037 struct tso_t tso;
2038
2039 /* if the packet is protected, then it must be CCMP or GCMP */
2040 BUILD_BUG_ON(IEEE80211_CCMP_HDR_LEN != IEEE80211_GCMP_HDR_LEN);
2041 iv_len = ieee80211_has_protected(hdr->frame_control) ?
2042 IEEE80211_CCMP_HDR_LEN : 0;
2043
2044 trace_iwlwifi_dev_tx(trans->dev, skb,
2045 &txq->tfds[txq->q.write_ptr],
2046 sizeof(struct iwl_tfd),
2047 &dev_cmd->hdr, IWL_HCMD_SCRATCHBUF_SIZE + tb1_len,
2048 NULL, 0);
2049
2050 ip_hdrlen = skb_transport_header(skb) - skb_network_header(skb);
2051 snap_ip_tcp_hdrlen = 8 + ip_hdrlen + tcp_hdrlen(skb);
2052 total_len = skb->len - snap_ip_tcp_hdrlen - hdr_len - iv_len;
2053 amsdu_pad = 0;
2054
2055 /* total amount of header we may need for this A-MSDU */
2056 hdr_room = DIV_ROUND_UP(total_len, mss) *
2057 (3 + snap_ip_tcp_hdrlen + sizeof(struct ethhdr)) + iv_len;
2058
2059 /* Our device supports 9 segments at most, it will fit in 1 page */
2060 hdr_page = get_page_hdr(trans, hdr_room);
2061 if (!hdr_page)
2062 return -ENOMEM;
2063
2064 get_page(hdr_page->page);
2065 start_hdr = hdr_page->pos;
21cb3222
JB
2066 page_ptr = (void *)((u8 *)skb->cb + trans_pcie->page_offs);
2067 *page_ptr = hdr_page->page;
6eb5e529
EG
2068 memcpy(hdr_page->pos, skb->data + hdr_len, iv_len);
2069 hdr_page->pos += iv_len;
2070
2071 /*
2072 * Pull the ieee80211 header + IV to be able to use TSO core,
2073 * we will restore it for the tx_status flow.
2074 */
2075 skb_pull(skb, hdr_len + iv_len);
2076
2077 tso_start(skb, &tso);
2078
2079 while (total_len) {
2080 /* this is the data left for this subframe */
2081 unsigned int data_left =
2082 min_t(unsigned int, mss, total_len);
2083 struct sk_buff *csum_skb = NULL;
2084 unsigned int hdr_tb_len;
2085 dma_addr_t hdr_tb_phys;
2086 struct tcphdr *tcph;
2087 u8 *iph;
2088
2089 total_len -= data_left;
2090
2091 memset(hdr_page->pos, 0, amsdu_pad);
2092 hdr_page->pos += amsdu_pad;
2093 amsdu_pad = (4 - (sizeof(struct ethhdr) + snap_ip_tcp_hdrlen +
2094 data_left)) & 0x3;
2095 ether_addr_copy(hdr_page->pos, ieee80211_get_DA(hdr));
2096 hdr_page->pos += ETH_ALEN;
2097 ether_addr_copy(hdr_page->pos, ieee80211_get_SA(hdr));
2098 hdr_page->pos += ETH_ALEN;
2099
2100 length = snap_ip_tcp_hdrlen + data_left;
2101 *((__be16 *)hdr_page->pos) = cpu_to_be16(length);
2102 hdr_page->pos += sizeof(length);
2103
2104 /*
2105 * This will copy the SNAP as well which will be considered
2106 * as MAC header.
2107 */
2108 tso_build_hdr(skb, hdr_page->pos, &tso, data_left, !total_len);
2109 iph = hdr_page->pos + 8;
2110 tcph = (void *)(iph + ip_hdrlen);
2111
2112 /* For testing on current hardware only */
2113 if (trans_pcie->sw_csum_tx) {
2114 csum_skb = alloc_skb(data_left + tcp_hdrlen(skb),
2115 GFP_ATOMIC);
2116 if (!csum_skb) {
2117 ret = -ENOMEM;
2118 goto out_unmap;
2119 }
2120
2121 iwl_compute_pseudo_hdr_csum(iph, tcph,
2122 skb->protocol ==
2123 htons(ETH_P_IPV6),
2124 data_left);
2125
2126 memcpy(skb_put(csum_skb, tcp_hdrlen(skb)),
2127 tcph, tcp_hdrlen(skb));
2128 skb_set_transport_header(csum_skb, 0);
2129 csum_skb->csum_start =
2130 (unsigned char *)tcp_hdr(csum_skb) -
2131 csum_skb->head;
2132 }
2133
2134 hdr_page->pos += snap_ip_tcp_hdrlen;
2135
2136 hdr_tb_len = hdr_page->pos - start_hdr;
2137 hdr_tb_phys = dma_map_single(trans->dev, start_hdr,
2138 hdr_tb_len, DMA_TO_DEVICE);
2139 if (unlikely(dma_mapping_error(trans->dev, hdr_tb_phys))) {
2140 dev_kfree_skb(csum_skb);
2141 ret = -EINVAL;
2142 goto out_unmap;
2143 }
2144 iwl_pcie_txq_build_tfd(trans, txq, hdr_tb_phys,
2145 hdr_tb_len, false);
2146 trace_iwlwifi_dev_tx_tso_chunk(trans->dev, start_hdr,
2147 hdr_tb_len);
2148
2149 /* prepare the start_hdr for the next subframe */
2150 start_hdr = hdr_page->pos;
2151
2152 /* put the payload */
2153 while (data_left) {
2154 unsigned int size = min_t(unsigned int, tso.size,
2155 data_left);
2156 dma_addr_t tb_phys;
2157
2158 if (trans_pcie->sw_csum_tx)
2159 memcpy(skb_put(csum_skb, size), tso.data, size);
2160
2161 tb_phys = dma_map_single(trans->dev, tso.data,
2162 size, DMA_TO_DEVICE);
2163 if (unlikely(dma_mapping_error(trans->dev, tb_phys))) {
2164 dev_kfree_skb(csum_skb);
2165 ret = -EINVAL;
2166 goto out_unmap;
2167 }
2168
2169 iwl_pcie_txq_build_tfd(trans, txq, tb_phys,
2170 size, false);
2171 trace_iwlwifi_dev_tx_tso_chunk(trans->dev, tso.data,
2172 size);
2173
2174 data_left -= size;
2175 tso_build_data(skb, &tso, size);
2176 }
2177
2178 /* For testing on early hardware only */
2179 if (trans_pcie->sw_csum_tx) {
2180 __wsum csum;
2181
2182 csum = skb_checksum(csum_skb,
2183 skb_checksum_start_offset(csum_skb),
2184 csum_skb->len -
2185 skb_checksum_start_offset(csum_skb),
2186 0);
2187 dev_kfree_skb(csum_skb);
2188 dma_sync_single_for_cpu(trans->dev, hdr_tb_phys,
2189 hdr_tb_len, DMA_TO_DEVICE);
2190 tcph->check = csum_fold(csum);
2191 dma_sync_single_for_device(trans->dev, hdr_tb_phys,
2192 hdr_tb_len, DMA_TO_DEVICE);
2193 }
2194 }
2195
2196 /* re -add the WiFi header and IV */
2197 skb_push(skb, hdr_len + iv_len);
2198
2199 return 0;
2200
2201out_unmap:
2202 iwl_pcie_tfd_unmap(trans, out_meta, &txq->tfds[q->write_ptr]);
2203 return ret;
2204}
2205#else /* CONFIG_INET */
2206static int iwl_fill_data_tbs_amsdu(struct iwl_trans *trans, struct sk_buff *skb,
2207 struct iwl_txq *txq, u8 hdr_len,
2208 struct iwl_cmd_meta *out_meta,
2209 struct iwl_device_cmd *dev_cmd, u16 tb1_len)
2210{
2211 /* No A-MSDU without CONFIG_INET */
2212 WARN_ON(1);
2213
2214 return -1;
2215}
2216#endif /* CONFIG_INET */
2217
f02831be
EG
2218int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
2219 struct iwl_device_cmd *dev_cmd, int txq_id)
a0eaad71 2220{
8ad71bef 2221 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
206eea78 2222 struct ieee80211_hdr *hdr;
f02831be
EG
2223 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
2224 struct iwl_cmd_meta *out_meta;
2225 struct iwl_txq *txq;
2226 struct iwl_queue *q;
38c0f334
JB
2227 dma_addr_t tb0_phys, tb1_phys, scratch_phys;
2228 void *tb1_addr;
3a0b2a42 2229 u16 len, tb1_len;
ea68f460 2230 bool wait_write_ptr;
206eea78
JB
2231 __le16 fc;
2232 u8 hdr_len;
68972c46 2233 u16 wifi_seq;
c772a3d3 2234 bool amsdu;
f02831be
EG
2235
2236 txq = &trans_pcie->txq[txq_id];
2237 q = &txq->q;
a0eaad71 2238
961de6a5
JB
2239 if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
2240 "TX on unused queue %d\n", txq_id))
f02831be 2241 return -EINVAL;
39644e9a 2242
41837ca9
EG
2243 if (unlikely(trans_pcie->sw_csum_tx &&
2244 skb->ip_summed == CHECKSUM_PARTIAL)) {
2245 int offs = skb_checksum_start_offset(skb);
2246 int csum_offs = offs + skb->csum_offset;
2247 __wsum csum;
2248
2249 if (skb_ensure_writable(skb, csum_offs + sizeof(__sum16)))
2250 return -1;
2251
2252 csum = skb_checksum(skb, offs, skb->len - offs, 0);
2253 *(__sum16 *)(skb->data + csum_offs) = csum_fold(csum);
3955525d
EG
2254
2255 skb->ip_summed = CHECKSUM_UNNECESSARY;
41837ca9
EG
2256 }
2257
206eea78
JB
2258 if (skb_is_nonlinear(skb) &&
2259 skb_shinfo(skb)->nr_frags > IWL_PCIE_MAX_FRAGS &&
2260 __skb_linearize(skb))
2261 return -ENOMEM;
2262
2263 /* mac80211 always puts the full header into the SKB's head,
2264 * so there's no need to check if it's readable there
2265 */
2266 hdr = (struct ieee80211_hdr *)skb->data;
2267 fc = hdr->frame_control;
2268 hdr_len = ieee80211_hdrlen(fc);
2269
f02831be 2270 spin_lock(&txq->lock);
015c15e1 2271
3955525d
EG
2272 if (iwl_queue_space(q) < q->high_mark) {
2273 iwl_stop_queue(trans, txq);
2274
2275 /* don't put the packet on the ring, if there is no room */
2276 if (unlikely(iwl_queue_space(q) < 3)) {
21cb3222
JB
2277 struct iwl_device_cmd **dev_cmd_ptr;
2278
2279 dev_cmd_ptr = (void *)((u8 *)skb->cb +
2280 trans_pcie->dev_cmd_offs);
3955525d 2281
21cb3222 2282 *dev_cmd_ptr = dev_cmd;
3955525d
EG
2283 __skb_queue_tail(&txq->overflow_q, skb);
2284
2285 spin_unlock(&txq->lock);
2286 return 0;
2287 }
2288 }
2289
f02831be
EG
2290 /* In AGG mode, the index in the ring must correspond to the WiFi
2291 * sequence number. This is a HW requirements to help the SCD to parse
2292 * the BA.
2293 * Check here that the packets are in the right place on the ring.
2294 */
9a886586 2295 wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1092b9bc 2296 WARN_ONCE(txq->ampdu &&
68972c46 2297 (wifi_seq & 0xff) != q->write_ptr,
f02831be
EG
2298 "Q: %d WiFi Seq %d tfdNum %d",
2299 txq_id, wifi_seq, q->write_ptr);
f02831be
EG
2300
2301 /* Set up driver data for this TFD */
2302 txq->entries[q->write_ptr].skb = skb;
2303 txq->entries[q->write_ptr].cmd = dev_cmd;
2304
f02831be
EG
2305 dev_cmd->hdr.sequence =
2306 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
2307 INDEX_TO_SEQ(q->write_ptr)));
2308
38c0f334
JB
2309 tb0_phys = iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr);
2310 scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
2311 offsetof(struct iwl_tx_cmd, scratch);
2312
2313 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
2314 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
2315
f02831be
EG
2316 /* Set up first empty entry in queue's array of Tx/cmd buffers */
2317 out_meta = &txq->entries[q->write_ptr].meta;
206eea78 2318 out_meta->flags = 0;
a0eaad71 2319
f02831be 2320 /*
38c0f334
JB
2321 * The second TB (tb1) points to the remainder of the TX command
2322 * and the 802.11 header - dword aligned size
2323 * (This calculation modifies the TX command, so do it before the
2324 * setup of the first TB)
f02831be 2325 */
38c0f334
JB
2326 len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
2327 hdr_len - IWL_HCMD_SCRATCHBUF_SIZE;
c772a3d3
SS
2328 /* do not align A-MSDU to dword as the subframe header aligns it */
2329 amsdu = ieee80211_is_data_qos(fc) &&
2330 (*ieee80211_get_qos_ctl(hdr) &
2331 IEEE80211_QOS_CTL_A_MSDU_PRESENT);
2332 if (trans_pcie->sw_csum_tx || !amsdu) {
2333 tb1_len = ALIGN(len, 4);
2334 /* Tell NIC about any 2-byte padding after MAC header */
2335 if (tb1_len != len)
2336 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
2337 } else {
2338 tb1_len = len;
2339 }
f02831be 2340
38c0f334
JB
2341 /* The first TB points to the scratchbuf data - min_copy bytes */
2342 memcpy(&txq->scratchbufs[q->write_ptr], &dev_cmd->hdr,
2343 IWL_HCMD_SCRATCHBUF_SIZE);
2344 iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
6d6e68f8 2345 IWL_HCMD_SCRATCHBUF_SIZE, true);
f02831be 2346
38c0f334
JB
2347 /* there must be data left over for TB1 or this code must be changed */
2348 BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_HCMD_SCRATCHBUF_SIZE);
2349
2350 /* map the data for TB1 */
2351 tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_HCMD_SCRATCHBUF_SIZE;
2352 tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
2353 if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
2354 goto out_err;
6d6e68f8 2355 iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
a0eaad71 2356
c772a3d3 2357 if (amsdu) {
6eb5e529
EG
2358 if (unlikely(iwl_fill_data_tbs_amsdu(trans, skb, txq, hdr_len,
2359 out_meta, dev_cmd,
2360 tb1_len)))
2361 goto out_err;
2362 } else if (unlikely(iwl_fill_data_tbs(trans, skb, txq, hdr_len,
2363 out_meta, dev_cmd, tb1_len))) {
3a0b2a42 2364 goto out_err;
6eb5e529 2365 }
206eea78 2366
f02831be
EG
2367 /* Set up entry for this TFD in Tx byte-count array */
2368 iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
a0eaad71 2369
ea68f460 2370 wait_write_ptr = ieee80211_has_morefrags(fc);
7c5ba4a8 2371
f02831be 2372 /* start timer if queue currently empty */
7616f334 2373 if (q->read_ptr == q->write_ptr) {
aecdc63d
EG
2374 if (txq->wd_timeout) {
2375 /*
2376 * If the TXQ is active, then set the timer, if not,
2377 * set the timer in remainder so that the timer will
2378 * be armed with the right value when the station will
2379 * wake up.
2380 */
2381 if (!txq->frozen)
2382 mod_timer(&txq->stuck_timer,
2383 jiffies + txq->wd_timeout);
2384 else
2385 txq->frozen_expiry_remainder = txq->wd_timeout;
2386 }
7616f334 2387 IWL_DEBUG_RPM(trans, "Q: %d first tx - take ref\n", q->id);
c24c7f58 2388 iwl_trans_ref(trans);
7616f334 2389 }
f02831be
EG
2390
2391 /* Tell device the write index *just past* this latest filled TFD */
83f32a4b 2392 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
ea68f460
JB
2393 if (!wait_write_ptr)
2394 iwl_pcie_txq_inc_wr_ptr(trans, txq);
f02831be
EG
2395
2396 /*
2397 * At this point the frame is "transmitted" successfully
43aa616f 2398 * and we will get a TX status notification eventually.
f02831be 2399 */
f02831be
EG
2400 spin_unlock(&txq->lock);
2401 return 0;
2402out_err:
2403 spin_unlock(&txq->lock);
2404 return -1;
a0eaad71 2405}
This page took 1.155754 seconds and 5 git commands to generate.