Merge tag 'nfc-fixes-3.11-2' of git://git.kernel.org/pub/scm/linux/kernel/git/sameo...
[deliverable/linux.git] / drivers / net / wireless / iwlegacy / 4965-mac.c
CommitLineData
be663ab6
WYG
1/******************************************************************************
2 *
3 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
30#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31
32#include <linux/kernel.h>
33#include <linux/module.h>
34#include <linux/init.h>
35#include <linux/pci.h>
36#include <linux/pci-aspm.h>
37#include <linux/slab.h>
38#include <linux/dma-mapping.h>
39#include <linux/delay.h>
40#include <linux/sched.h>
41#include <linux/skbuff.h>
42#include <linux/netdevice.h>
be663ab6
WYG
43#include <linux/firmware.h>
44#include <linux/etherdevice.h>
45#include <linux/if_arp.h>
46
47#include <net/mac80211.h>
48
49#include <asm/div64.h>
50
51#define DRV_NAME "iwl4965"
52
98613be0 53#include "common.h"
af038f40 54#include "4965.h"
be663ab6 55
be663ab6
WYG
56/******************************************************************************
57 *
58 * module boiler plate
59 *
60 ******************************************************************************/
61
62/*
63 * module name, copyright, version, etc.
64 */
65#define DRV_DESCRIPTION "Intel(R) Wireless WiFi 4965 driver for Linux"
66
d3175167 67#ifdef CONFIG_IWLEGACY_DEBUG
be663ab6
WYG
68#define VD "d"
69#else
70#define VD
71#endif
72
73#define DRV_VERSION IWLWIFI_VERSION VD
74
be663ab6
WYG
75MODULE_DESCRIPTION(DRV_DESCRIPTION);
76MODULE_VERSION(DRV_VERSION);
77MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
78MODULE_LICENSE("GPL");
79MODULE_ALIAS("iwl4965");
80
e7392364
SG
81void
82il4965_check_abort_status(struct il_priv *il, u8 frame_count, u32 status)
fcb74588
SG
83{
84 if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
85 IL_ERR("Tx flush command to flush out all frames\n");
a6766ccd 86 if (!test_bit(S_EXIT_PENDING, &il->status))
fcb74588
SG
87 queue_work(il->workqueue, &il->tx_flush);
88 }
89}
90
91/*
92 * EEPROM
93 */
94struct il_mod_params il4965_mod_params = {
95 .amsdu_size_8K = 1,
96 .restart_fw = 1,
97 /* the rest are 0 by default */
98};
99
e7392364
SG
100void
101il4965_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq)
fcb74588
SG
102{
103 unsigned long flags;
104 int i;
105 spin_lock_irqsave(&rxq->lock, flags);
106 INIT_LIST_HEAD(&rxq->rx_free);
107 INIT_LIST_HEAD(&rxq->rx_used);
108 /* Fill the rx_used queue with _all_ of the Rx buffers */
109 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
110 /* In the reset function, these buffers may have been allocated
111 * to an SKB, so we need to unmap and free potential storage */
112 if (rxq->pool[i].page != NULL) {
113 pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
e7392364
SG
114 PAGE_SIZE << il->hw_params.rx_page_order,
115 PCI_DMA_FROMDEVICE);
fcb74588
SG
116 __il_free_pages(il, rxq->pool[i].page);
117 rxq->pool[i].page = NULL;
118 }
119 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
120 }
121
122 for (i = 0; i < RX_QUEUE_SIZE; i++)
123 rxq->queue[i] = NULL;
124
125 /* Set us so that we have processed and used all buffers, but have
126 * not restocked the Rx queue with fresh buffers */
127 rxq->read = rxq->write = 0;
128 rxq->write_actual = 0;
129 rxq->free_count = 0;
130 spin_unlock_irqrestore(&rxq->lock, flags);
131}
132
e7392364
SG
133int
134il4965_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
fcb74588
SG
135{
136 u32 rb_size;
e7392364 137 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
fcb74588
SG
138 u32 rb_timeout = 0;
139
140 if (il->cfg->mod_params->amsdu_size_8K)
9a95b370 141 rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
fcb74588 142 else
9a95b370 143 rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
fcb74588
SG
144
145 /* Stop Rx DMA */
9a95b370 146 il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
fcb74588
SG
147
148 /* Reset driver's Rx queue write idx */
9a95b370 149 il_wr(il, FH49_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
fcb74588
SG
150
151 /* Tell device where to find RBD circular buffer in DRAM */
e7392364 152 il_wr(il, FH49_RSCSR_CHNL0_RBDCB_BASE_REG, (u32) (rxq->bd_dma >> 8));
fcb74588
SG
153
154 /* Tell device where in DRAM to update its Rx status */
e7392364 155 il_wr(il, FH49_RSCSR_CHNL0_STTS_WPTR_REG, rxq->rb_stts_dma >> 4);
fcb74588
SG
156
157 /* Enable Rx DMA
158 * Direct rx interrupts to hosts
159 * Rx buffer size 4 or 8k
160 * RB timeout 0x10
161 * 256 RBDs
162 */
9a95b370 163 il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG,
e7392364
SG
164 FH49_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
165 FH49_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
1722f8e1
SG
166 FH49_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
167 rb_size |
168 (rb_timeout << FH49_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS) |
169 (rfdnlog << FH49_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
fcb74588
SG
170
171 /* Set interrupt coalescing timer to default (2048 usecs) */
172 il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_TIMEOUT_DEF);
173
174 return 0;
175}
176
e7392364
SG
177static void
178il4965_set_pwr_vmain(struct il_priv *il)
fcb74588
SG
179{
180/*
181 * (for documentation purposes)
182 * to set power to V_AUX, do:
183
184 if (pci_pme_capable(il->pci_dev, PCI_D3cold))
185 il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
186 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
187 ~APMG_PS_CTRL_MSK_PWR_SRC);
188 */
189
190 il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
e7392364
SG
191 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
192 ~APMG_PS_CTRL_MSK_PWR_SRC);
fcb74588
SG
193}
194
e7392364
SG
195int
196il4965_hw_nic_init(struct il_priv *il)
fcb74588
SG
197{
198 unsigned long flags;
199 struct il_rx_queue *rxq = &il->rxq;
200 int ret;
201
fcb74588 202 spin_lock_irqsave(&il->lock, flags);
f03ee2a8 203 il_apm_init(il);
fcb74588
SG
204 /* Set interrupt coalescing calibration timer to default (512 usecs) */
205 il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_CALIB_TIMEOUT_DEF);
fcb74588
SG
206 spin_unlock_irqrestore(&il->lock, flags);
207
208 il4965_set_pwr_vmain(il);
f03ee2a8 209 il4965_nic_config(il);
fcb74588
SG
210
211 /* Allocate the RX queue, or reset if it is already allocated */
212 if (!rxq->bd) {
213 ret = il_rx_queue_alloc(il);
214 if (ret) {
215 IL_ERR("Unable to initialize Rx queue\n");
216 return -ENOMEM;
217 }
218 } else
219 il4965_rx_queue_reset(il, rxq);
220
221 il4965_rx_replenish(il);
222
223 il4965_rx_init(il, rxq);
224
225 spin_lock_irqsave(&il->lock, flags);
226
227 rxq->need_update = 1;
228 il_rx_queue_update_write_ptr(il, rxq);
229
230 spin_unlock_irqrestore(&il->lock, flags);
231
232 /* Allocate or reset and init all Tx and Command queues */
233 if (!il->txq) {
234 ret = il4965_txq_ctx_alloc(il);
235 if (ret)
236 return ret;
237 } else
238 il4965_txq_ctx_reset(il);
239
a6766ccd 240 set_bit(S_INIT, &il->status);
fcb74588
SG
241
242 return 0;
243}
244
245/**
246 * il4965_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
247 */
e7392364
SG
248static inline __le32
249il4965_dma_addr2rbd_ptr(struct il_priv *il, dma_addr_t dma_addr)
fcb74588 250{
e7392364 251 return cpu_to_le32((u32) (dma_addr >> 8));
fcb74588
SG
252}
253
254/**
255 * il4965_rx_queue_restock - refill RX queue from pre-allocated pool
256 *
257 * If there are slots in the RX queue that need to be restocked,
258 * and we have free pre-allocated buffers, fill the ranks as much
259 * as we can, pulling from rx_free.
260 *
261 * This moves the 'write' idx forward to catch up with 'processed', and
262 * also updates the memory address in the firmware to reference the new
263 * target buffer.
264 */
e7392364
SG
265void
266il4965_rx_queue_restock(struct il_priv *il)
fcb74588
SG
267{
268 struct il_rx_queue *rxq = &il->rxq;
269 struct list_head *element;
270 struct il_rx_buf *rxb;
271 unsigned long flags;
272
273 spin_lock_irqsave(&rxq->lock, flags);
274 while (il_rx_queue_space(rxq) > 0 && rxq->free_count) {
275 /* The overwritten rxb must be a used one */
276 rxb = rxq->queue[rxq->write];
277 BUG_ON(rxb && rxb->page);
278
279 /* Get next free Rx buffer, remove from free list */
280 element = rxq->rx_free.next;
281 rxb = list_entry(element, struct il_rx_buf, list);
282 list_del(element);
283
284 /* Point to Rx buffer via next RBD in circular buffer */
e7392364
SG
285 rxq->bd[rxq->write] =
286 il4965_dma_addr2rbd_ptr(il, rxb->page_dma);
fcb74588
SG
287 rxq->queue[rxq->write] = rxb;
288 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
289 rxq->free_count--;
290 }
291 spin_unlock_irqrestore(&rxq->lock, flags);
292 /* If the pre-allocated buffer pool is dropping low, schedule to
293 * refill it */
294 if (rxq->free_count <= RX_LOW_WATERMARK)
295 queue_work(il->workqueue, &il->rx_replenish);
296
fcb74588
SG
297 /* If we've added more space for the firmware to place data, tell it.
298 * Increment device's write pointer in multiples of 8. */
299 if (rxq->write_actual != (rxq->write & ~0x7)) {
300 spin_lock_irqsave(&rxq->lock, flags);
301 rxq->need_update = 1;
302 spin_unlock_irqrestore(&rxq->lock, flags);
303 il_rx_queue_update_write_ptr(il, rxq);
304 }
305}
306
307/**
308 * il4965_rx_replenish - Move all used packet from rx_used to rx_free
309 *
310 * When moving to rx_free an SKB is allocated for the slot.
311 *
312 * Also restock the Rx queue via il_rx_queue_restock.
313 * This is called as a scheduled work item (except for during initialization)
314 */
e7392364
SG
315static void
316il4965_rx_allocate(struct il_priv *il, gfp_t priority)
fcb74588
SG
317{
318 struct il_rx_queue *rxq = &il->rxq;
319 struct list_head *element;
320 struct il_rx_buf *rxb;
321 struct page *page;
96ebbe8d 322 dma_addr_t page_dma;
fcb74588
SG
323 unsigned long flags;
324 gfp_t gfp_mask = priority;
325
326 while (1) {
327 spin_lock_irqsave(&rxq->lock, flags);
328 if (list_empty(&rxq->rx_used)) {
329 spin_unlock_irqrestore(&rxq->lock, flags);
330 return;
331 }
332 spin_unlock_irqrestore(&rxq->lock, flags);
333
334 if (rxq->free_count > RX_LOW_WATERMARK)
335 gfp_mask |= __GFP_NOWARN;
336
337 if (il->hw_params.rx_page_order > 0)
338 gfp_mask |= __GFP_COMP;
339
340 /* Alloc a new receive buffer */
341 page = alloc_pages(gfp_mask, il->hw_params.rx_page_order);
342 if (!page) {
343 if (net_ratelimit())
e7392364
SG
344 D_INFO("alloc_pages failed, " "order: %d\n",
345 il->hw_params.rx_page_order);
fcb74588
SG
346
347 if (rxq->free_count <= RX_LOW_WATERMARK &&
348 net_ratelimit())
e7392364
SG
349 IL_ERR("Failed to alloc_pages with %s. "
350 "Only %u free buffers remaining.\n",
351 priority ==
352 GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
353 rxq->free_count);
fcb74588
SG
354 /* We don't reschedule replenish work here -- we will
355 * call the restock method and if it still needs
356 * more buffers it will schedule replenish */
357 return;
358 }
359
96ebbe8d
SG
360 /* Get physical address of the RB */
361 page_dma =
362 pci_map_page(il->pci_dev, page, 0,
363 PAGE_SIZE << il->hw_params.rx_page_order,
364 PCI_DMA_FROMDEVICE);
365 if (unlikely(pci_dma_mapping_error(il->pci_dev, page_dma))) {
366 __free_pages(page, il->hw_params.rx_page_order);
367 break;
368 }
369
fcb74588
SG
370 spin_lock_irqsave(&rxq->lock, flags);
371
372 if (list_empty(&rxq->rx_used)) {
373 spin_unlock_irqrestore(&rxq->lock, flags);
96ebbe8d
SG
374 pci_unmap_page(il->pci_dev, page_dma,
375 PAGE_SIZE << il->hw_params.rx_page_order,
376 PCI_DMA_FROMDEVICE);
fcb74588
SG
377 __free_pages(page, il->hw_params.rx_page_order);
378 return;
379 }
96ebbe8d 380
fcb74588
SG
381 element = rxq->rx_used.next;
382 rxb = list_entry(element, struct il_rx_buf, list);
383 list_del(element);
384
fcb74588 385 BUG_ON(rxb->page);
fcb74588 386
96ebbe8d
SG
387 rxb->page = page;
388 rxb->page_dma = page_dma;
fcb74588
SG
389 list_add_tail(&rxb->list, &rxq->rx_free);
390 rxq->free_count++;
391 il->alloc_rxb_page++;
392
393 spin_unlock_irqrestore(&rxq->lock, flags);
394 }
395}
396
e7392364
SG
397void
398il4965_rx_replenish(struct il_priv *il)
fcb74588
SG
399{
400 unsigned long flags;
401
402 il4965_rx_allocate(il, GFP_KERNEL);
403
404 spin_lock_irqsave(&il->lock, flags);
405 il4965_rx_queue_restock(il);
406 spin_unlock_irqrestore(&il->lock, flags);
407}
408
e7392364
SG
409void
410il4965_rx_replenish_now(struct il_priv *il)
fcb74588
SG
411{
412 il4965_rx_allocate(il, GFP_ATOMIC);
413
414 il4965_rx_queue_restock(il);
415}
416
417/* Assumes that the skb field of the buffers in 'pool' is kept accurate.
418 * If an SKB has been detached, the POOL needs to have its SKB set to NULL
419 * This free routine walks the list of POOL entries and if SKB is set to
420 * non NULL it is unmapped and freed
421 */
e7392364
SG
422void
423il4965_rx_queue_free(struct il_priv *il, struct il_rx_queue *rxq)
fcb74588
SG
424{
425 int i;
426 for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
427 if (rxq->pool[i].page != NULL) {
428 pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
e7392364
SG
429 PAGE_SIZE << il->hw_params.rx_page_order,
430 PCI_DMA_FROMDEVICE);
fcb74588
SG
431 __il_free_pages(il, rxq->pool[i].page);
432 rxq->pool[i].page = NULL;
433 }
434 }
435
436 dma_free_coherent(&il->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
437 rxq->bd_dma);
438 dma_free_coherent(&il->pci_dev->dev, sizeof(struct il_rb_status),
439 rxq->rb_stts, rxq->rb_stts_dma);
440 rxq->bd = NULL;
e7392364 441 rxq->rb_stts = NULL;
fcb74588
SG
442}
443
e7392364
SG
444int
445il4965_rxq_stop(struct il_priv *il)
fcb74588 446{
775ed8ab 447 int ret;
fcb74588 448
775ed8ab
SG
449 _il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
450 ret = _il_poll_bit(il, FH49_MEM_RSSR_RX_STATUS_REG,
451 FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
452 FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE,
453 1000);
454 if (ret < 0)
455 IL_ERR("Can't stop Rx DMA.\n");
fcb74588
SG
456
457 return 0;
458}
459
e7392364
SG
460int
461il4965_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
fcb74588
SG
462{
463 int idx = 0;
464 int band_offset = 0;
465
466 /* HT rate format: mac80211 wants an MCS number, which is just LSB */
467 if (rate_n_flags & RATE_MCS_HT_MSK) {
468 idx = (rate_n_flags & 0xff);
469 return idx;
e7392364 470 /* Legacy rate format, search for match in table */
fcb74588
SG
471 } else {
472 if (band == IEEE80211_BAND_5GHZ)
473 band_offset = IL_FIRST_OFDM_RATE;
474 for (idx = band_offset; idx < RATE_COUNT_LEGACY; idx++)
475 if (il_rates[idx].plcp == (rate_n_flags & 0xFF))
476 return idx - band_offset;
477 }
478
479 return -1;
480}
481
e7392364
SG
482static int
483il4965_calc_rssi(struct il_priv *il, struct il_rx_phy_res *rx_resp)
fcb74588
SG
484{
485 /* data from PHY/DSP regarding signal strength, etc.,
486 * contents are always there, not configurable by host. */
487 struct il4965_rx_non_cfg_phy *ncphy =
488 (struct il4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
e7392364
SG
489 u32 agc =
490 (le16_to_cpu(ncphy->agc_info) & IL49_AGC_DB_MASK) >>
491 IL49_AGC_DB_POS;
fcb74588
SG
492
493 u32 valid_antennae =
494 (le16_to_cpu(rx_resp->phy_flags) & IL49_RX_PHY_FLAGS_ANTENNAE_MASK)
e7392364 495 >> IL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
fcb74588
SG
496 u8 max_rssi = 0;
497 u32 i;
498
499 /* Find max rssi among 3 possible receivers.
500 * These values are measured by the digital signal processor (DSP).
501 * They should stay fairly constant even as the signal strength varies,
502 * if the radio's automatic gain control (AGC) is working right.
503 * AGC value (see below) will provide the "interesting" info. */
504 for (i = 0; i < 3; i++)
505 if (valid_antennae & (1 << i))
506 max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
507
508 D_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
509 ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
510 max_rssi, agc);
511
512 /* dBm = max_rssi dB - agc dB - constant.
513 * Higher AGC (higher radio gain) means lower signal. */
514 return max_rssi - agc - IL4965_RSSI_OFFSET;
515}
516
e7392364
SG
517static u32
518il4965_translate_rx_status(struct il_priv *il, u32 decrypt_in)
fcb74588
SG
519{
520 u32 decrypt_out = 0;
521
522 if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
e7392364
SG
523 RX_RES_STATUS_STATION_FOUND)
524 decrypt_out |=
525 (RX_RES_STATUS_STATION_FOUND |
526 RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
fcb74588
SG
527
528 decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
529
530 /* packet was not encrypted */
531 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
e7392364 532 RX_RES_STATUS_SEC_TYPE_NONE)
fcb74588
SG
533 return decrypt_out;
534
535 /* packet was encrypted with unknown alg */
536 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
e7392364 537 RX_RES_STATUS_SEC_TYPE_ERR)
fcb74588
SG
538 return decrypt_out;
539
540 /* decryption was not done in HW */
541 if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
e7392364 542 RX_MPDU_RES_STATUS_DEC_DONE_MSK)
fcb74588
SG
543 return decrypt_out;
544
545 switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
546
547 case RX_RES_STATUS_SEC_TYPE_CCMP:
548 /* alg is CCM: check MIC only */
549 if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
550 /* Bad MIC */
551 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
552 else
553 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
554
555 break;
556
557 case RX_RES_STATUS_SEC_TYPE_TKIP:
558 if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
559 /* Bad TTAK */
560 decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
561 break;
562 }
563 /* fall through if TTAK OK */
564 default:
565 if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
566 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
567 else
568 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
569 break;
570 }
571
e7392364 572 D_RX("decrypt_in:0x%x decrypt_out = 0x%x\n", decrypt_in, decrypt_out);
fcb74588
SG
573
574 return decrypt_out;
575}
576
e7392364
SG
577static void
578il4965_pass_packet_to_mac80211(struct il_priv *il, struct ieee80211_hdr *hdr,
579 u16 len, u32 ampdu_status, struct il_rx_buf *rxb,
580 struct ieee80211_rx_status *stats)
fcb74588
SG
581{
582 struct sk_buff *skb;
583 __le16 fc = hdr->frame_control;
584
585 /* We only process data packets if the interface is open */
586 if (unlikely(!il->is_open)) {
e7392364 587 D_DROP("Dropping packet while interface is not open.\n");
fcb74588
SG
588 return;
589 }
590
8cdbab7f
SG
591 if (unlikely(test_bit(IL_STOP_REASON_PASSIVE, &il->stop_reason))) {
592 il_wake_queues_by_reason(il, IL_STOP_REASON_PASSIVE);
593 D_INFO("Woke queues - frame received on passive channel\n");
594 }
595
fcb74588
SG
596 /* In case of HW accelerated crypto and bad decryption, drop */
597 if (!il->cfg->mod_params->sw_crypto &&
598 il_set_decrypted_flag(il, hdr, ampdu_status, stats))
599 return;
600
601 skb = dev_alloc_skb(128);
602 if (!skb) {
603 IL_ERR("dev_alloc_skb failed\n");
604 return;
605 }
606
50269e19
ED
607 skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len,
608 len);
fcb74588
SG
609
610 il_update_stats(il, false, fc, len);
611 memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
612
613 ieee80211_rx(il->hw, skb);
614 il->alloc_rxb_page--;
615 rxb->page = NULL;
616}
617
4d69c752
SG
618/* Called for N_RX (legacy ABG frames), or
619 * N_RX_MPDU (HT high-throughput N frames). */
60c46bf8 620static void
e7392364 621il4965_hdl_rx(struct il_priv *il, struct il_rx_buf *rxb)
fcb74588
SG
622{
623 struct ieee80211_hdr *header;
d369167f 624 struct ieee80211_rx_status rx_status = {};
fcb74588
SG
625 struct il_rx_pkt *pkt = rxb_addr(rxb);
626 struct il_rx_phy_res *phy_res;
627 __le32 rx_pkt_status;
628 struct il_rx_mpdu_res_start *amsdu;
629 u32 len;
630 u32 ampdu_status;
631 u32 rate_n_flags;
632
633 /**
4d69c752
SG
634 * N_RX and N_RX_MPDU are handled differently.
635 * N_RX: physical layer info is in this buffer
636 * N_RX_MPDU: physical layer info was sent in separate
fcb74588
SG
637 * command and cached in il->last_phy_res
638 *
639 * Here we set up local variables depending on which command is
640 * received.
641 */
4d69c752 642 if (pkt->hdr.cmd == N_RX) {
fcb74588 643 phy_res = (struct il_rx_phy_res *)pkt->u.raw;
e7392364
SG
644 header =
645 (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res) +
646 phy_res->cfg_phy_cnt);
fcb74588
SG
647
648 len = le16_to_cpu(phy_res->byte_count);
e7392364
SG
649 rx_pkt_status =
650 *(__le32 *) (pkt->u.raw + sizeof(*phy_res) +
651 phy_res->cfg_phy_cnt + len);
fcb74588
SG
652 ampdu_status = le32_to_cpu(rx_pkt_status);
653 } else {
654 if (!il->_4965.last_phy_res_valid) {
655 IL_ERR("MPDU frame without cached PHY data\n");
656 return;
657 }
658 phy_res = &il->_4965.last_phy_res;
659 amsdu = (struct il_rx_mpdu_res_start *)pkt->u.raw;
660 header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
661 len = le16_to_cpu(amsdu->byte_count);
e7392364
SG
662 rx_pkt_status = *(__le32 *) (pkt->u.raw + sizeof(*amsdu) + len);
663 ampdu_status =
664 il4965_translate_rx_status(il, le32_to_cpu(rx_pkt_status));
fcb74588
SG
665 }
666
667 if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
668 D_DROP("dsp size out of range [0,20]: %d/n",
e7392364 669 phy_res->cfg_phy_cnt);
fcb74588
SG
670 return;
671 }
672
673 if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
674 !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
e7392364 675 D_RX("Bad CRC or FIFO: 0x%08X.\n", le32_to_cpu(rx_pkt_status));
fcb74588
SG
676 return;
677 }
678
679 /* This will be used in several places later */
680 rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
681
682 /* rx_status carries information about the packet to mac80211 */
683 rx_status.mactime = le64_to_cpu(phy_res->timestamp);
e7392364
SG
684 rx_status.band =
685 (phy_res->
686 phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ? IEEE80211_BAND_2GHZ :
687 IEEE80211_BAND_5GHZ;
fcb74588 688 rx_status.freq =
e7392364
SG
689 ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel),
690 rx_status.band);
fcb74588 691 rx_status.rate_idx =
e7392364 692 il4965_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
fcb74588
SG
693 rx_status.flag = 0;
694
695 /* TSF isn't reliable. In order to allow smooth user experience,
696 * this W/A doesn't propagate it to the mac80211 */
f4bda337 697 /*rx_status.flag |= RX_FLAG_MACTIME_START; */
fcb74588
SG
698
699 il->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
700
701 /* Find max signal strength (dBm) among 3 antenna/receiver chains */
702 rx_status.signal = il4965_calc_rssi(il, phy_res);
703
e7392364
SG
704 D_STATS("Rssi %d, TSF %llu\n", rx_status.signal,
705 (unsigned long long)rx_status.mactime);
fcb74588
SG
706
707 /*
708 * "antenna number"
709 *
710 * It seems that the antenna field in the phy flags value
711 * is actually a bit field. This is undefined by radiotap,
712 * it wants an actual antenna number but I always get "7"
713 * for most legacy frames I receive indicating that the
714 * same frame was received on all three RX chains.
715 *
716 * I think this field should be removed in favor of a
717 * new 802.11n radiotap field "RX chains" that is defined
718 * as a bitmask.
719 */
720 rx_status.antenna =
e7392364
SG
721 (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK) >>
722 RX_RES_PHY_FLAGS_ANTENNA_POS;
fcb74588
SG
723
724 /* set the preamble flag if appropriate */
725 if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
726 rx_status.flag |= RX_FLAG_SHORTPRE;
727
728 /* Set up the HT phy flags */
729 if (rate_n_flags & RATE_MCS_HT_MSK)
730 rx_status.flag |= RX_FLAG_HT;
731 if (rate_n_flags & RATE_MCS_HT40_MSK)
732 rx_status.flag |= RX_FLAG_40MHZ;
733 if (rate_n_flags & RATE_MCS_SGI_MSK)
734 rx_status.flag |= RX_FLAG_SHORT_GI;
735
0255beda
CL
736 if (phy_res->phy_flags & RX_RES_PHY_FLAGS_AGG_MSK) {
737 /* We know which subframes of an A-MPDU belong
738 * together since we get a single PHY response
739 * from the firmware for all of them.
740 */
741
742 rx_status.flag |= RX_FLAG_AMPDU_DETAILS;
743 rx_status.ampdu_reference = il->_4965.ampdu_ref;
744 }
745
e7392364
SG
746 il4965_pass_packet_to_mac80211(il, header, len, ampdu_status, rxb,
747 &rx_status);
fcb74588
SG
748}
749
4d69c752 750/* Cache phy data (Rx signal strength, etc) for HT frame (N_RX_PHY).
6e9848b4 751 * This will be used later in il_hdl_rx() for N_RX_MPDU. */
60c46bf8 752static void
e7392364 753il4965_hdl_rx_phy(struct il_priv *il, struct il_rx_buf *rxb)
fcb74588
SG
754{
755 struct il_rx_pkt *pkt = rxb_addr(rxb);
756 il->_4965.last_phy_res_valid = true;
0255beda 757 il->_4965.ampdu_ref++;
fcb74588
SG
758 memcpy(&il->_4965.last_phy_res, pkt->u.raw,
759 sizeof(struct il_rx_phy_res));
760}
761
e7392364
SG
762static int
763il4965_get_channels_for_scan(struct il_priv *il, struct ieee80211_vif *vif,
764 enum ieee80211_band band, u8 is_active,
765 u8 n_probes, struct il_scan_channel *scan_ch)
fcb74588
SG
766{
767 struct ieee80211_channel *chan;
768 const struct ieee80211_supported_band *sband;
769 const struct il_channel_info *ch_info;
770 u16 passive_dwell = 0;
771 u16 active_dwell = 0;
772 int added, i;
773 u16 channel;
774
775 sband = il_get_hw_mode(il, band);
776 if (!sband)
777 return 0;
778
779 active_dwell = il_get_active_dwell_time(il, band, n_probes);
780 passive_dwell = il_get_passive_dwell_time(il, band, vif);
781
782 if (passive_dwell <= active_dwell)
783 passive_dwell = active_dwell + 1;
784
785 for (i = 0, added = 0; i < il->scan_request->n_channels; i++) {
786 chan = il->scan_request->channels[i];
787
788 if (chan->band != band)
789 continue;
790
791 channel = chan->hw_value;
792 scan_ch->channel = cpu_to_le16(channel);
793
794 ch_info = il_get_channel_info(il, band, channel);
795 if (!il_is_channel_valid(ch_info)) {
e7392364
SG
796 D_SCAN("Channel %d is INVALID for this band.\n",
797 channel);
fcb74588
SG
798 continue;
799 }
800
801 if (!is_active || il_is_channel_passive(ch_info) ||
802 (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
803 scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
804 else
805 scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
806
807 if (n_probes)
808 scan_ch->type |= IL_SCAN_PROBE_MASK(n_probes);
809
810 scan_ch->active_dwell = cpu_to_le16(active_dwell);
811 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
812
813 /* Set txpower levels to defaults */
814 scan_ch->dsp_atten = 110;
815
816 /* NOTE: if we were doing 6Mb OFDM for scans we'd use
817 * power level:
818 * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
819 */
820 if (band == IEEE80211_BAND_5GHZ)
821 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
822 else
823 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
824
e7392364
SG
825 D_SCAN("Scanning ch=%d prob=0x%X [%s %d]\n", channel,
826 le32_to_cpu(scan_ch->type),
827 (scan_ch->
828 type & SCAN_CHANNEL_TYPE_ACTIVE) ? "ACTIVE" : "PASSIVE",
829 (scan_ch->
830 type & SCAN_CHANNEL_TYPE_ACTIVE) ? active_dwell :
831 passive_dwell);
fcb74588
SG
832
833 scan_ch++;
834 added++;
835 }
836
837 D_SCAN("total channels to scan %d\n", added);
838 return added;
839}
840
a0c1ef3b
SG
841static void
842il4965_toggle_tx_ant(struct il_priv *il, u8 *ant, u8 valid)
843{
844 int i;
845 u8 ind = *ant;
846
847 for (i = 0; i < RATE_ANT_NUM - 1; i++) {
848 ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
849 if (valid & BIT(ind)) {
850 *ant = ind;
851 return;
852 }
853 }
854}
855
e7392364
SG
856int
857il4965_request_scan(struct il_priv *il, struct ieee80211_vif *vif)
fcb74588
SG
858{
859 struct il_host_cmd cmd = {
4d69c752 860 .id = C_SCAN,
fcb74588
SG
861 .len = sizeof(struct il_scan_cmd),
862 .flags = CMD_SIZE_HUGE,
863 };
864 struct il_scan_cmd *scan;
fcb74588
SG
865 u32 rate_flags = 0;
866 u16 cmd_len;
867 u16 rx_chain = 0;
868 enum ieee80211_band band;
869 u8 n_probes = 0;
870 u8 rx_ant = il->hw_params.valid_rx_ant;
871 u8 rate;
872 bool is_active = false;
e7392364 873 int chan_mod;
fcb74588
SG
874 u8 active_chains;
875 u8 scan_tx_antennas = il->hw_params.valid_tx_ant;
876 int ret;
877
878 lockdep_assert_held(&il->mutex);
879
fcb74588 880 if (!il->scan_cmd) {
e7392364
SG
881 il->scan_cmd =
882 kmalloc(sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE,
883 GFP_KERNEL);
fcb74588 884 if (!il->scan_cmd) {
e7392364 885 D_SCAN("fail to allocate memory for scan\n");
fcb74588
SG
886 return -ENOMEM;
887 }
888 }
889 scan = il->scan_cmd;
890 memset(scan, 0, sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE);
891
892 scan->quiet_plcp_th = IL_PLCP_QUIET_THRESH;
893 scan->quiet_time = IL_ACTIVE_QUIET_TIME;
894
895 if (il_is_any_associated(il)) {
896 u16 interval;
897 u32 extra;
898 u32 suspend_time = 100;
899 u32 scan_suspend_time = 100;
900
901 D_INFO("Scanning while associated...\n");
902 interval = vif->bss_conf.beacon_int;
903
904 scan->suspend_time = 0;
905 scan->max_out_time = cpu_to_le32(200 * 1024);
906 if (!interval)
907 interval = suspend_time;
908
909 extra = (suspend_time / interval) << 22;
e7392364
SG
910 scan_suspend_time =
911 (extra | ((suspend_time % interval) * 1024));
fcb74588
SG
912 scan->suspend_time = cpu_to_le32(scan_suspend_time);
913 D_SCAN("suspend_time 0x%X beacon interval %d\n",
e7392364 914 scan_suspend_time, interval);
fcb74588
SG
915 }
916
917 if (il->scan_request->n_ssids) {
918 int i, p = 0;
919 D_SCAN("Kicking off active scan\n");
920 for (i = 0; i < il->scan_request->n_ssids; i++) {
921 /* always does wildcard anyway */
922 if (!il->scan_request->ssids[i].ssid_len)
923 continue;
924 scan->direct_scan[p].id = WLAN_EID_SSID;
925 scan->direct_scan[p].len =
e7392364 926 il->scan_request->ssids[i].ssid_len;
fcb74588
SG
927 memcpy(scan->direct_scan[p].ssid,
928 il->scan_request->ssids[i].ssid,
929 il->scan_request->ssids[i].ssid_len);
930 n_probes++;
931 p++;
932 }
933 is_active = true;
934 } else
935 D_SCAN("Start passive scan.\n");
936
937 scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
b16db50a 938 scan->tx_cmd.sta_id = il->hw_params.bcast_id;
fcb74588
SG
939 scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
940
941 switch (il->scan_band) {
942 case IEEE80211_BAND_2GHZ:
943 scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
e7392364 944 chan_mod =
c8b03958 945 le32_to_cpu(il->active.flags & RXON_FLG_CHANNEL_MODE_MSK) >>
e7392364 946 RXON_FLG_CHANNEL_MODE_POS;
fcb74588
SG
947 if (chan_mod == CHANNEL_MODE_PURE_40) {
948 rate = RATE_6M_PLCP;
949 } else {
950 rate = RATE_1M_PLCP;
951 rate_flags = RATE_MCS_CCK_MSK;
952 }
953 break;
954 case IEEE80211_BAND_5GHZ:
955 rate = RATE_6M_PLCP;
956 break;
957 default:
958 IL_WARN("Invalid scan band\n");
959 return -EIO;
960 }
961
962 /*
963 * If active scanning is requested but a certain channel is
964 * marked passive, we can do active scanning if we detect
965 * transmissions.
966 *
967 * There is an issue with some firmware versions that triggers
968 * a sysassert on a "good CRC threshold" of zero (== disabled),
969 * on a radar channel even though this means that we should NOT
970 * send probes.
971 *
972 * The "good CRC threshold" is the number of frames that we
973 * need to receive during our dwell time on a channel before
974 * sending out probes -- setting this to a huge value will
975 * mean we never reach it, but at the same time work around
976 * the aforementioned issue. Thus use IL_GOOD_CRC_TH_NEVER
977 * here instead of IL_GOOD_CRC_TH_DISABLED.
978 */
e7392364
SG
979 scan->good_CRC_th =
980 is_active ? IL_GOOD_CRC_TH_DEFAULT : IL_GOOD_CRC_TH_NEVER;
fcb74588
SG
981
982 band = il->scan_band;
983
984 if (il->cfg->scan_rx_antennas[band])
985 rx_ant = il->cfg->scan_rx_antennas[band];
986
a0c1ef3b 987 il4965_toggle_tx_ant(il, &il->scan_tx_ant[band], scan_tx_antennas);
616107ed
SG
988 rate_flags |= BIT(il->scan_tx_ant[band]) << RATE_MCS_ANT_POS;
989 scan->tx_cmd.rate_n_flags = cpu_to_le32(rate | rate_flags);
fcb74588
SG
990
991 /* In power save mode use one chain, otherwise use all chains */
a6766ccd 992 if (test_bit(S_POWER_PMI, &il->status)) {
fcb74588 993 /* rx_ant has been set to all valid chains previously */
e7392364
SG
994 active_chains =
995 rx_ant & ((u8) (il->chain_noise_data.active_chains));
fcb74588
SG
996 if (!active_chains)
997 active_chains = rx_ant;
998
999 D_SCAN("chain_noise_data.active_chains: %u\n",
e7392364 1000 il->chain_noise_data.active_chains);
fcb74588
SG
1001
1002 rx_ant = il4965_first_antenna(active_chains);
1003 }
1004
1005 /* MIMO is not used here, but value is required */
1006 rx_chain |= il->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
1007 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
1008 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
1009 rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
1010 scan->rx_chain = cpu_to_le16(rx_chain);
1011
e7392364
SG
1012 cmd_len =
1013 il_fill_probe_req(il, (struct ieee80211_mgmt *)scan->data,
1014 vif->addr, il->scan_request->ie,
1015 il->scan_request->ie_len,
1016 IL_MAX_SCAN_SIZE - sizeof(*scan));
fcb74588
SG
1017 scan->tx_cmd.len = cpu_to_le16(cmd_len);
1018
e7392364
SG
1019 scan->filter_flags |=
1020 (RXON_FILTER_ACCEPT_GRP_MSK | RXON_FILTER_BCON_AWARE_MSK);
fcb74588 1021
e7392364
SG
1022 scan->channel_count =
1023 il4965_get_channels_for_scan(il, vif, band, is_active, n_probes,
1024 (void *)&scan->data[cmd_len]);
fcb74588
SG
1025 if (scan->channel_count == 0) {
1026 D_SCAN("channel count %d\n", scan->channel_count);
1027 return -EIO;
1028 }
1029
e7392364
SG
1030 cmd.len +=
1031 le16_to_cpu(scan->tx_cmd.len) +
fcb74588
SG
1032 scan->channel_count * sizeof(struct il_scan_channel);
1033 cmd.data = scan;
1034 scan->len = cpu_to_le16(cmd.len);
1035
a6766ccd 1036 set_bit(S_SCAN_HW, &il->status);
fcb74588
SG
1037
1038 ret = il_send_cmd_sync(il, &cmd);
1039 if (ret)
a6766ccd 1040 clear_bit(S_SCAN_HW, &il->status);
fcb74588
SG
1041
1042 return ret;
1043}
1044
e7392364
SG
1045int
1046il4965_manage_ibss_station(struct il_priv *il, struct ieee80211_vif *vif,
1047 bool add)
fcb74588
SG
1048{
1049 struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
1050
1051 if (add)
83007196 1052 return il4965_add_bssid_station(il, vif->bss_conf.bssid,
fcb74588
SG
1053 &vif_priv->ibss_bssid_sta_id);
1054 return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
e7392364 1055 vif->bss_conf.bssid);
fcb74588
SG
1056}
1057
e7392364
SG
1058void
1059il4965_free_tfds_in_queue(struct il_priv *il, int sta_id, int tid, int freed)
fcb74588
SG
1060{
1061 lockdep_assert_held(&il->sta_lock);
1062
1063 if (il->stations[sta_id].tid[tid].tfds_in_queue >= freed)
1064 il->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1065 else {
1066 D_TX("free more than tfds_in_queue (%u:%d)\n",
e7392364 1067 il->stations[sta_id].tid[tid].tfds_in_queue, freed);
fcb74588
SG
1068 il->stations[sta_id].tid[tid].tfds_in_queue = 0;
1069 }
1070}
1071
1072#define IL_TX_QUEUE_MSK 0xfffff
1073
e7392364
SG
1074static bool
1075il4965_is_single_rx_stream(struct il_priv *il)
fcb74588
SG
1076{
1077 return il->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
e7392364 1078 il->current_ht_config.single_chain_sufficient;
fcb74588
SG
1079}
1080
1081#define IL_NUM_RX_CHAINS_MULTIPLE 3
1082#define IL_NUM_RX_CHAINS_SINGLE 2
1083#define IL_NUM_IDLE_CHAINS_DUAL 2
1084#define IL_NUM_IDLE_CHAINS_SINGLE 1
1085
1086/*
1087 * Determine how many receiver/antenna chains to use.
1088 *
1089 * More provides better reception via diversity. Fewer saves power
1090 * at the expense of throughput, but only when not in powersave to
1091 * start with.
1092 *
1093 * MIMO (dual stream) requires at least 2, but works better with 3.
1094 * This does not determine *which* chains to use, just how many.
1095 */
e7392364
SG
1096static int
1097il4965_get_active_rx_chain_count(struct il_priv *il)
fcb74588
SG
1098{
1099 /* # of Rx chains to use when expecting MIMO. */
1100 if (il4965_is_single_rx_stream(il))
1101 return IL_NUM_RX_CHAINS_SINGLE;
1102 else
1103 return IL_NUM_RX_CHAINS_MULTIPLE;
1104}
1105
1106/*
1107 * When we are in power saving mode, unless device support spatial
1108 * multiplexing power save, use the active count for rx chain count.
1109 */
1110static int
1111il4965_get_idle_rx_chain_count(struct il_priv *il, int active_cnt)
1112{
1113 /* # Rx chains when idling, depending on SMPS mode */
1114 switch (il->current_ht_config.smps) {
1115 case IEEE80211_SMPS_STATIC:
1116 case IEEE80211_SMPS_DYNAMIC:
1117 return IL_NUM_IDLE_CHAINS_SINGLE;
1118 case IEEE80211_SMPS_OFF:
1119 return active_cnt;
1120 default:
e7392364 1121 WARN(1, "invalid SMPS mode %d", il->current_ht_config.smps);
fcb74588
SG
1122 return active_cnt;
1123 }
1124}
1125
1126/* up to 4 chains */
e7392364
SG
1127static u8
1128il4965_count_chain_bitmap(u32 chain_bitmap)
fcb74588
SG
1129{
1130 u8 res;
1131 res = (chain_bitmap & BIT(0)) >> 0;
1132 res += (chain_bitmap & BIT(1)) >> 1;
1133 res += (chain_bitmap & BIT(2)) >> 2;
1134 res += (chain_bitmap & BIT(3)) >> 3;
1135 return res;
1136}
1137
1138/**
1139 * il4965_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
1140 *
1141 * Selects how many and which Rx receivers/antennas/chains to use.
1142 * This should not be used for scan command ... it puts data in wrong place.
1143 */
e7392364 1144void
83007196 1145il4965_set_rxon_chain(struct il_priv *il)
fcb74588
SG
1146{
1147 bool is_single = il4965_is_single_rx_stream(il);
a6766ccd 1148 bool is_cam = !test_bit(S_POWER_PMI, &il->status);
fcb74588
SG
1149 u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
1150 u32 active_chains;
1151 u16 rx_chain;
1152
1153 /* Tell uCode which antennas are actually connected.
1154 * Before first association, we assume all antennas are connected.
1155 * Just after first association, il4965_chain_noise_calibration()
1156 * checks which antennas actually *are* connected. */
1157 if (il->chain_noise_data.active_chains)
1158 active_chains = il->chain_noise_data.active_chains;
1159 else
1160 active_chains = il->hw_params.valid_rx_ant;
1161
1162 rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
1163
1164 /* How many receivers should we use? */
1165 active_rx_cnt = il4965_get_active_rx_chain_count(il);
1166 idle_rx_cnt = il4965_get_idle_rx_chain_count(il, active_rx_cnt);
1167
fcb74588
SG
1168 /* correct rx chain count according hw settings
1169 * and chain noise calibration
1170 */
1171 valid_rx_cnt = il4965_count_chain_bitmap(active_chains);
1172 if (valid_rx_cnt < active_rx_cnt)
1173 active_rx_cnt = valid_rx_cnt;
1174
1175 if (valid_rx_cnt < idle_rx_cnt)
1176 idle_rx_cnt = valid_rx_cnt;
1177
1178 rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
e7392364 1179 rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
fcb74588 1180
c8b03958 1181 il->staging.rx_chain = cpu_to_le16(rx_chain);
fcb74588
SG
1182
1183 if (!is_single && active_rx_cnt >= IL_NUM_RX_CHAINS_SINGLE && is_cam)
c8b03958 1184 il->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
fcb74588 1185 else
c8b03958 1186 il->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
fcb74588 1187
c8b03958 1188 D_ASSOC("rx_chain=0x%X active=%d idle=%d\n", il->staging.rx_chain,
e7392364 1189 active_rx_cnt, idle_rx_cnt);
fcb74588
SG
1190
1191 WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
1192 active_rx_cnt < idle_rx_cnt);
1193}
1194
e7392364
SG
1195static const char *
1196il4965_get_fh_string(int cmd)
fcb74588
SG
1197{
1198 switch (cmd) {
e7392364
SG
1199 IL_CMD(FH49_RSCSR_CHNL0_STTS_WPTR_REG);
1200 IL_CMD(FH49_RSCSR_CHNL0_RBDCB_BASE_REG);
1201 IL_CMD(FH49_RSCSR_CHNL0_WPTR);
1202 IL_CMD(FH49_MEM_RCSR_CHNL0_CONFIG_REG);
1203 IL_CMD(FH49_MEM_RSSR_SHARED_CTRL_REG);
1204 IL_CMD(FH49_MEM_RSSR_RX_STATUS_REG);
1205 IL_CMD(FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1206 IL_CMD(FH49_TSSR_TX_STATUS_REG);
1207 IL_CMD(FH49_TSSR_TX_ERROR_REG);
fcb74588
SG
1208 default:
1209 return "UNKNOWN";
1210 }
1211}
1212
e7392364
SG
1213int
1214il4965_dump_fh(struct il_priv *il, char **buf, bool display)
fcb74588
SG
1215{
1216 int i;
1217#ifdef CONFIG_IWLEGACY_DEBUG
1218 int pos = 0;
1219 size_t bufsz = 0;
1220#endif
1221 static const u32 fh_tbl[] = {
9a95b370
SG
1222 FH49_RSCSR_CHNL0_STTS_WPTR_REG,
1223 FH49_RSCSR_CHNL0_RBDCB_BASE_REG,
1224 FH49_RSCSR_CHNL0_WPTR,
1225 FH49_MEM_RCSR_CHNL0_CONFIG_REG,
1226 FH49_MEM_RSSR_SHARED_CTRL_REG,
1227 FH49_MEM_RSSR_RX_STATUS_REG,
1228 FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1229 FH49_TSSR_TX_STATUS_REG,
1230 FH49_TSSR_TX_ERROR_REG
fcb74588
SG
1231 };
1232#ifdef CONFIG_IWLEGACY_DEBUG
1233 if (display) {
1234 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1235 *buf = kmalloc(bufsz, GFP_KERNEL);
1236 if (!*buf)
1237 return -ENOMEM;
e7392364
SG
1238 pos +=
1239 scnprintf(*buf + pos, bufsz - pos, "FH register values:\n");
fcb74588 1240 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
e7392364
SG
1241 pos +=
1242 scnprintf(*buf + pos, bufsz - pos,
1243 " %34s: 0X%08x\n",
1722f8e1
SG
1244 il4965_get_fh_string(fh_tbl[i]),
1245 il_rd(il, fh_tbl[i]));
fcb74588
SG
1246 }
1247 return pos;
1248 }
1249#endif
1250 IL_ERR("FH register values:\n");
e7392364
SG
1251 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1252 IL_ERR(" %34s: 0X%08x\n", il4965_get_fh_string(fh_tbl[i]),
1253 il_rd(il, fh_tbl[i]));
fcb74588
SG
1254 }
1255 return 0;
1256}
a1751b22 1257
60c46bf8 1258static void
e7392364 1259il4965_hdl_missed_beacon(struct il_priv *il, struct il_rx_buf *rxb)
a1751b22
SG
1260{
1261 struct il_rx_pkt *pkt = rxb_addr(rxb);
1262 struct il_missed_beacon_notif *missed_beacon;
1263
1264 missed_beacon = &pkt->u.missed_beacon;
1265 if (le32_to_cpu(missed_beacon->consecutive_missed_beacons) >
1266 il->missed_beacon_threshold) {
e7392364
SG
1267 D_CALIB("missed bcn cnsq %d totl %d rcd %d expctd %d\n",
1268 le32_to_cpu(missed_beacon->consecutive_missed_beacons),
1269 le32_to_cpu(missed_beacon->total_missed_becons),
1270 le32_to_cpu(missed_beacon->num_recvd_beacons),
1271 le32_to_cpu(missed_beacon->num_expected_beacons));
a6766ccd 1272 if (!test_bit(S_SCANNING, &il->status))
a1751b22
SG
1273 il4965_init_sensitivity(il);
1274 }
1275}
1276
1277/* Calculate noise level, based on measurements during network silence just
1278 * before arriving beacon. This measurement can be done only if we know
1279 * exactly when to expect beacons, therefore only when we're associated. */
e7392364
SG
1280static void
1281il4965_rx_calc_noise(struct il_priv *il)
a1751b22
SG
1282{
1283 struct stats_rx_non_phy *rx_info;
1284 int num_active_rx = 0;
1285 int total_silence = 0;
1286 int bcn_silence_a, bcn_silence_b, bcn_silence_c;
1287 int last_rx_noise;
1288
1289 rx_info = &(il->_4965.stats.rx.general);
1290 bcn_silence_a =
e7392364 1291 le32_to_cpu(rx_info->beacon_silence_rssi_a) & IN_BAND_FILTER;
a1751b22 1292 bcn_silence_b =
e7392364 1293 le32_to_cpu(rx_info->beacon_silence_rssi_b) & IN_BAND_FILTER;
a1751b22 1294 bcn_silence_c =
e7392364 1295 le32_to_cpu(rx_info->beacon_silence_rssi_c) & IN_BAND_FILTER;
a1751b22
SG
1296
1297 if (bcn_silence_a) {
1298 total_silence += bcn_silence_a;
1299 num_active_rx++;
1300 }
1301 if (bcn_silence_b) {
1302 total_silence += bcn_silence_b;
1303 num_active_rx++;
1304 }
1305 if (bcn_silence_c) {
1306 total_silence += bcn_silence_c;
1307 num_active_rx++;
1308 }
1309
1310 /* Average among active antennas */
1311 if (num_active_rx)
1312 last_rx_noise = (total_silence / num_active_rx) - 107;
1313 else
1314 last_rx_noise = IL_NOISE_MEAS_NOT_AVAILABLE;
1315
e7392364
SG
1316 D_CALIB("inband silence a %u, b %u, c %u, dBm %d\n", bcn_silence_a,
1317 bcn_silence_b, bcn_silence_c, last_rx_noise);
a1751b22
SG
1318}
1319
1320#ifdef CONFIG_IWLEGACY_DEBUGFS
1321/*
1322 * based on the assumption of all stats counter are in DWORD
1323 * FIXME: This function is for debugging, do not deal with
1324 * the case of counters roll-over.
1325 */
e7392364
SG
1326static void
1327il4965_accumulative_stats(struct il_priv *il, __le32 * stats)
a1751b22
SG
1328{
1329 int i, size;
1330 __le32 *prev_stats;
1331 u32 *accum_stats;
1332 u32 *delta, *max_delta;
1333 struct stats_general_common *general, *accum_general;
1334 struct stats_tx *tx, *accum_tx;
1335
1722f8e1
SG
1336 prev_stats = (__le32 *) &il->_4965.stats;
1337 accum_stats = (u32 *) &il->_4965.accum_stats;
a1751b22
SG
1338 size = sizeof(struct il_notif_stats);
1339 general = &il->_4965.stats.general.common;
1340 accum_general = &il->_4965.accum_stats.general.common;
1341 tx = &il->_4965.stats.tx;
1342 accum_tx = &il->_4965.accum_stats.tx;
1722f8e1
SG
1343 delta = (u32 *) &il->_4965.delta_stats;
1344 max_delta = (u32 *) &il->_4965.max_delta;
a1751b22
SG
1345
1346 for (i = sizeof(__le32); i < size;
e7392364
SG
1347 i +=
1348 sizeof(__le32), stats++, prev_stats++, delta++, max_delta++,
1349 accum_stats++) {
a1751b22 1350 if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
e7392364
SG
1351 *delta =
1352 (le32_to_cpu(*stats) - le32_to_cpu(*prev_stats));
a1751b22
SG
1353 *accum_stats += *delta;
1354 if (*delta > *max_delta)
1355 *max_delta = *delta;
1356 }
1357 }
1358
1359 /* reset accumulative stats for "no-counter" type stats */
1360 accum_general->temperature = general->temperature;
1361 accum_general->ttl_timestamp = general->ttl_timestamp;
1362}
1363#endif
1364
60c46bf8 1365static void
e7392364 1366il4965_hdl_stats(struct il_priv *il, struct il_rx_buf *rxb)
a1751b22 1367{
527901d0
SG
1368 const int recalib_seconds = 60;
1369 bool change;
a1751b22
SG
1370 struct il_rx_pkt *pkt = rxb_addr(rxb);
1371
e7392364
SG
1372 D_RX("Statistics notification received (%d vs %d).\n",
1373 (int)sizeof(struct il_notif_stats),
1374 le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK);
1375
1376 change =
1377 ((il->_4965.stats.general.common.temperature !=
1378 pkt->u.stats.general.common.temperature) ||
1379 ((il->_4965.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK) !=
1380 (pkt->u.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK)));
a1751b22 1381#ifdef CONFIG_IWLEGACY_DEBUGFS
1722f8e1 1382 il4965_accumulative_stats(il, (__le32 *) &pkt->u.stats);
a1751b22
SG
1383#endif
1384
1385 /* TODO: reading some of stats is unneeded */
e7392364 1386 memcpy(&il->_4965.stats, &pkt->u.stats, sizeof(il->_4965.stats));
a1751b22 1387
db7746f7 1388 set_bit(S_STATS, &il->status);
a1751b22 1389
527901d0
SG
1390 /*
1391 * Reschedule the stats timer to occur in recalib_seconds to ensure
1392 * we get a thermal update even if the uCode doesn't give us one
1393 */
e7392364 1394 mod_timer(&il->stats_periodic,
527901d0 1395 jiffies + msecs_to_jiffies(recalib_seconds * 1000));
a1751b22 1396
a6766ccd 1397 if (unlikely(!test_bit(S_SCANNING, &il->status)) &&
4d69c752 1398 (pkt->hdr.cmd == N_STATS)) {
a1751b22
SG
1399 il4965_rx_calc_noise(il);
1400 queue_work(il->workqueue, &il->run_time_calib_work);
1401 }
527901d0
SG
1402
1403 if (change)
1404 il4965_temperature_calib(il);
a1751b22
SG
1405}
1406
60c46bf8 1407static void
e7392364 1408il4965_hdl_c_stats(struct il_priv *il, struct il_rx_buf *rxb)
a1751b22
SG
1409{
1410 struct il_rx_pkt *pkt = rxb_addr(rxb);
1411
db7746f7 1412 if (le32_to_cpu(pkt->u.stats.flag) & UCODE_STATS_CLEAR_MSK) {
a1751b22
SG
1413#ifdef CONFIG_IWLEGACY_DEBUGFS
1414 memset(&il->_4965.accum_stats, 0,
e7392364 1415 sizeof(struct il_notif_stats));
a1751b22 1416 memset(&il->_4965.delta_stats, 0,
e7392364
SG
1417 sizeof(struct il_notif_stats));
1418 memset(&il->_4965.max_delta, 0, sizeof(struct il_notif_stats));
a1751b22
SG
1419#endif
1420 D_RX("Statistics have been cleared\n");
1421 }
d2dfb33e 1422 il4965_hdl_stats(il, rxb);
a1751b22
SG
1423}
1424
8f29b456
SG
1425
1426/*
1427 * mac80211 queues, ACs, hardware queues, FIFOs.
1428 *
1429 * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
1430 *
1431 * Mac80211 uses the following numbers, which we get as from it
1432 * by way of skb_get_queue_mapping(skb):
1433 *
1434 * VO 0
1435 * VI 1
1436 * BE 2
1437 * BK 3
1438 *
1439 *
1440 * Regular (not A-MPDU) frames are put into hardware queues corresponding
1441 * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
1442 * own queue per aggregation session (RA/TID combination), such queues are
1443 * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
1444 * order to map frames to the right queue, we also need an AC->hw queue
1445 * mapping. This is implemented here.
1446 *
1447 * Due to the way hw queues are set up (by the hw specific modules like
af038f40 1448 * 4965.c), the AC->hw queue mapping is the identity
8f29b456
SG
1449 * mapping.
1450 */
1451
a1751b22
SG
1452static const u8 tid_to_ac[] = {
1453 IEEE80211_AC_BE,
1454 IEEE80211_AC_BK,
1455 IEEE80211_AC_BK,
1456 IEEE80211_AC_BE,
1457 IEEE80211_AC_VI,
1458 IEEE80211_AC_VI,
1459 IEEE80211_AC_VO,
1460 IEEE80211_AC_VO
1461};
1462
e7392364
SG
1463static inline int
1464il4965_get_ac_from_tid(u16 tid)
a1751b22
SG
1465{
1466 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
1467 return tid_to_ac[tid];
1468
1469 /* no support for TIDs 8-15 yet */
1470 return -EINVAL;
1471}
1472
1473static inline int
83007196 1474il4965_get_fifo_from_tid(u16 tid)
a1751b22 1475{
b75b3a70
SG
1476 const u8 ac_to_fifo[] = {
1477 IL_TX_FIFO_VO,
1478 IL_TX_FIFO_VI,
1479 IL_TX_FIFO_BE,
1480 IL_TX_FIFO_BK,
1481 };
1482
a1751b22 1483 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
b75b3a70 1484 return ac_to_fifo[tid_to_ac[tid]];
a1751b22
SG
1485
1486 /* no support for TIDs 8-15 yet */
1487 return -EINVAL;
1488}
1489
1490/*
4d69c752 1491 * handle build C_TX command notification.
a1751b22 1492 */
e7392364
SG
1493static void
1494il4965_tx_cmd_build_basic(struct il_priv *il, struct sk_buff *skb,
1495 struct il_tx_cmd *tx_cmd,
1496 struct ieee80211_tx_info *info,
1497 struct ieee80211_hdr *hdr, u8 std_id)
a1751b22
SG
1498{
1499 __le16 fc = hdr->frame_control;
1500 __le32 tx_flags = tx_cmd->tx_flags;
1501
1502 tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
1503 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
1504 tx_flags |= TX_CMD_FLG_ACK_MSK;
1505 if (ieee80211_is_mgmt(fc))
1506 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
1507 if (ieee80211_is_probe_resp(fc) &&
1508 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
1509 tx_flags |= TX_CMD_FLG_TSF_MSK;
1510 } else {
1511 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
1512 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
1513 }
1514
1515 if (ieee80211_is_back_req(fc))
1516 tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
1517
1518 tx_cmd->sta_id = std_id;
1519 if (ieee80211_has_morefrags(fc))
1520 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
1521
1522 if (ieee80211_is_data_qos(fc)) {
1523 u8 *qc = ieee80211_get_qos_ctl(hdr);
1524 tx_cmd->tid_tspec = qc[0] & 0xf;
1525 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
1526 } else {
1527 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
1528 }
1529
1530 il_tx_cmd_protection(il, info, fc, &tx_flags);
1531
1532 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
1533 if (ieee80211_is_mgmt(fc)) {
1534 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
1535 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
1536 else
1537 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
1538 } else {
1539 tx_cmd->timeout.pm_frame_timeout = 0;
1540 }
1541
1542 tx_cmd->driver_txop = 0;
1543 tx_cmd->tx_flags = tx_flags;
1544 tx_cmd->next_frame_len = 0;
1545}
1546
e7392364 1547static void
36323f81
TH
1548il4965_tx_cmd_build_rate(struct il_priv *il,
1549 struct il_tx_cmd *tx_cmd,
1550 struct ieee80211_tx_info *info,
1551 struct ieee80211_sta *sta,
1552 __le16 fc)
a1751b22 1553{
616107ed 1554 const u8 rts_retry_limit = 60;
a1751b22
SG
1555 u32 rate_flags;
1556 int rate_idx;
a1751b22
SG
1557 u8 data_retry_limit;
1558 u8 rate_plcp;
1559
e7392364 1560 /* Set retry limit on DATA packets and Probe Responses */
a1751b22
SG
1561 if (ieee80211_is_probe_resp(fc))
1562 data_retry_limit = 3;
1563 else
1564 data_retry_limit = IL4965_DEFAULT_TX_RETRY;
1565 tx_cmd->data_retry_limit = data_retry_limit;
a1751b22 1566 /* Set retry limit on RTS packets */
616107ed 1567 tx_cmd->rts_retry_limit = min(data_retry_limit, rts_retry_limit);
a1751b22
SG
1568
1569 /* DATA packets will use the uCode station table for rate/antenna
1570 * selection */
1571 if (ieee80211_is_data(fc)) {
1572 tx_cmd->initial_rate_idx = 0;
1573 tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
1574 return;
1575 }
1576
1577 /**
1578 * If the current TX rate stored in mac80211 has the MCS bit set, it's
1579 * not really a TX rate. Thus, we use the lowest supported rate for
1580 * this band. Also use the lowest supported rate if the stored rate
1581 * idx is invalid.
1582 */
1583 rate_idx = info->control.rates[0].idx;
e7392364
SG
1584 if ((info->control.rates[0].flags & IEEE80211_TX_RC_MCS) || rate_idx < 0
1585 || rate_idx > RATE_COUNT_LEGACY)
36323f81 1586 rate_idx = rate_lowest_index(&il->bands[info->band], sta);
a1751b22
SG
1587 /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
1588 if (info->band == IEEE80211_BAND_5GHZ)
1589 rate_idx += IL_FIRST_OFDM_RATE;
1590 /* Get PLCP rate for tx_cmd->rate_n_flags */
1591 rate_plcp = il_rates[rate_idx].plcp;
1592 /* Zero out flags for this packet */
1593 rate_flags = 0;
1594
1595 /* Set CCK flag as needed */
1596 if (rate_idx >= IL_FIRST_CCK_RATE && rate_idx <= IL_LAST_CCK_RATE)
1597 rate_flags |= RATE_MCS_CCK_MSK;
1598
1599 /* Set up antennas */
a0c1ef3b 1600 il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
616107ed 1601 rate_flags |= BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
a1751b22
SG
1602
1603 /* Set the rate in the TX cmd */
616107ed 1604 tx_cmd->rate_n_flags = cpu_to_le32(rate_plcp | rate_flags);
a1751b22
SG
1605}
1606
e7392364
SG
1607static void
1608il4965_tx_cmd_build_hwcrypto(struct il_priv *il, struct ieee80211_tx_info *info,
1609 struct il_tx_cmd *tx_cmd, struct sk_buff *skb_frag,
1610 int sta_id)
a1751b22
SG
1611{
1612 struct ieee80211_key_conf *keyconf = info->control.hw_key;
1613
1614 switch (keyconf->cipher) {
1615 case WLAN_CIPHER_SUITE_CCMP:
1616 tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
1617 memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
1618 if (info->flags & IEEE80211_TX_CTL_AMPDU)
1619 tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
1620 D_TX("tx_cmd with AES hwcrypto\n");
1621 break;
1622
1623 case WLAN_CIPHER_SUITE_TKIP:
1624 tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
1625 ieee80211_get_tkip_p2k(keyconf, skb_frag, tx_cmd->key);
1626 D_TX("tx_cmd with tkip hwcrypto\n");
1627 break;
1628
1629 case WLAN_CIPHER_SUITE_WEP104:
1630 tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
1631 /* fall through */
1632 case WLAN_CIPHER_SUITE_WEP40:
e7392364
SG
1633 tx_cmd->sec_ctl |=
1634 (TX_CMD_SEC_WEP | (keyconf->keyidx & TX_CMD_SEC_MSK) <<
1635 TX_CMD_SEC_SHIFT);
a1751b22
SG
1636
1637 memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
1638
e7392364
SG
1639 D_TX("Configuring packet for WEP encryption " "with key %d\n",
1640 keyconf->keyidx);
a1751b22
SG
1641 break;
1642
1643 default:
1644 IL_ERR("Unknown encode cipher %x\n", keyconf->cipher);
1645 break;
1646 }
1647}
1648
1649/*
4d69c752 1650 * start C_TX command process
a1751b22 1651 */
e7392364 1652int
36323f81
TH
1653il4965_tx_skb(struct il_priv *il,
1654 struct ieee80211_sta *sta,
1655 struct sk_buff *skb)
a1751b22
SG
1656{
1657 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1658 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
a1751b22
SG
1659 struct il_station_priv *sta_priv = NULL;
1660 struct il_tx_queue *txq;
1661 struct il_queue *q;
1662 struct il_device_cmd *out_cmd;
1663 struct il_cmd_meta *out_meta;
1664 struct il_tx_cmd *tx_cmd;
a1751b22
SG
1665 int txq_id;
1666 dma_addr_t phys_addr;
1667 dma_addr_t txcmd_phys;
1668 dma_addr_t scratch_phys;
1669 u16 len, firstlen, secondlen;
1670 u16 seq_number = 0;
1671 __le16 fc;
1672 u8 hdr_len;
1673 u8 sta_id;
1674 u8 wait_write_ptr = 0;
1675 u8 tid = 0;
1676 u8 *qc = NULL;
1677 unsigned long flags;
1678 bool is_agg = false;
1679
a1751b22
SG
1680 spin_lock_irqsave(&il->lock, flags);
1681 if (il_is_rfkill(il)) {
1682 D_DROP("Dropping - RF KILL\n");
1683 goto drop_unlock;
1684 }
1685
1686 fc = hdr->frame_control;
1687
1688#ifdef CONFIG_IWLEGACY_DEBUG
1689 if (ieee80211_is_auth(fc))
1690 D_TX("Sending AUTH frame\n");
1691 else if (ieee80211_is_assoc_req(fc))
1692 D_TX("Sending ASSOC frame\n");
1693 else if (ieee80211_is_reassoc_req(fc))
1694 D_TX("Sending REASSOC frame\n");
1695#endif
1696
1697 hdr_len = ieee80211_hdrlen(fc);
1698
1699 /* For management frames use broadcast id to do not break aggregation */
1700 if (!ieee80211_is_data(fc))
b16db50a 1701 sta_id = il->hw_params.bcast_id;
a1751b22
SG
1702 else {
1703 /* Find idx into station table for destination station */
36323f81 1704 sta_id = il_sta_id_or_broadcast(il, sta);
a1751b22
SG
1705
1706 if (sta_id == IL_INVALID_STATION) {
e7392364 1707 D_DROP("Dropping - INVALID STATION: %pM\n", hdr->addr1);
a1751b22
SG
1708 goto drop_unlock;
1709 }
1710 }
1711
1712 D_TX("station Id %d\n", sta_id);
1713
1714 if (sta)
1715 sta_priv = (void *)sta->drv_priv;
1716
1717 if (sta_priv && sta_priv->asleep &&
02f2f1a9 1718 (info->flags & IEEE80211_TX_CTL_NO_PS_BUFFER)) {
a1751b22
SG
1719 /*
1720 * This sends an asynchronous command to the device,
1721 * but we can rely on it being processed before the
1722 * next frame is processed -- and the next frame to
1723 * this station is the one that will consume this
1724 * counter.
1725 * For now set the counter to just 1 since we do not
1726 * support uAPSD yet.
1727 */
1728 il4965_sta_modify_sleep_tx_count(il, sta_id, 1);
1729 }
1730
d1e14e94
SG
1731 /* FIXME: remove me ? */
1732 WARN_ON_ONCE(info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM);
1733
eb123af3
SG
1734 /* Access category (AC) is also the queue number */
1735 txq_id = skb_get_queue_mapping(skb);
a1751b22
SG
1736
1737 /* irqs already disabled/saved above when locking il->lock */
1738 spin_lock(&il->sta_lock);
1739
1740 if (ieee80211_is_data_qos(fc)) {
1741 qc = ieee80211_get_qos_ctl(hdr);
1742 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
1743 if (WARN_ON_ONCE(tid >= MAX_TID_COUNT)) {
1744 spin_unlock(&il->sta_lock);
1745 goto drop_unlock;
1746 }
1747 seq_number = il->stations[sta_id].tid[tid].seq_number;
1748 seq_number &= IEEE80211_SCTL_SEQ;
e7392364
SG
1749 hdr->seq_ctrl =
1750 hdr->seq_ctrl & cpu_to_le16(IEEE80211_SCTL_FRAG);
a1751b22
SG
1751 hdr->seq_ctrl |= cpu_to_le16(seq_number);
1752 seq_number += 0x10;
1753 /* aggregation is on for this <sta,tid> */
1754 if (info->flags & IEEE80211_TX_CTL_AMPDU &&
1755 il->stations[sta_id].tid[tid].agg.state == IL_AGG_ON) {
1756 txq_id = il->stations[sta_id].tid[tid].agg.txq_id;
1757 is_agg = true;
1758 }
1759 }
1760
1761 txq = &il->txq[txq_id];
1762 q = &txq->q;
1763
1764 if (unlikely(il_queue_space(q) < q->high_mark)) {
1765 spin_unlock(&il->sta_lock);
1766 goto drop_unlock;
1767 }
1768
1769 if (ieee80211_is_data_qos(fc)) {
1770 il->stations[sta_id].tid[tid].tfds_in_queue++;
1771 if (!ieee80211_has_morefrags(fc))
1772 il->stations[sta_id].tid[tid].seq_number = seq_number;
1773 }
1774
1775 spin_unlock(&il->sta_lock);
1776
00ea99e1 1777 txq->skbs[q->write_ptr] = skb;
a1751b22
SG
1778
1779 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1780 out_cmd = txq->cmd[q->write_ptr];
1781 out_meta = &txq->meta[q->write_ptr];
1782 tx_cmd = &out_cmd->cmd.tx;
1783 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
1784 memset(tx_cmd, 0, sizeof(struct il_tx_cmd));
1785
1786 /*
1787 * Set up the Tx-command (not MAC!) header.
1788 * Store the chosen Tx queue and TFD idx within the sequence field;
1789 * after Tx, uCode's Tx response will return this value so driver can
1790 * locate the frame within the tx queue and do post-tx processing.
1791 */
4d69c752 1792 out_cmd->hdr.cmd = C_TX;
e7392364
SG
1793 out_cmd->hdr.sequence =
1794 cpu_to_le16((u16)
1795 (QUEUE_TO_SEQ(txq_id) | IDX_TO_SEQ(q->write_ptr)));
a1751b22
SG
1796
1797 /* Copy MAC header from skb into command buffer */
1798 memcpy(tx_cmd->hdr, hdr, hdr_len);
1799
a1751b22 1800 /* Total # bytes to be transmitted */
bdb084b2 1801 tx_cmd->len = cpu_to_le16((u16) skb->len);
a1751b22
SG
1802
1803 if (info->control.hw_key)
1804 il4965_tx_cmd_build_hwcrypto(il, info, tx_cmd, skb, sta_id);
1805
1806 /* TODO need this for burst mode later on */
1807 il4965_tx_cmd_build_basic(il, skb, tx_cmd, info, hdr, sta_id);
a1751b22 1808
36323f81 1809 il4965_tx_cmd_build_rate(il, tx_cmd, info, sta, fc);
a1751b22 1810
a1751b22
SG
1811 /*
1812 * Use the first empty entry in this queue's command buffer array
1813 * to contain the Tx command and MAC header concatenated together
1814 * (payload data will be in another buffer).
1815 * Size of this varies, due to varying MAC header length.
1816 * If end is not dword aligned, we'll have 2 extra bytes at the end
1817 * of the MAC header (device reads on dword boundaries).
1818 * We'll tell device about this padding later.
1819 */
e7392364 1820 len = sizeof(struct il_tx_cmd) + sizeof(struct il_cmd_header) + hdr_len;
a1751b22
SG
1821 firstlen = (len + 3) & ~3;
1822
1823 /* Tell NIC about any 2-byte padding after MAC header */
1824 if (firstlen != len)
1825 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1826
1827 /* Physical address of this Tx command's header (not MAC header!),
1828 * within command buffer array. */
e7392364
SG
1829 txcmd_phys =
1830 pci_map_single(il->pci_dev, &out_cmd->hdr, firstlen,
1831 PCI_DMA_BIDIRECTIONAL);
bdb084b2
SG
1832 if (unlikely(pci_dma_mapping_error(il->pci_dev, txcmd_phys)))
1833 goto drop_unlock;
a1751b22
SG
1834
1835 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1836 * if any (802.11 null frames have no payload). */
1837 secondlen = skb->len - hdr_len;
1838 if (secondlen > 0) {
e7392364
SG
1839 phys_addr =
1840 pci_map_single(il->pci_dev, skb->data + hdr_len, secondlen,
1841 PCI_DMA_TODEVICE);
bdb084b2
SG
1842 if (unlikely(pci_dma_mapping_error(il->pci_dev, phys_addr)))
1843 goto drop_unlock;
1844 }
1845
1846 /* Add buffer containing Tx command and MAC(!) header to TFD's
1847 * first entry */
1848 il->ops->txq_attach_buf_to_tfd(il, txq, txcmd_phys, firstlen, 1, 0);
1849 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1850 dma_unmap_len_set(out_meta, len, firstlen);
1851 if (secondlen)
1600b875
SG
1852 il->ops->txq_attach_buf_to_tfd(il, txq, phys_addr, secondlen,
1853 0, 0);
bdb084b2
SG
1854
1855 if (!ieee80211_has_morefrags(hdr->frame_control)) {
1856 txq->need_update = 1;
1857 } else {
1858 wait_write_ptr = 1;
1859 txq->need_update = 0;
a1751b22
SG
1860 }
1861
e7392364
SG
1862 scratch_phys =
1863 txcmd_phys + sizeof(struct il_cmd_header) +
1864 offsetof(struct il_tx_cmd, scratch);
a1751b22
SG
1865
1866 /* take back ownership of DMA buffer to enable update */
e7392364
SG
1867 pci_dma_sync_single_for_cpu(il->pci_dev, txcmd_phys, firstlen,
1868 PCI_DMA_BIDIRECTIONAL);
a1751b22
SG
1869 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1870 tx_cmd->dram_msb_ptr = il_get_dma_hi_addr(scratch_phys);
1871
bdb084b2
SG
1872 il_update_stats(il, true, fc, skb->len);
1873
e7392364 1874 D_TX("sequence nr = 0X%x\n", le16_to_cpu(out_cmd->hdr.sequence));
a1751b22 1875 D_TX("tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
e7392364
SG
1876 il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd, sizeof(*tx_cmd));
1877 il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd->hdr, hdr_len);
a1751b22
SG
1878
1879 /* Set up entry for this TFD in Tx byte-count array */
1880 if (info->flags & IEEE80211_TX_CTL_AMPDU)
1600b875 1881 il->ops->txq_update_byte_cnt_tbl(il, txq, le16_to_cpu(tx_cmd->len));
a1751b22 1882
e7392364
SG
1883 pci_dma_sync_single_for_device(il->pci_dev, txcmd_phys, firstlen,
1884 PCI_DMA_BIDIRECTIONAL);
a1751b22
SG
1885
1886 /* Tell device the write idx *just past* this latest filled TFD */
1887 q->write_ptr = il_queue_inc_wrap(q->write_ptr, q->n_bd);
1888 il_txq_update_write_ptr(il, txq);
1889 spin_unlock_irqrestore(&il->lock, flags);
1890
1891 /*
1892 * At this point the frame is "transmitted" successfully
1893 * and we will get a TX status notification eventually,
1894 * regardless of the value of ret. "ret" only indicates
1895 * whether or not we should update the write pointer.
1896 */
1897
1898 /*
1899 * Avoid atomic ops if it isn't an associated client.
1900 * Also, if this is a packet for aggregation, don't
1901 * increase the counter because the ucode will stop
1902 * aggregation queues when their respective station
1903 * goes to sleep.
1904 */
1905 if (sta_priv && sta_priv->client && !is_agg)
1906 atomic_inc(&sta_priv->pending_frames);
1907
1908 if (il_queue_space(q) < q->high_mark && il->mac80211_registered) {
1909 if (wait_write_ptr) {
1910 spin_lock_irqsave(&il->lock, flags);
1911 txq->need_update = 1;
1912 il_txq_update_write_ptr(il, txq);
1913 spin_unlock_irqrestore(&il->lock, flags);
1914 } else {
1915 il_stop_queue(il, txq);
1916 }
1917 }
1918
1919 return 0;
1920
1921drop_unlock:
1922 spin_unlock_irqrestore(&il->lock, flags);
1923 return -1;
1924}
1925
e7392364
SG
1926static inline int
1927il4965_alloc_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr, size_t size)
a1751b22 1928{
1f9061d2
JP
1929 ptr->addr = dma_alloc_coherent(&il->pci_dev->dev, size, &ptr->dma,
1930 GFP_KERNEL);
a1751b22
SG
1931 if (!ptr->addr)
1932 return -ENOMEM;
1933 ptr->size = size;
1934 return 0;
1935}
1936
e7392364
SG
1937static inline void
1938il4965_free_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr)
a1751b22
SG
1939{
1940 if (unlikely(!ptr->addr))
1941 return;
1942
1943 dma_free_coherent(&il->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
1944 memset(ptr, 0, sizeof(*ptr));
1945}
1946
1947/**
1948 * il4965_hw_txq_ctx_free - Free TXQ Context
1949 *
1950 * Destroy all TX DMA queues and structures
1951 */
e7392364
SG
1952void
1953il4965_hw_txq_ctx_free(struct il_priv *il)
a1751b22
SG
1954{
1955 int txq_id;
1956
1957 /* Tx queues */
1958 if (il->txq) {
1959 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
1960 if (txq_id == il->cmd_queue)
1961 il_cmd_queue_free(il);
1962 else
1963 il_tx_queue_free(il, txq_id);
1964 }
1965 il4965_free_dma_ptr(il, &il->kw);
1966
1967 il4965_free_dma_ptr(il, &il->scd_bc_tbls);
1968
1969 /* free tx queue structure */
6668e4eb 1970 il_free_txq_mem(il);
a1751b22
SG
1971}
1972
1973/**
1974 * il4965_txq_ctx_alloc - allocate TX queue context
1975 * Allocate all Tx DMA structures and initialize them
1976 *
1977 * @param il
1978 * @return error code
1979 */
e7392364
SG
1980int
1981il4965_txq_ctx_alloc(struct il_priv *il)
a1751b22 1982{
d87c771f 1983 int ret, txq_id;
a1751b22
SG
1984 unsigned long flags;
1985
1986 /* Free all tx/cmd queues and keep-warm buffer */
1987 il4965_hw_txq_ctx_free(il);
1988
e7392364
SG
1989 ret =
1990 il4965_alloc_dma_ptr(il, &il->scd_bc_tbls,
1991 il->hw_params.scd_bc_tbls_size);
a1751b22
SG
1992 if (ret) {
1993 IL_ERR("Scheduler BC Table allocation failed\n");
1994 goto error_bc_tbls;
1995 }
1996 /* Alloc keep-warm buffer */
1997 ret = il4965_alloc_dma_ptr(il, &il->kw, IL_KW_SIZE);
1998 if (ret) {
1999 IL_ERR("Keep Warm allocation failed\n");
2000 goto error_kw;
2001 }
2002
2003 /* allocate tx queue structure */
2004 ret = il_alloc_txq_mem(il);
2005 if (ret)
2006 goto error;
2007
2008 spin_lock_irqsave(&il->lock, flags);
2009
2010 /* Turn off all Tx DMA fifos */
2011 il4965_txq_set_sched(il, 0);
2012
2013 /* Tell NIC where to find the "keep warm" buffer */
9a95b370 2014 il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
a1751b22
SG
2015
2016 spin_unlock_irqrestore(&il->lock, flags);
2017
2018 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
2019 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
d87c771f 2020 ret = il_tx_queue_init(il, txq_id);
a1751b22
SG
2021 if (ret) {
2022 IL_ERR("Tx %d queue init failed\n", txq_id);
2023 goto error;
2024 }
2025 }
2026
2027 return ret;
2028
e7392364 2029error:
a1751b22
SG
2030 il4965_hw_txq_ctx_free(il);
2031 il4965_free_dma_ptr(il, &il->kw);
e7392364 2032error_kw:
a1751b22 2033 il4965_free_dma_ptr(il, &il->scd_bc_tbls);
e7392364 2034error_bc_tbls:
a1751b22
SG
2035 return ret;
2036}
2037
e7392364
SG
2038void
2039il4965_txq_ctx_reset(struct il_priv *il)
a1751b22 2040{
d87c771f 2041 int txq_id;
a1751b22
SG
2042 unsigned long flags;
2043
2044 spin_lock_irqsave(&il->lock, flags);
2045
2046 /* Turn off all Tx DMA fifos */
2047 il4965_txq_set_sched(il, 0);
a1751b22 2048 /* Tell NIC where to find the "keep warm" buffer */
9a95b370 2049 il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
a1751b22
SG
2050
2051 spin_unlock_irqrestore(&il->lock, flags);
2052
2053 /* Alloc and init all Tx queues, including the command queue (#4) */
d87c771f
SG
2054 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
2055 il_tx_queue_reset(il, txq_id);
a1751b22
SG
2056}
2057
60c46bf8 2058static void
775ed8ab 2059il4965_txq_ctx_unmap(struct il_priv *il)
a1751b22 2060{
775ed8ab 2061 int txq_id;
a1751b22
SG
2062
2063 if (!il->txq)
2064 return;
2065
2066 /* Unmap DMA from host system and free skb's */
2067 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
2068 if (txq_id == il->cmd_queue)
2069 il_cmd_queue_unmap(il);
2070 else
2071 il_tx_queue_unmap(il, txq_id);
2072}
2073
775ed8ab
SG
2074/**
2075 * il4965_txq_ctx_stop - Stop all Tx DMA channels
2076 */
2077void
2078il4965_txq_ctx_stop(struct il_priv *il)
2079{
2080 int ch, ret;
2081
2082 _il_wr_prph(il, IL49_SCD_TXFACT, 0);
2083
2084 /* Stop each Tx DMA channel, and wait for it to be idle */
2085 for (ch = 0; ch < il->hw_params.dma_chnl_num; ch++) {
2086 _il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
2087 ret =
2088 _il_poll_bit(il, FH49_TSSR_TX_STATUS_REG,
2089 FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
2090 FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
2091 1000);
2092 if (ret < 0)
2093 IL_ERR("Timeout stopping DMA channel %d [0x%08x]",
2094 ch, _il_rd(il, FH49_TSSR_TX_STATUS_REG));
2095 }
2096}
2097
a1751b22
SG
2098/*
2099 * Find first available (lowest unused) Tx Queue, mark it "active".
2100 * Called only when finding queue for aggregation.
2101 * Should never return anything < 7, because they should already
2102 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
2103 */
e7392364
SG
2104static int
2105il4965_txq_ctx_activate_free(struct il_priv *il)
a1751b22
SG
2106{
2107 int txq_id;
2108
2109 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
2110 if (!test_and_set_bit(txq_id, &il->txq_ctx_active_msk))
2111 return txq_id;
2112 return -1;
2113}
2114
2115/**
2116 * il4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
2117 */
e7392364
SG
2118static void
2119il4965_tx_queue_stop_scheduler(struct il_priv *il, u16 txq_id)
a1751b22
SG
2120{
2121 /* Simply stop the queue, but don't change any configuration;
2122 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
e7392364 2123 il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
1722f8e1
SG
2124 (0 << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
2125 (1 << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
a1751b22
SG
2126}
2127
2128/**
2129 * il4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
2130 */
e7392364
SG
2131static int
2132il4965_tx_queue_set_q2ratid(struct il_priv *il, u16 ra_tid, u16 txq_id)
a1751b22
SG
2133{
2134 u32 tbl_dw_addr;
2135 u32 tbl_dw;
2136 u16 scd_q2ratid;
2137
2138 scd_q2ratid = ra_tid & IL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
2139
e7392364
SG
2140 tbl_dw_addr =
2141 il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
a1751b22
SG
2142
2143 tbl_dw = il_read_targ_mem(il, tbl_dw_addr);
2144
2145 if (txq_id & 0x1)
2146 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
2147 else
2148 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
2149
2150 il_write_targ_mem(il, tbl_dw_addr, tbl_dw);
2151
2152 return 0;
2153}
2154
2155/**
2156 * il4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
2157 *
2158 * NOTE: txq_id must be greater than IL49_FIRST_AMPDU_QUEUE,
2159 * i.e. it must be one of the higher queues used for aggregation
2160 */
e7392364
SG
2161static int
2162il4965_txq_agg_enable(struct il_priv *il, int txq_id, int tx_fifo, int sta_id,
2163 int tid, u16 ssn_idx)
a1751b22
SG
2164{
2165 unsigned long flags;
2166 u16 ra_tid;
2167 int ret;
2168
2169 if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
2170 (IL49_FIRST_AMPDU_QUEUE +
89ef1ed2 2171 il->cfg->num_of_ampdu_queues <= txq_id)) {
e7392364 2172 IL_WARN("queue number out of range: %d, must be %d to %d\n",
a1751b22
SG
2173 txq_id, IL49_FIRST_AMPDU_QUEUE,
2174 IL49_FIRST_AMPDU_QUEUE +
89ef1ed2 2175 il->cfg->num_of_ampdu_queues - 1);
a1751b22
SG
2176 return -EINVAL;
2177 }
2178
2179 ra_tid = BUILD_RAxTID(sta_id, tid);
2180
2181 /* Modify device's station table to Tx this TID */
2182 ret = il4965_sta_tx_modify_enable_tid(il, sta_id, tid);
2183 if (ret)
2184 return ret;
2185
2186 spin_lock_irqsave(&il->lock, flags);
2187
2188 /* Stop this Tx queue before configuring it */
2189 il4965_tx_queue_stop_scheduler(il, txq_id);
2190
2191 /* Map receiver-address / traffic-ID to this queue */
2192 il4965_tx_queue_set_q2ratid(il, ra_tid, txq_id);
2193
2194 /* Set this queue as a chain-building queue */
2195 il_set_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
2196
2197 /* Place first TFD at idx corresponding to start sequence number.
2198 * Assumes that ssn_idx is valid (!= 0xFFF) */
2199 il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
2200 il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
2201 il4965_set_wr_ptrs(il, txq_id, ssn_idx);
2202
2203 /* Set up Tx win size and frame limit for this queue */
2204 il_write_targ_mem(il,
e7392364
SG
2205 il->scd_base_addr +
2206 IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
2207 (SCD_WIN_SIZE << IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS)
2208 & IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
a1751b22 2209
e7392364
SG
2210 il_write_targ_mem(il,
2211 il->scd_base_addr +
2212 IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
2213 (SCD_FRAME_LIMIT <<
2214 IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
2215 IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
a1751b22
SG
2216
2217 il_set_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
2218
2219 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
2220 il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 1);
2221
2222 spin_unlock_irqrestore(&il->lock, flags);
2223
2224 return 0;
2225}
2226
e7392364
SG
2227int
2228il4965_tx_agg_start(struct il_priv *il, struct ieee80211_vif *vif,
2229 struct ieee80211_sta *sta, u16 tid, u16 * ssn)
a1751b22
SG
2230{
2231 int sta_id;
2232 int tx_fifo;
2233 int txq_id;
2234 int ret;
2235 unsigned long flags;
2236 struct il_tid_data *tid_data;
2237
83007196
SG
2238 /* FIXME: warning if tx fifo not found ? */
2239 tx_fifo = il4965_get_fifo_from_tid(tid);
a1751b22
SG
2240 if (unlikely(tx_fifo < 0))
2241 return tx_fifo;
2242
53611e05 2243 D_HT("%s on ra = %pM tid = %d\n", __func__, sta->addr, tid);
a1751b22
SG
2244
2245 sta_id = il_sta_id(sta);
2246 if (sta_id == IL_INVALID_STATION) {
2247 IL_ERR("Start AGG on invalid station\n");
2248 return -ENXIO;
2249 }
2250 if (unlikely(tid >= MAX_TID_COUNT))
2251 return -EINVAL;
2252
2253 if (il->stations[sta_id].tid[tid].agg.state != IL_AGG_OFF) {
2254 IL_ERR("Start AGG when state is not IL_AGG_OFF !\n");
2255 return -ENXIO;
2256 }
2257
2258 txq_id = il4965_txq_ctx_activate_free(il);
2259 if (txq_id == -1) {
2260 IL_ERR("No free aggregation queue available\n");
2261 return -ENXIO;
2262 }
2263
2264 spin_lock_irqsave(&il->sta_lock, flags);
2265 tid_data = &il->stations[sta_id].tid[tid];
9a886586 2266 *ssn = IEEE80211_SEQ_TO_SN(tid_data->seq_number);
a1751b22 2267 tid_data->agg.txq_id = txq_id;
e7392364 2268 il_set_swq_id(&il->txq[txq_id], il4965_get_ac_from_tid(tid), txq_id);
a1751b22
SG
2269 spin_unlock_irqrestore(&il->sta_lock, flags);
2270
e7392364 2271 ret = il4965_txq_agg_enable(il, txq_id, tx_fifo, sta_id, tid, *ssn);
a1751b22
SG
2272 if (ret)
2273 return ret;
2274
2275 spin_lock_irqsave(&il->sta_lock, flags);
2276 tid_data = &il->stations[sta_id].tid[tid];
2277 if (tid_data->tfds_in_queue == 0) {
2278 D_HT("HW queue is empty\n");
2279 tid_data->agg.state = IL_AGG_ON;
2280 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2281 } else {
e7392364
SG
2282 D_HT("HW queue is NOT empty: %d packets in HW queue\n",
2283 tid_data->tfds_in_queue);
a1751b22
SG
2284 tid_data->agg.state = IL_EMPTYING_HW_QUEUE_ADDBA;
2285 }
2286 spin_unlock_irqrestore(&il->sta_lock, flags);
2287 return ret;
2288}
2289
2290/**
2291 * txq_id must be greater than IL49_FIRST_AMPDU_QUEUE
2292 * il->lock must be held by the caller
2293 */
e7392364
SG
2294static int
2295il4965_txq_agg_disable(struct il_priv *il, u16 txq_id, u16 ssn_idx, u8 tx_fifo)
a1751b22
SG
2296{
2297 if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
2298 (IL49_FIRST_AMPDU_QUEUE +
89ef1ed2 2299 il->cfg->num_of_ampdu_queues <= txq_id)) {
e7392364 2300 IL_WARN("queue number out of range: %d, must be %d to %d\n",
a1751b22
SG
2301 txq_id, IL49_FIRST_AMPDU_QUEUE,
2302 IL49_FIRST_AMPDU_QUEUE +
89ef1ed2 2303 il->cfg->num_of_ampdu_queues - 1);
a1751b22
SG
2304 return -EINVAL;
2305 }
2306
2307 il4965_tx_queue_stop_scheduler(il, txq_id);
2308
e7392364 2309 il_clear_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
a1751b22
SG
2310
2311 il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
2312 il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
2313 /* supposes that ssn_idx is valid (!= 0xFFF) */
2314 il4965_set_wr_ptrs(il, txq_id, ssn_idx);
2315
e7392364 2316 il_clear_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
a1751b22
SG
2317 il_txq_ctx_deactivate(il, txq_id);
2318 il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 0);
2319
2320 return 0;
2321}
2322
e7392364
SG
2323int
2324il4965_tx_agg_stop(struct il_priv *il, struct ieee80211_vif *vif,
2325 struct ieee80211_sta *sta, u16 tid)
a1751b22
SG
2326{
2327 int tx_fifo_id, txq_id, sta_id, ssn;
2328 struct il_tid_data *tid_data;
2329 int write_ptr, read_ptr;
2330 unsigned long flags;
2331
83007196
SG
2332 /* FIXME: warning if tx_fifo_id not found ? */
2333 tx_fifo_id = il4965_get_fifo_from_tid(tid);
a1751b22
SG
2334 if (unlikely(tx_fifo_id < 0))
2335 return tx_fifo_id;
2336
2337 sta_id = il_sta_id(sta);
2338
2339 if (sta_id == IL_INVALID_STATION) {
2340 IL_ERR("Invalid station for AGG tid %d\n", tid);
2341 return -ENXIO;
2342 }
2343
2344 spin_lock_irqsave(&il->sta_lock, flags);
2345
2346 tid_data = &il->stations[sta_id].tid[tid];
2347 ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
2348 txq_id = tid_data->agg.txq_id;
2349
2350 switch (il->stations[sta_id].tid[tid].agg.state) {
2351 case IL_EMPTYING_HW_QUEUE_ADDBA:
2352 /*
2353 * This can happen if the peer stops aggregation
2354 * again before we've had a chance to drain the
2355 * queue we selected previously, i.e. before the
2356 * session was really started completely.
2357 */
2358 D_HT("AGG stop before setup done\n");
2359 goto turn_off;
2360 case IL_AGG_ON:
2361 break;
2362 default:
2363 IL_WARN("Stopping AGG while state not ON or starting\n");
2364 }
2365
2366 write_ptr = il->txq[txq_id].q.write_ptr;
2367 read_ptr = il->txq[txq_id].q.read_ptr;
2368
2369 /* The queue is not empty */
2370 if (write_ptr != read_ptr) {
2371 D_HT("Stopping a non empty AGG HW QUEUE\n");
2372 il->stations[sta_id].tid[tid].agg.state =
e7392364 2373 IL_EMPTYING_HW_QUEUE_DELBA;
a1751b22
SG
2374 spin_unlock_irqrestore(&il->sta_lock, flags);
2375 return 0;
2376 }
2377
2378 D_HT("HW queue is empty\n");
e7392364 2379turn_off:
a1751b22
SG
2380 il->stations[sta_id].tid[tid].agg.state = IL_AGG_OFF;
2381
2382 /* do not restore/save irqs */
2383 spin_unlock(&il->sta_lock);
2384 spin_lock(&il->lock);
2385
2386 /*
2387 * the only reason this call can fail is queue number out of range,
2388 * which can happen if uCode is reloaded and all the station
2389 * information are lost. if it is outside the range, there is no need
2390 * to deactivate the uCode queue, just return "success" to allow
2391 * mac80211 to clean up it own data.
2392 */
2393 il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo_id);
2394 spin_unlock_irqrestore(&il->lock, flags);
2395
2396 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2397
2398 return 0;
2399}
2400
e7392364
SG
2401int
2402il4965_txq_check_empty(struct il_priv *il, int sta_id, u8 tid, int txq_id)
a1751b22
SG
2403{
2404 struct il_queue *q = &il->txq[txq_id].q;
2405 u8 *addr = il->stations[sta_id].sta.sta.addr;
2406 struct il_tid_data *tid_data = &il->stations[sta_id].tid[tid];
a1751b22
SG
2407
2408 lockdep_assert_held(&il->sta_lock);
2409
2410 switch (il->stations[sta_id].tid[tid].agg.state) {
2411 case IL_EMPTYING_HW_QUEUE_DELBA:
2412 /* We are reclaiming the last packet of the */
2413 /* aggregated HW queue */
e7392364 2414 if (txq_id == tid_data->agg.txq_id &&
a1751b22 2415 q->read_ptr == q->write_ptr) {
9a886586 2416 u16 ssn = IEEE80211_SEQ_TO_SN(tid_data->seq_number);
83007196 2417 int tx_fifo = il4965_get_fifo_from_tid(tid);
e7392364 2418 D_HT("HW queue empty: continue DELBA flow\n");
a1751b22
SG
2419 il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo);
2420 tid_data->agg.state = IL_AGG_OFF;
83007196 2421 ieee80211_stop_tx_ba_cb_irqsafe(il->vif, addr, tid);
a1751b22
SG
2422 }
2423 break;
2424 case IL_EMPTYING_HW_QUEUE_ADDBA:
2425 /* We are reclaiming the last packet of the queue */
2426 if (tid_data->tfds_in_queue == 0) {
e7392364 2427 D_HT("HW queue empty: continue ADDBA flow\n");
a1751b22 2428 tid_data->agg.state = IL_AGG_ON;
83007196 2429 ieee80211_start_tx_ba_cb_irqsafe(il->vif, addr, tid);
a1751b22
SG
2430 }
2431 break;
2432 }
2433
2434 return 0;
2435}
2436
e7392364 2437static void
83007196 2438il4965_non_agg_tx_status(struct il_priv *il, const u8 *addr1)
a1751b22
SG
2439{
2440 struct ieee80211_sta *sta;
2441 struct il_station_priv *sta_priv;
2442
2443 rcu_read_lock();
83007196 2444 sta = ieee80211_find_sta(il->vif, addr1);
a1751b22
SG
2445 if (sta) {
2446 sta_priv = (void *)sta->drv_priv;
2447 /* avoid atomic ops if this isn't a client */
2448 if (sta_priv->client &&
2449 atomic_dec_return(&sta_priv->pending_frames) == 0)
2450 ieee80211_sta_block_awake(il->hw, sta, false);
2451 }
2452 rcu_read_unlock();
2453}
2454
2455static void
00ea99e1 2456il4965_tx_status(struct il_priv *il, struct sk_buff *skb, bool is_agg)
a1751b22 2457{
00ea99e1 2458 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
a1751b22
SG
2459
2460 if (!is_agg)
83007196 2461 il4965_non_agg_tx_status(il, hdr->addr1);
a1751b22 2462
00ea99e1 2463 ieee80211_tx_status_irqsafe(il->hw, skb);
a1751b22
SG
2464}
2465
e7392364
SG
2466int
2467il4965_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx)
a1751b22
SG
2468{
2469 struct il_tx_queue *txq = &il->txq[txq_id];
2470 struct il_queue *q = &txq->q;
a1751b22
SG
2471 int nfreed = 0;
2472 struct ieee80211_hdr *hdr;
00ea99e1 2473 struct sk_buff *skb;
a1751b22
SG
2474
2475 if (idx >= q->n_bd || il_queue_used(q, idx) == 0) {
2476 IL_ERR("Read idx for DMA queue txq id (%d), idx %d, "
e7392364
SG
2477 "is out of range [0-%d] %d %d.\n", txq_id, idx, q->n_bd,
2478 q->write_ptr, q->read_ptr);
a1751b22
SG
2479 return 0;
2480 }
2481
e7392364 2482 for (idx = il_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
a1751b22
SG
2483 q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
2484
00ea99e1 2485 skb = txq->skbs[txq->q.read_ptr];
a1751b22 2486
00ea99e1 2487 if (WARN_ON_ONCE(skb == NULL))
a1751b22
SG
2488 continue;
2489
00ea99e1 2490 hdr = (struct ieee80211_hdr *) skb->data;
a1751b22
SG
2491 if (ieee80211_is_data_qos(hdr->frame_control))
2492 nfreed++;
2493
00ea99e1 2494 il4965_tx_status(il, skb, txq_id >= IL4965_FIRST_AMPDU_QUEUE);
a1751b22 2495
00ea99e1 2496 txq->skbs[txq->q.read_ptr] = NULL;
1600b875 2497 il->ops->txq_free_tfd(il, txq);
a1751b22
SG
2498 }
2499 return nfreed;
2500}
2501
2502/**
2503 * il4965_tx_status_reply_compressed_ba - Update tx status from block-ack
2504 *
2505 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
2506 * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
2507 */
e7392364
SG
2508static int
2509il4965_tx_status_reply_compressed_ba(struct il_priv *il, struct il_ht_agg *agg,
2510 struct il_compressed_ba_resp *ba_resp)
a1751b22
SG
2511{
2512 int i, sh, ack;
2513 u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
2514 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
2515 int successes = 0;
2516 struct ieee80211_tx_info *info;
2517 u64 bitmap, sent_bitmap;
2518
e7392364 2519 if (unlikely(!agg->wait_for_ba)) {
a1751b22
SG
2520 if (unlikely(ba_resp->bitmap))
2521 IL_ERR("Received BA when not expected\n");
2522 return -EINVAL;
2523 }
2524
2525 /* Mark that the expected block-ack response arrived */
2526 agg->wait_for_ba = 0;
e7392364 2527 D_TX_REPLY("BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
a1751b22
SG
2528
2529 /* Calculate shift to align block-ack bits with our Tx win bits */
2530 sh = agg->start_idx - SEQ_TO_IDX(seq_ctl >> 4);
e7392364 2531 if (sh < 0) /* tbw something is wrong with indices */
a1751b22
SG
2532 sh += 0x100;
2533
2534 if (agg->frame_count > (64 - sh)) {
2535 D_TX_REPLY("more frames than bitmap size");
2536 return -1;
2537 }
2538
2539 /* don't use 64-bit values for now */
2540 bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
2541
2542 /* check for success or failure according to the
2543 * transmitted bitmap and block-ack bitmap */
2544 sent_bitmap = bitmap & agg->bitmap;
2545
2546 /* For each frame attempted in aggregation,
2547 * update driver's record of tx frame's status. */
2548 i = 0;
2549 while (sent_bitmap) {
2550 ack = sent_bitmap & 1ULL;
2551 successes += ack;
e7392364
SG
2552 D_TX_REPLY("%s ON i=%d idx=%d raw=%d\n", ack ? "ACK" : "NACK",
2553 i, (agg->start_idx + i) & 0xff, agg->start_idx + i);
a1751b22
SG
2554 sent_bitmap >>= 1;
2555 ++i;
2556 }
2557
e7392364 2558 D_TX_REPLY("Bitmap %llx\n", (unsigned long long)bitmap);
a1751b22 2559
00ea99e1 2560 info = IEEE80211_SKB_CB(il->txq[scd_flow].skbs[agg->start_idx]);
a1751b22
SG
2561 memset(&info->status, 0, sizeof(info->status));
2562 info->flags |= IEEE80211_TX_STAT_ACK;
2563 info->flags |= IEEE80211_TX_STAT_AMPDU;
2564 info->status.ampdu_ack_len = successes;
2565 info->status.ampdu_len = agg->frame_count;
2566 il4965_hwrate_to_tx_control(il, agg->rate_n_flags, info);
2567
2568 return 0;
2569}
2570
3dfea27d
SG
2571static inline bool
2572il4965_is_tx_success(u32 status)
2573{
2574 status &= TX_STATUS_MSK;
2575 return (status == TX_STATUS_SUCCESS || status == TX_STATUS_DIRECT_DONE);
2576}
2577
2578static u8
2579il4965_find_station(struct il_priv *il, const u8 *addr)
2580{
2581 int i;
2582 int start = 0;
2583 int ret = IL_INVALID_STATION;
2584 unsigned long flags;
2585
2586 if (il->iw_mode == NL80211_IFTYPE_ADHOC)
2587 start = IL_STA_ID;
2588
2589 if (is_broadcast_ether_addr(addr))
2590 return il->hw_params.bcast_id;
2591
2592 spin_lock_irqsave(&il->sta_lock, flags);
2593 for (i = start; i < il->hw_params.max_stations; i++)
2594 if (il->stations[i].used &&
2e42e474 2595 ether_addr_equal(il->stations[i].sta.sta.addr, addr)) {
3dfea27d
SG
2596 ret = i;
2597 goto out;
2598 }
2599
2600 D_ASSOC("can not find STA %pM total %d\n", addr, il->num_stations);
2601
2602out:
2603 /*
2604 * It may be possible that more commands interacting with stations
2605 * arrive before we completed processing the adding of
2606 * station
2607 */
2608 if (ret != IL_INVALID_STATION &&
2609 (!(il->stations[ret].used & IL_STA_UCODE_ACTIVE) ||
2610 ((il->stations[ret].used & IL_STA_UCODE_ACTIVE) &&
2611 (il->stations[ret].used & IL_STA_UCODE_INPROGRESS)))) {
2612 IL_ERR("Requested station info for sta %d before ready.\n",
2613 ret);
2614 ret = IL_INVALID_STATION;
2615 }
2616 spin_unlock_irqrestore(&il->sta_lock, flags);
2617 return ret;
2618}
2619
2620static int
2621il4965_get_ra_sta_id(struct il_priv *il, struct ieee80211_hdr *hdr)
2622{
2623 if (il->iw_mode == NL80211_IFTYPE_STATION)
2624 return IL_AP_ID;
2625 else {
2626 u8 *da = ieee80211_get_DA(hdr);
2627
2628 return il4965_find_station(il, da);
2629 }
2630}
2631
2632static inline u32
2633il4965_get_scd_ssn(struct il4965_tx_resp *tx_resp)
2634{
9a886586
JB
2635 return le32_to_cpup(&tx_resp->u.status +
2636 tx_resp->frame_count) & IEEE80211_MAX_SN;
3dfea27d
SG
2637}
2638
2639static inline u32
2640il4965_tx_status_to_mac80211(u32 status)
2641{
2642 status &= TX_STATUS_MSK;
2643
2644 switch (status) {
2645 case TX_STATUS_SUCCESS:
2646 case TX_STATUS_DIRECT_DONE:
2647 return IEEE80211_TX_STAT_ACK;
2648 case TX_STATUS_FAIL_DEST_PS:
2649 return IEEE80211_TX_STAT_TX_FILTERED;
2650 default:
2651 return 0;
2652 }
2653}
2654
2655/**
2656 * il4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
2657 */
2658static int
2659il4965_tx_status_reply_tx(struct il_priv *il, struct il_ht_agg *agg,
2660 struct il4965_tx_resp *tx_resp, int txq_id,
2661 u16 start_idx)
2662{
2663 u16 status;
2664 struct agg_tx_status *frame_status = tx_resp->u.agg_status;
2665 struct ieee80211_tx_info *info = NULL;
2666 struct ieee80211_hdr *hdr = NULL;
2667 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
2668 int i, sh, idx;
2669 u16 seq;
2670 if (agg->wait_for_ba)
2671 D_TX_REPLY("got tx response w/o block-ack\n");
2672
2673 agg->frame_count = tx_resp->frame_count;
2674 agg->start_idx = start_idx;
2675 agg->rate_n_flags = rate_n_flags;
2676 agg->bitmap = 0;
2677
2678 /* num frames attempted by Tx command */
2679 if (agg->frame_count == 1) {
2680 /* Only one frame was attempted; no block-ack will arrive */
2681 status = le16_to_cpu(frame_status[0].status);
2682 idx = start_idx;
2683
2684 D_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n",
2685 agg->frame_count, agg->start_idx, idx);
2686
2687 info = IEEE80211_SKB_CB(il->txq[txq_id].skbs[idx]);
2688 info->status.rates[0].count = tx_resp->failure_frame + 1;
2689 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
2690 info->flags |= il4965_tx_status_to_mac80211(status);
2691 il4965_hwrate_to_tx_control(il, rate_n_flags, info);
2692
2693 D_TX_REPLY("1 Frame 0x%x failure :%d\n", status & 0xff,
2694 tx_resp->failure_frame);
2695 D_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags);
2696
2697 agg->wait_for_ba = 0;
2698 } else {
2699 /* Two or more frames were attempted; expect block-ack */
2700 u64 bitmap = 0;
2701 int start = agg->start_idx;
2702 struct sk_buff *skb;
2703
2704 /* Construct bit-map of pending frames within Tx win */
2705 for (i = 0; i < agg->frame_count; i++) {
2706 u16 sc;
2707 status = le16_to_cpu(frame_status[i].status);
2708 seq = le16_to_cpu(frame_status[i].sequence);
2709 idx = SEQ_TO_IDX(seq);
2710 txq_id = SEQ_TO_QUEUE(seq);
2711
2712 if (status &
2713 (AGG_TX_STATE_FEW_BYTES_MSK |
2714 AGG_TX_STATE_ABORT_MSK))
2715 continue;
2716
2717 D_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
2718 agg->frame_count, txq_id, idx);
2719
2720 skb = il->txq[txq_id].skbs[idx];
2721 if (WARN_ON_ONCE(skb == NULL))
2722 return -1;
2723 hdr = (struct ieee80211_hdr *) skb->data;
2724
2725 sc = le16_to_cpu(hdr->seq_ctrl);
9a886586 2726 if (idx != (IEEE80211_SEQ_TO_SN(sc) & 0xff)) {
3dfea27d
SG
2727 IL_ERR("BUG_ON idx doesn't match seq control"
2728 " idx=%d, seq_idx=%d, seq=%d\n", idx,
9a886586 2729 IEEE80211_SEQ_TO_SN(sc), hdr->seq_ctrl);
3dfea27d
SG
2730 return -1;
2731 }
2732
2733 D_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n", i, idx,
9a886586 2734 IEEE80211_SEQ_TO_SN(sc));
3dfea27d
SG
2735
2736 sh = idx - start;
2737 if (sh > 64) {
2738 sh = (start - idx) + 0xff;
2739 bitmap = bitmap << sh;
2740 sh = 0;
2741 start = idx;
2742 } else if (sh < -64)
2743 sh = 0xff - (start - idx);
2744 else if (sh < 0) {
2745 sh = start - idx;
2746 start = idx;
2747 bitmap = bitmap << sh;
2748 sh = 0;
2749 }
2750 bitmap |= 1ULL << sh;
2751 D_TX_REPLY("start=%d bitmap=0x%llx\n", start,
2752 (unsigned long long)bitmap);
2753 }
2754
2755 agg->bitmap = bitmap;
2756 agg->start_idx = start;
2757 D_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n",
2758 agg->frame_count, agg->start_idx,
2759 (unsigned long long)agg->bitmap);
2760
2761 if (bitmap)
2762 agg->wait_for_ba = 1;
2763 }
2764 return 0;
2765}
2766
2767/**
2768 * il4965_hdl_tx - Handle standard (non-aggregation) Tx response
2769 */
2770static void
2771il4965_hdl_tx(struct il_priv *il, struct il_rx_buf *rxb)
2772{
2773 struct il_rx_pkt *pkt = rxb_addr(rxb);
2774 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
2775 int txq_id = SEQ_TO_QUEUE(sequence);
2776 int idx = SEQ_TO_IDX(sequence);
2777 struct il_tx_queue *txq = &il->txq[txq_id];
2778 struct sk_buff *skb;
2779 struct ieee80211_hdr *hdr;
2780 struct ieee80211_tx_info *info;
2781 struct il4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
2782 u32 status = le32_to_cpu(tx_resp->u.status);
2783 int uninitialized_var(tid);
2784 int sta_id;
2785 int freed;
2786 u8 *qc = NULL;
2787 unsigned long flags;
2788
2789 if (idx >= txq->q.n_bd || il_queue_used(&txq->q, idx) == 0) {
2790 IL_ERR("Read idx for DMA queue txq_id (%d) idx %d "
2791 "is out of range [0-%d] %d %d\n", txq_id, idx,
2792 txq->q.n_bd, txq->q.write_ptr, txq->q.read_ptr);
2793 return;
2794 }
2795
2796 txq->time_stamp = jiffies;
2797
2798 skb = txq->skbs[txq->q.read_ptr];
2799 info = IEEE80211_SKB_CB(skb);
2800 memset(&info->status, 0, sizeof(info->status));
2801
2802 hdr = (struct ieee80211_hdr *) skb->data;
2803 if (ieee80211_is_data_qos(hdr->frame_control)) {
2804 qc = ieee80211_get_qos_ctl(hdr);
2805 tid = qc[0] & 0xf;
2806 }
2807
2808 sta_id = il4965_get_ra_sta_id(il, hdr);
2809 if (txq->sched_retry && unlikely(sta_id == IL_INVALID_STATION)) {
2810 IL_ERR("Station not known\n");
2811 return;
2812 }
2813
8cdbab7f
SG
2814 /*
2815 * Firmware will not transmit frame on passive channel, if it not yet
2816 * received some valid frame on that channel. When this error happen
2817 * we have to wait until firmware will unblock itself i.e. when we
2818 * note received beacon or other frame. We unblock queues in
2819 * il4965_pass_packet_to_mac80211 or in il_mac_bss_info_changed.
2820 */
2821 if (unlikely((status & TX_STATUS_MSK) == TX_STATUS_FAIL_PASSIVE_NO_RX) &&
2822 il->iw_mode == NL80211_IFTYPE_STATION) {
2823 il_stop_queues_by_reason(il, IL_STOP_REASON_PASSIVE);
2824 D_INFO("Stopped queues - RX waiting on passive channel\n");
2825 }
2826
3dfea27d
SG
2827 spin_lock_irqsave(&il->sta_lock, flags);
2828 if (txq->sched_retry) {
2829 const u32 scd_ssn = il4965_get_scd_ssn(tx_resp);
2830 struct il_ht_agg *agg = NULL;
2831 WARN_ON(!qc);
2832
2833 agg = &il->stations[sta_id].tid[tid].agg;
2834
2835 il4965_tx_status_reply_tx(il, agg, tx_resp, txq_id, idx);
2836
2837 /* check if BAR is needed */
2838 if (tx_resp->frame_count == 1 &&
2839 !il4965_is_tx_success(status))
2840 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
2841
2842 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
2843 idx = il_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
2844 D_TX_REPLY("Retry scheduler reclaim scd_ssn "
2845 "%d idx %d\n", scd_ssn, idx);
2846 freed = il4965_tx_queue_reclaim(il, txq_id, idx);
2847 if (qc)
2848 il4965_free_tfds_in_queue(il, sta_id, tid,
2849 freed);
2850
2851 if (il->mac80211_registered &&
2852 il_queue_space(&txq->q) > txq->q.low_mark &&
2853 agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
2854 il_wake_queue(il, txq);
2855 }
2856 } else {
2857 info->status.rates[0].count = tx_resp->failure_frame + 1;
2858 info->flags |= il4965_tx_status_to_mac80211(status);
2859 il4965_hwrate_to_tx_control(il,
2860 le32_to_cpu(tx_resp->rate_n_flags),
2861 info);
2862
2863 D_TX_REPLY("TXQ %d status %s (0x%08x) "
2864 "rate_n_flags 0x%x retries %d\n", txq_id,
2865 il4965_get_tx_fail_reason(status), status,
2866 le32_to_cpu(tx_resp->rate_n_flags),
2867 tx_resp->failure_frame);
2868
2869 freed = il4965_tx_queue_reclaim(il, txq_id, idx);
2870 if (qc && likely(sta_id != IL_INVALID_STATION))
2871 il4965_free_tfds_in_queue(il, sta_id, tid, freed);
2872 else if (sta_id == IL_INVALID_STATION)
2873 D_TX_REPLY("Station not known\n");
2874
2875 if (il->mac80211_registered &&
2876 il_queue_space(&txq->q) > txq->q.low_mark)
2877 il_wake_queue(il, txq);
2878 }
2879 if (qc && likely(sta_id != IL_INVALID_STATION))
2880 il4965_txq_check_empty(il, sta_id, tid, txq_id);
2881
2882 il4965_check_abort_status(il, tx_resp->frame_count, status);
2883
2884 spin_unlock_irqrestore(&il->sta_lock, flags);
2885}
2886
a1751b22
SG
2887/**
2888 * translate ucode response to mac80211 tx status control values
2889 */
e7392364
SG
2890void
2891il4965_hwrate_to_tx_control(struct il_priv *il, u32 rate_n_flags,
2892 struct ieee80211_tx_info *info)
a1751b22 2893{
d748b464 2894 struct ieee80211_tx_rate *r = &info->status.rates[0];
a1751b22 2895
d748b464 2896 info->status.antenna =
e7392364 2897 ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
a1751b22
SG
2898 if (rate_n_flags & RATE_MCS_HT_MSK)
2899 r->flags |= IEEE80211_TX_RC_MCS;
2900 if (rate_n_flags & RATE_MCS_GF_MSK)
2901 r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
2902 if (rate_n_flags & RATE_MCS_HT40_MSK)
2903 r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
2904 if (rate_n_flags & RATE_MCS_DUP_MSK)
2905 r->flags |= IEEE80211_TX_RC_DUP_DATA;
2906 if (rate_n_flags & RATE_MCS_SGI_MSK)
2907 r->flags |= IEEE80211_TX_RC_SHORT_GI;
2908 r->idx = il4965_hwrate_to_mac80211_idx(rate_n_flags, info->band);
2909}
2910
2911/**
6e9848b4 2912 * il4965_hdl_compressed_ba - Handler for N_COMPRESSED_BA
a1751b22
SG
2913 *
2914 * Handles block-acknowledge notification from device, which reports success
2915 * of frames sent via aggregation.
2916 */
60c46bf8 2917static void
e7392364 2918il4965_hdl_compressed_ba(struct il_priv *il, struct il_rx_buf *rxb)
a1751b22
SG
2919{
2920 struct il_rx_pkt *pkt = rxb_addr(rxb);
2921 struct il_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
2922 struct il_tx_queue *txq = NULL;
2923 struct il_ht_agg *agg;
2924 int idx;
2925 int sta_id;
2926 int tid;
2927 unsigned long flags;
2928
2929 /* "flow" corresponds to Tx queue */
2930 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
2931
2932 /* "ssn" is start of block-ack Tx win, corresponds to idx
2933 * (in Tx queue's circular buffer) of first TFD/frame in win */
2934 u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
2935
2936 if (scd_flow >= il->hw_params.max_txq_num) {
e7392364 2937 IL_ERR("BUG_ON scd_flow is bigger than number of queues\n");
a1751b22
SG
2938 return;
2939 }
2940
2941 txq = &il->txq[scd_flow];
2942 sta_id = ba_resp->sta_id;
2943 tid = ba_resp->tid;
2944 agg = &il->stations[sta_id].tid[tid].agg;
2945 if (unlikely(agg->txq_id != scd_flow)) {
2946 /*
2947 * FIXME: this is a uCode bug which need to be addressed,
2948 * log the information and return for now!
2949 * since it is possible happen very often and in order
2950 * not to fill the syslog, don't enable the logging by default
2951 */
e7392364
SG
2952 D_TX_REPLY("BA scd_flow %d does not match txq_id %d\n",
2953 scd_flow, agg->txq_id);
a1751b22
SG
2954 return;
2955 }
2956
2957 /* Find idx just before block-ack win */
2958 idx = il_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
2959
2960 spin_lock_irqsave(&il->sta_lock, flags);
2961
e7392364 2962 D_TX_REPLY("N_COMPRESSED_BA [%d] Received from %pM, " "sta_id = %d\n",
1722f8e1 2963 agg->wait_for_ba, (u8 *) &ba_resp->sta_addr_lo32,
e7392364
SG
2964 ba_resp->sta_id);
2965 D_TX_REPLY("TID = %d, SeqCtl = %d, bitmap = 0x%llx," "scd_flow = "
2966 "%d, scd_ssn = %d\n", ba_resp->tid, ba_resp->seq_ctl,
2967 (unsigned long long)le64_to_cpu(ba_resp->bitmap),
2968 ba_resp->scd_flow, ba_resp->scd_ssn);
2969 D_TX_REPLY("DAT start_idx = %d, bitmap = 0x%llx\n", agg->start_idx,
2970 (unsigned long long)agg->bitmap);
a1751b22
SG
2971
2972 /* Update driver's record of ACK vs. not for each frame in win */
2973 il4965_tx_status_reply_compressed_ba(il, agg, ba_resp);
2974
2975 /* Release all TFDs before the SSN, i.e. all TFDs in front of
2976 * block-ack win (we assume that they've been successfully
2977 * transmitted ... if not, it's too late anyway). */
2978 if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
2979 /* calculate mac80211 ampdu sw queue to wake */
2980 int freed = il4965_tx_queue_reclaim(il, scd_flow, idx);
2981 il4965_free_tfds_in_queue(il, sta_id, tid, freed);
2982
2983 if (il_queue_space(&txq->q) > txq->q.low_mark &&
2984 il->mac80211_registered &&
2985 agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
2986 il_wake_queue(il, txq);
2987
2988 il4965_txq_check_empty(il, sta_id, tid, scd_flow);
2989 }
2990
2991 spin_unlock_irqrestore(&il->sta_lock, flags);
2992}
2993
2994#ifdef CONFIG_IWLEGACY_DEBUG
e7392364
SG
2995const char *
2996il4965_get_tx_fail_reason(u32 status)
a1751b22
SG
2997{
2998#define TX_STATUS_FAIL(x) case TX_STATUS_FAIL_ ## x: return #x
2999#define TX_STATUS_POSTPONE(x) case TX_STATUS_POSTPONE_ ## x: return #x
3000
3001 switch (status & TX_STATUS_MSK) {
3002 case TX_STATUS_SUCCESS:
3003 return "SUCCESS";
e7392364
SG
3004 TX_STATUS_POSTPONE(DELAY);
3005 TX_STATUS_POSTPONE(FEW_BYTES);
3006 TX_STATUS_POSTPONE(QUIET_PERIOD);
3007 TX_STATUS_POSTPONE(CALC_TTAK);
3008 TX_STATUS_FAIL(INTERNAL_CROSSED_RETRY);
3009 TX_STATUS_FAIL(SHORT_LIMIT);
3010 TX_STATUS_FAIL(LONG_LIMIT);
3011 TX_STATUS_FAIL(FIFO_UNDERRUN);
3012 TX_STATUS_FAIL(DRAIN_FLOW);
3013 TX_STATUS_FAIL(RFKILL_FLUSH);
3014 TX_STATUS_FAIL(LIFE_EXPIRE);
3015 TX_STATUS_FAIL(DEST_PS);
3016 TX_STATUS_FAIL(HOST_ABORTED);
3017 TX_STATUS_FAIL(BT_RETRY);
3018 TX_STATUS_FAIL(STA_INVALID);
3019 TX_STATUS_FAIL(FRAG_DROPPED);
3020 TX_STATUS_FAIL(TID_DISABLE);
3021 TX_STATUS_FAIL(FIFO_FLUSHED);
3022 TX_STATUS_FAIL(INSUFFICIENT_CF_POLL);
3023 TX_STATUS_FAIL(PASSIVE_NO_RX);
3024 TX_STATUS_FAIL(NO_BEACON_ON_RADAR);
a1751b22
SG
3025 }
3026
3027 return "UNKNOWN";
3028
3029#undef TX_STATUS_FAIL
3030#undef TX_STATUS_POSTPONE
3031}
3032#endif /* CONFIG_IWLEGACY_DEBUG */
3033
eb3cdfb7
SG
3034static struct il_link_quality_cmd *
3035il4965_sta_alloc_lq(struct il_priv *il, u8 sta_id)
3036{
3037 int i, r;
3038 struct il_link_quality_cmd *link_cmd;
3039 u32 rate_flags = 0;
3040 __le32 rate_n_flags;
3041
3042 link_cmd = kzalloc(sizeof(struct il_link_quality_cmd), GFP_KERNEL);
3043 if (!link_cmd) {
3044 IL_ERR("Unable to allocate memory for LQ cmd.\n");
3045 return NULL;
3046 }
3047 /* Set up the rate scaling to start at selected rate, fall back
3048 * all the way down to 1M in IEEE order, and then spin on 1M */
3049 if (il->band == IEEE80211_BAND_5GHZ)
3050 r = RATE_6M_IDX;
3051 else
3052 r = RATE_1M_IDX;
3053
3054 if (r >= IL_FIRST_CCK_RATE && r <= IL_LAST_CCK_RATE)
3055 rate_flags |= RATE_MCS_CCK_MSK;
3056
e7392364
SG
3057 rate_flags |=
3058 il4965_first_antenna(il->hw_params.
3059 valid_tx_ant) << RATE_MCS_ANT_POS;
616107ed 3060 rate_n_flags = cpu_to_le32(il_rates[r].plcp | rate_flags);
eb3cdfb7
SG
3061 for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++)
3062 link_cmd->rs_table[i].rate_n_flags = rate_n_flags;
3063
3064 link_cmd->general_params.single_stream_ant_msk =
e7392364 3065 il4965_first_antenna(il->hw_params.valid_tx_ant);
eb3cdfb7
SG
3066
3067 link_cmd->general_params.dual_stream_ant_msk =
e7392364
SG
3068 il->hw_params.valid_tx_ant & ~il4965_first_antenna(il->hw_params.
3069 valid_tx_ant);
eb3cdfb7
SG
3070 if (!link_cmd->general_params.dual_stream_ant_msk) {
3071 link_cmd->general_params.dual_stream_ant_msk = ANT_AB;
3072 } else if (il4965_num_of_ant(il->hw_params.valid_tx_ant) == 2) {
3073 link_cmd->general_params.dual_stream_ant_msk =
e7392364 3074 il->hw_params.valid_tx_ant;
eb3cdfb7
SG
3075 }
3076
3077 link_cmd->agg_params.agg_dis_start_th = LINK_QUAL_AGG_DISABLE_START_DEF;
3078 link_cmd->agg_params.agg_time_limit =
e7392364 3079 cpu_to_le16(LINK_QUAL_AGG_TIME_LIMIT_DEF);
eb3cdfb7
SG
3080
3081 link_cmd->sta_id = sta_id;
3082
3083 return link_cmd;
3084}
3085
3086/*
3087 * il4965_add_bssid_station - Add the special IBSS BSSID station
3088 *
3089 * Function sleeps.
3090 */
3091int
83007196 3092il4965_add_bssid_station(struct il_priv *il, const u8 *addr, u8 *sta_id_r)
eb3cdfb7
SG
3093{
3094 int ret;
3095 u8 sta_id;
3096 struct il_link_quality_cmd *link_cmd;
3097 unsigned long flags;
3098
3099 if (sta_id_r)
3100 *sta_id_r = IL_INVALID_STATION;
3101
83007196 3102 ret = il_add_station_common(il, addr, 0, NULL, &sta_id);
eb3cdfb7
SG
3103 if (ret) {
3104 IL_ERR("Unable to add station %pM\n", addr);
3105 return ret;
3106 }
3107
3108 if (sta_id_r)
3109 *sta_id_r = sta_id;
3110
3111 spin_lock_irqsave(&il->sta_lock, flags);
3112 il->stations[sta_id].used |= IL_STA_LOCAL;
3113 spin_unlock_irqrestore(&il->sta_lock, flags);
3114
3115 /* Set up default rate scaling table in device's station table */
3116 link_cmd = il4965_sta_alloc_lq(il, sta_id);
3117 if (!link_cmd) {
e7392364
SG
3118 IL_ERR("Unable to initialize rate scaling for station %pM.\n",
3119 addr);
eb3cdfb7
SG
3120 return -ENOMEM;
3121 }
3122
83007196 3123 ret = il_send_lq_cmd(il, link_cmd, CMD_SYNC, true);
eb3cdfb7
SG
3124 if (ret)
3125 IL_ERR("Link quality command failed (%d)\n", ret);
3126
3127 spin_lock_irqsave(&il->sta_lock, flags);
3128 il->stations[sta_id].lq = link_cmd;
3129 spin_unlock_irqrestore(&il->sta_lock, flags);
3130
3131 return 0;
3132}
3133
e7392364 3134static int
83007196 3135il4965_static_wepkey_cmd(struct il_priv *il, bool send_if_empty)
eb3cdfb7 3136{
d735f921 3137 int i;
eb3cdfb7
SG
3138 u8 buff[sizeof(struct il_wep_cmd) +
3139 sizeof(struct il_wep_key) * WEP_KEYS_MAX];
3140 struct il_wep_cmd *wep_cmd = (struct il_wep_cmd *)buff;
e7392364 3141 size_t cmd_size = sizeof(struct il_wep_cmd);
eb3cdfb7 3142 struct il_host_cmd cmd = {
d98e2942 3143 .id = C_WEPKEY,
eb3cdfb7
SG
3144 .data = wep_cmd,
3145 .flags = CMD_SYNC,
3146 };
d735f921 3147 bool not_empty = false;
eb3cdfb7
SG
3148
3149 might_sleep();
3150
e7392364
SG
3151 memset(wep_cmd, 0,
3152 cmd_size + (sizeof(struct il_wep_key) * WEP_KEYS_MAX));
eb3cdfb7 3153
e7392364 3154 for (i = 0; i < WEP_KEYS_MAX; i++) {
d735f921
SG
3155 u8 key_size = il->_4965.wep_keys[i].key_size;
3156
eb3cdfb7 3157 wep_cmd->key[i].key_idx = i;
d735f921 3158 if (key_size) {
eb3cdfb7 3159 wep_cmd->key[i].key_offset = i;
d735f921
SG
3160 not_empty = true;
3161 } else
eb3cdfb7 3162 wep_cmd->key[i].key_offset = WEP_INVALID_OFFSET;
eb3cdfb7 3163
d735f921
SG
3164 wep_cmd->key[i].key_size = key_size;
3165 memcpy(&wep_cmd->key[i].key[3], il->_4965.wep_keys[i].key, key_size);
eb3cdfb7
SG
3166 }
3167
3168 wep_cmd->global_key_type = WEP_KEY_WEP_TYPE;
3169 wep_cmd->num_keys = WEP_KEYS_MAX;
3170
3171 cmd_size += sizeof(struct il_wep_key) * WEP_KEYS_MAX;
eb3cdfb7
SG
3172 cmd.len = cmd_size;
3173
3174 if (not_empty || send_if_empty)
3175 return il_send_cmd(il, &cmd);
3176 else
3177 return 0;
3178}
3179
e7392364 3180int
83007196 3181il4965_restore_default_wep_keys(struct il_priv *il)
eb3cdfb7
SG
3182{
3183 lockdep_assert_held(&il->mutex);
3184
83007196 3185 return il4965_static_wepkey_cmd(il, false);
eb3cdfb7
SG
3186}
3187
e7392364 3188int
83007196 3189il4965_remove_default_wep_key(struct il_priv *il,
e7392364 3190 struct ieee80211_key_conf *keyconf)
eb3cdfb7
SG
3191{
3192 int ret;
d735f921 3193 int idx = keyconf->keyidx;
eb3cdfb7
SG
3194
3195 lockdep_assert_held(&il->mutex);
3196
d735f921 3197 D_WEP("Removing default WEP key: idx=%d\n", idx);
eb3cdfb7 3198
d735f921 3199 memset(&il->_4965.wep_keys[idx], 0, sizeof(struct il_wep_key));
eb3cdfb7 3200 if (il_is_rfkill(il)) {
e7392364 3201 D_WEP("Not sending C_WEPKEY command due to RFKILL.\n");
eb3cdfb7
SG
3202 /* but keys in device are clear anyway so return success */
3203 return 0;
3204 }
83007196 3205 ret = il4965_static_wepkey_cmd(il, 1);
d735f921 3206 D_WEP("Remove default WEP key: idx=%d ret=%d\n", idx, ret);
eb3cdfb7
SG
3207
3208 return ret;
3209}
3210
e7392364 3211int
83007196 3212il4965_set_default_wep_key(struct il_priv *il,
e7392364 3213 struct ieee80211_key_conf *keyconf)
eb3cdfb7
SG
3214{
3215 int ret;
d735f921
SG
3216 int len = keyconf->keylen;
3217 int idx = keyconf->keyidx;
eb3cdfb7
SG
3218
3219 lockdep_assert_held(&il->mutex);
3220
d735f921 3221 if (len != WEP_KEY_LEN_128 && len != WEP_KEY_LEN_64) {
eb3cdfb7
SG
3222 D_WEP("Bad WEP key length %d\n", keyconf->keylen);
3223 return -EINVAL;
3224 }
3225
3226 keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
3227 keyconf->hw_key_idx = HW_KEY_DEFAULT;
8f9e5645 3228 il->stations[IL_AP_ID].keyinfo.cipher = keyconf->cipher;
eb3cdfb7 3229
d735f921
SG
3230 il->_4965.wep_keys[idx].key_size = len;
3231 memcpy(&il->_4965.wep_keys[idx].key, &keyconf->key, len);
eb3cdfb7 3232
83007196 3233 ret = il4965_static_wepkey_cmd(il, false);
eb3cdfb7 3234
d735f921 3235 D_WEP("Set default WEP key: len=%d idx=%d ret=%d\n", len, idx, ret);
eb3cdfb7
SG
3236 return ret;
3237}
3238
e7392364 3239static int
83007196 3240il4965_set_wep_dynamic_key_info(struct il_priv *il,
e7392364 3241 struct ieee80211_key_conf *keyconf, u8 sta_id)
eb3cdfb7
SG
3242{
3243 unsigned long flags;
3244 __le16 key_flags = 0;
3245 struct il_addsta_cmd sta_cmd;
3246
3247 lockdep_assert_held(&il->mutex);
3248
3249 keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
3250
3251 key_flags |= (STA_KEY_FLG_WEP | STA_KEY_FLG_MAP_KEY_MSK);
3252 key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
3253 key_flags &= ~STA_KEY_FLG_INVALID;
3254
3255 if (keyconf->keylen == WEP_KEY_LEN_128)
3256 key_flags |= STA_KEY_FLG_KEY_SIZE_MSK;
3257
b16db50a 3258 if (sta_id == il->hw_params.bcast_id)
eb3cdfb7
SG
3259 key_flags |= STA_KEY_MULTICAST_MSK;
3260
3261 spin_lock_irqsave(&il->sta_lock, flags);
3262
3263 il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
3264 il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
3265 il->stations[sta_id].keyinfo.keyidx = keyconf->keyidx;
3266
e7392364 3267 memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
eb3cdfb7 3268
e7392364
SG
3269 memcpy(&il->stations[sta_id].sta.key.key[3], keyconf->key,
3270 keyconf->keylen);
eb3cdfb7 3271
e7392364
SG
3272 if ((il->stations[sta_id].sta.key.
3273 key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
eb3cdfb7 3274 il->stations[sta_id].sta.key.key_offset =
e7392364 3275 il_get_free_ucode_key_idx(il);
eb3cdfb7
SG
3276 /* else, we are overriding an existing key => no need to allocated room
3277 * in uCode. */
3278
3279 WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
e7392364 3280 "no space for a new key");
eb3cdfb7
SG
3281
3282 il->stations[sta_id].sta.key.key_flags = key_flags;
3283 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
3284 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3285
3286 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3287 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3288 spin_unlock_irqrestore(&il->sta_lock, flags);
3289
3290 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3291}
3292
e7392364
SG
3293static int
3294il4965_set_ccmp_dynamic_key_info(struct il_priv *il,
e7392364 3295 struct ieee80211_key_conf *keyconf, u8 sta_id)
eb3cdfb7
SG
3296{
3297 unsigned long flags;
3298 __le16 key_flags = 0;
3299 struct il_addsta_cmd sta_cmd;
3300
3301 lockdep_assert_held(&il->mutex);
3302
3303 key_flags |= (STA_KEY_FLG_CCMP | STA_KEY_FLG_MAP_KEY_MSK);
3304 key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
3305 key_flags &= ~STA_KEY_FLG_INVALID;
3306
b16db50a 3307 if (sta_id == il->hw_params.bcast_id)
eb3cdfb7
SG
3308 key_flags |= STA_KEY_MULTICAST_MSK;
3309
3310 keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
3311
3312 spin_lock_irqsave(&il->sta_lock, flags);
3313 il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
3314 il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
3315
e7392364 3316 memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
eb3cdfb7 3317
e7392364 3318 memcpy(il->stations[sta_id].sta.key.key, keyconf->key, keyconf->keylen);
eb3cdfb7 3319
e7392364
SG
3320 if ((il->stations[sta_id].sta.key.
3321 key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
eb3cdfb7 3322 il->stations[sta_id].sta.key.key_offset =
e7392364 3323 il_get_free_ucode_key_idx(il);
eb3cdfb7
SG
3324 /* else, we are overriding an existing key => no need to allocated room
3325 * in uCode. */
3326
3327 WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
e7392364 3328 "no space for a new key");
eb3cdfb7
SG
3329
3330 il->stations[sta_id].sta.key.key_flags = key_flags;
3331 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
3332 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3333
3334 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3335 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3336 spin_unlock_irqrestore(&il->sta_lock, flags);
3337
3338 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3339}
3340
e7392364
SG
3341static int
3342il4965_set_tkip_dynamic_key_info(struct il_priv *il,
e7392364 3343 struct ieee80211_key_conf *keyconf, u8 sta_id)
eb3cdfb7
SG
3344{
3345 unsigned long flags;
3346 int ret = 0;
3347 __le16 key_flags = 0;
3348
3349 key_flags |= (STA_KEY_FLG_TKIP | STA_KEY_FLG_MAP_KEY_MSK);
3350 key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
3351 key_flags &= ~STA_KEY_FLG_INVALID;
3352
b16db50a 3353 if (sta_id == il->hw_params.bcast_id)
eb3cdfb7
SG
3354 key_flags |= STA_KEY_MULTICAST_MSK;
3355
3356 keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
3357 keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
3358
3359 spin_lock_irqsave(&il->sta_lock, flags);
3360
3361 il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
3362 il->stations[sta_id].keyinfo.keylen = 16;
3363
e7392364
SG
3364 if ((il->stations[sta_id].sta.key.
3365 key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
eb3cdfb7 3366 il->stations[sta_id].sta.key.key_offset =
e7392364 3367 il_get_free_ucode_key_idx(il);
eb3cdfb7
SG
3368 /* else, we are overriding an existing key => no need to allocated room
3369 * in uCode. */
3370
3371 WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
e7392364 3372 "no space for a new key");
eb3cdfb7
SG
3373
3374 il->stations[sta_id].sta.key.key_flags = key_flags;
3375
eb3cdfb7
SG
3376 /* This copy is acutally not needed: we get the key with each TX */
3377 memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, 16);
3378
3379 memcpy(il->stations[sta_id].sta.key.key, keyconf->key, 16);
3380
3381 spin_unlock_irqrestore(&il->sta_lock, flags);
3382
3383 return ret;
3384}
3385
e7392364 3386void
83007196
SG
3387il4965_update_tkip_key(struct il_priv *il, struct ieee80211_key_conf *keyconf,
3388 struct ieee80211_sta *sta, u32 iv32, u16 *phase1key)
eb3cdfb7
SG
3389{
3390 u8 sta_id;
3391 unsigned long flags;
3392 int i;
3393
3394 if (il_scan_cancel(il)) {
3395 /* cancel scan failed, just live w/ bad key and rely
3396 briefly on SW decryption */
3397 return;
3398 }
3399
83007196 3400 sta_id = il_sta_id_or_broadcast(il, sta);
eb3cdfb7
SG
3401 if (sta_id == IL_INVALID_STATION)
3402 return;
3403
3404 spin_lock_irqsave(&il->sta_lock, flags);
3405
3406 il->stations[sta_id].sta.key.tkip_rx_tsc_byte2 = (u8) iv32;
3407
3408 for (i = 0; i < 5; i++)
3409 il->stations[sta_id].sta.key.tkip_rx_ttak[i] =
e7392364 3410 cpu_to_le16(phase1key[i]);
eb3cdfb7
SG
3411
3412 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
3413 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3414
3415 il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
3416
3417 spin_unlock_irqrestore(&il->sta_lock, flags);
eb3cdfb7
SG
3418}
3419
e7392364 3420int
83007196 3421il4965_remove_dynamic_key(struct il_priv *il,
e7392364 3422 struct ieee80211_key_conf *keyconf, u8 sta_id)
eb3cdfb7
SG
3423{
3424 unsigned long flags;
3425 u16 key_flags;
3426 u8 keyidx;
3427 struct il_addsta_cmd sta_cmd;
3428
3429 lockdep_assert_held(&il->mutex);
3430
d735f921 3431 il->_4965.key_mapping_keys--;
eb3cdfb7
SG
3432
3433 spin_lock_irqsave(&il->sta_lock, flags);
3434 key_flags = le16_to_cpu(il->stations[sta_id].sta.key.key_flags);
3435 keyidx = (key_flags >> STA_KEY_FLG_KEYID_POS) & 0x3;
3436
e7392364 3437 D_WEP("Remove dynamic key: idx=%d sta=%d\n", keyconf->keyidx, sta_id);
eb3cdfb7
SG
3438
3439 if (keyconf->keyidx != keyidx) {
3440 /* We need to remove a key with idx different that the one
3441 * in the uCode. This means that the key we need to remove has
3442 * been replaced by another one with different idx.
3443 * Don't do anything and return ok
3444 */
3445 spin_unlock_irqrestore(&il->sta_lock, flags);
3446 return 0;
3447 }
3448
b48d9665 3449 if (il->stations[sta_id].sta.key.key_flags & STA_KEY_FLG_INVALID) {
e7392364
SG
3450 IL_WARN("Removing wrong key %d 0x%x\n", keyconf->keyidx,
3451 key_flags);
eb3cdfb7
SG
3452 spin_unlock_irqrestore(&il->sta_lock, flags);
3453 return 0;
3454 }
3455
e7392364
SG
3456 if (!test_and_clear_bit
3457 (il->stations[sta_id].sta.key.key_offset, &il->ucode_key_table))
eb3cdfb7 3458 IL_ERR("idx %d not used in uCode key table.\n",
e7392364
SG
3459 il->stations[sta_id].sta.key.key_offset);
3460 memset(&il->stations[sta_id].keyinfo, 0, sizeof(struct il_hw_key));
3461 memset(&il->stations[sta_id].sta.key, 0, sizeof(struct il4965_keyinfo));
eb3cdfb7 3462 il->stations[sta_id].sta.key.key_flags =
e7392364 3463 STA_KEY_FLG_NO_ENC | STA_KEY_FLG_INVALID;
b48d9665 3464 il->stations[sta_id].sta.key.key_offset = keyconf->hw_key_idx;
eb3cdfb7
SG
3465 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
3466 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3467
3468 if (il_is_rfkill(il)) {
e7392364
SG
3469 D_WEP
3470 ("Not sending C_ADD_STA command because RFKILL enabled.\n");
eb3cdfb7
SG
3471 spin_unlock_irqrestore(&il->sta_lock, flags);
3472 return 0;
3473 }
3474 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3475 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3476 spin_unlock_irqrestore(&il->sta_lock, flags);
3477
3478 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3479}
3480
e7392364 3481int
83007196
SG
3482il4965_set_dynamic_key(struct il_priv *il, struct ieee80211_key_conf *keyconf,
3483 u8 sta_id)
eb3cdfb7
SG
3484{
3485 int ret;
3486
3487 lockdep_assert_held(&il->mutex);
3488
d735f921 3489 il->_4965.key_mapping_keys++;
eb3cdfb7
SG
3490 keyconf->hw_key_idx = HW_KEY_DYNAMIC;
3491
3492 switch (keyconf->cipher) {
3493 case WLAN_CIPHER_SUITE_CCMP:
e7392364 3494 ret =
83007196 3495 il4965_set_ccmp_dynamic_key_info(il, keyconf, sta_id);
eb3cdfb7
SG
3496 break;
3497 case WLAN_CIPHER_SUITE_TKIP:
e7392364 3498 ret =
83007196 3499 il4965_set_tkip_dynamic_key_info(il, keyconf, sta_id);
eb3cdfb7
SG
3500 break;
3501 case WLAN_CIPHER_SUITE_WEP40:
3502 case WLAN_CIPHER_SUITE_WEP104:
83007196 3503 ret = il4965_set_wep_dynamic_key_info(il, keyconf, sta_id);
eb3cdfb7
SG
3504 break;
3505 default:
e7392364
SG
3506 IL_ERR("Unknown alg: %s cipher = %x\n", __func__,
3507 keyconf->cipher);
eb3cdfb7
SG
3508 ret = -EINVAL;
3509 }
3510
e7392364
SG
3511 D_WEP("Set dynamic key: cipher=%x len=%d idx=%d sta=%d ret=%d\n",
3512 keyconf->cipher, keyconf->keylen, keyconf->keyidx, sta_id, ret);
eb3cdfb7
SG
3513
3514 return ret;
3515}
3516
3517/**
3518 * il4965_alloc_bcast_station - add broadcast station into driver's station table.
3519 *
3520 * This adds the broadcast station into the driver's station table
3521 * and marks it driver active, so that it will be restored to the
3522 * device at the next best time.
3523 */
e7392364 3524int
83007196 3525il4965_alloc_bcast_station(struct il_priv *il)
eb3cdfb7
SG
3526{
3527 struct il_link_quality_cmd *link_cmd;
3528 unsigned long flags;
3529 u8 sta_id;
3530
3531 spin_lock_irqsave(&il->sta_lock, flags);
83007196 3532 sta_id = il_prep_station(il, il_bcast_addr, false, NULL);
eb3cdfb7
SG
3533 if (sta_id == IL_INVALID_STATION) {
3534 IL_ERR("Unable to prepare broadcast station\n");
3535 spin_unlock_irqrestore(&il->sta_lock, flags);
3536
3537 return -EINVAL;
3538 }
3539
3540 il->stations[sta_id].used |= IL_STA_DRIVER_ACTIVE;
3541 il->stations[sta_id].used |= IL_STA_BCAST;
3542 spin_unlock_irqrestore(&il->sta_lock, flags);
3543
3544 link_cmd = il4965_sta_alloc_lq(il, sta_id);
3545 if (!link_cmd) {
e7392364
SG
3546 IL_ERR
3547 ("Unable to initialize rate scaling for bcast station.\n");
eb3cdfb7
SG
3548 return -ENOMEM;
3549 }
3550
3551 spin_lock_irqsave(&il->sta_lock, flags);
3552 il->stations[sta_id].lq = link_cmd;
3553 spin_unlock_irqrestore(&il->sta_lock, flags);
3554
3555 return 0;
3556}
3557
3558/**
3559 * il4965_update_bcast_station - update broadcast station's LQ command
3560 *
3561 * Only used by iwl4965. Placed here to have all bcast station management
3562 * code together.
3563 */
e7392364 3564static int
83007196 3565il4965_update_bcast_station(struct il_priv *il)
eb3cdfb7
SG
3566{
3567 unsigned long flags;
3568 struct il_link_quality_cmd *link_cmd;
b16db50a 3569 u8 sta_id = il->hw_params.bcast_id;
eb3cdfb7
SG
3570
3571 link_cmd = il4965_sta_alloc_lq(il, sta_id);
3572 if (!link_cmd) {
1722f8e1 3573 IL_ERR("Unable to initialize rate scaling for bcast sta.\n");
eb3cdfb7
SG
3574 return -ENOMEM;
3575 }
3576
3577 spin_lock_irqsave(&il->sta_lock, flags);
3578 if (il->stations[sta_id].lq)
3579 kfree(il->stations[sta_id].lq);
3580 else
1722f8e1 3581 D_INFO("Bcast sta rate scaling has not been initialized.\n");
eb3cdfb7
SG
3582 il->stations[sta_id].lq = link_cmd;
3583 spin_unlock_irqrestore(&il->sta_lock, flags);
3584
3585 return 0;
3586}
3587
e7392364
SG
3588int
3589il4965_update_bcast_stations(struct il_priv *il)
eb3cdfb7 3590{
83007196 3591 return il4965_update_bcast_station(il);
eb3cdfb7
SG
3592}
3593
3594/**
3595 * il4965_sta_tx_modify_enable_tid - Enable Tx for this TID in station table
3596 */
e7392364
SG
3597int
3598il4965_sta_tx_modify_enable_tid(struct il_priv *il, int sta_id, int tid)
eb3cdfb7
SG
3599{
3600 unsigned long flags;
3601 struct il_addsta_cmd sta_cmd;
3602
3603 lockdep_assert_held(&il->mutex);
3604
3605 /* Remove "disable" flag, to enable Tx for this TID */
3606 spin_lock_irqsave(&il->sta_lock, flags);
3607 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_TID_DISABLE_TX;
3608 il->stations[sta_id].sta.tid_disable_tx &= cpu_to_le16(~(1 << tid));
3609 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3610 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3611 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3612 spin_unlock_irqrestore(&il->sta_lock, flags);
3613
3614 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3615}
3616
e7392364
SG
3617int
3618il4965_sta_rx_agg_start(struct il_priv *il, struct ieee80211_sta *sta, int tid,
3619 u16 ssn)
eb3cdfb7
SG
3620{
3621 unsigned long flags;
3622 int sta_id;
3623 struct il_addsta_cmd sta_cmd;
3624
3625 lockdep_assert_held(&il->mutex);
3626
3627 sta_id = il_sta_id(sta);
3628 if (sta_id == IL_INVALID_STATION)
3629 return -ENXIO;
3630
3631 spin_lock_irqsave(&il->sta_lock, flags);
3632 il->stations[sta_id].sta.station_flags_msk = 0;
3633 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_ADDBA_TID_MSK;
e7392364 3634 il->stations[sta_id].sta.add_immediate_ba_tid = (u8) tid;
eb3cdfb7
SG
3635 il->stations[sta_id].sta.add_immediate_ba_ssn = cpu_to_le16(ssn);
3636 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3637 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3638 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3639 spin_unlock_irqrestore(&il->sta_lock, flags);
3640
3641 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3642}
3643
e7392364
SG
3644int
3645il4965_sta_rx_agg_stop(struct il_priv *il, struct ieee80211_sta *sta, int tid)
eb3cdfb7
SG
3646{
3647 unsigned long flags;
3648 int sta_id;
3649 struct il_addsta_cmd sta_cmd;
3650
3651 lockdep_assert_held(&il->mutex);
3652
3653 sta_id = il_sta_id(sta);
3654 if (sta_id == IL_INVALID_STATION) {
3655 IL_ERR("Invalid station for AGG tid %d\n", tid);
3656 return -ENXIO;
3657 }
3658
3659 spin_lock_irqsave(&il->sta_lock, flags);
3660 il->stations[sta_id].sta.station_flags_msk = 0;
3661 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_DELBA_TID_MSK;
e7392364 3662 il->stations[sta_id].sta.remove_immediate_ba_tid = (u8) tid;
eb3cdfb7
SG
3663 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3664 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3665 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3666 spin_unlock_irqrestore(&il->sta_lock, flags);
3667
3668 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3669}
3670
3671void
3672il4965_sta_modify_sleep_tx_count(struct il_priv *il, int sta_id, int cnt)
3673{
3674 unsigned long flags;
3675
3676 spin_lock_irqsave(&il->sta_lock, flags);
3677 il->stations[sta_id].sta.station_flags |= STA_FLG_PWR_SAVE_MSK;
3678 il->stations[sta_id].sta.station_flags_msk = STA_FLG_PWR_SAVE_MSK;
3679 il->stations[sta_id].sta.sta.modify_mask =
e7392364 3680 STA_MODIFY_SLEEP_TX_COUNT_MSK;
eb3cdfb7
SG
3681 il->stations[sta_id].sta.sleep_tx_count = cpu_to_le16(cnt);
3682 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
e7392364 3683 il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
eb3cdfb7
SG
3684 spin_unlock_irqrestore(&il->sta_lock, flags);
3685
3686}
3687
e7392364
SG
3688void
3689il4965_update_chain_flags(struct il_priv *il)
be663ab6 3690{
c9363551
SG
3691 if (il->ops->set_rxon_chain) {
3692 il->ops->set_rxon_chain(il);
c8b03958 3693 if (il->active.rx_chain != il->staging.rx_chain)
83007196 3694 il_commit_rxon(il);
be663ab6
WYG
3695 }
3696}
3697
e7392364
SG
3698static void
3699il4965_clear_free_frames(struct il_priv *il)
be663ab6
WYG
3700{
3701 struct list_head *element;
3702
e7392364 3703 D_INFO("%d frames on pre-allocated heap on clear.\n", il->frames_count);
be663ab6 3704
46bc8d4b
SG
3705 while (!list_empty(&il->free_frames)) {
3706 element = il->free_frames.next;
be663ab6 3707 list_del(element);
e2ebc833 3708 kfree(list_entry(element, struct il_frame, list));
46bc8d4b 3709 il->frames_count--;
be663ab6
WYG
3710 }
3711
46bc8d4b 3712 if (il->frames_count) {
9406f797 3713 IL_WARN("%d frames still in use. Did we lose one?\n",
e7392364 3714 il->frames_count);
46bc8d4b 3715 il->frames_count = 0;
be663ab6
WYG
3716 }
3717}
3718
e7392364
SG
3719static struct il_frame *
3720il4965_get_free_frame(struct il_priv *il)
be663ab6 3721{
e2ebc833 3722 struct il_frame *frame;
be663ab6 3723 struct list_head *element;
46bc8d4b 3724 if (list_empty(&il->free_frames)) {
be663ab6
WYG
3725 frame = kzalloc(sizeof(*frame), GFP_KERNEL);
3726 if (!frame) {
9406f797 3727 IL_ERR("Could not allocate frame!\n");
be663ab6
WYG
3728 return NULL;
3729 }
3730
46bc8d4b 3731 il->frames_count++;
be663ab6
WYG
3732 return frame;
3733 }
3734
46bc8d4b 3735 element = il->free_frames.next;
be663ab6 3736 list_del(element);
e2ebc833 3737 return list_entry(element, struct il_frame, list);
be663ab6
WYG
3738}
3739
e7392364
SG
3740static void
3741il4965_free_frame(struct il_priv *il, struct il_frame *frame)
be663ab6
WYG
3742{
3743 memset(frame, 0, sizeof(*frame));
46bc8d4b 3744 list_add(&frame->list, &il->free_frames);
be663ab6
WYG
3745}
3746
e7392364
SG
3747static u32
3748il4965_fill_beacon_frame(struct il_priv *il, struct ieee80211_hdr *hdr,
3749 int left)
be663ab6 3750{
46bc8d4b 3751 lockdep_assert_held(&il->mutex);
be663ab6 3752
46bc8d4b 3753 if (!il->beacon_skb)
be663ab6
WYG
3754 return 0;
3755
46bc8d4b 3756 if (il->beacon_skb->len > left)
be663ab6
WYG
3757 return 0;
3758
46bc8d4b 3759 memcpy(hdr, il->beacon_skb->data, il->beacon_skb->len);
be663ab6 3760
46bc8d4b 3761 return il->beacon_skb->len;
be663ab6
WYG
3762}
3763
3764/* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
e7392364
SG
3765static void
3766il4965_set_beacon_tim(struct il_priv *il,
3767 struct il_tx_beacon_cmd *tx_beacon_cmd, u8 * beacon,
3768 u32 frame_size)
be663ab6
WYG
3769{
3770 u16 tim_idx;
3771 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
3772
3773 /*
0c2c8852 3774 * The idx is relative to frame start but we start looking at the
be663ab6
WYG
3775 * variable-length part of the beacon.
3776 */
3777 tim_idx = mgmt->u.beacon.variable - beacon;
3778
3779 /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
3780 while ((tim_idx < (frame_size - 2)) &&
e7392364
SG
3781 (beacon[tim_idx] != WLAN_EID_TIM))
3782 tim_idx += beacon[tim_idx + 1] + 2;
be663ab6
WYG
3783
3784 /* If TIM field was found, set variables */
3785 if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
3786 tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
e7392364 3787 tx_beacon_cmd->tim_size = beacon[tim_idx + 1];
be663ab6 3788 } else
9406f797 3789 IL_WARN("Unable to find TIM Element in beacon\n");
be663ab6
WYG
3790}
3791
e7392364
SG
3792static unsigned int
3793il4965_hw_get_beacon_cmd(struct il_priv *il, struct il_frame *frame)
be663ab6 3794{
e2ebc833 3795 struct il_tx_beacon_cmd *tx_beacon_cmd;
be663ab6
WYG
3796 u32 frame_size;
3797 u32 rate_flags;
3798 u32 rate;
3799 /*
3800 * We have to set up the TX command, the TX Beacon command, and the
3801 * beacon contents.
3802 */
3803
46bc8d4b 3804 lockdep_assert_held(&il->mutex);
be663ab6 3805
83007196
SG
3806 if (!il->beacon_enabled) {
3807 IL_ERR("Trying to build beacon without beaconing enabled\n");
be663ab6
WYG
3808 return 0;
3809 }
3810
3811 /* Initialize memory */
3812 tx_beacon_cmd = &frame->u.beacon;
3813 memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
3814
3815 /* Set up TX beacon contents */
e7392364
SG
3816 frame_size =
3817 il4965_fill_beacon_frame(il, tx_beacon_cmd->frame,
3818 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
be663ab6
WYG
3819 if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
3820 return 0;
3821 if (!frame_size)
3822 return 0;
3823
3824 /* Set up TX command fields */
e7392364 3825 tx_beacon_cmd->tx.len = cpu_to_le16((u16) frame_size);
b16db50a 3826 tx_beacon_cmd->tx.sta_id = il->hw_params.bcast_id;
be663ab6 3827 tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
e7392364
SG
3828 tx_beacon_cmd->tx.tx_flags =
3829 TX_CMD_FLG_SEQ_CTL_MSK | TX_CMD_FLG_TSF_MSK |
3830 TX_CMD_FLG_STA_RATE_MSK;
be663ab6
WYG
3831
3832 /* Set up TX beacon command fields */
e7392364
SG
3833 il4965_set_beacon_tim(il, tx_beacon_cmd, (u8 *) tx_beacon_cmd->frame,
3834 frame_size);
be663ab6
WYG
3835
3836 /* Set up packet rate and flags */
83007196 3837 rate = il_get_lowest_plcp(il);
a0c1ef3b 3838 il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
616107ed 3839 rate_flags = BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
e2ebc833 3840 if ((rate >= IL_FIRST_CCK_RATE) && (rate <= IL_LAST_CCK_RATE))
be663ab6 3841 rate_flags |= RATE_MCS_CCK_MSK;
616107ed 3842 tx_beacon_cmd->tx.rate_n_flags = cpu_to_le32(rate | rate_flags);
be663ab6
WYG
3843
3844 return sizeof(*tx_beacon_cmd) + frame_size;
3845}
3846
e7392364
SG
3847int
3848il4965_send_beacon_cmd(struct il_priv *il)
be663ab6 3849{
e2ebc833 3850 struct il_frame *frame;
be663ab6
WYG
3851 unsigned int frame_size;
3852 int rc;
3853
46bc8d4b 3854 frame = il4965_get_free_frame(il);
be663ab6 3855 if (!frame) {
9406f797 3856 IL_ERR("Could not obtain free frame buffer for beacon "
e7392364 3857 "command.\n");
be663ab6
WYG
3858 return -ENOMEM;
3859 }
3860
46bc8d4b 3861 frame_size = il4965_hw_get_beacon_cmd(il, frame);
be663ab6 3862 if (!frame_size) {
9406f797 3863 IL_ERR("Error configuring the beacon command\n");
46bc8d4b 3864 il4965_free_frame(il, frame);
be663ab6
WYG
3865 return -EINVAL;
3866 }
3867
e7392364 3868 rc = il_send_cmd_pdu(il, C_TX_BEACON, frame_size, &frame->u.cmd[0]);
be663ab6 3869
46bc8d4b 3870 il4965_free_frame(il, frame);
be663ab6
WYG
3871
3872 return rc;
3873}
3874
e7392364
SG
3875static inline dma_addr_t
3876il4965_tfd_tb_get_addr(struct il_tfd *tfd, u8 idx)
be663ab6 3877{
e2ebc833 3878 struct il_tfd_tb *tb = &tfd->tbs[idx];
be663ab6
WYG
3879
3880 dma_addr_t addr = get_unaligned_le32(&tb->lo);
3881 if (sizeof(dma_addr_t) > sizeof(u32))
3882 addr |=
e7392364
SG
3883 ((dma_addr_t) (le16_to_cpu(tb->hi_n_len) & 0xF) << 16) <<
3884 16;
be663ab6
WYG
3885
3886 return addr;
3887}
3888
e7392364
SG
3889static inline u16
3890il4965_tfd_tb_get_len(struct il_tfd *tfd, u8 idx)
be663ab6 3891{
e2ebc833 3892 struct il_tfd_tb *tb = &tfd->tbs[idx];
be663ab6
WYG
3893
3894 return le16_to_cpu(tb->hi_n_len) >> 4;
3895}
3896
e7392364
SG
3897static inline void
3898il4965_tfd_set_tb(struct il_tfd *tfd, u8 idx, dma_addr_t addr, u16 len)
be663ab6 3899{
e2ebc833 3900 struct il_tfd_tb *tb = &tfd->tbs[idx];
be663ab6
WYG
3901 u16 hi_n_len = len << 4;
3902
3903 put_unaligned_le32(addr, &tb->lo);
3904 if (sizeof(dma_addr_t) > sizeof(u32))
3905 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
3906
3907 tb->hi_n_len = cpu_to_le16(hi_n_len);
3908
3909 tfd->num_tbs = idx + 1;
3910}
3911
e7392364
SG
3912static inline u8
3913il4965_tfd_get_num_tbs(struct il_tfd *tfd)
be663ab6
WYG
3914{
3915 return tfd->num_tbs & 0x1f;
3916}
3917
3918/**
e2ebc833 3919 * il4965_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
46bc8d4b 3920 * @il - driver ilate data
be663ab6
WYG
3921 * @txq - tx queue
3922 *
0c2c8852 3923 * Does NOT advance any TFD circular buffer read/write idxes
be663ab6
WYG
3924 * Does NOT free the TFD itself (which is within circular buffer)
3925 */
e7392364
SG
3926void
3927il4965_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
be663ab6 3928{
e2ebc833
SG
3929 struct il_tfd *tfd_tmp = (struct il_tfd *)txq->tfds;
3930 struct il_tfd *tfd;
46bc8d4b 3931 struct pci_dev *dev = il->pci_dev;
0c2c8852 3932 int idx = txq->q.read_ptr;
be663ab6
WYG
3933 int i;
3934 int num_tbs;
3935
0c2c8852 3936 tfd = &tfd_tmp[idx];
be663ab6
WYG
3937
3938 /* Sanity check on number of chunks */
e2ebc833 3939 num_tbs = il4965_tfd_get_num_tbs(tfd);
be663ab6 3940
e2ebc833 3941 if (num_tbs >= IL_NUM_OF_TBS) {
9406f797 3942 IL_ERR("Too many chunks: %i\n", num_tbs);
be663ab6
WYG
3943 /* @todo issue fatal error, it is quite serious situation */
3944 return;
3945 }
3946
3947 /* Unmap tx_cmd */
3948 if (num_tbs)
e7392364
SG
3949 pci_unmap_single(dev, dma_unmap_addr(&txq->meta[idx], mapping),
3950 dma_unmap_len(&txq->meta[idx], len),
3951 PCI_DMA_BIDIRECTIONAL);
be663ab6
WYG
3952
3953 /* Unmap chunks, if any. */
3954 for (i = 1; i < num_tbs; i++)
e2ebc833 3955 pci_unmap_single(dev, il4965_tfd_tb_get_addr(tfd, i),
e7392364
SG
3956 il4965_tfd_tb_get_len(tfd, i),
3957 PCI_DMA_TODEVICE);
be663ab6
WYG
3958
3959 /* free SKB */
00ea99e1
SG
3960 if (txq->skbs) {
3961 struct sk_buff *skb = txq->skbs[txq->q.read_ptr];
be663ab6
WYG
3962
3963 /* can be called from irqs-disabled context */
3964 if (skb) {
3965 dev_kfree_skb_any(skb);
00ea99e1 3966 txq->skbs[txq->q.read_ptr] = NULL;
be663ab6
WYG
3967 }
3968 }
3969}
3970
e7392364
SG
3971int
3972il4965_hw_txq_attach_buf_to_tfd(struct il_priv *il, struct il_tx_queue *txq,
3973 dma_addr_t addr, u16 len, u8 reset, u8 pad)
be663ab6 3974{
e2ebc833
SG
3975 struct il_queue *q;
3976 struct il_tfd *tfd, *tfd_tmp;
be663ab6
WYG
3977 u32 num_tbs;
3978
3979 q = &txq->q;
e2ebc833 3980 tfd_tmp = (struct il_tfd *)txq->tfds;
be663ab6
WYG
3981 tfd = &tfd_tmp[q->write_ptr];
3982
3983 if (reset)
3984 memset(tfd, 0, sizeof(*tfd));
3985
e2ebc833 3986 num_tbs = il4965_tfd_get_num_tbs(tfd);
be663ab6
WYG
3987
3988 /* Each TFD can point to a maximum 20 Tx buffers */
e2ebc833 3989 if (num_tbs >= IL_NUM_OF_TBS) {
9406f797 3990 IL_ERR("Error can not send more than %d chunks\n",
e7392364 3991 IL_NUM_OF_TBS);
be663ab6
WYG
3992 return -EINVAL;
3993 }
3994
3995 BUG_ON(addr & ~DMA_BIT_MASK(36));
e2ebc833 3996 if (unlikely(addr & ~IL_TX_DMA_MASK))
e7392364 3997 IL_ERR("Unaligned address = %llx\n", (unsigned long long)addr);
be663ab6 3998
e2ebc833 3999 il4965_tfd_set_tb(tfd, num_tbs, addr, len);
be663ab6
WYG
4000
4001 return 0;
4002}
4003
4004/*
4005 * Tell nic where to find circular buffer of Tx Frame Descriptors for
4006 * given Tx queue, and enable the DMA channel used for that queue.
4007 *
4008 * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
4009 * channels supported in hardware.
4010 */
e7392364
SG
4011int
4012il4965_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq)
be663ab6
WYG
4013{
4014 int txq_id = txq->q.id;
4015
4016 /* Circular buffer (TFD queue in DRAM) physical base address */
e7392364 4017 il_wr(il, FH49_MEM_CBBC_QUEUE(txq_id), txq->q.dma_addr >> 8);
be663ab6
WYG
4018
4019 return 0;
4020}
4021
4022/******************************************************************************
4023 *
4024 * Generic RX handler implementations
4025 *
4026 ******************************************************************************/
e7392364
SG
4027static void
4028il4965_hdl_alive(struct il_priv *il, struct il_rx_buf *rxb)
be663ab6 4029{
dcae1c64 4030 struct il_rx_pkt *pkt = rxb_addr(rxb);
e2ebc833 4031 struct il_alive_resp *palive;
be663ab6
WYG
4032 struct delayed_work *pwork;
4033
4034 palive = &pkt->u.alive_frame;
4035
e7392364
SG
4036 D_INFO("Alive ucode status 0x%08X revision " "0x%01X 0x%01X\n",
4037 palive->is_valid, palive->ver_type, palive->ver_subtype);
be663ab6
WYG
4038
4039 if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
58de00a4 4040 D_INFO("Initialization Alive received.\n");
e7392364 4041 memcpy(&il->card_alive_init, &pkt->u.alive_frame,
e2ebc833 4042 sizeof(struct il_init_alive_resp));
46bc8d4b 4043 pwork = &il->init_alive_start;
be663ab6 4044 } else {
58de00a4 4045 D_INFO("Runtime Alive received.\n");
46bc8d4b 4046 memcpy(&il->card_alive, &pkt->u.alive_frame,
e2ebc833 4047 sizeof(struct il_alive_resp));
46bc8d4b 4048 pwork = &il->alive_start;
be663ab6
WYG
4049 }
4050
4051 /* We delay the ALIVE response by 5ms to
4052 * give the HW RF Kill time to activate... */
4053 if (palive->is_valid == UCODE_VALID_OK)
e7392364 4054 queue_delayed_work(il->workqueue, pwork, msecs_to_jiffies(5));
be663ab6 4055 else
9406f797 4056 IL_WARN("uCode did not respond OK.\n");
be663ab6
WYG
4057}
4058
4059/**
ebf0d90d 4060 * il4965_bg_stats_periodic - Timer callback to queue stats
be663ab6 4061 *
ebf0d90d 4062 * This callback is provided in order to send a stats request.
be663ab6
WYG
4063 *
4064 * This timer function is continually reset to execute within
527901d0
SG
4065 * 60 seconds since the last N_STATS was received. We need to
4066 * ensure we receive the stats in order to update the temperature
4067 * used for calibrating the TXPOWER.
be663ab6 4068 */
e7392364
SG
4069static void
4070il4965_bg_stats_periodic(unsigned long data)
be663ab6 4071{
46bc8d4b 4072 struct il_priv *il = (struct il_priv *)data;
be663ab6 4073
a6766ccd 4074 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
4075 return;
4076
4077 /* dont send host command if rf-kill is on */
46bc8d4b 4078 if (!il_is_ready_rf(il))
be663ab6
WYG
4079 return;
4080
ebf0d90d 4081 il_send_stats_request(il, CMD_ASYNC, false);
be663ab6
WYG
4082}
4083
e7392364
SG
4084static void
4085il4965_hdl_beacon(struct il_priv *il, struct il_rx_buf *rxb)
be663ab6 4086{
dcae1c64 4087 struct il_rx_pkt *pkt = rxb_addr(rxb);
e2ebc833 4088 struct il4965_beacon_notif *beacon =
e7392364 4089 (struct il4965_beacon_notif *)pkt->u.raw;
d3175167 4090#ifdef CONFIG_IWLEGACY_DEBUG
e2ebc833 4091 u8 rate = il4965_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
be663ab6 4092
5bf0dac4 4093 D_RX("beacon status %x retries %d iss %d tsf:0x%.8x%.8x rate %d\n",
e7392364
SG
4094 le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
4095 beacon->beacon_notify_hdr.failure_frame,
4096 le32_to_cpu(beacon->ibss_mgr_status),
4097 le32_to_cpu(beacon->high_tsf), le32_to_cpu(beacon->low_tsf), rate);
be663ab6 4098#endif
46bc8d4b 4099 il->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
be663ab6
WYG
4100}
4101
e7392364
SG
4102static void
4103il4965_perform_ct_kill_task(struct il_priv *il)
be663ab6
WYG
4104{
4105 unsigned long flags;
4106
58de00a4 4107 D_POWER("Stop all queues\n");
be663ab6 4108
46bc8d4b
SG
4109 if (il->mac80211_registered)
4110 ieee80211_stop_queues(il->hw);
be663ab6 4111
841b2cca 4112 _il_wr(il, CSR_UCODE_DRV_GP1_SET,
e7392364 4113 CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
841b2cca 4114 _il_rd(il, CSR_UCODE_DRV_GP1);
be663ab6 4115
46bc8d4b 4116 spin_lock_irqsave(&il->reg_lock, flags);
1e0f32a4 4117 if (likely(_il_grab_nic_access(il)))
13882269 4118 _il_release_nic_access(il);
46bc8d4b 4119 spin_unlock_irqrestore(&il->reg_lock, flags);
be663ab6
WYG
4120}
4121
4122/* Handle notification from uCode that card's power state is changing
4123 * due to software, hardware, or critical temperature RFKILL */
e7392364
SG
4124static void
4125il4965_hdl_card_state(struct il_priv *il, struct il_rx_buf *rxb)
be663ab6 4126{
dcae1c64 4127 struct il_rx_pkt *pkt = rxb_addr(rxb);
be663ab6 4128 u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
46bc8d4b 4129 unsigned long status = il->status;
be663ab6 4130
58de00a4 4131 D_RF_KILL("Card state received: HW:%s SW:%s CT:%s\n",
e7392364
SG
4132 (flags & HW_CARD_DISABLED) ? "Kill" : "On",
4133 (flags & SW_CARD_DISABLED) ? "Kill" : "On",
4134 (flags & CT_CARD_DISABLED) ? "Reached" : "Not reached");
be663ab6 4135
e7392364 4136 if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED | CT_CARD_DISABLED)) {
be663ab6 4137
841b2cca 4138 _il_wr(il, CSR_UCODE_DRV_GP1_SET,
e7392364 4139 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
be663ab6 4140
e7392364 4141 il_wr(il, HBUS_TARG_MBX_C, HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
be663ab6
WYG
4142
4143 if (!(flags & RXON_CARD_DISABLED)) {
841b2cca 4144 _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
e7392364 4145 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
0c1a94e2 4146 il_wr(il, HBUS_TARG_MBX_C,
e7392364 4147 HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
be663ab6
WYG
4148 }
4149 }
4150
4151 if (flags & CT_CARD_DISABLED)
46bc8d4b 4152 il4965_perform_ct_kill_task(il);
be663ab6
WYG
4153
4154 if (flags & HW_CARD_DISABLED)
bc269a8e 4155 set_bit(S_RFKILL, &il->status);
be663ab6 4156 else
bc269a8e 4157 clear_bit(S_RFKILL, &il->status);
be663ab6
WYG
4158
4159 if (!(flags & RXON_CARD_DISABLED))
46bc8d4b 4160 il_scan_cancel(il);
be663ab6 4161
bc269a8e
SG
4162 if ((test_bit(S_RFKILL, &status) !=
4163 test_bit(S_RFKILL, &il->status)))
46bc8d4b 4164 wiphy_rfkill_set_hw_state(il->hw->wiphy,
bc269a8e 4165 test_bit(S_RFKILL, &il->status));
be663ab6 4166 else
46bc8d4b 4167 wake_up(&il->wait_command_queue);
be663ab6
WYG
4168}
4169
4170/**
d0c72347 4171 * il4965_setup_handlers - Initialize Rx handler callbacks
be663ab6
WYG
4172 *
4173 * Setup the RX handlers for each of the reply types sent from the uCode
4174 * to the host.
4175 *
4176 * This function chains into the hardware specific files for them to setup
4177 * any hardware specific handlers as well.
4178 */
e7392364
SG
4179static void
4180il4965_setup_handlers(struct il_priv *il)
be663ab6 4181{
6e9848b4
SG
4182 il->handlers[N_ALIVE] = il4965_hdl_alive;
4183 il->handlers[N_ERROR] = il_hdl_error;
d2dfb33e 4184 il->handlers[N_CHANNEL_SWITCH] = il_hdl_csa;
e7392364 4185 il->handlers[N_SPECTRUM_MEASUREMENT] = il_hdl_spectrum_measurement;
d2dfb33e 4186 il->handlers[N_PM_SLEEP] = il_hdl_pm_sleep;
e7392364 4187 il->handlers[N_PM_DEBUG_STATS] = il_hdl_pm_debug_stats;
d2dfb33e 4188 il->handlers[N_BEACON] = il4965_hdl_beacon;
be663ab6
WYG
4189
4190 /*
4191 * The same handler is used for both the REPLY to a discrete
ebf0d90d
SG
4192 * stats request from the host as well as for the periodic
4193 * stats notifications (after received beacons) from the uCode.
be663ab6 4194 */
d2dfb33e
SG
4195 il->handlers[C_STATS] = il4965_hdl_c_stats;
4196 il->handlers[N_STATS] = il4965_hdl_stats;
be663ab6 4197
46bc8d4b 4198 il_setup_rx_scan_handlers(il);
be663ab6
WYG
4199
4200 /* status change handler */
e7392364 4201 il->handlers[N_CARD_STATE] = il4965_hdl_card_state;
be663ab6 4202
e7392364 4203 il->handlers[N_MISSED_BEACONS] = il4965_hdl_missed_beacon;
be663ab6 4204 /* Rx handlers */
6e9848b4
SG
4205 il->handlers[N_RX_PHY] = il4965_hdl_rx_phy;
4206 il->handlers[N_RX_MPDU] = il4965_hdl_rx;
3dfea27d 4207 il->handlers[N_RX] = il4965_hdl_rx;
be663ab6 4208 /* block ack */
6e9848b4 4209 il->handlers[N_COMPRESSED_BA] = il4965_hdl_compressed_ba;
3dfea27d
SG
4210 /* Tx response */
4211 il->handlers[C_TX] = il4965_hdl_tx;
be663ab6
WYG
4212}
4213
4214/**
e2ebc833 4215 * il4965_rx_handle - Main entry function for receiving responses from uCode
be663ab6 4216 *
d0c72347 4217 * Uses the il->handlers callback function array to invoke
be663ab6
WYG
4218 * the appropriate handlers, including command responses,
4219 * frame-received notifications, and other notifications.
4220 */
e7392364
SG
4221void
4222il4965_rx_handle(struct il_priv *il)
be663ab6 4223{
b73bb5f1 4224 struct il_rx_buf *rxb;
dcae1c64 4225 struct il_rx_pkt *pkt;
46bc8d4b 4226 struct il_rx_queue *rxq = &il->rxq;
be663ab6
WYG
4227 u32 r, i;
4228 int reclaim;
4229 unsigned long flags;
4230 u8 fill_rx = 0;
4231 u32 count = 8;
4232 int total_empty;
4233
0c2c8852 4234 /* uCode's read idx (stored in shared DRAM) indicates the last Rx
be663ab6 4235 * buffer that the driver may process (last buffer filled by ucode). */
e7392364 4236 r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
be663ab6
WYG
4237 i = rxq->read;
4238
4239 /* Rx interrupt, but nothing sent from uCode */
4240 if (i == r)
58de00a4 4241 D_RX("r = %d, i = %d\n", r, i);
be663ab6
WYG
4242
4243 /* calculate total frames need to be restock after handling RX */
4244 total_empty = r - rxq->write_actual;
4245 if (total_empty < 0)
4246 total_empty += RX_QUEUE_SIZE;
4247
4248 if (total_empty > (RX_QUEUE_SIZE / 2))
4249 fill_rx = 1;
4250
4251 while (i != r) {
4252 int len;
4253
4254 rxb = rxq->queue[i];
4255
4256 /* If an RXB doesn't have a Rx queue slot associated with it,
4257 * then a bug has been introduced in the queue refilling
4258 * routines -- catch it here */
4259 BUG_ON(rxb == NULL);
4260
4261 rxq->queue[i] = NULL;
4262
46bc8d4b
SG
4263 pci_unmap_page(il->pci_dev, rxb->page_dma,
4264 PAGE_SIZE << il->hw_params.rx_page_order,
be663ab6
WYG
4265 PCI_DMA_FROMDEVICE);
4266 pkt = rxb_addr(rxb);
4267
e94a4099 4268 len = le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK;
e7392364 4269 len += sizeof(u32); /* account for status word */
be663ab6
WYG
4270
4271 /* Reclaim a command buffer only if this packet is a response
4272 * to a (driver-originated) command.
4273 * If the packet (e.g. Rx frame) originated from uCode,
4274 * there is no command buffer to reclaim.
4275 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
4276 * but apparently a few don't get set; catch them here. */
4277 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
e7392364
SG
4278 (pkt->hdr.cmd != N_RX_PHY) && (pkt->hdr.cmd != N_RX) &&
4279 (pkt->hdr.cmd != N_RX_MPDU) &&
4280 (pkt->hdr.cmd != N_COMPRESSED_BA) &&
4281 (pkt->hdr.cmd != N_STATS) && (pkt->hdr.cmd != C_TX);
be663ab6
WYG
4282
4283 /* Based on type of command response or notification,
4284 * handle those that need handling via function in
d0c72347
SG
4285 * handlers table. See il4965_setup_handlers() */
4286 if (il->handlers[pkt->hdr.cmd]) {
e7392364
SG
4287 D_RX("r = %d, i = %d, %s, 0x%02x\n", r, i,
4288 il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
d0c72347
SG
4289 il->isr_stats.handlers[pkt->hdr.cmd]++;
4290 il->handlers[pkt->hdr.cmd] (il, rxb);
be663ab6
WYG
4291 } else {
4292 /* No handling needed */
e7392364
SG
4293 D_RX("r %d i %d No handler needed for %s, 0x%02x\n", r,
4294 i, il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
be663ab6
WYG
4295 }
4296
4297 /*
4298 * XXX: After here, we should always check rxb->page
4299 * against NULL before touching it or its virtual
d0c72347 4300 * memory (pkt). Because some handler might have
be663ab6
WYG
4301 * already taken or freed the pages.
4302 */
4303
4304 if (reclaim) {
4305 /* Invoke any callbacks, transfer the buffer to caller,
e2ebc833 4306 * and fire off the (possibly) blocking il_send_cmd()
be663ab6
WYG
4307 * as we reclaim the driver command queue */
4308 if (rxb->page)
46bc8d4b 4309 il_tx_cmd_complete(il, rxb);
be663ab6 4310 else
9406f797 4311 IL_WARN("Claim null rxb?\n");
be663ab6
WYG
4312 }
4313
4314 /* Reuse the page if possible. For notification packets and
4315 * SKBs that fail to Rx correctly, add them back into the
4316 * rx_free list for reuse later. */
4317 spin_lock_irqsave(&rxq->lock, flags);
4318 if (rxb->page != NULL) {
e7392364
SG
4319 rxb->page_dma =
4320 pci_map_page(il->pci_dev, rxb->page, 0,
4321 PAGE_SIZE << il->hw_params.
4322 rx_page_order, PCI_DMA_FROMDEVICE);
96ebbe8d
SG
4323
4324 if (unlikely(pci_dma_mapping_error(il->pci_dev,
4325 rxb->page_dma))) {
4326 __il_free_pages(il, rxb->page);
4327 rxb->page = NULL;
4328 list_add_tail(&rxb->list, &rxq->rx_used);
4329 } else {
4330 list_add_tail(&rxb->list, &rxq->rx_free);
4331 rxq->free_count++;
4332 }
be663ab6
WYG
4333 } else
4334 list_add_tail(&rxb->list, &rxq->rx_used);
4335
4336 spin_unlock_irqrestore(&rxq->lock, flags);
4337
4338 i = (i + 1) & RX_QUEUE_MASK;
4339 /* If there are a lot of unused frames,
4340 * restock the Rx queue so ucode wont assert. */
4341 if (fill_rx) {
4342 count++;
4343 if (count >= 8) {
4344 rxq->read = i;
46bc8d4b 4345 il4965_rx_replenish_now(il);
be663ab6
WYG
4346 count = 0;
4347 }
4348 }
4349 }
4350
4351 /* Backtrack one entry */
4352 rxq->read = i;
4353 if (fill_rx)
46bc8d4b 4354 il4965_rx_replenish_now(il);
be663ab6 4355 else
46bc8d4b 4356 il4965_rx_queue_restock(il);
be663ab6
WYG
4357}
4358
4359/* call this function to flush any scheduled tasklet */
e7392364
SG
4360static inline void
4361il4965_synchronize_irq(struct il_priv *il)
be663ab6 4362{
e7392364 4363 /* wait to make sure we flush pending tasklet */
46bc8d4b
SG
4364 synchronize_irq(il->pci_dev->irq);
4365 tasklet_kill(&il->irq_tasklet);
be663ab6
WYG
4366}
4367
e7392364
SG
4368static void
4369il4965_irq_tasklet(struct il_priv *il)
be663ab6
WYG
4370{
4371 u32 inta, handled = 0;
4372 u32 inta_fh;
4373 unsigned long flags;
4374 u32 i;
d3175167 4375#ifdef CONFIG_IWLEGACY_DEBUG
be663ab6
WYG
4376 u32 inta_mask;
4377#endif
4378
46bc8d4b 4379 spin_lock_irqsave(&il->lock, flags);
be663ab6
WYG
4380
4381 /* Ack/clear/reset pending uCode interrupts.
4382 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
4383 * and will clear only when CSR_FH_INT_STATUS gets cleared. */
841b2cca
SG
4384 inta = _il_rd(il, CSR_INT);
4385 _il_wr(il, CSR_INT, inta);
be663ab6
WYG
4386
4387 /* Ack/clear/reset pending flow-handler (DMA) interrupts.
4388 * Any new interrupts that happen after this, either while we're
4389 * in this tasklet, or later, will show up in next ISR/tasklet. */
841b2cca
SG
4390 inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
4391 _il_wr(il, CSR_FH_INT_STATUS, inta_fh);
be663ab6 4392
d3175167 4393#ifdef CONFIG_IWLEGACY_DEBUG
46bc8d4b 4394 if (il_get_debug_level(il) & IL_DL_ISR) {
be663ab6 4395 /* just for debug */
841b2cca 4396 inta_mask = _il_rd(il, CSR_INT_MASK);
e7392364
SG
4397 D_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n", inta,
4398 inta_mask, inta_fh);
be663ab6
WYG
4399 }
4400#endif
4401
46bc8d4b 4402 spin_unlock_irqrestore(&il->lock, flags);
be663ab6
WYG
4403
4404 /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
4405 * atomic, make sure that inta covers all the interrupts that
4406 * we've discovered, even if FH interrupt came in just after
4407 * reading CSR_INT. */
4408 if (inta_fh & CSR49_FH_INT_RX_MASK)
4409 inta |= CSR_INT_BIT_FH_RX;
4410 if (inta_fh & CSR49_FH_INT_TX_MASK)
4411 inta |= CSR_INT_BIT_FH_TX;
4412
4413 /* Now service all interrupt bits discovered above. */
4414 if (inta & CSR_INT_BIT_HW_ERR) {
9406f797 4415 IL_ERR("Hardware error detected. Restarting.\n");
be663ab6
WYG
4416
4417 /* Tell the device to stop sending interrupts */
46bc8d4b 4418 il_disable_interrupts(il);
be663ab6 4419
46bc8d4b
SG
4420 il->isr_stats.hw++;
4421 il_irq_handle_error(il);
be663ab6
WYG
4422
4423 handled |= CSR_INT_BIT_HW_ERR;
4424
4425 return;
4426 }
d3175167 4427#ifdef CONFIG_IWLEGACY_DEBUG
46bc8d4b 4428 if (il_get_debug_level(il) & (IL_DL_ISR)) {
be663ab6
WYG
4429 /* NIC fires this, but we don't use it, redundant with WAKEUP */
4430 if (inta & CSR_INT_BIT_SCD) {
58de00a4 4431 D_ISR("Scheduler finished to transmit "
e7392364 4432 "the frame/frames.\n");
46bc8d4b 4433 il->isr_stats.sch++;
be663ab6
WYG
4434 }
4435
4436 /* Alive notification via Rx interrupt will do the real work */
4437 if (inta & CSR_INT_BIT_ALIVE) {
58de00a4 4438 D_ISR("Alive interrupt\n");
46bc8d4b 4439 il->isr_stats.alive++;
be663ab6
WYG
4440 }
4441 }
4442#endif
4443 /* Safely ignore these bits for debug checks below */
4444 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
4445
4446 /* HW RF KILL switch toggled */
4447 if (inta & CSR_INT_BIT_RF_KILL) {
4448 int hw_rf_kill = 0;
c9363551
SG
4449
4450 if (!(_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
be663ab6
WYG
4451 hw_rf_kill = 1;
4452
9406f797 4453 IL_WARN("RF_KILL bit toggled to %s.\n",
e7392364 4454 hw_rf_kill ? "disable radio" : "enable radio");
be663ab6 4455
46bc8d4b 4456 il->isr_stats.rfkill++;
be663ab6
WYG
4457
4458 /* driver only loads ucode once setting the interface up.
4459 * the driver allows loading the ucode even if the radio
4460 * is killed. Hence update the killswitch state here. The
4461 * rfkill handler will care about restarting if needed.
4462 */
a6766ccd 4463 if (!test_bit(S_ALIVE, &il->status)) {
be663ab6 4464 if (hw_rf_kill)
bc269a8e 4465 set_bit(S_RFKILL, &il->status);
be663ab6 4466 else
bc269a8e 4467 clear_bit(S_RFKILL, &il->status);
46bc8d4b 4468 wiphy_rfkill_set_hw_state(il->hw->wiphy, hw_rf_kill);
be663ab6
WYG
4469 }
4470
4471 handled |= CSR_INT_BIT_RF_KILL;
4472 }
4473
4474 /* Chip got too hot and stopped itself */
4475 if (inta & CSR_INT_BIT_CT_KILL) {
9406f797 4476 IL_ERR("Microcode CT kill error detected.\n");
46bc8d4b 4477 il->isr_stats.ctkill++;
be663ab6
WYG
4478 handled |= CSR_INT_BIT_CT_KILL;
4479 }
4480
4481 /* Error detected by uCode */
4482 if (inta & CSR_INT_BIT_SW_ERR) {
e7392364
SG
4483 IL_ERR("Microcode SW error detected. " " Restarting 0x%X.\n",
4484 inta);
46bc8d4b
SG
4485 il->isr_stats.sw++;
4486 il_irq_handle_error(il);
be663ab6
WYG
4487 handled |= CSR_INT_BIT_SW_ERR;
4488 }
4489
4490 /*
4491 * uCode wakes up after power-down sleep.
4492 * Tell device about any new tx or host commands enqueued,
4493 * and about any Rx buffers made available while asleep.
4494 */
4495 if (inta & CSR_INT_BIT_WAKEUP) {
58de00a4 4496 D_ISR("Wakeup interrupt\n");
46bc8d4b
SG
4497 il_rx_queue_update_write_ptr(il, &il->rxq);
4498 for (i = 0; i < il->hw_params.max_txq_num; i++)
4499 il_txq_update_write_ptr(il, &il->txq[i]);
4500 il->isr_stats.wakeup++;
be663ab6
WYG
4501 handled |= CSR_INT_BIT_WAKEUP;
4502 }
4503
4504 /* All uCode command responses, including Tx command responses,
4505 * Rx "responses" (frame-received notification), and other
4506 * notifications from uCode come through here*/
4507 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
46bc8d4b
SG
4508 il4965_rx_handle(il);
4509 il->isr_stats.rx++;
be663ab6
WYG
4510 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
4511 }
4512
4513 /* This "Tx" DMA channel is used only for loading uCode */
4514 if (inta & CSR_INT_BIT_FH_TX) {
58de00a4 4515 D_ISR("uCode load interrupt\n");
46bc8d4b 4516 il->isr_stats.tx++;
be663ab6
WYG
4517 handled |= CSR_INT_BIT_FH_TX;
4518 /* Wake up uCode load routine, now that load is complete */
46bc8d4b
SG
4519 il->ucode_write_complete = 1;
4520 wake_up(&il->wait_command_queue);
be663ab6
WYG
4521 }
4522
4523 if (inta & ~handled) {
9406f797 4524 IL_ERR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
46bc8d4b 4525 il->isr_stats.unhandled++;
be663ab6
WYG
4526 }
4527
46bc8d4b 4528 if (inta & ~(il->inta_mask)) {
9406f797 4529 IL_WARN("Disabled INTA bits 0x%08x were pending\n",
e7392364 4530 inta & ~il->inta_mask);
9a95b370 4531 IL_WARN(" with FH49_INT = 0x%08x\n", inta_fh);
be663ab6
WYG
4532 }
4533
4534 /* Re-enable all interrupts */
93fd74e3 4535 /* only Re-enable if disabled by irq */
a6766ccd 4536 if (test_bit(S_INT_ENABLED, &il->status))
46bc8d4b 4537 il_enable_interrupts(il);
a078a1fd
SG
4538 /* Re-enable RF_KILL if it occurred */
4539 else if (handled & CSR_INT_BIT_RF_KILL)
46bc8d4b 4540 il_enable_rfkill_int(il);
be663ab6 4541
d3175167 4542#ifdef CONFIG_IWLEGACY_DEBUG
46bc8d4b 4543 if (il_get_debug_level(il) & (IL_DL_ISR)) {
841b2cca
SG
4544 inta = _il_rd(il, CSR_INT);
4545 inta_mask = _il_rd(il, CSR_INT_MASK);
4546 inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
e7392364
SG
4547 D_ISR("End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
4548 "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
be663ab6
WYG
4549 }
4550#endif
4551}
4552
4553/*****************************************************************************
4554 *
4555 * sysfs attributes
4556 *
4557 *****************************************************************************/
4558
d3175167 4559#ifdef CONFIG_IWLEGACY_DEBUG
be663ab6
WYG
4560
4561/*
4562 * The following adds a new attribute to the sysfs representation
4563 * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
4564 * used for controlling the debug level.
4565 *
4566 * See the level definitions in iwl for details.
4567 *
4568 * The debug_level being managed using sysfs below is a per device debug
4569 * level that is used instead of the global debug level if it (the per
4570 * device debug level) is set.
4571 */
e7392364
SG
4572static ssize_t
4573il4965_show_debug_level(struct device *d, struct device_attribute *attr,
4574 char *buf)
be663ab6 4575{
46bc8d4b
SG
4576 struct il_priv *il = dev_get_drvdata(d);
4577 return sprintf(buf, "0x%08X\n", il_get_debug_level(il));
be663ab6 4578}
e7392364
SG
4579
4580static ssize_t
4581il4965_store_debug_level(struct device *d, struct device_attribute *attr,
4582 const char *buf, size_t count)
be663ab6 4583{
46bc8d4b 4584 struct il_priv *il = dev_get_drvdata(d);
be663ab6
WYG
4585 unsigned long val;
4586 int ret;
4587
27d7f477 4588 ret = kstrtoul(buf, 0, &val);
be663ab6 4589 if (ret)
9406f797 4590 IL_ERR("%s is not in hex or decimal form.\n", buf);
288f9954 4591 else
46bc8d4b 4592 il->debug_level = val;
288f9954 4593
be663ab6
WYG
4594 return strnlen(buf, count);
4595}
4596
e7392364
SG
4597static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO, il4965_show_debug_level,
4598 il4965_store_debug_level);
be663ab6 4599
d3175167 4600#endif /* CONFIG_IWLEGACY_DEBUG */
be663ab6 4601
e7392364
SG
4602static ssize_t
4603il4965_show_temperature(struct device *d, struct device_attribute *attr,
4604 char *buf)
be663ab6 4605{
46bc8d4b 4606 struct il_priv *il = dev_get_drvdata(d);
be663ab6 4607
46bc8d4b 4608 if (!il_is_alive(il))
be663ab6
WYG
4609 return -EAGAIN;
4610
46bc8d4b 4611 return sprintf(buf, "%d\n", il->temperature);
be663ab6
WYG
4612}
4613
e2ebc833 4614static DEVICE_ATTR(temperature, S_IRUGO, il4965_show_temperature, NULL);
be663ab6 4615
e7392364
SG
4616static ssize_t
4617il4965_show_tx_power(struct device *d, struct device_attribute *attr, char *buf)
be663ab6 4618{
46bc8d4b 4619 struct il_priv *il = dev_get_drvdata(d);
be663ab6 4620
46bc8d4b 4621 if (!il_is_ready_rf(il))
be663ab6
WYG
4622 return sprintf(buf, "off\n");
4623 else
46bc8d4b 4624 return sprintf(buf, "%d\n", il->tx_power_user_lmt);
be663ab6
WYG
4625}
4626
e7392364
SG
4627static ssize_t
4628il4965_store_tx_power(struct device *d, struct device_attribute *attr,
4629 const char *buf, size_t count)
be663ab6 4630{
46bc8d4b 4631 struct il_priv *il = dev_get_drvdata(d);
be663ab6
WYG
4632 unsigned long val;
4633 int ret;
4634
27d7f477 4635 ret = kstrtoul(buf, 10, &val);
be663ab6 4636 if (ret)
9406f797 4637 IL_INFO("%s is not in decimal form.\n", buf);
be663ab6 4638 else {
46bc8d4b 4639 ret = il_set_tx_power(il, val, false);
be663ab6 4640 if (ret)
e7392364 4641 IL_ERR("failed setting tx power (0x%d).\n", ret);
be663ab6
WYG
4642 else
4643 ret = count;
4644 }
4645 return ret;
4646}
4647
e7392364
SG
4648static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, il4965_show_tx_power,
4649 il4965_store_tx_power);
be663ab6 4650
e2ebc833 4651static struct attribute *il_sysfs_entries[] = {
be663ab6
WYG
4652 &dev_attr_temperature.attr,
4653 &dev_attr_tx_power.attr,
d3175167 4654#ifdef CONFIG_IWLEGACY_DEBUG
be663ab6
WYG
4655 &dev_attr_debug_level.attr,
4656#endif
4657 NULL
4658};
4659
e2ebc833 4660static struct attribute_group il_attribute_group = {
be663ab6 4661 .name = NULL, /* put in device directory */
e2ebc833 4662 .attrs = il_sysfs_entries,
be663ab6
WYG
4663};
4664
4665/******************************************************************************
4666 *
4667 * uCode download functions
4668 *
4669 ******************************************************************************/
4670
e7392364
SG
4671static void
4672il4965_dealloc_ucode_pci(struct il_priv *il)
be663ab6 4673{
46bc8d4b
SG
4674 il_free_fw_desc(il->pci_dev, &il->ucode_code);
4675 il_free_fw_desc(il->pci_dev, &il->ucode_data);
4676 il_free_fw_desc(il->pci_dev, &il->ucode_data_backup);
4677 il_free_fw_desc(il->pci_dev, &il->ucode_init);
4678 il_free_fw_desc(il->pci_dev, &il->ucode_init_data);
4679 il_free_fw_desc(il->pci_dev, &il->ucode_boot);
be663ab6
WYG
4680}
4681
e7392364
SG
4682static void
4683il4965_nic_start(struct il_priv *il)
be663ab6
WYG
4684{
4685 /* Remove all resets to allow NIC to operate */
841b2cca 4686 _il_wr(il, CSR_RESET, 0);
be663ab6
WYG
4687}
4688
e2ebc833 4689static void il4965_ucode_callback(const struct firmware *ucode_raw,
e7392364
SG
4690 void *context);
4691static int il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length);
be663ab6 4692
e7392364
SG
4693static int __must_check
4694il4965_request_firmware(struct il_priv *il, bool first)
be663ab6 4695{
46bc8d4b 4696 const char *name_pre = il->cfg->fw_name_pre;
be663ab6
WYG
4697 char tag[8];
4698
4699 if (first) {
0c2c8852
SG
4700 il->fw_idx = il->cfg->ucode_api_max;
4701 sprintf(tag, "%d", il->fw_idx);
be663ab6 4702 } else {
0c2c8852
SG
4703 il->fw_idx--;
4704 sprintf(tag, "%d", il->fw_idx);
be663ab6
WYG
4705 }
4706
0c2c8852 4707 if (il->fw_idx < il->cfg->ucode_api_min) {
9406f797 4708 IL_ERR("no suitable firmware found!\n");
be663ab6
WYG
4709 return -ENOENT;
4710 }
4711
46bc8d4b 4712 sprintf(il->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
be663ab6 4713
e7392364 4714 D_INFO("attempting to load firmware '%s'\n", il->firmware_name);
be663ab6 4715
46bc8d4b
SG
4716 return request_firmware_nowait(THIS_MODULE, 1, il->firmware_name,
4717 &il->pci_dev->dev, GFP_KERNEL, il,
e2ebc833 4718 il4965_ucode_callback);
be663ab6
WYG
4719}
4720
e2ebc833 4721struct il4965_firmware_pieces {
be663ab6
WYG
4722 const void *inst, *data, *init, *init_data, *boot;
4723 size_t inst_size, data_size, init_size, init_data_size, boot_size;
4724};
4725
e7392364
SG
4726static int
4727il4965_load_firmware(struct il_priv *il, const struct firmware *ucode_raw,
4728 struct il4965_firmware_pieces *pieces)
be663ab6 4729{
e2ebc833 4730 struct il_ucode_header *ucode = (void *)ucode_raw->data;
be663ab6
WYG
4731 u32 api_ver, hdr_size;
4732 const u8 *src;
4733
46bc8d4b
SG
4734 il->ucode_ver = le32_to_cpu(ucode->ver);
4735 api_ver = IL_UCODE_API(il->ucode_ver);
be663ab6
WYG
4736
4737 switch (api_ver) {
4738 default:
4739 case 0:
4740 case 1:
4741 case 2:
4742 hdr_size = 24;
4743 if (ucode_raw->size < hdr_size) {
9406f797 4744 IL_ERR("File size too small!\n");
be663ab6
WYG
4745 return -EINVAL;
4746 }
4747 pieces->inst_size = le32_to_cpu(ucode->v1.inst_size);
4748 pieces->data_size = le32_to_cpu(ucode->v1.data_size);
4749 pieces->init_size = le32_to_cpu(ucode->v1.init_size);
e7392364 4750 pieces->init_data_size = le32_to_cpu(ucode->v1.init_data_size);
be663ab6
WYG
4751 pieces->boot_size = le32_to_cpu(ucode->v1.boot_size);
4752 src = ucode->v1.data;
4753 break;
4754 }
4755
4756 /* Verify size of file vs. image size info in file's header */
e7392364
SG
4757 if (ucode_raw->size !=
4758 hdr_size + pieces->inst_size + pieces->data_size +
4759 pieces->init_size + pieces->init_data_size + pieces->boot_size) {
be663ab6 4760
e7392364
SG
4761 IL_ERR("uCode file size %d does not match expected size\n",
4762 (int)ucode_raw->size);
be663ab6
WYG
4763 return -EINVAL;
4764 }
4765
4766 pieces->inst = src;
4767 src += pieces->inst_size;
4768 pieces->data = src;
4769 src += pieces->data_size;
4770 pieces->init = src;
4771 src += pieces->init_size;
4772 pieces->init_data = src;
4773 src += pieces->init_data_size;
4774 pieces->boot = src;
4775 src += pieces->boot_size;
4776
4777 return 0;
4778}
4779
4780/**
e2ebc833 4781 * il4965_ucode_callback - callback when firmware was loaded
be663ab6
WYG
4782 *
4783 * If loaded successfully, copies the firmware into buffers
4784 * for the card to fetch (via DMA).
4785 */
4786static void
e2ebc833 4787il4965_ucode_callback(const struct firmware *ucode_raw, void *context)
be663ab6 4788{
46bc8d4b 4789 struct il_priv *il = context;
e2ebc833 4790 struct il_ucode_header *ucode;
be663ab6 4791 int err;
e2ebc833 4792 struct il4965_firmware_pieces pieces;
46bc8d4b
SG
4793 const unsigned int api_max = il->cfg->ucode_api_max;
4794 const unsigned int api_min = il->cfg->ucode_api_min;
be663ab6
WYG
4795 u32 api_ver;
4796
4797 u32 max_probe_length = 200;
4798 u32 standard_phy_calibration_size =
e7392364 4799 IL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE;
be663ab6
WYG
4800
4801 memset(&pieces, 0, sizeof(pieces));
4802
4803 if (!ucode_raw) {
0c2c8852 4804 if (il->fw_idx <= il->cfg->ucode_api_max)
e7392364
SG
4805 IL_ERR("request for firmware file '%s' failed.\n",
4806 il->firmware_name);
be663ab6
WYG
4807 goto try_again;
4808 }
4809
e7392364
SG
4810 D_INFO("Loaded firmware file '%s' (%zd bytes).\n", il->firmware_name,
4811 ucode_raw->size);
be663ab6
WYG
4812
4813 /* Make sure that we got at least the API version number */
4814 if (ucode_raw->size < 4) {
9406f797 4815 IL_ERR("File size way too small!\n");
be663ab6
WYG
4816 goto try_again;
4817 }
4818
4819 /* Data from ucode file: header followed by uCode images */
e2ebc833 4820 ucode = (struct il_ucode_header *)ucode_raw->data;
be663ab6 4821
46bc8d4b 4822 err = il4965_load_firmware(il, ucode_raw, &pieces);
be663ab6
WYG
4823
4824 if (err)
4825 goto try_again;
4826
46bc8d4b 4827 api_ver = IL_UCODE_API(il->ucode_ver);
be663ab6
WYG
4828
4829 /*
4830 * api_ver should match the api version forming part of the
4831 * firmware filename ... but we don't check for that and only rely
4832 * on the API version read from firmware header from here on forward
4833 */
4834 if (api_ver < api_min || api_ver > api_max) {
e7392364
SG
4835 IL_ERR("Driver unable to support your firmware API. "
4836 "Driver supports v%u, firmware is v%u.\n", api_max,
4837 api_ver);
be663ab6
WYG
4838 goto try_again;
4839 }
4840
4841 if (api_ver != api_max)
e7392364
SG
4842 IL_ERR("Firmware has old API version. Expected v%u, "
4843 "got v%u. New firmware can be obtained "
4844 "from http://www.intellinuxwireless.org.\n", api_max,
4845 api_ver);
be663ab6 4846
9406f797 4847 IL_INFO("loaded firmware version %u.%u.%u.%u\n",
e7392364
SG
4848 IL_UCODE_MAJOR(il->ucode_ver), IL_UCODE_MINOR(il->ucode_ver),
4849 IL_UCODE_API(il->ucode_ver), IL_UCODE_SERIAL(il->ucode_ver));
be663ab6 4850
e7392364
SG
4851 snprintf(il->hw->wiphy->fw_version, sizeof(il->hw->wiphy->fw_version),
4852 "%u.%u.%u.%u", IL_UCODE_MAJOR(il->ucode_ver),
4853 IL_UCODE_MINOR(il->ucode_ver), IL_UCODE_API(il->ucode_ver),
46bc8d4b 4854 IL_UCODE_SERIAL(il->ucode_ver));
be663ab6
WYG
4855
4856 /*
4857 * For any of the failures below (before allocating pci memory)
4858 * we will try to load a version with a smaller API -- maybe the
4859 * user just got a corrupted version of the latest API.
4860 */
4861
e7392364
SG
4862 D_INFO("f/w package hdr ucode version raw = 0x%x\n", il->ucode_ver);
4863 D_INFO("f/w package hdr runtime inst size = %Zd\n", pieces.inst_size);
4864 D_INFO("f/w package hdr runtime data size = %Zd\n", pieces.data_size);
4865 D_INFO("f/w package hdr init inst size = %Zd\n", pieces.init_size);
4866 D_INFO("f/w package hdr init data size = %Zd\n", pieces.init_data_size);
4867 D_INFO("f/w package hdr boot inst size = %Zd\n", pieces.boot_size);
be663ab6
WYG
4868
4869 /* Verify that uCode images will fit in card's SRAM */
46bc8d4b 4870 if (pieces.inst_size > il->hw_params.max_inst_size) {
9406f797 4871 IL_ERR("uCode instr len %Zd too large to fit in\n",
e7392364 4872 pieces.inst_size);
be663ab6
WYG
4873 goto try_again;
4874 }
4875
46bc8d4b 4876 if (pieces.data_size > il->hw_params.max_data_size) {
9406f797 4877 IL_ERR("uCode data len %Zd too large to fit in\n",
e7392364 4878 pieces.data_size);
be663ab6
WYG
4879 goto try_again;
4880 }
4881
46bc8d4b 4882 if (pieces.init_size > il->hw_params.max_inst_size) {
9406f797 4883 IL_ERR("uCode init instr len %Zd too large to fit in\n",
e7392364 4884 pieces.init_size);
be663ab6
WYG
4885 goto try_again;
4886 }
4887
46bc8d4b 4888 if (pieces.init_data_size > il->hw_params.max_data_size) {
9406f797 4889 IL_ERR("uCode init data len %Zd too large to fit in\n",
e7392364 4890 pieces.init_data_size);
be663ab6
WYG
4891 goto try_again;
4892 }
4893
46bc8d4b 4894 if (pieces.boot_size > il->hw_params.max_bsm_size) {
9406f797 4895 IL_ERR("uCode boot instr len %Zd too large to fit in\n",
e7392364 4896 pieces.boot_size);
be663ab6
WYG
4897 goto try_again;
4898 }
4899
4900 /* Allocate ucode buffers for card's bus-master loading ... */
4901
4902 /* Runtime instructions and 2 copies of data:
4903 * 1) unmodified from disk
4904 * 2) backup cache for save/restore during power-downs */
46bc8d4b
SG
4905 il->ucode_code.len = pieces.inst_size;
4906 il_alloc_fw_desc(il->pci_dev, &il->ucode_code);
be663ab6 4907
46bc8d4b
SG
4908 il->ucode_data.len = pieces.data_size;
4909 il_alloc_fw_desc(il->pci_dev, &il->ucode_data);
be663ab6 4910
46bc8d4b
SG
4911 il->ucode_data_backup.len = pieces.data_size;
4912 il_alloc_fw_desc(il->pci_dev, &il->ucode_data_backup);
be663ab6 4913
46bc8d4b
SG
4914 if (!il->ucode_code.v_addr || !il->ucode_data.v_addr ||
4915 !il->ucode_data_backup.v_addr)
be663ab6
WYG
4916 goto err_pci_alloc;
4917
4918 /* Initialization instructions and data */
4919 if (pieces.init_size && pieces.init_data_size) {
46bc8d4b
SG
4920 il->ucode_init.len = pieces.init_size;
4921 il_alloc_fw_desc(il->pci_dev, &il->ucode_init);
be663ab6 4922
46bc8d4b
SG
4923 il->ucode_init_data.len = pieces.init_data_size;
4924 il_alloc_fw_desc(il->pci_dev, &il->ucode_init_data);
be663ab6 4925
46bc8d4b 4926 if (!il->ucode_init.v_addr || !il->ucode_init_data.v_addr)
be663ab6
WYG
4927 goto err_pci_alloc;
4928 }
4929
4930 /* Bootstrap (instructions only, no data) */
4931 if (pieces.boot_size) {
46bc8d4b
SG
4932 il->ucode_boot.len = pieces.boot_size;
4933 il_alloc_fw_desc(il->pci_dev, &il->ucode_boot);
be663ab6 4934
46bc8d4b 4935 if (!il->ucode_boot.v_addr)
be663ab6
WYG
4936 goto err_pci_alloc;
4937 }
4938
4939 /* Now that we can no longer fail, copy information */
4940
46bc8d4b 4941 il->sta_key_max_num = STA_KEY_MAX_NUM;
be663ab6
WYG
4942
4943 /* Copy images into buffers for card's bus-master reads ... */
4944
4945 /* Runtime instructions (first block of data in file) */
58de00a4 4946 D_INFO("Copying (but not loading) uCode instr len %Zd\n",
e7392364 4947 pieces.inst_size);
46bc8d4b 4948 memcpy(il->ucode_code.v_addr, pieces.inst, pieces.inst_size);
be663ab6 4949
58de00a4 4950 D_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
e7392364 4951 il->ucode_code.v_addr, (u32) il->ucode_code.p_addr);
be663ab6
WYG
4952
4953 /*
4954 * Runtime data
e2ebc833 4955 * NOTE: Copy into backup buffer will be done in il_up()
be663ab6 4956 */
58de00a4 4957 D_INFO("Copying (but not loading) uCode data len %Zd\n",
e7392364 4958 pieces.data_size);
46bc8d4b
SG
4959 memcpy(il->ucode_data.v_addr, pieces.data, pieces.data_size);
4960 memcpy(il->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
be663ab6
WYG
4961
4962 /* Initialization instructions */
4963 if (pieces.init_size) {
e7392364
SG
4964 D_INFO("Copying (but not loading) init instr len %Zd\n",
4965 pieces.init_size);
46bc8d4b 4966 memcpy(il->ucode_init.v_addr, pieces.init, pieces.init_size);
be663ab6
WYG
4967 }
4968
4969 /* Initialization data */
4970 if (pieces.init_data_size) {
e7392364
SG
4971 D_INFO("Copying (but not loading) init data len %Zd\n",
4972 pieces.init_data_size);
46bc8d4b 4973 memcpy(il->ucode_init_data.v_addr, pieces.init_data,
be663ab6
WYG
4974 pieces.init_data_size);
4975 }
4976
4977 /* Bootstrap instructions */
58de00a4 4978 D_INFO("Copying (but not loading) boot instr len %Zd\n",
e7392364 4979 pieces.boot_size);
46bc8d4b 4980 memcpy(il->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
be663ab6
WYG
4981
4982 /*
4983 * figure out the offset of chain noise reset and gain commands
4984 * base on the size of standard phy calibration commands table size
4985 */
46bc8d4b 4986 il->_4965.phy_calib_chain_noise_reset_cmd =
e7392364 4987 standard_phy_calibration_size;
46bc8d4b 4988 il->_4965.phy_calib_chain_noise_gain_cmd =
e7392364 4989 standard_phy_calibration_size + 1;
be663ab6
WYG
4990
4991 /**************************************************
4992 * This is still part of probe() in a sense...
4993 *
4994 * 9. Setup and register with mac80211 and debugfs
4995 **************************************************/
46bc8d4b 4996 err = il4965_mac_setup_register(il, max_probe_length);
be663ab6
WYG
4997 if (err)
4998 goto out_unbind;
4999
46bc8d4b 5000 err = il_dbgfs_register(il, DRV_NAME);
be663ab6 5001 if (err)
e7392364
SG
5002 IL_ERR("failed to create debugfs files. Ignoring error: %d\n",
5003 err);
be663ab6 5004
e7392364 5005 err = sysfs_create_group(&il->pci_dev->dev.kobj, &il_attribute_group);
be663ab6 5006 if (err) {
9406f797 5007 IL_ERR("failed to create sysfs device attributes\n");
be663ab6
WYG
5008 goto out_unbind;
5009 }
5010
5011 /* We have our copies now, allow OS release its copies */
5012 release_firmware(ucode_raw);
46bc8d4b 5013 complete(&il->_4965.firmware_loading_complete);
be663ab6
WYG
5014 return;
5015
e7392364 5016try_again:
be663ab6 5017 /* try next, if any */
46bc8d4b 5018 if (il4965_request_firmware(il, false))
be663ab6
WYG
5019 goto out_unbind;
5020 release_firmware(ucode_raw);
5021 return;
5022
e7392364 5023err_pci_alloc:
9406f797 5024 IL_ERR("failed to allocate pci memory\n");
46bc8d4b 5025 il4965_dealloc_ucode_pci(il);
e7392364 5026out_unbind:
46bc8d4b
SG
5027 complete(&il->_4965.firmware_loading_complete);
5028 device_release_driver(&il->pci_dev->dev);
be663ab6
WYG
5029 release_firmware(ucode_raw);
5030}
5031
e7392364 5032static const char *const desc_lookup_text[] = {
be663ab6
WYG
5033 "OK",
5034 "FAIL",
5035 "BAD_PARAM",
5036 "BAD_CHECKSUM",
5037 "NMI_INTERRUPT_WDG",
5038 "SYSASSERT",
5039 "FATAL_ERROR",
5040 "BAD_COMMAND",
5041 "HW_ERROR_TUNE_LOCK",
5042 "HW_ERROR_TEMPERATURE",
5043 "ILLEGAL_CHAN_FREQ",
3b98c7f4 5044 "VCC_NOT_STBL",
9a95b370 5045 "FH49_ERROR",
be663ab6
WYG
5046 "NMI_INTERRUPT_HOST",
5047 "NMI_INTERRUPT_ACTION_PT",
5048 "NMI_INTERRUPT_UNKNOWN",
5049 "UCODE_VERSION_MISMATCH",
5050 "HW_ERROR_ABS_LOCK",
5051 "HW_ERROR_CAL_LOCK_FAIL",
5052 "NMI_INTERRUPT_INST_ACTION_PT",
5053 "NMI_INTERRUPT_DATA_ACTION_PT",
5054 "NMI_TRM_HW_ER",
5055 "NMI_INTERRUPT_TRM",
861d9c3f 5056 "NMI_INTERRUPT_BREAK_POINT",
be663ab6
WYG
5057 "DEBUG_0",
5058 "DEBUG_1",
5059 "DEBUG_2",
5060 "DEBUG_3",
5061};
5062
e7392364
SG
5063static struct {
5064 char *name;
5065 u8 num;
5066} advanced_lookup[] = {
5067 {
5068 "NMI_INTERRUPT_WDG", 0x34}, {
5069 "SYSASSERT", 0x35}, {
5070 "UCODE_VERSION_MISMATCH", 0x37}, {
5071 "BAD_COMMAND", 0x38}, {
5072 "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C}, {
5073 "FATAL_ERROR", 0x3D}, {
5074 "NMI_TRM_HW_ERR", 0x46}, {
5075 "NMI_INTERRUPT_TRM", 0x4C}, {
5076 "NMI_INTERRUPT_BREAK_POINT", 0x54}, {
5077 "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C}, {
5078 "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64}, {
5079 "NMI_INTERRUPT_HOST", 0x66}, {
5080 "NMI_INTERRUPT_ACTION_PT", 0x7C}, {
5081 "NMI_INTERRUPT_UNKNOWN", 0x84}, {
5082 "NMI_INTERRUPT_INST_ACTION_PT", 0x86}, {
5083"ADVANCED_SYSASSERT", 0},};
5084
5085static const char *
5086il4965_desc_lookup(u32 num)
be663ab6
WYG
5087{
5088 int i;
5089 int max = ARRAY_SIZE(desc_lookup_text);
5090
5091 if (num < max)
5092 return desc_lookup_text[num];
5093
5094 max = ARRAY_SIZE(advanced_lookup) - 1;
5095 for (i = 0; i < max; i++) {
5096 if (advanced_lookup[i].num == num)
5097 break;
5098 }
5099 return advanced_lookup[i].name;
5100}
5101
5102#define ERROR_START_OFFSET (1 * sizeof(u32))
5103#define ERROR_ELEM_SIZE (7 * sizeof(u32))
5104
e7392364
SG
5105void
5106il4965_dump_nic_error_log(struct il_priv *il)
be663ab6
WYG
5107{
5108 u32 data2, line;
5109 u32 desc, time, count, base, data1;
5110 u32 blink1, blink2, ilink1, ilink2;
5111 u32 pc, hcmd;
5112
1722f8e1 5113 if (il->ucode_type == UCODE_INIT)
46bc8d4b 5114 base = le32_to_cpu(il->card_alive_init.error_event_table_ptr);
1722f8e1 5115 else
46bc8d4b 5116 base = le32_to_cpu(il->card_alive.error_event_table_ptr);
be663ab6 5117
1600b875 5118 if (!il->ops->is_valid_rtc_data_addr(base)) {
e7392364
SG
5119 IL_ERR("Not valid error log pointer 0x%08X for %s uCode\n",
5120 base, (il->ucode_type == UCODE_INIT) ? "Init" : "RT");
be663ab6
WYG
5121 return;
5122 }
5123
46bc8d4b 5124 count = il_read_targ_mem(il, base);
be663ab6
WYG
5125
5126 if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
9406f797 5127 IL_ERR("Start IWL Error Log Dump:\n");
e7392364 5128 IL_ERR("Status: 0x%08lX, count: %d\n", il->status, count);
46bc8d4b
SG
5129 }
5130
5131 desc = il_read_targ_mem(il, base + 1 * sizeof(u32));
5132 il->isr_stats.err_code = desc;
5133 pc = il_read_targ_mem(il, base + 2 * sizeof(u32));
5134 blink1 = il_read_targ_mem(il, base + 3 * sizeof(u32));
5135 blink2 = il_read_targ_mem(il, base + 4 * sizeof(u32));
5136 ilink1 = il_read_targ_mem(il, base + 5 * sizeof(u32));
5137 ilink2 = il_read_targ_mem(il, base + 6 * sizeof(u32));
5138 data1 = il_read_targ_mem(il, base + 7 * sizeof(u32));
5139 data2 = il_read_targ_mem(il, base + 8 * sizeof(u32));
5140 line = il_read_targ_mem(il, base + 9 * sizeof(u32));
5141 time = il_read_targ_mem(il, base + 11 * sizeof(u32));
5142 hcmd = il_read_targ_mem(il, base + 22 * sizeof(u32));
5143
9406f797 5144 IL_ERR("Desc Time "
e7392364 5145 "data1 data2 line\n");
9406f797 5146 IL_ERR("%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
e7392364 5147 il4965_desc_lookup(desc), desc, time, data1, data2, line);
9406f797 5148 IL_ERR("pc blink1 blink2 ilink1 ilink2 hcmd\n");
e7392364
SG
5149 IL_ERR("0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n", pc, blink1,
5150 blink2, ilink1, ilink2, hcmd);
be663ab6
WYG
5151}
5152
e7392364
SG
5153static void
5154il4965_rf_kill_ct_config(struct il_priv *il)
be663ab6 5155{
e2ebc833 5156 struct il_ct_kill_config cmd;
be663ab6
WYG
5157 unsigned long flags;
5158 int ret = 0;
5159
46bc8d4b 5160 spin_lock_irqsave(&il->lock, flags);
841b2cca 5161 _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
e7392364 5162 CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
46bc8d4b 5163 spin_unlock_irqrestore(&il->lock, flags);
be663ab6
WYG
5164
5165 cmd.critical_temperature_R =
e7392364 5166 cpu_to_le32(il->hw_params.ct_kill_threshold);
be663ab6 5167
e7392364 5168 ret = il_send_cmd_pdu(il, C_CT_KILL_CONFIG, sizeof(cmd), &cmd);
be663ab6 5169 if (ret)
4d69c752 5170 IL_ERR("C_CT_KILL_CONFIG failed\n");
be663ab6 5171 else
e7392364
SG
5172 D_INFO("C_CT_KILL_CONFIG " "succeeded, "
5173 "critical temperature is %d\n",
5174 il->hw_params.ct_kill_threshold);
be663ab6
WYG
5175}
5176
5177static const s8 default_queue_to_tx_fifo[] = {
e2ebc833
SG
5178 IL_TX_FIFO_VO,
5179 IL_TX_FIFO_VI,
5180 IL_TX_FIFO_BE,
5181 IL_TX_FIFO_BK,
d3175167 5182 IL49_CMD_FIFO_NUM,
e2ebc833
SG
5183 IL_TX_FIFO_UNUSED,
5184 IL_TX_FIFO_UNUSED,
be663ab6
WYG
5185};
5186
e53aac42
SG
5187#define IL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
5188
e7392364
SG
5189static int
5190il4965_alive_notify(struct il_priv *il)
be663ab6
WYG
5191{
5192 u32 a;
5193 unsigned long flags;
5194 int i, chan;
5195 u32 reg_val;
5196
46bc8d4b 5197 spin_lock_irqsave(&il->lock, flags);
be663ab6
WYG
5198
5199 /* Clear 4965's internal Tx Scheduler data base */
e7392364 5200 il->scd_base_addr = il_rd_prph(il, IL49_SCD_SRAM_BASE_ADDR);
d3175167
SG
5201 a = il->scd_base_addr + IL49_SCD_CONTEXT_DATA_OFFSET;
5202 for (; a < il->scd_base_addr + IL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
46bc8d4b 5203 il_write_targ_mem(il, a, 0);
d3175167 5204 for (; a < il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
46bc8d4b 5205 il_write_targ_mem(il, a, 0);
e7392364
SG
5206 for (;
5207 a <
5208 il->scd_base_addr +
5209 IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(il->hw_params.max_txq_num);
5210 a += 4)
46bc8d4b 5211 il_write_targ_mem(il, a, 0);
be663ab6
WYG
5212
5213 /* Tel 4965 where to find Tx byte count tables */
e7392364 5214 il_wr_prph(il, IL49_SCD_DRAM_BASE_ADDR, il->scd_bc_tbls.dma >> 10);
be663ab6
WYG
5215
5216 /* Enable DMA channel */
e7392364
SG
5217 for (chan = 0; chan < FH49_TCSR_CHNL_NUM; chan++)
5218 il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(chan),
5219 FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
5220 FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
be663ab6
WYG
5221
5222 /* Update FH chicken bits */
9a95b370
SG
5223 reg_val = il_rd(il, FH49_TX_CHICKEN_BITS_REG);
5224 il_wr(il, FH49_TX_CHICKEN_BITS_REG,
e7392364 5225 reg_val | FH49_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
be663ab6
WYG
5226
5227 /* Disable chain mode for all queues */
d3175167 5228 il_wr_prph(il, IL49_SCD_QUEUECHAIN_SEL, 0);
be663ab6
WYG
5229
5230 /* Initialize each Tx queue (including the command queue) */
46bc8d4b 5231 for (i = 0; i < il->hw_params.max_txq_num; i++) {
be663ab6 5232
0c2c8852 5233 /* TFD circular buffer read/write idxes */
d3175167 5234 il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(i), 0);
0c1a94e2 5235 il_wr(il, HBUS_TARG_WRPTR, 0 | (i << 8));
be663ab6
WYG
5236
5237 /* Max Tx Window size for Scheduler-ACK mode */
e7392364
SG
5238 il_write_targ_mem(il,
5239 il->scd_base_addr +
5240 IL49_SCD_CONTEXT_QUEUE_OFFSET(i),
5241 (SCD_WIN_SIZE <<
5242 IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
5243 IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
be663ab6
WYG
5244
5245 /* Frame limit */
e7392364
SG
5246 il_write_targ_mem(il,
5247 il->scd_base_addr +
5248 IL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
5249 sizeof(u32),
5250 (SCD_FRAME_LIMIT <<
5251 IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
5252 IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
be663ab6
WYG
5253
5254 }
d3175167 5255 il_wr_prph(il, IL49_SCD_INTERRUPT_MASK,
e7392364 5256 (1 << il->hw_params.max_txq_num) - 1);
be663ab6
WYG
5257
5258 /* Activate all Tx DMA/FIFO channels */
46bc8d4b 5259 il4965_txq_set_sched(il, IL_MASK(0, 6));
be663ab6 5260
46bc8d4b 5261 il4965_set_wr_ptrs(il, IL_DEFAULT_CMD_QUEUE_NUM, 0);
be663ab6
WYG
5262
5263 /* make sure all queue are not stopped */
46bc8d4b 5264 memset(&il->queue_stopped[0], 0, sizeof(il->queue_stopped));
be663ab6 5265 for (i = 0; i < 4; i++)
46bc8d4b 5266 atomic_set(&il->queue_stop_count[i], 0);
be663ab6
WYG
5267
5268 /* reset to 0 to enable all the queue first */
46bc8d4b 5269 il->txq_ctx_active_msk = 0;
be663ab6
WYG
5270 /* Map each Tx/cmd queue to its corresponding fifo */
5271 BUILD_BUG_ON(ARRAY_SIZE(default_queue_to_tx_fifo) != 7);
5272
5273 for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
5274 int ac = default_queue_to_tx_fifo[i];
5275
46bc8d4b 5276 il_txq_ctx_activate(il, i);
be663ab6 5277
e2ebc833 5278 if (ac == IL_TX_FIFO_UNUSED)
be663ab6
WYG
5279 continue;
5280
46bc8d4b 5281 il4965_tx_queue_set_status(il, &il->txq[i], ac, 0);
be663ab6
WYG
5282 }
5283
46bc8d4b 5284 spin_unlock_irqrestore(&il->lock, flags);
be663ab6
WYG
5285
5286 return 0;
5287}
5288
5289/**
4d69c752 5290 * il4965_alive_start - called after N_ALIVE notification received
be663ab6 5291 * from protocol/runtime uCode (initialization uCode's
e2ebc833 5292 * Alive gets handled by il_init_alive_start()).
be663ab6 5293 */
e7392364
SG
5294static void
5295il4965_alive_start(struct il_priv *il)
be663ab6
WYG
5296{
5297 int ret = 0;
be663ab6 5298
58de00a4 5299 D_INFO("Runtime Alive received.\n");
be663ab6 5300
46bc8d4b 5301 if (il->card_alive.is_valid != UCODE_VALID_OK) {
be663ab6
WYG
5302 /* We had an error bringing up the hardware, so take it
5303 * all the way back down so we can try again */
58de00a4 5304 D_INFO("Alive failed.\n");
be663ab6
WYG
5305 goto restart;
5306 }
5307
5308 /* Initialize uCode has loaded Runtime uCode ... verify inst image.
5309 * This is a paranoid check, because we would not have gotten the
5310 * "runtime" alive if code weren't properly loaded. */
46bc8d4b 5311 if (il4965_verify_ucode(il)) {
be663ab6
WYG
5312 /* Runtime instruction load was bad;
5313 * take it all the way back down so we can try again */
58de00a4 5314 D_INFO("Bad runtime uCode load.\n");
be663ab6
WYG
5315 goto restart;
5316 }
5317
46bc8d4b 5318 ret = il4965_alive_notify(il);
be663ab6 5319 if (ret) {
e7392364 5320 IL_WARN("Could not complete ALIVE transition [ntf]: %d\n", ret);
be663ab6
WYG
5321 goto restart;
5322 }
5323
be663ab6 5324 /* After the ALIVE response, we can send host commands to the uCode */
a6766ccd 5325 set_bit(S_ALIVE, &il->status);
be663ab6
WYG
5326
5327 /* Enable watchdog to monitor the driver tx queues */
46bc8d4b 5328 il_setup_watchdog(il);
be663ab6 5329
46bc8d4b 5330 if (il_is_rfkill(il))
be663ab6
WYG
5331 return;
5332
46bc8d4b 5333 ieee80211_wake_queues(il->hw);
be663ab6 5334
2eb05816 5335 il->active_rate = RATES_MASK;
be663ab6 5336
c8b03958 5337 if (il_is_associated(il)) {
e2ebc833 5338 struct il_rxon_cmd *active_rxon =
c8b03958 5339 (struct il_rxon_cmd *)&il->active;
be663ab6 5340 /* apply any changes in staging */
c8b03958 5341 il->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
be663ab6
WYG
5342 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
5343 } else {
be663ab6 5344 /* Initialize our rx_config data */
83007196 5345 il_connection_init_rx_config(il);
be663ab6 5346
c9363551
SG
5347 if (il->ops->set_rxon_chain)
5348 il->ops->set_rxon_chain(il);
be663ab6
WYG
5349 }
5350
5351 /* Configure bluetooth coexistence if enabled */
46bc8d4b 5352 il_send_bt_config(il);
be663ab6 5353
46bc8d4b 5354 il4965_reset_run_time_calib(il);
be663ab6 5355
a6766ccd 5356 set_bit(S_READY, &il->status);
be663ab6
WYG
5357
5358 /* Configure the adapter for unassociated operation */
83007196 5359 il_commit_rxon(il);
be663ab6
WYG
5360
5361 /* At this point, the NIC is initialized and operational */
46bc8d4b 5362 il4965_rf_kill_ct_config(il);
be663ab6 5363
58de00a4 5364 D_INFO("ALIVE processing complete.\n");
46bc8d4b 5365 wake_up(&il->wait_command_queue);
be663ab6 5366
46bc8d4b 5367 il_power_update_mode(il, true);
58de00a4 5368 D_INFO("Updated power mode\n");
be663ab6
WYG
5369
5370 return;
5371
e7392364 5372restart:
46bc8d4b 5373 queue_work(il->workqueue, &il->restart);
be663ab6
WYG
5374}
5375
46bc8d4b 5376static void il4965_cancel_deferred_work(struct il_priv *il);
be663ab6 5377
e7392364
SG
5378static void
5379__il4965_down(struct il_priv *il)
be663ab6
WYG
5380{
5381 unsigned long flags;
ab42b404 5382 int exit_pending;
be663ab6 5383
58de00a4 5384 D_INFO(DRV_NAME " is going down\n");
be663ab6 5385
46bc8d4b 5386 il_scan_cancel_timeout(il, 200);
be663ab6 5387
a6766ccd 5388 exit_pending = test_and_set_bit(S_EXIT_PENDING, &il->status);
be663ab6 5389
a6766ccd 5390 /* Stop TX queues watchdog. We need to have S_EXIT_PENDING bit set
be663ab6 5391 * to prevent rearm timer */
46bc8d4b 5392 del_timer_sync(&il->watchdog);
be663ab6 5393
83007196 5394 il_clear_ucode_stations(il);
d735f921
SG
5395
5396 /* FIXME: race conditions ? */
5397 spin_lock_irq(&il->sta_lock);
5398 /*
5399 * Remove all key information that is not stored as part
5400 * of station information since mac80211 may not have had
5401 * a chance to remove all the keys. When device is
5402 * reconfigured by mac80211 after an error all keys will
5403 * be reconfigured.
5404 */
5405 memset(il->_4965.wep_keys, 0, sizeof(il->_4965.wep_keys));
5406 il->_4965.key_mapping_keys = 0;
5407 spin_unlock_irq(&il->sta_lock);
5408
46bc8d4b
SG
5409 il_dealloc_bcast_stations(il);
5410 il_clear_driver_stations(il);
be663ab6
WYG
5411
5412 /* Unblock any waiting calls */
46bc8d4b 5413 wake_up_all(&il->wait_command_queue);
be663ab6
WYG
5414
5415 /* Wipe out the EXIT_PENDING status bit if we are not actually
5416 * exiting the module */
5417 if (!exit_pending)
a6766ccd 5418 clear_bit(S_EXIT_PENDING, &il->status);
be663ab6
WYG
5419
5420 /* stop and reset the on-board processor */
841b2cca 5421 _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
be663ab6
WYG
5422
5423 /* tell the device to stop sending interrupts */
46bc8d4b
SG
5424 spin_lock_irqsave(&il->lock, flags);
5425 il_disable_interrupts(il);
5426 spin_unlock_irqrestore(&il->lock, flags);
5427 il4965_synchronize_irq(il);
be663ab6 5428
46bc8d4b
SG
5429 if (il->mac80211_registered)
5430 ieee80211_stop_queues(il->hw);
be663ab6 5431
e2ebc833 5432 /* If we have not previously called il_init() then
be663ab6 5433 * clear all bits but the RF Kill bit and return */
46bc8d4b 5434 if (!il_is_init(il)) {
e7392364 5435 il->status =
bc269a8e 5436 test_bit(S_RFKILL, &il->status) << S_RFKILL |
c37281a0 5437 test_bit(S_GEO_CONFIGURED, &il->status) << S_GEO_CONFIGURED |
e7392364 5438 test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
be663ab6
WYG
5439 goto exit;
5440 }
5441
5442 /* ...otherwise clear out all the status bits but the RF Kill
5443 * bit and continue taking the NIC down. */
e7392364 5444 il->status &=
bc269a8e 5445 test_bit(S_RFKILL, &il->status) << S_RFKILL |
c37281a0
SG
5446 test_bit(S_GEO_CONFIGURED, &il->status) << S_GEO_CONFIGURED |
5447 test_bit(S_FW_ERROR, &il->status) << S_FW_ERROR |
e7392364 5448 test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
be663ab6 5449
775ed8ab
SG
5450 /*
5451 * We disabled and synchronized interrupt, and priv->mutex is taken, so
5452 * here is the only thread which will program device registers, but
5453 * still have lockdep assertions, so we are taking reg_lock.
5454 */
5455 spin_lock_irq(&il->reg_lock);
5456 /* FIXME: il_grab_nic_access if rfkill is off ? */
5457
46bc8d4b
SG
5458 il4965_txq_ctx_stop(il);
5459 il4965_rxq_stop(il);
be663ab6 5460 /* Power-down device's busmaster DMA clocks */
775ed8ab 5461 _il_wr_prph(il, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
be663ab6 5462 udelay(5);
be663ab6 5463 /* Make sure (redundant) we've released our request to stay awake */
775ed8ab 5464 _il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
be663ab6 5465 /* Stop the device, and put it in low power state */
775ed8ab
SG
5466 _il_apm_stop(il);
5467
5468 spin_unlock_irq(&il->reg_lock);
be663ab6 5469
775ed8ab 5470 il4965_txq_ctx_unmap(il);
e7392364 5471exit:
46bc8d4b 5472 memset(&il->card_alive, 0, sizeof(struct il_alive_resp));
be663ab6 5473
46bc8d4b
SG
5474 dev_kfree_skb(il->beacon_skb);
5475 il->beacon_skb = NULL;
be663ab6
WYG
5476
5477 /* clear out any free frames */
46bc8d4b 5478 il4965_clear_free_frames(il);
be663ab6
WYG
5479}
5480
e7392364
SG
5481static void
5482il4965_down(struct il_priv *il)
be663ab6 5483{
46bc8d4b
SG
5484 mutex_lock(&il->mutex);
5485 __il4965_down(il);
5486 mutex_unlock(&il->mutex);
be663ab6 5487
46bc8d4b 5488 il4965_cancel_deferred_work(il);
be663ab6
WYG
5489}
5490
be663ab6 5491
71e0c6c2 5492static void
e7392364 5493il4965_set_hw_ready(struct il_priv *il)
be663ab6 5494{
71e0c6c2 5495 int ret;
be663ab6 5496
46bc8d4b 5497 il_set_bit(il, CSR_HW_IF_CONFIG_REG,
e7392364 5498 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
be663ab6
WYG
5499
5500 /* See if we got it */
71e0c6c2
SG
5501 ret = _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
5502 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
5503 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
5504 100);
5505 if (ret >= 0)
46bc8d4b 5506 il->hw_ready = true;
be663ab6 5507
71e0c6c2 5508 D_INFO("hardware %s ready\n", (il->hw_ready) ? "" : "not");
be663ab6
WYG
5509}
5510
71e0c6c2 5511static void
e7392364 5512il4965_prepare_card_hw(struct il_priv *il)
be663ab6 5513{
71e0c6c2 5514 int ret;
be663ab6 5515
71e0c6c2 5516 il->hw_ready = false;
be663ab6 5517
71e0c6c2 5518 il4965_set_hw_ready(il);
46bc8d4b 5519 if (il->hw_ready)
71e0c6c2 5520 return;
be663ab6
WYG
5521
5522 /* If HW is not ready, prepare the conditions to check again */
e7392364 5523 il_set_bit(il, CSR_HW_IF_CONFIG_REG, CSR_HW_IF_CONFIG_REG_PREPARE);
be663ab6 5524
e7392364
SG
5525 ret =
5526 _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
5527 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
5528 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
be663ab6
WYG
5529
5530 /* HW should be ready by now, check again. */
5531 if (ret != -ETIMEDOUT)
46bc8d4b 5532 il4965_set_hw_ready(il);
be663ab6
WYG
5533}
5534
5535#define MAX_HW_RESTARTS 5
5536
e7392364
SG
5537static int
5538__il4965_up(struct il_priv *il)
be663ab6 5539{
be663ab6
WYG
5540 int i;
5541 int ret;
5542
a6766ccd 5543 if (test_bit(S_EXIT_PENDING, &il->status)) {
9406f797 5544 IL_WARN("Exit pending; will not bring the NIC up\n");
be663ab6
WYG
5545 return -EIO;
5546 }
5547
46bc8d4b 5548 if (!il->ucode_data_backup.v_addr || !il->ucode_data.v_addr) {
9406f797 5549 IL_ERR("ucode not available for device bringup\n");
be663ab6
WYG
5550 return -EIO;
5551 }
5552
83007196 5553 ret = il4965_alloc_bcast_station(il);
17d6e557
SG
5554 if (ret) {
5555 il_dealloc_bcast_stations(il);
5556 return ret;
be663ab6
WYG
5557 }
5558
46bc8d4b 5559 il4965_prepare_card_hw(il);
46bc8d4b 5560 if (!il->hw_ready) {
71e0c6c2 5561 IL_ERR("HW not ready\n");
be663ab6
WYG
5562 return -EIO;
5563 }
5564
5565 /* If platform's RF_KILL switch is NOT set to KILL */
e7392364 5566 if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
bc269a8e 5567 clear_bit(S_RFKILL, &il->status);
3976b451 5568 else {
bc269a8e 5569 set_bit(S_RFKILL, &il->status);
46bc8d4b 5570 wiphy_rfkill_set_hw_state(il->hw->wiphy, true);
be663ab6 5571
3976b451 5572 il_enable_rfkill_int(il);
9406f797 5573 IL_WARN("Radio disabled by HW RF Kill switch\n");
be663ab6
WYG
5574 return 0;
5575 }
5576
841b2cca 5577 _il_wr(il, CSR_INT, 0xFFFFFFFF);
be663ab6 5578
e2ebc833 5579 /* must be initialised before il_hw_nic_init */
46bc8d4b 5580 il->cmd_queue = IL_DEFAULT_CMD_QUEUE_NUM;
be663ab6 5581
46bc8d4b 5582 ret = il4965_hw_nic_init(il);
be663ab6 5583 if (ret) {
9406f797 5584 IL_ERR("Unable to init nic\n");
be663ab6
WYG
5585 return ret;
5586 }
5587
5588 /* make sure rfkill handshake bits are cleared */
841b2cca 5589 _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
e7392364 5590 _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
be663ab6
WYG
5591
5592 /* clear (again), then enable host interrupts */
841b2cca 5593 _il_wr(il, CSR_INT, 0xFFFFFFFF);
46bc8d4b 5594 il_enable_interrupts(il);
be663ab6
WYG
5595
5596 /* really make sure rfkill handshake bits are cleared */
841b2cca
SG
5597 _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
5598 _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
be663ab6
WYG
5599
5600 /* Copy original ucode data image from disk into backup cache.
5601 * This will be used to initialize the on-board processor's
5602 * data SRAM for a clean start when the runtime program first loads. */
46bc8d4b
SG
5603 memcpy(il->ucode_data_backup.v_addr, il->ucode_data.v_addr,
5604 il->ucode_data.len);
be663ab6
WYG
5605
5606 for (i = 0; i < MAX_HW_RESTARTS; i++) {
5607
5608 /* load bootstrap state machine,
5609 * load bootstrap program into processor's memory,
5610 * prepare to load the "initialize" uCode */
1600b875 5611 ret = il->ops->load_ucode(il);
be663ab6
WYG
5612
5613 if (ret) {
e7392364 5614 IL_ERR("Unable to set up bootstrap uCode: %d\n", ret);
be663ab6
WYG
5615 continue;
5616 }
5617
5618 /* start card; "initialize" will load runtime ucode */
46bc8d4b 5619 il4965_nic_start(il);
be663ab6 5620
58de00a4 5621 D_INFO(DRV_NAME " is coming up\n");
be663ab6
WYG
5622
5623 return 0;
5624 }
5625
a6766ccd 5626 set_bit(S_EXIT_PENDING, &il->status);
46bc8d4b 5627 __il4965_down(il);
a6766ccd 5628 clear_bit(S_EXIT_PENDING, &il->status);
be663ab6
WYG
5629
5630 /* tried to restart and config the device for as long as our
5631 * patience could withstand */
9406f797 5632 IL_ERR("Unable to initialize device after %d attempts.\n", i);
be663ab6
WYG
5633 return -EIO;
5634}
5635
be663ab6
WYG
5636/*****************************************************************************
5637 *
5638 * Workqueue callbacks
5639 *
5640 *****************************************************************************/
5641
e7392364
SG
5642static void
5643il4965_bg_init_alive_start(struct work_struct *data)
be663ab6 5644{
46bc8d4b 5645 struct il_priv *il =
e2ebc833 5646 container_of(data, struct il_priv, init_alive_start.work);
be663ab6 5647
46bc8d4b 5648 mutex_lock(&il->mutex);
a6766ccd 5649 if (test_bit(S_EXIT_PENDING, &il->status))
28a6e577 5650 goto out;
be663ab6 5651
1600b875 5652 il->ops->init_alive_start(il);
28a6e577 5653out:
46bc8d4b 5654 mutex_unlock(&il->mutex);
be663ab6
WYG
5655}
5656
e7392364
SG
5657static void
5658il4965_bg_alive_start(struct work_struct *data)
be663ab6 5659{
46bc8d4b 5660 struct il_priv *il =
e2ebc833 5661 container_of(data, struct il_priv, alive_start.work);
be663ab6 5662
46bc8d4b 5663 mutex_lock(&il->mutex);
a6766ccd 5664 if (test_bit(S_EXIT_PENDING, &il->status))
28a6e577 5665 goto out;
be663ab6 5666
46bc8d4b 5667 il4965_alive_start(il);
28a6e577 5668out:
46bc8d4b 5669 mutex_unlock(&il->mutex);
be663ab6
WYG
5670}
5671
e7392364
SG
5672static void
5673il4965_bg_run_time_calib_work(struct work_struct *work)
be663ab6 5674{
46bc8d4b 5675 struct il_priv *il = container_of(work, struct il_priv,
e7392364 5676 run_time_calib_work);
be663ab6 5677
46bc8d4b 5678 mutex_lock(&il->mutex);
be663ab6 5679
a6766ccd
SG
5680 if (test_bit(S_EXIT_PENDING, &il->status) ||
5681 test_bit(S_SCANNING, &il->status)) {
46bc8d4b 5682 mutex_unlock(&il->mutex);
be663ab6
WYG
5683 return;
5684 }
5685
46bc8d4b 5686 if (il->start_calib) {
e7392364
SG
5687 il4965_chain_noise_calibration(il, (void *)&il->_4965.stats);
5688 il4965_sensitivity_calibration(il, (void *)&il->_4965.stats);
be663ab6
WYG
5689 }
5690
46bc8d4b 5691 mutex_unlock(&il->mutex);
be663ab6
WYG
5692}
5693
e7392364
SG
5694static void
5695il4965_bg_restart(struct work_struct *data)
be663ab6 5696{
46bc8d4b 5697 struct il_priv *il = container_of(data, struct il_priv, restart);
be663ab6 5698
a6766ccd 5699 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
5700 return;
5701
a6766ccd 5702 if (test_and_clear_bit(S_FW_ERROR, &il->status)) {
46bc8d4b 5703 mutex_lock(&il->mutex);
46bc8d4b 5704 il->is_open = 0;
be663ab6 5705
46bc8d4b 5706 __il4965_down(il);
be663ab6 5707
46bc8d4b
SG
5708 mutex_unlock(&il->mutex);
5709 il4965_cancel_deferred_work(il);
5710 ieee80211_restart_hw(il->hw);
be663ab6 5711 } else {
46bc8d4b 5712 il4965_down(il);
be663ab6 5713
46bc8d4b 5714 mutex_lock(&il->mutex);
a6766ccd 5715 if (test_bit(S_EXIT_PENDING, &il->status)) {
46bc8d4b 5716 mutex_unlock(&il->mutex);
be663ab6 5717 return;
28a6e577 5718 }
be663ab6 5719
46bc8d4b
SG
5720 __il4965_up(il);
5721 mutex_unlock(&il->mutex);
be663ab6
WYG
5722 }
5723}
5724
e7392364
SG
5725static void
5726il4965_bg_rx_replenish(struct work_struct *data)
be663ab6 5727{
e7392364 5728 struct il_priv *il = container_of(data, struct il_priv, rx_replenish);
be663ab6 5729
a6766ccd 5730 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
5731 return;
5732
46bc8d4b
SG
5733 mutex_lock(&il->mutex);
5734 il4965_rx_replenish(il);
5735 mutex_unlock(&il->mutex);
be663ab6
WYG
5736}
5737
5738/*****************************************************************************
5739 *
5740 * mac80211 entry point functions
5741 *
5742 *****************************************************************************/
5743
5744#define UCODE_READY_TIMEOUT (4 * HZ)
5745
5746/*
5747 * Not a mac80211 entry point function, but it fits in with all the
5748 * other mac80211 functions grouped here.
5749 */
e7392364
SG
5750static int
5751il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length)
be663ab6
WYG
5752{
5753 int ret;
46bc8d4b 5754 struct ieee80211_hw *hw = il->hw;
be663ab6
WYG
5755
5756 hw->rate_control_algorithm = "iwl-4965-rs";
5757
5758 /* Tell mac80211 our characteristics */
e7392364
SG
5759 hw->flags =
5760 IEEE80211_HW_SIGNAL_DBM | IEEE80211_HW_AMPDU_AGGREGATION |
c65dd147 5761 IEEE80211_HW_NEED_DTIM_BEFORE_ASSOC | IEEE80211_HW_SPECTRUM_MGMT |
d5346171
SG
5762 IEEE80211_HW_REPORTS_TX_ACK_STATUS | IEEE80211_HW_SUPPORTS_PS |
5763 IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
46bc8d4b 5764 if (il->cfg->sku & IL_SKU_N)
e7392364
SG
5765 hw->flags |=
5766 IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
5767 IEEE80211_HW_SUPPORTS_STATIC_SMPS;
be663ab6 5768
e2ebc833
SG
5769 hw->sta_data_size = sizeof(struct il_station_priv);
5770 hw->vif_data_size = sizeof(struct il_vif_priv);
be663ab6 5771
8c9c48d5
SG
5772 hw->wiphy->interface_modes =
5773 BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_ADHOC);
be663ab6 5774
e7392364 5775 hw->wiphy->flags |=
d7fbcada
SG
5776 WIPHY_FLAG_CUSTOM_REGULATORY | WIPHY_FLAG_DISABLE_BEACON_HINTS |
5777 WIPHY_FLAG_IBSS_RSN;
be663ab6
WYG
5778
5779 /*
5780 * For now, disable PS by default because it affects
5781 * RX performance significantly.
5782 */
5783 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
5784
5785 hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
5786 /* we create the 802.11 header and a zero-length SSID element */
5787 hw->wiphy->max_scan_ie_len = max_probe_length - 24 - 2;
5788
5789 /* Default value; 4 EDCA QOS priorities */
5790 hw->queues = 4;
5791
e2ebc833 5792 hw->max_listen_interval = IL_CONN_MAX_LISTEN_INTERVAL;
be663ab6 5793
46bc8d4b
SG
5794 if (il->bands[IEEE80211_BAND_2GHZ].n_channels)
5795 il->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
e7392364 5796 &il->bands[IEEE80211_BAND_2GHZ];
46bc8d4b
SG
5797 if (il->bands[IEEE80211_BAND_5GHZ].n_channels)
5798 il->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
e7392364 5799 &il->bands[IEEE80211_BAND_5GHZ];
be663ab6 5800
46bc8d4b 5801 il_leds_init(il);
be663ab6 5802
46bc8d4b 5803 ret = ieee80211_register_hw(il->hw);
be663ab6 5804 if (ret) {
9406f797 5805 IL_ERR("Failed to register hw (error %d)\n", ret);
be663ab6
WYG
5806 return ret;
5807 }
46bc8d4b 5808 il->mac80211_registered = 1;
be663ab6
WYG
5809
5810 return 0;
5811}
5812
e7392364
SG
5813int
5814il4965_mac_start(struct ieee80211_hw *hw)
be663ab6 5815{
46bc8d4b 5816 struct il_priv *il = hw->priv;
be663ab6
WYG
5817 int ret;
5818
58de00a4 5819 D_MAC80211("enter\n");
be663ab6
WYG
5820
5821 /* we should be verifying the device is ready to be opened */
46bc8d4b
SG
5822 mutex_lock(&il->mutex);
5823 ret = __il4965_up(il);
5824 mutex_unlock(&il->mutex);
be663ab6
WYG
5825
5826 if (ret)
5827 return ret;
5828
46bc8d4b 5829 if (il_is_rfkill(il))
be663ab6
WYG
5830 goto out;
5831
58de00a4 5832 D_INFO("Start UP work done.\n");
be663ab6
WYG
5833
5834 /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
5835 * mac80211 will not be run successfully. */
46bc8d4b 5836 ret = wait_event_timeout(il->wait_command_queue,
e7392364
SG
5837 test_bit(S_READY, &il->status),
5838 UCODE_READY_TIMEOUT);
be663ab6 5839 if (!ret) {
a6766ccd 5840 if (!test_bit(S_READY, &il->status)) {
9406f797 5841 IL_ERR("START_ALIVE timeout after %dms.\n",
be663ab6
WYG
5842 jiffies_to_msecs(UCODE_READY_TIMEOUT));
5843 return -ETIMEDOUT;
5844 }
5845 }
5846
46bc8d4b 5847 il4965_led_enable(il);
be663ab6
WYG
5848
5849out:
46bc8d4b 5850 il->is_open = 1;
58de00a4 5851 D_MAC80211("leave\n");
be663ab6
WYG
5852 return 0;
5853}
5854
e7392364
SG
5855void
5856il4965_mac_stop(struct ieee80211_hw *hw)
be663ab6 5857{
46bc8d4b 5858 struct il_priv *il = hw->priv;
be663ab6 5859
58de00a4 5860 D_MAC80211("enter\n");
be663ab6 5861
46bc8d4b 5862 if (!il->is_open)
be663ab6
WYG
5863 return;
5864
46bc8d4b 5865 il->is_open = 0;
be663ab6 5866
46bc8d4b 5867 il4965_down(il);
be663ab6 5868
46bc8d4b 5869 flush_workqueue(il->workqueue);
be663ab6 5870
a078a1fd
SG
5871 /* User space software may expect getting rfkill changes
5872 * even if interface is down */
841b2cca 5873 _il_wr(il, CSR_INT, 0xFFFFFFFF);
46bc8d4b 5874 il_enable_rfkill_int(il);
be663ab6 5875
58de00a4 5876 D_MAC80211("leave\n");
be663ab6
WYG
5877}
5878
e7392364 5879void
36323f81
TH
5880il4965_mac_tx(struct ieee80211_hw *hw,
5881 struct ieee80211_tx_control *control,
5882 struct sk_buff *skb)
be663ab6 5883{
46bc8d4b 5884 struct il_priv *il = hw->priv;
be663ab6 5885
58de00a4 5886 D_MACDUMP("enter\n");
be663ab6 5887
58de00a4 5888 D_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
e7392364 5889 ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
be663ab6 5890
36323f81 5891 if (il4965_tx_skb(il, control->sta, skb))
be663ab6
WYG
5892 dev_kfree_skb_any(skb);
5893
58de00a4 5894 D_MACDUMP("leave\n");
be663ab6
WYG
5895}
5896
e7392364
SG
5897void
5898il4965_mac_update_tkip_key(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
5899 struct ieee80211_key_conf *keyconf,
5900 struct ieee80211_sta *sta, u32 iv32, u16 * phase1key)
be663ab6 5901{
46bc8d4b 5902 struct il_priv *il = hw->priv;
be663ab6 5903
58de00a4 5904 D_MAC80211("enter\n");
be663ab6 5905
83007196 5906 il4965_update_tkip_key(il, keyconf, sta, iv32, phase1key);
be663ab6 5907
58de00a4 5908 D_MAC80211("leave\n");
be663ab6
WYG
5909}
5910
e7392364
SG
5911int
5912il4965_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
5913 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
5914 struct ieee80211_key_conf *key)
be663ab6 5915{
46bc8d4b 5916 struct il_priv *il = hw->priv;
be663ab6
WYG
5917 int ret;
5918 u8 sta_id;
5919 bool is_default_wep_key = false;
5920
58de00a4 5921 D_MAC80211("enter\n");
be663ab6 5922
46bc8d4b 5923 if (il->cfg->mod_params->sw_crypto) {
58de00a4 5924 D_MAC80211("leave - hwcrypto disabled\n");
be663ab6
WYG
5925 return -EOPNOTSUPP;
5926 }
5927
d7fbcada
SG
5928 /*
5929 * To support IBSS RSN, don't program group keys in IBSS, the
5930 * hardware will then not attempt to decrypt the frames.
5931 */
5932 if (vif->type == NL80211_IFTYPE_ADHOC &&
5933 !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
5934 D_MAC80211("leave - ad-hoc group key\n");
5935 return -EOPNOTSUPP;
5936 }
5937
83007196 5938 sta_id = il_sta_id_or_broadcast(il, sta);
e2ebc833 5939 if (sta_id == IL_INVALID_STATION)
be663ab6
WYG
5940 return -EINVAL;
5941
46bc8d4b
SG
5942 mutex_lock(&il->mutex);
5943 il_scan_cancel_timeout(il, 100);
be663ab6
WYG
5944
5945 /*
5946 * If we are getting WEP group key and we didn't receive any key mapping
5947 * so far, we are in legacy wep mode (group key only), otherwise we are
5948 * in 1X mode.
5949 * In legacy wep mode, we use another host command to the uCode.
5950 */
5951 if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
e7392364 5952 key->cipher == WLAN_CIPHER_SUITE_WEP104) && !sta) {
be663ab6 5953 if (cmd == SET_KEY)
d735f921 5954 is_default_wep_key = !il->_4965.key_mapping_keys;
be663ab6
WYG
5955 else
5956 is_default_wep_key =
e7392364 5957 (key->hw_key_idx == HW_KEY_DEFAULT);
be663ab6
WYG
5958 }
5959
5960 switch (cmd) {
5961 case SET_KEY:
5962 if (is_default_wep_key)
83007196 5963 ret = il4965_set_default_wep_key(il, key);
be663ab6 5964 else
83007196 5965 ret = il4965_set_dynamic_key(il, key, sta_id);
be663ab6 5966
58de00a4 5967 D_MAC80211("enable hwcrypto key\n");
be663ab6
WYG
5968 break;
5969 case DISABLE_KEY:
5970 if (is_default_wep_key)
83007196 5971 ret = il4965_remove_default_wep_key(il, key);
be663ab6 5972 else
83007196 5973 ret = il4965_remove_dynamic_key(il, key, sta_id);
be663ab6 5974
58de00a4 5975 D_MAC80211("disable hwcrypto key\n");
be663ab6
WYG
5976 break;
5977 default:
5978 ret = -EINVAL;
5979 }
5980
46bc8d4b 5981 mutex_unlock(&il->mutex);
58de00a4 5982 D_MAC80211("leave\n");
be663ab6
WYG
5983
5984 return ret;
5985}
5986
e7392364
SG
5987int
5988il4965_mac_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
5989 enum ieee80211_ampdu_mlme_action action,
5990 struct ieee80211_sta *sta, u16 tid, u16 * ssn,
5991 u8 buf_size)
be663ab6 5992{
46bc8d4b 5993 struct il_priv *il = hw->priv;
be663ab6
WYG
5994 int ret = -EINVAL;
5995
e7392364 5996 D_HT("A-MPDU action on addr %pM tid %d\n", sta->addr, tid);
be663ab6 5997
46bc8d4b 5998 if (!(il->cfg->sku & IL_SKU_N))
be663ab6
WYG
5999 return -EACCES;
6000
46bc8d4b 6001 mutex_lock(&il->mutex);
be663ab6
WYG
6002
6003 switch (action) {
6004 case IEEE80211_AMPDU_RX_START:
58de00a4 6005 D_HT("start Rx\n");
46bc8d4b 6006 ret = il4965_sta_rx_agg_start(il, sta, tid, *ssn);
be663ab6
WYG
6007 break;
6008 case IEEE80211_AMPDU_RX_STOP:
58de00a4 6009 D_HT("stop Rx\n");
46bc8d4b 6010 ret = il4965_sta_rx_agg_stop(il, sta, tid);
a6766ccd 6011 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
6012 ret = 0;
6013 break;
6014 case IEEE80211_AMPDU_TX_START:
58de00a4 6015 D_HT("start Tx\n");
46bc8d4b 6016 ret = il4965_tx_agg_start(il, vif, sta, tid, ssn);
be663ab6 6017 break;
18b559d5
JB
6018 case IEEE80211_AMPDU_TX_STOP_CONT:
6019 case IEEE80211_AMPDU_TX_STOP_FLUSH:
6020 case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
58de00a4 6021 D_HT("stop Tx\n");
46bc8d4b 6022 ret = il4965_tx_agg_stop(il, vif, sta, tid);
a6766ccd 6023 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
6024 ret = 0;
6025 break;
6026 case IEEE80211_AMPDU_TX_OPERATIONAL:
6027 ret = 0;
6028 break;
6029 }
46bc8d4b 6030 mutex_unlock(&il->mutex);
be663ab6
WYG
6031
6032 return ret;
6033}
6034
e7392364
SG
6035int
6036il4965_mac_sta_add(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
6037 struct ieee80211_sta *sta)
be663ab6 6038{
46bc8d4b 6039 struct il_priv *il = hw->priv;
e2ebc833 6040 struct il_station_priv *sta_priv = (void *)sta->drv_priv;
be663ab6
WYG
6041 bool is_ap = vif->type == NL80211_IFTYPE_STATION;
6042 int ret;
6043 u8 sta_id;
6044
e7392364 6045 D_INFO("received request to add station %pM\n", sta->addr);
46bc8d4b 6046 mutex_lock(&il->mutex);
e7392364 6047 D_INFO("proceeding to add station %pM\n", sta->addr);
e2ebc833 6048 sta_priv->common.sta_id = IL_INVALID_STATION;
be663ab6
WYG
6049
6050 atomic_set(&sta_priv->pending_frames, 0);
6051
e7392364 6052 ret =
83007196 6053 il_add_station_common(il, sta->addr, is_ap, sta, &sta_id);
be663ab6 6054 if (ret) {
e7392364 6055 IL_ERR("Unable to add station %pM (%d)\n", sta->addr, ret);
be663ab6 6056 /* Should we return success if return code is EEXIST ? */
46bc8d4b 6057 mutex_unlock(&il->mutex);
be663ab6
WYG
6058 return ret;
6059 }
6060
6061 sta_priv->common.sta_id = sta_id;
6062
6063 /* Initialize rate scaling */
e7392364 6064 D_INFO("Initializing rate scaling for station %pM\n", sta->addr);
46bc8d4b
SG
6065 il4965_rs_rate_init(il, sta, sta_id);
6066 mutex_unlock(&il->mutex);
be663ab6
WYG
6067
6068 return 0;
6069}
6070
e7392364
SG
6071void
6072il4965_mac_channel_switch(struct ieee80211_hw *hw,
6073 struct ieee80211_channel_switch *ch_switch)
be663ab6 6074{
46bc8d4b 6075 struct il_priv *il = hw->priv;
e2ebc833 6076 const struct il_channel_info *ch_info;
be663ab6 6077 struct ieee80211_conf *conf = &hw->conf;
85220d71 6078 struct ieee80211_channel *channel = ch_switch->chandef.chan;
46bc8d4b 6079 struct il_ht_config *ht_conf = &il->current_ht_config;
be663ab6 6080 u16 ch;
be663ab6 6081
58de00a4 6082 D_MAC80211("enter\n");
be663ab6 6083
46bc8d4b 6084 mutex_lock(&il->mutex);
28a6e577 6085
46bc8d4b 6086 if (il_is_rfkill(il))
28a6e577 6087 goto out;
be663ab6 6088
a6766ccd
SG
6089 if (test_bit(S_EXIT_PENDING, &il->status) ||
6090 test_bit(S_SCANNING, &il->status) ||
6091 test_bit(S_CHANNEL_SWITCH_PENDING, &il->status))
28a6e577 6092 goto out;
be663ab6 6093
c8b03958 6094 if (!il_is_associated(il))
28a6e577 6095 goto out;
be663ab6 6096
1600b875 6097 if (!il->ops->set_channel_switch)
7f1f9742 6098 goto out;
be663ab6 6099
7f1f9742 6100 ch = channel->hw_value;
c8b03958 6101 if (le16_to_cpu(il->active.channel) == ch)
7f1f9742
SG
6102 goto out;
6103
46bc8d4b 6104 ch_info = il_get_channel_info(il, channel->band, ch);
e2ebc833 6105 if (!il_is_channel_valid(ch_info)) {
58de00a4 6106 D_MAC80211("invalid channel\n");
7f1f9742
SG
6107 goto out;
6108 }
6109
46bc8d4b 6110 spin_lock_irq(&il->lock);
7f1f9742 6111
46bc8d4b 6112 il->current_ht_config.smps = conf->smps_mode;
7f1f9742
SG
6113
6114 /* Configure HT40 channels */
85220d71
JB
6115 switch (cfg80211_get_chandef_type(&ch_switch->chandef)) {
6116 case NL80211_CHAN_NO_HT:
6117 case NL80211_CHAN_HT20:
1c03c462 6118 il->ht.is_40mhz = false;
85220d71
JB
6119 il->ht.extension_chan_offset = IEEE80211_HT_PARAM_CHA_SEC_NONE;
6120 break;
6121 case NL80211_CHAN_HT40MINUS:
6122 il->ht.extension_chan_offset = IEEE80211_HT_PARAM_CHA_SEC_BELOW;
6123 il->ht.is_40mhz = true;
6124 break;
6125 case NL80211_CHAN_HT40PLUS:
6126 il->ht.extension_chan_offset = IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
6127 il->ht.is_40mhz = true;
6128 break;
6129 }
7f1f9742 6130
c8b03958
SG
6131 if ((le16_to_cpu(il->staging.channel) != ch))
6132 il->staging.flags = 0;
7f1f9742 6133
83007196 6134 il_set_rxon_channel(il, channel);
46bc8d4b 6135 il_set_rxon_ht(il, ht_conf);
83007196 6136 il_set_flags_for_band(il, channel->band, il->vif);
7f1f9742 6137
46bc8d4b 6138 spin_unlock_irq(&il->lock);
7f1f9742 6139
46bc8d4b 6140 il_set_rate(il);
7f1f9742
SG
6141 /*
6142 * at this point, staging_rxon has the
6143 * configuration for channel switch
6144 */
a6766ccd 6145 set_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
46bc8d4b 6146 il->switch_channel = cpu_to_le16(ch);
1600b875 6147 if (il->ops->set_channel_switch(il, ch_switch)) {
a6766ccd 6148 clear_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
46bc8d4b 6149 il->switch_channel = 0;
83007196 6150 ieee80211_chswitch_done(il->vif, false);
be663ab6 6151 }
7f1f9742 6152
be663ab6 6153out:
46bc8d4b 6154 mutex_unlock(&il->mutex);
58de00a4 6155 D_MAC80211("leave\n");
be663ab6
WYG
6156}
6157
e7392364
SG
6158void
6159il4965_configure_filter(struct ieee80211_hw *hw, unsigned int changed_flags,
6160 unsigned int *total_flags, u64 multicast)
be663ab6 6161{
46bc8d4b 6162 struct il_priv *il = hw->priv;
be663ab6 6163 __le32 filter_or = 0, filter_nand = 0;
be663ab6
WYG
6164
6165#define CHK(test, flag) do { \
6166 if (*total_flags & (test)) \
6167 filter_or |= (flag); \
6168 else \
6169 filter_nand |= (flag); \
6170 } while (0)
6171
e7392364
SG
6172 D_MAC80211("Enter: changed: 0x%x, total: 0x%x\n", changed_flags,
6173 *total_flags);
be663ab6
WYG
6174
6175 CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
6176 /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
6177 CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
6178 CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
6179
6180#undef CHK
6181
46bc8d4b 6182 mutex_lock(&il->mutex);
be663ab6 6183
c8b03958
SG
6184 il->staging.filter_flags &= ~filter_nand;
6185 il->staging.filter_flags |= filter_or;
be663ab6 6186
17d6e557
SG
6187 /*
6188 * Not committing directly because hardware can perform a scan,
6189 * but we'll eventually commit the filter flags change anyway.
6190 */
be663ab6 6191
46bc8d4b 6192 mutex_unlock(&il->mutex);
be663ab6
WYG
6193
6194 /*
6195 * Receiving all multicast frames is always enabled by the
e2ebc833 6196 * default flags setup in il_connection_init_rx_config()
be663ab6
WYG
6197 * since we currently do not support programming multicast
6198 * filters into the device.
6199 */
e7392364
SG
6200 *total_flags &=
6201 FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
6202 FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
be663ab6
WYG
6203}
6204
6205/*****************************************************************************
6206 *
6207 * driver setup and teardown
6208 *
6209 *****************************************************************************/
6210
e7392364
SG
6211static void
6212il4965_bg_txpower_work(struct work_struct *work)
be663ab6 6213{
46bc8d4b 6214 struct il_priv *il = container_of(work, struct il_priv,
e7392364 6215 txpower_work);
be663ab6 6216
46bc8d4b 6217 mutex_lock(&il->mutex);
f325757a 6218
be663ab6 6219 /* If a scan happened to start before we got here
ebf0d90d 6220 * then just return; the stats notification will
be663ab6
WYG
6221 * kick off another scheduled work to compensate for
6222 * any temperature delta we missed here. */
a6766ccd
SG
6223 if (test_bit(S_EXIT_PENDING, &il->status) ||
6224 test_bit(S_SCANNING, &il->status))
f325757a 6225 goto out;
be663ab6
WYG
6226
6227 /* Regardless of if we are associated, we must reconfigure the
6228 * TX power since frames can be sent on non-radar channels while
6229 * not associated */
1600b875 6230 il->ops->send_tx_power(il);
be663ab6
WYG
6231
6232 /* Update last_temperature to keep is_calib_needed from running
6233 * when it isn't needed... */
46bc8d4b 6234 il->last_temperature = il->temperature;
f325757a 6235out:
46bc8d4b 6236 mutex_unlock(&il->mutex);
be663ab6
WYG
6237}
6238
e7392364
SG
6239static void
6240il4965_setup_deferred_work(struct il_priv *il)
be663ab6 6241{
46bc8d4b 6242 il->workqueue = create_singlethread_workqueue(DRV_NAME);
be663ab6 6243
46bc8d4b 6244 init_waitqueue_head(&il->wait_command_queue);
be663ab6 6245
46bc8d4b
SG
6246 INIT_WORK(&il->restart, il4965_bg_restart);
6247 INIT_WORK(&il->rx_replenish, il4965_bg_rx_replenish);
6248 INIT_WORK(&il->run_time_calib_work, il4965_bg_run_time_calib_work);
6249 INIT_DELAYED_WORK(&il->init_alive_start, il4965_bg_init_alive_start);
6250 INIT_DELAYED_WORK(&il->alive_start, il4965_bg_alive_start);
be663ab6 6251
46bc8d4b 6252 il_setup_scan_deferred_work(il);
be663ab6 6253
46bc8d4b 6254 INIT_WORK(&il->txpower_work, il4965_bg_txpower_work);
be663ab6 6255
ebf0d90d
SG
6256 init_timer(&il->stats_periodic);
6257 il->stats_periodic.data = (unsigned long)il;
6258 il->stats_periodic.function = il4965_bg_stats_periodic;
be663ab6 6259
46bc8d4b
SG
6260 init_timer(&il->watchdog);
6261 il->watchdog.data = (unsigned long)il;
6262 il->watchdog.function = il_bg_watchdog;
be663ab6 6263
e7392364
SG
6264 tasklet_init(&il->irq_tasklet,
6265 (void (*)(unsigned long))il4965_irq_tasklet,
6266 (unsigned long)il);
be663ab6
WYG
6267}
6268
e7392364
SG
6269static void
6270il4965_cancel_deferred_work(struct il_priv *il)
be663ab6 6271{
46bc8d4b
SG
6272 cancel_work_sync(&il->txpower_work);
6273 cancel_delayed_work_sync(&il->init_alive_start);
6274 cancel_delayed_work(&il->alive_start);
6275 cancel_work_sync(&il->run_time_calib_work);
be663ab6 6276
46bc8d4b 6277 il_cancel_scan_deferred_work(il);
be663ab6 6278
ebf0d90d 6279 del_timer_sync(&il->stats_periodic);
be663ab6
WYG
6280}
6281
e7392364
SG
6282static void
6283il4965_init_hw_rates(struct il_priv *il, struct ieee80211_rate *rates)
be663ab6
WYG
6284{
6285 int i;
6286
2eb05816 6287 for (i = 0; i < RATE_COUNT_LEGACY; i++) {
d2ddf621 6288 rates[i].bitrate = il_rates[i].ieee * 5;
e7392364 6289 rates[i].hw_value = i; /* Rate scaling will work on idxes */
be663ab6
WYG
6290 rates[i].hw_value_short = i;
6291 rates[i].flags = 0;
e2ebc833 6292 if ((i >= IL_FIRST_CCK_RATE) && (i <= IL_LAST_CCK_RATE)) {
be663ab6
WYG
6293 /*
6294 * If CCK != 1M then set short preamble rate flag.
6295 */
6296 rates[i].flags |=
e7392364
SG
6297 (il_rates[i].plcp ==
6298 RATE_1M_PLCP) ? 0 : IEEE80211_RATE_SHORT_PREAMBLE;
be663ab6
WYG
6299 }
6300 }
6301}
e7392364 6302
be663ab6 6303/*
46bc8d4b 6304 * Acquire il->lock before calling this function !
be663ab6 6305 */
e7392364
SG
6306void
6307il4965_set_wr_ptrs(struct il_priv *il, int txq_id, u32 idx)
be663ab6 6308{
e7392364 6309 il_wr(il, HBUS_TARG_WRPTR, (idx & 0xff) | (txq_id << 8));
0c2c8852 6310 il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(txq_id), idx);
be663ab6
WYG
6311}
6312
e7392364
SG
6313void
6314il4965_tx_queue_set_status(struct il_priv *il, struct il_tx_queue *txq,
6315 int tx_fifo_id, int scd_retry)
be663ab6
WYG
6316{
6317 int txq_id = txq->q.id;
6318
6319 /* Find out whether to activate Tx queue */
46bc8d4b 6320 int active = test_bit(txq_id, &il->txq_ctx_active_msk) ? 1 : 0;
be663ab6
WYG
6321
6322 /* Set up and activate */
d3175167 6323 il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
1722f8e1
SG
6324 (active << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
6325 (tx_fifo_id << IL49_SCD_QUEUE_STTS_REG_POS_TXF) |
6326 (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_WSL) |
6327 (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
6328 IL49_SCD_QUEUE_STTS_REG_MSK);
be663ab6
WYG
6329
6330 txq->sched_retry = scd_retry;
6331
e7392364
SG
6332 D_INFO("%s %s Queue %d on AC %d\n", active ? "Activate" : "Deactivate",
6333 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
be663ab6
WYG
6334}
6335
60c46bf8 6336static const struct ieee80211_ops il4965_mac_ops = {
c39ae9fd
SG
6337 .tx = il4965_mac_tx,
6338 .start = il4965_mac_start,
6339 .stop = il4965_mac_stop,
6340 .add_interface = il_mac_add_interface,
6341 .remove_interface = il_mac_remove_interface,
6342 .change_interface = il_mac_change_interface,
6343 .config = il_mac_config,
6344 .configure_filter = il4965_configure_filter,
6345 .set_key = il4965_mac_set_key,
6346 .update_tkip_key = il4965_mac_update_tkip_key,
6347 .conf_tx = il_mac_conf_tx,
6348 .reset_tsf = il_mac_reset_tsf,
6349 .bss_info_changed = il_mac_bss_info_changed,
6350 .ampdu_action = il4965_mac_ampdu_action,
6351 .hw_scan = il_mac_hw_scan,
6352 .sta_add = il4965_mac_sta_add,
6353 .sta_remove = il_mac_sta_remove,
6354 .channel_switch = il4965_mac_channel_switch,
6355 .tx_last_beacon = il_mac_tx_last_beacon,
70277f47 6356 .flush = il_mac_flush,
c39ae9fd
SG
6357};
6358
e7392364
SG
6359static int
6360il4965_init_drv(struct il_priv *il)
be663ab6
WYG
6361{
6362 int ret;
6363
46bc8d4b
SG
6364 spin_lock_init(&il->sta_lock);
6365 spin_lock_init(&il->hcmd_lock);
be663ab6 6366
46bc8d4b 6367 INIT_LIST_HEAD(&il->free_frames);
be663ab6 6368
46bc8d4b 6369 mutex_init(&il->mutex);
be663ab6 6370
46bc8d4b
SG
6371 il->ieee_channels = NULL;
6372 il->ieee_rates = NULL;
6373 il->band = IEEE80211_BAND_2GHZ;
be663ab6 6374
46bc8d4b
SG
6375 il->iw_mode = NL80211_IFTYPE_STATION;
6376 il->current_ht_config.smps = IEEE80211_SMPS_STATIC;
6377 il->missed_beacon_threshold = IL_MISSED_BEACON_THRESHOLD_DEF;
be663ab6
WYG
6378
6379 /* initialize force reset */
46bc8d4b 6380 il->force_reset.reset_duration = IL_DELAY_NEXT_FORCE_FW_RELOAD;
be663ab6
WYG
6381
6382 /* Choose which receivers/antennas to use */
c9363551
SG
6383 if (il->ops->set_rxon_chain)
6384 il->ops->set_rxon_chain(il);
be663ab6 6385
46bc8d4b 6386 il_init_scan_params(il);
be663ab6 6387
46bc8d4b 6388 ret = il_init_channel_map(il);
be663ab6 6389 if (ret) {
9406f797 6390 IL_ERR("initializing regulatory failed: %d\n", ret);
be663ab6
WYG
6391 goto err;
6392 }
6393
46bc8d4b 6394 ret = il_init_geos(il);
be663ab6 6395 if (ret) {
9406f797 6396 IL_ERR("initializing geos failed: %d\n", ret);
be663ab6
WYG
6397 goto err_free_channel_map;
6398 }
46bc8d4b 6399 il4965_init_hw_rates(il, il->ieee_rates);
be663ab6
WYG
6400
6401 return 0;
6402
6403err_free_channel_map:
46bc8d4b 6404 il_free_channel_map(il);
be663ab6
WYG
6405err:
6406 return ret;
6407}
6408
e7392364
SG
6409static void
6410il4965_uninit_drv(struct il_priv *il)
be663ab6 6411{
46bc8d4b
SG
6412 il_free_geos(il);
6413 il_free_channel_map(il);
6414 kfree(il->scan_cmd);
be663ab6
WYG
6415}
6416
e7392364
SG
6417static void
6418il4965_hw_detect(struct il_priv *il)
be663ab6 6419{
841b2cca
SG
6420 il->hw_rev = _il_rd(il, CSR_HW_REV);
6421 il->hw_wa_rev = _il_rd(il, CSR_HW_REV_WA_REG);
46bc8d4b 6422 il->rev_id = il->pci_dev->revision;
58de00a4 6423 D_INFO("HW Revision ID = 0x%X\n", il->rev_id);
be663ab6
WYG
6424}
6425
1023f3bc
SG
6426static struct il_sensitivity_ranges il4965_sensitivity = {
6427 .min_nrg_cck = 97,
6428 .max_nrg_cck = 0, /* not used, set to 0 */
6429
6430 .auto_corr_min_ofdm = 85,
6431 .auto_corr_min_ofdm_mrc = 170,
6432 .auto_corr_min_ofdm_x1 = 105,
6433 .auto_corr_min_ofdm_mrc_x1 = 220,
6434
6435 .auto_corr_max_ofdm = 120,
6436 .auto_corr_max_ofdm_mrc = 210,
6437 .auto_corr_max_ofdm_x1 = 140,
6438 .auto_corr_max_ofdm_mrc_x1 = 270,
6439
6440 .auto_corr_min_cck = 125,
6441 .auto_corr_max_cck = 200,
6442 .auto_corr_min_cck_mrc = 200,
6443 .auto_corr_max_cck_mrc = 400,
6444
6445 .nrg_th_cck = 100,
6446 .nrg_th_ofdm = 100,
6447
6448 .barker_corr_th_min = 190,
6449 .barker_corr_th_min_mrc = 390,
6450 .nrg_th_cca = 62,
6451};
6452
6453static void
e7392364 6454il4965_set_hw_params(struct il_priv *il)
be663ab6 6455{
b16db50a 6456 il->hw_params.bcast_id = IL4965_BROADCAST_ID;
46bc8d4b
SG
6457 il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
6458 il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
6459 if (il->cfg->mod_params->amsdu_size_8K)
6460 il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_8K);
be663ab6 6461 else
46bc8d4b 6462 il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_4K);
be663ab6 6463
46bc8d4b 6464 il->hw_params.max_beacon_itrvl = IL_MAX_UCODE_BEACON_INTERVAL;
be663ab6 6465
46bc8d4b
SG
6466 if (il->cfg->mod_params->disable_11n)
6467 il->cfg->sku &= ~IL_SKU_N;
be663ab6 6468
1023f3bc
SG
6469 if (il->cfg->mod_params->num_of_queues >= IL_MIN_NUM_QUEUES &&
6470 il->cfg->mod_params->num_of_queues <= IL49_NUM_QUEUES)
6471 il->cfg->num_of_queues =
6472 il->cfg->mod_params->num_of_queues;
6473
6474 il->hw_params.max_txq_num = il->cfg->num_of_queues;
6475 il->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
6476 il->hw_params.scd_bc_tbls_size =
6477 il->cfg->num_of_queues *
6478 sizeof(struct il4965_scd_bc_tbl);
6479
6480 il->hw_params.tfd_size = sizeof(struct il_tfd);
6481 il->hw_params.max_stations = IL4965_STATION_COUNT;
6482 il->hw_params.max_data_size = IL49_RTC_DATA_SIZE;
6483 il->hw_params.max_inst_size = IL49_RTC_INST_SIZE;
6484 il->hw_params.max_bsm_size = BSM_SRAM_SIZE;
6485 il->hw_params.ht40_channel = BIT(IEEE80211_BAND_5GHZ);
6486
6487 il->hw_params.rx_wrt_ptr_reg = FH49_RSCSR_CHNL0_WPTR;
6488
6489 il->hw_params.tx_chains_num = il4965_num_of_ant(il->cfg->valid_tx_ant);
6490 il->hw_params.rx_chains_num = il4965_num_of_ant(il->cfg->valid_rx_ant);
6491 il->hw_params.valid_tx_ant = il->cfg->valid_tx_ant;
6492 il->hw_params.valid_rx_ant = il->cfg->valid_rx_ant;
6493
6494 il->hw_params.ct_kill_threshold =
6495 CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY);
6496
6497 il->hw_params.sens = &il4965_sensitivity;
6498 il->hw_params.beacon_time_tsf_bits = IL4965_EXT_BEACON_TIME_POS;
be663ab6
WYG
6499}
6500
be663ab6 6501static int
e2ebc833 6502il4965_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
be663ab6 6503{
7c2cde2e 6504 int err = 0;
46bc8d4b 6505 struct il_priv *il;
be663ab6 6506 struct ieee80211_hw *hw;
e2ebc833 6507 struct il_cfg *cfg = (struct il_cfg *)(ent->driver_data);
be663ab6
WYG
6508 unsigned long flags;
6509 u16 pci_cmd;
6510
6511 /************************
6512 * 1. Allocating HW data
6513 ************************/
6514
c39ae9fd 6515 hw = ieee80211_alloc_hw(sizeof(struct il_priv), &il4965_mac_ops);
be663ab6
WYG
6516 if (!hw) {
6517 err = -ENOMEM;
6518 goto out;
6519 }
46bc8d4b 6520 il = hw->priv;
c39ae9fd 6521 il->hw = hw;
be663ab6
WYG
6522 SET_IEEE80211_DEV(hw, &pdev->dev);
6523
58de00a4 6524 D_INFO("*** LOAD DRIVER ***\n");
46bc8d4b 6525 il->cfg = cfg;
c39ae9fd 6526 il->ops = &il4965_ops;
93b7654e
SG
6527#ifdef CONFIG_IWLEGACY_DEBUGFS
6528 il->debugfs_ops = &il4965_debugfs_ops;
6529#endif
46bc8d4b
SG
6530 il->pci_dev = pdev;
6531 il->inta_mask = CSR_INI_SET_MASK;
be663ab6 6532
be663ab6
WYG
6533 /**************************
6534 * 2. Initializing PCI bus
6535 **************************/
e7392364
SG
6536 pci_disable_link_state(pdev,
6537 PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
6538 PCIE_LINK_STATE_CLKPM);
be663ab6
WYG
6539
6540 if (pci_enable_device(pdev)) {
6541 err = -ENODEV;
6542 goto out_ieee80211_free_hw;
6543 }
6544
6545 pci_set_master(pdev);
6546
6547 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
6548 if (!err)
6549 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
6550 if (err) {
6551 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
6552 if (!err)
e7392364
SG
6553 err =
6554 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
be663ab6
WYG
6555 /* both attempts failed: */
6556 if (err) {
9406f797 6557 IL_WARN("No suitable DMA available.\n");
be663ab6
WYG
6558 goto out_pci_disable_device;
6559 }
6560 }
6561
6562 err = pci_request_regions(pdev, DRV_NAME);
6563 if (err)
6564 goto out_pci_disable_device;
6565
46bc8d4b 6566 pci_set_drvdata(pdev, il);
be663ab6 6567
be663ab6
WYG
6568 /***********************
6569 * 3. Read REV register
6570 ***********************/
a5f16137 6571 il->hw_base = pci_ioremap_bar(pdev, 0);
46bc8d4b 6572 if (!il->hw_base) {
be663ab6
WYG
6573 err = -ENODEV;
6574 goto out_pci_release_regions;
6575 }
6576
58de00a4 6577 D_INFO("pci_resource_len = 0x%08llx\n",
e7392364 6578 (unsigned long long)pci_resource_len(pdev, 0));
58de00a4 6579 D_INFO("pci_resource_base = %p\n", il->hw_base);
be663ab6
WYG
6580
6581 /* these spin locks will be used in apm_ops.init and EEPROM access
6582 * we should init now
6583 */
46bc8d4b
SG
6584 spin_lock_init(&il->reg_lock);
6585 spin_lock_init(&il->lock);
be663ab6
WYG
6586
6587 /*
6588 * stop and reset the on-board processor just in case it is in a
6589 * strange state ... like being left stranded by a primary kernel
6590 * and this is now the kdump kernel trying to start up
6591 */
841b2cca 6592 _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
be663ab6 6593
46bc8d4b 6594 il4965_hw_detect(il);
e7392364 6595 IL_INFO("Detected %s, REV=0x%X\n", il->cfg->name, il->hw_rev);
be663ab6
WYG
6596
6597 /* We disable the RETRY_TIMEOUT register (0x41) to keep
6598 * PCI Tx retries from interfering with C3 CPU state */
6599 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
6600
46bc8d4b
SG
6601 il4965_prepare_card_hw(il);
6602 if (!il->hw_ready) {
9406f797 6603 IL_WARN("Failed, HW not ready\n");
66284505 6604 err = -EIO;
be663ab6
WYG
6605 goto out_iounmap;
6606 }
6607
6608 /*****************
6609 * 4. Read EEPROM
6610 *****************/
6611 /* Read the EEPROM */
46bc8d4b 6612 err = il_eeprom_init(il);
be663ab6 6613 if (err) {
9406f797 6614 IL_ERR("Unable to init EEPROM\n");
be663ab6
WYG
6615 goto out_iounmap;
6616 }
46bc8d4b 6617 err = il4965_eeprom_check_version(il);
be663ab6
WYG
6618 if (err)
6619 goto out_free_eeprom;
6620
be663ab6 6621 /* extract MAC Address */
46bc8d4b 6622 il4965_eeprom_get_mac(il, il->addresses[0].addr);
58de00a4 6623 D_INFO("MAC address: %pM\n", il->addresses[0].addr);
46bc8d4b
SG
6624 il->hw->wiphy->addresses = il->addresses;
6625 il->hw->wiphy->n_addresses = 1;
be663ab6
WYG
6626
6627 /************************
6628 * 5. Setup HW constants
6629 ************************/
1023f3bc 6630 il4965_set_hw_params(il);
be663ab6
WYG
6631
6632 /*******************
46bc8d4b 6633 * 6. Setup il
be663ab6
WYG
6634 *******************/
6635
46bc8d4b 6636 err = il4965_init_drv(il);
be663ab6
WYG
6637 if (err)
6638 goto out_free_eeprom;
46bc8d4b 6639 /* At this point both hw and il are initialized. */
be663ab6
WYG
6640
6641 /********************
6642 * 7. Setup services
6643 ********************/
46bc8d4b
SG
6644 spin_lock_irqsave(&il->lock, flags);
6645 il_disable_interrupts(il);
6646 spin_unlock_irqrestore(&il->lock, flags);
be663ab6 6647
46bc8d4b 6648 pci_enable_msi(il->pci_dev);
be663ab6 6649
e7392364 6650 err = request_irq(il->pci_dev->irq, il_isr, IRQF_SHARED, DRV_NAME, il);
be663ab6 6651 if (err) {
9406f797 6652 IL_ERR("Error allocating IRQ %d\n", il->pci_dev->irq);
be663ab6
WYG
6653 goto out_disable_msi;
6654 }
6655
46bc8d4b 6656 il4965_setup_deferred_work(il);
d0c72347 6657 il4965_setup_handlers(il);
be663ab6
WYG
6658
6659 /*********************************************
6660 * 8. Enable interrupts and read RFKILL state
6661 *********************************************/
6662
a078a1fd 6663 /* enable rfkill interrupt: hw bug w/a */
46bc8d4b 6664 pci_read_config_word(il->pci_dev, PCI_COMMAND, &pci_cmd);
be663ab6
WYG
6665 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
6666 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
46bc8d4b 6667 pci_write_config_word(il->pci_dev, PCI_COMMAND, pci_cmd);
be663ab6
WYG
6668 }
6669
46bc8d4b 6670 il_enable_rfkill_int(il);
be663ab6
WYG
6671
6672 /* If platform's RF_KILL switch is NOT set to KILL */
e7392364 6673 if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
bc269a8e 6674 clear_bit(S_RFKILL, &il->status);
be663ab6 6675 else
bc269a8e 6676 set_bit(S_RFKILL, &il->status);
be663ab6 6677
46bc8d4b 6678 wiphy_rfkill_set_hw_state(il->hw->wiphy,
bc269a8e 6679 test_bit(S_RFKILL, &il->status));
be663ab6 6680
46bc8d4b 6681 il_power_initialize(il);
be663ab6 6682
46bc8d4b 6683 init_completion(&il->_4965.firmware_loading_complete);
be663ab6 6684
46bc8d4b 6685 err = il4965_request_firmware(il, true);
be663ab6
WYG
6686 if (err)
6687 goto out_destroy_workqueue;
6688
6689 return 0;
6690
e7392364 6691out_destroy_workqueue:
46bc8d4b
SG
6692 destroy_workqueue(il->workqueue);
6693 il->workqueue = NULL;
6694 free_irq(il->pci_dev->irq, il);
e7392364 6695out_disable_msi:
46bc8d4b
SG
6696 pci_disable_msi(il->pci_dev);
6697 il4965_uninit_drv(il);
e7392364 6698out_free_eeprom:
46bc8d4b 6699 il_eeprom_free(il);
e7392364 6700out_iounmap:
a5f16137 6701 iounmap(il->hw_base);
e7392364 6702out_pci_release_regions:
be663ab6
WYG
6703 pci_set_drvdata(pdev, NULL);
6704 pci_release_regions(pdev);
e7392364 6705out_pci_disable_device:
be663ab6 6706 pci_disable_device(pdev);
e7392364 6707out_ieee80211_free_hw:
46bc8d4b 6708 ieee80211_free_hw(il->hw);
e7392364 6709out:
be663ab6
WYG
6710 return err;
6711}
6712
a027cb88 6713static void
e7392364 6714il4965_pci_remove(struct pci_dev *pdev)
be663ab6 6715{
46bc8d4b 6716 struct il_priv *il = pci_get_drvdata(pdev);
be663ab6
WYG
6717 unsigned long flags;
6718
46bc8d4b 6719 if (!il)
be663ab6
WYG
6720 return;
6721
46bc8d4b 6722 wait_for_completion(&il->_4965.firmware_loading_complete);
be663ab6 6723
58de00a4 6724 D_INFO("*** UNLOAD DRIVER ***\n");
be663ab6 6725
46bc8d4b 6726 il_dbgfs_unregister(il);
e2ebc833 6727 sysfs_remove_group(&pdev->dev.kobj, &il_attribute_group);
be663ab6 6728
e2ebc833
SG
6729 /* ieee80211_unregister_hw call wil cause il_mac_stop to
6730 * to be called and il4965_down since we are removing the device
a6766ccd 6731 * we need to set S_EXIT_PENDING bit.
be663ab6 6732 */
a6766ccd 6733 set_bit(S_EXIT_PENDING, &il->status);
be663ab6 6734
46bc8d4b 6735 il_leds_exit(il);
be663ab6 6736
46bc8d4b
SG
6737 if (il->mac80211_registered) {
6738 ieee80211_unregister_hw(il->hw);
6739 il->mac80211_registered = 0;
be663ab6 6740 } else {
46bc8d4b 6741 il4965_down(il);
be663ab6
WYG
6742 }
6743
6744 /*
6745 * Make sure device is reset to low power before unloading driver.
e2ebc833
SG
6746 * This may be redundant with il4965_down(), but there are paths to
6747 * run il4965_down() without calling apm_ops.stop(), and there are
6748 * paths to avoid running il4965_down() at all before leaving driver.
be663ab6
WYG
6749 * This (inexpensive) call *makes sure* device is reset.
6750 */
46bc8d4b 6751 il_apm_stop(il);
be663ab6
WYG
6752
6753 /* make sure we flush any pending irq or
6754 * tasklet for the driver
6755 */
46bc8d4b
SG
6756 spin_lock_irqsave(&il->lock, flags);
6757 il_disable_interrupts(il);
6758 spin_unlock_irqrestore(&il->lock, flags);
be663ab6 6759
46bc8d4b 6760 il4965_synchronize_irq(il);
be663ab6 6761
46bc8d4b 6762 il4965_dealloc_ucode_pci(il);
be663ab6 6763
46bc8d4b
SG
6764 if (il->rxq.bd)
6765 il4965_rx_queue_free(il, &il->rxq);
6766 il4965_hw_txq_ctx_free(il);
be663ab6 6767
46bc8d4b 6768 il_eeprom_free(il);
be663ab6 6769
be663ab6 6770 /*netif_stop_queue(dev); */
46bc8d4b 6771 flush_workqueue(il->workqueue);
be663ab6 6772
e2ebc833 6773 /* ieee80211_unregister_hw calls il_mac_stop, which flushes
46bc8d4b 6774 * il->workqueue... so we can't take down the workqueue
be663ab6 6775 * until now... */
46bc8d4b
SG
6776 destroy_workqueue(il->workqueue);
6777 il->workqueue = NULL;
be663ab6 6778
46bc8d4b
SG
6779 free_irq(il->pci_dev->irq, il);
6780 pci_disable_msi(il->pci_dev);
a5f16137 6781 iounmap(il->hw_base);
be663ab6
WYG
6782 pci_release_regions(pdev);
6783 pci_disable_device(pdev);
6784 pci_set_drvdata(pdev, NULL);
6785
46bc8d4b 6786 il4965_uninit_drv(il);
be663ab6 6787
46bc8d4b 6788 dev_kfree_skb(il->beacon_skb);
be663ab6 6789
46bc8d4b 6790 ieee80211_free_hw(il->hw);
be663ab6
WYG
6791}
6792
6793/*
6794 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
46bc8d4b 6795 * must be called under il->lock and mac access
be663ab6 6796 */
e7392364
SG
6797void
6798il4965_txq_set_sched(struct il_priv *il, u32 mask)
be663ab6 6799{
d3175167 6800 il_wr_prph(il, IL49_SCD_TXFACT, mask);
be663ab6
WYG
6801}
6802
6803/*****************************************************************************
6804 *
6805 * driver and module entry point
6806 *
6807 *****************************************************************************/
6808
6809/* Hardware specific file defines the PCI IDs table for that hardware module */
e2ebc833 6810static DEFINE_PCI_DEVICE_TABLE(il4965_hw_card_ids) = {
e2ebc833
SG
6811 {IL_PCI_DEVICE(0x4229, PCI_ANY_ID, il4965_cfg)},
6812 {IL_PCI_DEVICE(0x4230, PCI_ANY_ID, il4965_cfg)},
be663ab6
WYG
6813 {0}
6814};
e2ebc833 6815MODULE_DEVICE_TABLE(pci, il4965_hw_card_ids);
be663ab6 6816
e2ebc833 6817static struct pci_driver il4965_driver = {
be663ab6 6818 .name = DRV_NAME,
e2ebc833
SG
6819 .id_table = il4965_hw_card_ids,
6820 .probe = il4965_pci_probe,
a027cb88 6821 .remove = il4965_pci_remove,
e2ebc833 6822 .driver.pm = IL_LEGACY_PM_OPS,
be663ab6
WYG
6823};
6824
e7392364
SG
6825static int __init
6826il4965_init(void)
be663ab6
WYG
6827{
6828
6829 int ret;
6830 pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
6831 pr_info(DRV_COPYRIGHT "\n");
6832
e2ebc833 6833 ret = il4965_rate_control_register();
be663ab6
WYG
6834 if (ret) {
6835 pr_err("Unable to register rate control algorithm: %d\n", ret);
6836 return ret;
6837 }
6838
e2ebc833 6839 ret = pci_register_driver(&il4965_driver);
be663ab6
WYG
6840 if (ret) {
6841 pr_err("Unable to initialize PCI module\n");
6842 goto error_register;
6843 }
6844
6845 return ret;
6846
6847error_register:
e2ebc833 6848 il4965_rate_control_unregister();
be663ab6
WYG
6849 return ret;
6850}
6851
e7392364
SG
6852static void __exit
6853il4965_exit(void)
be663ab6 6854{
e2ebc833
SG
6855 pci_unregister_driver(&il4965_driver);
6856 il4965_rate_control_unregister();
be663ab6
WYG
6857}
6858
e2ebc833
SG
6859module_exit(il4965_exit);
6860module_init(il4965_init);
be663ab6 6861
d3175167 6862#ifdef CONFIG_IWLEGACY_DEBUG
d2ddf621 6863module_param_named(debug, il_debug_level, uint, S_IRUGO | S_IWUSR);
be663ab6
WYG
6864MODULE_PARM_DESC(debug, "debug output mask");
6865#endif
6866
e2ebc833 6867module_param_named(swcrypto, il4965_mod_params.sw_crypto, int, S_IRUGO);
be663ab6 6868MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
e2ebc833 6869module_param_named(queues_num, il4965_mod_params.num_of_queues, int, S_IRUGO);
be663ab6 6870MODULE_PARM_DESC(queues_num, "number of hw queues.");
e2ebc833 6871module_param_named(11n_disable, il4965_mod_params.disable_11n, int, S_IRUGO);
be663ab6 6872MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
e7392364
SG
6873module_param_named(amsdu_size_8K, il4965_mod_params.amsdu_size_8K, int,
6874 S_IRUGO);
be663ab6 6875MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
e2ebc833 6876module_param_named(fw_restart, il4965_mod_params.restart_fw, int, S_IRUGO);
be663ab6 6877MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
This page took 0.692644 seconds and 5 git commands to generate.