iwlegacy: regulatory_bands is not an ops
[deliverable/linux.git] / drivers / net / wireless / iwlegacy / 4965-mac.c
CommitLineData
be663ab6
WYG
1/******************************************************************************
2 *
3 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29
30#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31
32#include <linux/kernel.h>
33#include <linux/module.h>
34#include <linux/init.h>
35#include <linux/pci.h>
36#include <linux/pci-aspm.h>
37#include <linux/slab.h>
38#include <linux/dma-mapping.h>
39#include <linux/delay.h>
40#include <linux/sched.h>
41#include <linux/skbuff.h>
42#include <linux/netdevice.h>
be663ab6
WYG
43#include <linux/firmware.h>
44#include <linux/etherdevice.h>
45#include <linux/if_arp.h>
46
47#include <net/mac80211.h>
48
49#include <asm/div64.h>
50
51#define DRV_NAME "iwl4965"
52
98613be0 53#include "common.h"
af038f40 54#include "4965.h"
be663ab6 55
be663ab6
WYG
56/******************************************************************************
57 *
58 * module boiler plate
59 *
60 ******************************************************************************/
61
62/*
63 * module name, copyright, version, etc.
64 */
65#define DRV_DESCRIPTION "Intel(R) Wireless WiFi 4965 driver for Linux"
66
d3175167 67#ifdef CONFIG_IWLEGACY_DEBUG
be663ab6
WYG
68#define VD "d"
69#else
70#define VD
71#endif
72
73#define DRV_VERSION IWLWIFI_VERSION VD
74
be663ab6
WYG
75MODULE_DESCRIPTION(DRV_DESCRIPTION);
76MODULE_VERSION(DRV_VERSION);
77MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
78MODULE_LICENSE("GPL");
79MODULE_ALIAS("iwl4965");
80
e7392364
SG
81void
82il4965_check_abort_status(struct il_priv *il, u8 frame_count, u32 status)
fcb74588
SG
83{
84 if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
85 IL_ERR("Tx flush command to flush out all frames\n");
a6766ccd 86 if (!test_bit(S_EXIT_PENDING, &il->status))
fcb74588
SG
87 queue_work(il->workqueue, &il->tx_flush);
88 }
89}
90
91/*
92 * EEPROM
93 */
94struct il_mod_params il4965_mod_params = {
95 .amsdu_size_8K = 1,
96 .restart_fw = 1,
97 /* the rest are 0 by default */
98};
99
e7392364
SG
100void
101il4965_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq)
fcb74588
SG
102{
103 unsigned long flags;
104 int i;
105 spin_lock_irqsave(&rxq->lock, flags);
106 INIT_LIST_HEAD(&rxq->rx_free);
107 INIT_LIST_HEAD(&rxq->rx_used);
108 /* Fill the rx_used queue with _all_ of the Rx buffers */
109 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
110 /* In the reset function, these buffers may have been allocated
111 * to an SKB, so we need to unmap and free potential storage */
112 if (rxq->pool[i].page != NULL) {
113 pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
e7392364
SG
114 PAGE_SIZE << il->hw_params.rx_page_order,
115 PCI_DMA_FROMDEVICE);
fcb74588
SG
116 __il_free_pages(il, rxq->pool[i].page);
117 rxq->pool[i].page = NULL;
118 }
119 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
120 }
121
122 for (i = 0; i < RX_QUEUE_SIZE; i++)
123 rxq->queue[i] = NULL;
124
125 /* Set us so that we have processed and used all buffers, but have
126 * not restocked the Rx queue with fresh buffers */
127 rxq->read = rxq->write = 0;
128 rxq->write_actual = 0;
129 rxq->free_count = 0;
130 spin_unlock_irqrestore(&rxq->lock, flags);
131}
132
e7392364
SG
133int
134il4965_rx_init(struct il_priv *il, struct il_rx_queue *rxq)
fcb74588
SG
135{
136 u32 rb_size;
e7392364 137 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
fcb74588
SG
138 u32 rb_timeout = 0;
139
140 if (il->cfg->mod_params->amsdu_size_8K)
9a95b370 141 rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
fcb74588 142 else
9a95b370 143 rb_size = FH49_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
fcb74588
SG
144
145 /* Stop Rx DMA */
9a95b370 146 il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
fcb74588
SG
147
148 /* Reset driver's Rx queue write idx */
9a95b370 149 il_wr(il, FH49_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
fcb74588
SG
150
151 /* Tell device where to find RBD circular buffer in DRAM */
e7392364 152 il_wr(il, FH49_RSCSR_CHNL0_RBDCB_BASE_REG, (u32) (rxq->bd_dma >> 8));
fcb74588
SG
153
154 /* Tell device where in DRAM to update its Rx status */
e7392364 155 il_wr(il, FH49_RSCSR_CHNL0_STTS_WPTR_REG, rxq->rb_stts_dma >> 4);
fcb74588
SG
156
157 /* Enable Rx DMA
158 * Direct rx interrupts to hosts
159 * Rx buffer size 4 or 8k
160 * RB timeout 0x10
161 * 256 RBDs
162 */
9a95b370 163 il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG,
e7392364
SG
164 FH49_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
165 FH49_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
1722f8e1
SG
166 FH49_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
167 rb_size |
168 (rb_timeout << FH49_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS) |
169 (rfdnlog << FH49_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
fcb74588
SG
170
171 /* Set interrupt coalescing timer to default (2048 usecs) */
172 il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_TIMEOUT_DEF);
173
174 return 0;
175}
176
e7392364
SG
177static void
178il4965_set_pwr_vmain(struct il_priv *il)
fcb74588
SG
179{
180/*
181 * (for documentation purposes)
182 * to set power to V_AUX, do:
183
184 if (pci_pme_capable(il->pci_dev, PCI_D3cold))
185 il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
186 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
187 ~APMG_PS_CTRL_MSK_PWR_SRC);
188 */
189
190 il_set_bits_mask_prph(il, APMG_PS_CTRL_REG,
e7392364
SG
191 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
192 ~APMG_PS_CTRL_MSK_PWR_SRC);
fcb74588
SG
193}
194
e7392364
SG
195int
196il4965_hw_nic_init(struct il_priv *il)
fcb74588
SG
197{
198 unsigned long flags;
199 struct il_rx_queue *rxq = &il->rxq;
200 int ret;
201
202 /* nic_init */
203 spin_lock_irqsave(&il->lock, flags);
c39ae9fd 204 il->ops->lib->apm_ops.init(il);
fcb74588
SG
205
206 /* Set interrupt coalescing calibration timer to default (512 usecs) */
207 il_write8(il, CSR_INT_COALESCING, IL_HOST_INT_CALIB_TIMEOUT_DEF);
208
209 spin_unlock_irqrestore(&il->lock, flags);
210
211 il4965_set_pwr_vmain(il);
212
c39ae9fd 213 il->ops->lib->apm_ops.config(il);
fcb74588
SG
214
215 /* Allocate the RX queue, or reset if it is already allocated */
216 if (!rxq->bd) {
217 ret = il_rx_queue_alloc(il);
218 if (ret) {
219 IL_ERR("Unable to initialize Rx queue\n");
220 return -ENOMEM;
221 }
222 } else
223 il4965_rx_queue_reset(il, rxq);
224
225 il4965_rx_replenish(il);
226
227 il4965_rx_init(il, rxq);
228
229 spin_lock_irqsave(&il->lock, flags);
230
231 rxq->need_update = 1;
232 il_rx_queue_update_write_ptr(il, rxq);
233
234 spin_unlock_irqrestore(&il->lock, flags);
235
236 /* Allocate or reset and init all Tx and Command queues */
237 if (!il->txq) {
238 ret = il4965_txq_ctx_alloc(il);
239 if (ret)
240 return ret;
241 } else
242 il4965_txq_ctx_reset(il);
243
a6766ccd 244 set_bit(S_INIT, &il->status);
fcb74588
SG
245
246 return 0;
247}
248
249/**
250 * il4965_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
251 */
e7392364
SG
252static inline __le32
253il4965_dma_addr2rbd_ptr(struct il_priv *il, dma_addr_t dma_addr)
fcb74588 254{
e7392364 255 return cpu_to_le32((u32) (dma_addr >> 8));
fcb74588
SG
256}
257
258/**
259 * il4965_rx_queue_restock - refill RX queue from pre-allocated pool
260 *
261 * If there are slots in the RX queue that need to be restocked,
262 * and we have free pre-allocated buffers, fill the ranks as much
263 * as we can, pulling from rx_free.
264 *
265 * This moves the 'write' idx forward to catch up with 'processed', and
266 * also updates the memory address in the firmware to reference the new
267 * target buffer.
268 */
e7392364
SG
269void
270il4965_rx_queue_restock(struct il_priv *il)
fcb74588
SG
271{
272 struct il_rx_queue *rxq = &il->rxq;
273 struct list_head *element;
274 struct il_rx_buf *rxb;
275 unsigned long flags;
276
277 spin_lock_irqsave(&rxq->lock, flags);
278 while (il_rx_queue_space(rxq) > 0 && rxq->free_count) {
279 /* The overwritten rxb must be a used one */
280 rxb = rxq->queue[rxq->write];
281 BUG_ON(rxb && rxb->page);
282
283 /* Get next free Rx buffer, remove from free list */
284 element = rxq->rx_free.next;
285 rxb = list_entry(element, struct il_rx_buf, list);
286 list_del(element);
287
288 /* Point to Rx buffer via next RBD in circular buffer */
e7392364
SG
289 rxq->bd[rxq->write] =
290 il4965_dma_addr2rbd_ptr(il, rxb->page_dma);
fcb74588
SG
291 rxq->queue[rxq->write] = rxb;
292 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
293 rxq->free_count--;
294 }
295 spin_unlock_irqrestore(&rxq->lock, flags);
296 /* If the pre-allocated buffer pool is dropping low, schedule to
297 * refill it */
298 if (rxq->free_count <= RX_LOW_WATERMARK)
299 queue_work(il->workqueue, &il->rx_replenish);
300
fcb74588
SG
301 /* If we've added more space for the firmware to place data, tell it.
302 * Increment device's write pointer in multiples of 8. */
303 if (rxq->write_actual != (rxq->write & ~0x7)) {
304 spin_lock_irqsave(&rxq->lock, flags);
305 rxq->need_update = 1;
306 spin_unlock_irqrestore(&rxq->lock, flags);
307 il_rx_queue_update_write_ptr(il, rxq);
308 }
309}
310
311/**
312 * il4965_rx_replenish - Move all used packet from rx_used to rx_free
313 *
314 * When moving to rx_free an SKB is allocated for the slot.
315 *
316 * Also restock the Rx queue via il_rx_queue_restock.
317 * This is called as a scheduled work item (except for during initialization)
318 */
e7392364
SG
319static void
320il4965_rx_allocate(struct il_priv *il, gfp_t priority)
fcb74588
SG
321{
322 struct il_rx_queue *rxq = &il->rxq;
323 struct list_head *element;
324 struct il_rx_buf *rxb;
325 struct page *page;
326 unsigned long flags;
327 gfp_t gfp_mask = priority;
328
329 while (1) {
330 spin_lock_irqsave(&rxq->lock, flags);
331 if (list_empty(&rxq->rx_used)) {
332 spin_unlock_irqrestore(&rxq->lock, flags);
333 return;
334 }
335 spin_unlock_irqrestore(&rxq->lock, flags);
336
337 if (rxq->free_count > RX_LOW_WATERMARK)
338 gfp_mask |= __GFP_NOWARN;
339
340 if (il->hw_params.rx_page_order > 0)
341 gfp_mask |= __GFP_COMP;
342
343 /* Alloc a new receive buffer */
344 page = alloc_pages(gfp_mask, il->hw_params.rx_page_order);
345 if (!page) {
346 if (net_ratelimit())
e7392364
SG
347 D_INFO("alloc_pages failed, " "order: %d\n",
348 il->hw_params.rx_page_order);
fcb74588
SG
349
350 if (rxq->free_count <= RX_LOW_WATERMARK &&
351 net_ratelimit())
e7392364
SG
352 IL_ERR("Failed to alloc_pages with %s. "
353 "Only %u free buffers remaining.\n",
354 priority ==
355 GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
356 rxq->free_count);
fcb74588
SG
357 /* We don't reschedule replenish work here -- we will
358 * call the restock method and if it still needs
359 * more buffers it will schedule replenish */
360 return;
361 }
362
363 spin_lock_irqsave(&rxq->lock, flags);
364
365 if (list_empty(&rxq->rx_used)) {
366 spin_unlock_irqrestore(&rxq->lock, flags);
367 __free_pages(page, il->hw_params.rx_page_order);
368 return;
369 }
370 element = rxq->rx_used.next;
371 rxb = list_entry(element, struct il_rx_buf, list);
372 list_del(element);
373
374 spin_unlock_irqrestore(&rxq->lock, flags);
375
376 BUG_ON(rxb->page);
377 rxb->page = page;
378 /* Get physical address of the RB */
e7392364
SG
379 rxb->page_dma =
380 pci_map_page(il->pci_dev, page, 0,
381 PAGE_SIZE << il->hw_params.rx_page_order,
382 PCI_DMA_FROMDEVICE);
fcb74588
SG
383 /* dma address must be no more than 36 bits */
384 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
385 /* and also 256 byte aligned! */
386 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
387
388 spin_lock_irqsave(&rxq->lock, flags);
389
390 list_add_tail(&rxb->list, &rxq->rx_free);
391 rxq->free_count++;
392 il->alloc_rxb_page++;
393
394 spin_unlock_irqrestore(&rxq->lock, flags);
395 }
396}
397
e7392364
SG
398void
399il4965_rx_replenish(struct il_priv *il)
fcb74588
SG
400{
401 unsigned long flags;
402
403 il4965_rx_allocate(il, GFP_KERNEL);
404
405 spin_lock_irqsave(&il->lock, flags);
406 il4965_rx_queue_restock(il);
407 spin_unlock_irqrestore(&il->lock, flags);
408}
409
e7392364
SG
410void
411il4965_rx_replenish_now(struct il_priv *il)
fcb74588
SG
412{
413 il4965_rx_allocate(il, GFP_ATOMIC);
414
415 il4965_rx_queue_restock(il);
416}
417
418/* Assumes that the skb field of the buffers in 'pool' is kept accurate.
419 * If an SKB has been detached, the POOL needs to have its SKB set to NULL
420 * This free routine walks the list of POOL entries and if SKB is set to
421 * non NULL it is unmapped and freed
422 */
e7392364
SG
423void
424il4965_rx_queue_free(struct il_priv *il, struct il_rx_queue *rxq)
fcb74588
SG
425{
426 int i;
427 for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
428 if (rxq->pool[i].page != NULL) {
429 pci_unmap_page(il->pci_dev, rxq->pool[i].page_dma,
e7392364
SG
430 PAGE_SIZE << il->hw_params.rx_page_order,
431 PCI_DMA_FROMDEVICE);
fcb74588
SG
432 __il_free_pages(il, rxq->pool[i].page);
433 rxq->pool[i].page = NULL;
434 }
435 }
436
437 dma_free_coherent(&il->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
438 rxq->bd_dma);
439 dma_free_coherent(&il->pci_dev->dev, sizeof(struct il_rb_status),
440 rxq->rb_stts, rxq->rb_stts_dma);
441 rxq->bd = NULL;
e7392364 442 rxq->rb_stts = NULL;
fcb74588
SG
443}
444
e7392364
SG
445int
446il4965_rxq_stop(struct il_priv *il)
fcb74588
SG
447{
448
449 /* stop Rx DMA */
9a95b370
SG
450 il_wr(il, FH49_MEM_RCSR_CHNL0_CONFIG_REG, 0);
451 il_poll_bit(il, FH49_MEM_RSSR_RX_STATUS_REG,
e7392364 452 FH49_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
fcb74588
SG
453
454 return 0;
455}
456
e7392364
SG
457int
458il4965_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
fcb74588
SG
459{
460 int idx = 0;
461 int band_offset = 0;
462
463 /* HT rate format: mac80211 wants an MCS number, which is just LSB */
464 if (rate_n_flags & RATE_MCS_HT_MSK) {
465 idx = (rate_n_flags & 0xff);
466 return idx;
e7392364 467 /* Legacy rate format, search for match in table */
fcb74588
SG
468 } else {
469 if (band == IEEE80211_BAND_5GHZ)
470 band_offset = IL_FIRST_OFDM_RATE;
471 for (idx = band_offset; idx < RATE_COUNT_LEGACY; idx++)
472 if (il_rates[idx].plcp == (rate_n_flags & 0xFF))
473 return idx - band_offset;
474 }
475
476 return -1;
477}
478
e7392364
SG
479static int
480il4965_calc_rssi(struct il_priv *il, struct il_rx_phy_res *rx_resp)
fcb74588
SG
481{
482 /* data from PHY/DSP regarding signal strength, etc.,
483 * contents are always there, not configurable by host. */
484 struct il4965_rx_non_cfg_phy *ncphy =
485 (struct il4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
e7392364
SG
486 u32 agc =
487 (le16_to_cpu(ncphy->agc_info) & IL49_AGC_DB_MASK) >>
488 IL49_AGC_DB_POS;
fcb74588
SG
489
490 u32 valid_antennae =
491 (le16_to_cpu(rx_resp->phy_flags) & IL49_RX_PHY_FLAGS_ANTENNAE_MASK)
e7392364 492 >> IL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
fcb74588
SG
493 u8 max_rssi = 0;
494 u32 i;
495
496 /* Find max rssi among 3 possible receivers.
497 * These values are measured by the digital signal processor (DSP).
498 * They should stay fairly constant even as the signal strength varies,
499 * if the radio's automatic gain control (AGC) is working right.
500 * AGC value (see below) will provide the "interesting" info. */
501 for (i = 0; i < 3; i++)
502 if (valid_antennae & (1 << i))
503 max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
504
505 D_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
506 ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
507 max_rssi, agc);
508
509 /* dBm = max_rssi dB - agc dB - constant.
510 * Higher AGC (higher radio gain) means lower signal. */
511 return max_rssi - agc - IL4965_RSSI_OFFSET;
512}
513
e7392364
SG
514static u32
515il4965_translate_rx_status(struct il_priv *il, u32 decrypt_in)
fcb74588
SG
516{
517 u32 decrypt_out = 0;
518
519 if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
e7392364
SG
520 RX_RES_STATUS_STATION_FOUND)
521 decrypt_out |=
522 (RX_RES_STATUS_STATION_FOUND |
523 RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
fcb74588
SG
524
525 decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
526
527 /* packet was not encrypted */
528 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
e7392364 529 RX_RES_STATUS_SEC_TYPE_NONE)
fcb74588
SG
530 return decrypt_out;
531
532 /* packet was encrypted with unknown alg */
533 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
e7392364 534 RX_RES_STATUS_SEC_TYPE_ERR)
fcb74588
SG
535 return decrypt_out;
536
537 /* decryption was not done in HW */
538 if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
e7392364 539 RX_MPDU_RES_STATUS_DEC_DONE_MSK)
fcb74588
SG
540 return decrypt_out;
541
542 switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
543
544 case RX_RES_STATUS_SEC_TYPE_CCMP:
545 /* alg is CCM: check MIC only */
546 if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
547 /* Bad MIC */
548 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
549 else
550 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
551
552 break;
553
554 case RX_RES_STATUS_SEC_TYPE_TKIP:
555 if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
556 /* Bad TTAK */
557 decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
558 break;
559 }
560 /* fall through if TTAK OK */
561 default:
562 if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
563 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
564 else
565 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
566 break;
567 }
568
e7392364 569 D_RX("decrypt_in:0x%x decrypt_out = 0x%x\n", decrypt_in, decrypt_out);
fcb74588
SG
570
571 return decrypt_out;
572}
573
e7392364
SG
574static void
575il4965_pass_packet_to_mac80211(struct il_priv *il, struct ieee80211_hdr *hdr,
576 u16 len, u32 ampdu_status, struct il_rx_buf *rxb,
577 struct ieee80211_rx_status *stats)
fcb74588
SG
578{
579 struct sk_buff *skb;
580 __le16 fc = hdr->frame_control;
581
582 /* We only process data packets if the interface is open */
583 if (unlikely(!il->is_open)) {
e7392364 584 D_DROP("Dropping packet while interface is not open.\n");
fcb74588
SG
585 return;
586 }
587
588 /* In case of HW accelerated crypto and bad decryption, drop */
589 if (!il->cfg->mod_params->sw_crypto &&
590 il_set_decrypted_flag(il, hdr, ampdu_status, stats))
591 return;
592
593 skb = dev_alloc_skb(128);
594 if (!skb) {
595 IL_ERR("dev_alloc_skb failed\n");
596 return;
597 }
598
599 skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len);
600
601 il_update_stats(il, false, fc, len);
602 memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
603
604 ieee80211_rx(il->hw, skb);
605 il->alloc_rxb_page--;
606 rxb->page = NULL;
607}
608
4d69c752
SG
609/* Called for N_RX (legacy ABG frames), or
610 * N_RX_MPDU (HT high-throughput N frames). */
e7392364
SG
611void
612il4965_hdl_rx(struct il_priv *il, struct il_rx_buf *rxb)
fcb74588
SG
613{
614 struct ieee80211_hdr *header;
615 struct ieee80211_rx_status rx_status;
616 struct il_rx_pkt *pkt = rxb_addr(rxb);
617 struct il_rx_phy_res *phy_res;
618 __le32 rx_pkt_status;
619 struct il_rx_mpdu_res_start *amsdu;
620 u32 len;
621 u32 ampdu_status;
622 u32 rate_n_flags;
623
624 /**
4d69c752
SG
625 * N_RX and N_RX_MPDU are handled differently.
626 * N_RX: physical layer info is in this buffer
627 * N_RX_MPDU: physical layer info was sent in separate
fcb74588
SG
628 * command and cached in il->last_phy_res
629 *
630 * Here we set up local variables depending on which command is
631 * received.
632 */
4d69c752 633 if (pkt->hdr.cmd == N_RX) {
fcb74588 634 phy_res = (struct il_rx_phy_res *)pkt->u.raw;
e7392364
SG
635 header =
636 (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res) +
637 phy_res->cfg_phy_cnt);
fcb74588
SG
638
639 len = le16_to_cpu(phy_res->byte_count);
e7392364
SG
640 rx_pkt_status =
641 *(__le32 *) (pkt->u.raw + sizeof(*phy_res) +
642 phy_res->cfg_phy_cnt + len);
fcb74588
SG
643 ampdu_status = le32_to_cpu(rx_pkt_status);
644 } else {
645 if (!il->_4965.last_phy_res_valid) {
646 IL_ERR("MPDU frame without cached PHY data\n");
647 return;
648 }
649 phy_res = &il->_4965.last_phy_res;
650 amsdu = (struct il_rx_mpdu_res_start *)pkt->u.raw;
651 header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
652 len = le16_to_cpu(amsdu->byte_count);
e7392364
SG
653 rx_pkt_status = *(__le32 *) (pkt->u.raw + sizeof(*amsdu) + len);
654 ampdu_status =
655 il4965_translate_rx_status(il, le32_to_cpu(rx_pkt_status));
fcb74588
SG
656 }
657
658 if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
659 D_DROP("dsp size out of range [0,20]: %d/n",
e7392364 660 phy_res->cfg_phy_cnt);
fcb74588
SG
661 return;
662 }
663
664 if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
665 !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
e7392364 666 D_RX("Bad CRC or FIFO: 0x%08X.\n", le32_to_cpu(rx_pkt_status));
fcb74588
SG
667 return;
668 }
669
670 /* This will be used in several places later */
671 rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
672
673 /* rx_status carries information about the packet to mac80211 */
674 rx_status.mactime = le64_to_cpu(phy_res->timestamp);
e7392364
SG
675 rx_status.band =
676 (phy_res->
677 phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ? IEEE80211_BAND_2GHZ :
678 IEEE80211_BAND_5GHZ;
fcb74588 679 rx_status.freq =
e7392364
SG
680 ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel),
681 rx_status.band);
fcb74588 682 rx_status.rate_idx =
e7392364 683 il4965_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
fcb74588
SG
684 rx_status.flag = 0;
685
686 /* TSF isn't reliable. In order to allow smooth user experience,
687 * this W/A doesn't propagate it to the mac80211 */
e7392364 688 /*rx_status.flag |= RX_FLAG_MACTIME_MPDU; */
fcb74588
SG
689
690 il->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
691
692 /* Find max signal strength (dBm) among 3 antenna/receiver chains */
693 rx_status.signal = il4965_calc_rssi(il, phy_res);
694
695 il_dbg_log_rx_data_frame(il, len, header);
e7392364
SG
696 D_STATS("Rssi %d, TSF %llu\n", rx_status.signal,
697 (unsigned long long)rx_status.mactime);
fcb74588
SG
698
699 /*
700 * "antenna number"
701 *
702 * It seems that the antenna field in the phy flags value
703 * is actually a bit field. This is undefined by radiotap,
704 * it wants an actual antenna number but I always get "7"
705 * for most legacy frames I receive indicating that the
706 * same frame was received on all three RX chains.
707 *
708 * I think this field should be removed in favor of a
709 * new 802.11n radiotap field "RX chains" that is defined
710 * as a bitmask.
711 */
712 rx_status.antenna =
e7392364
SG
713 (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK) >>
714 RX_RES_PHY_FLAGS_ANTENNA_POS;
fcb74588
SG
715
716 /* set the preamble flag if appropriate */
717 if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
718 rx_status.flag |= RX_FLAG_SHORTPRE;
719
720 /* Set up the HT phy flags */
721 if (rate_n_flags & RATE_MCS_HT_MSK)
722 rx_status.flag |= RX_FLAG_HT;
723 if (rate_n_flags & RATE_MCS_HT40_MSK)
724 rx_status.flag |= RX_FLAG_40MHZ;
725 if (rate_n_flags & RATE_MCS_SGI_MSK)
726 rx_status.flag |= RX_FLAG_SHORT_GI;
727
e7392364
SG
728 il4965_pass_packet_to_mac80211(il, header, len, ampdu_status, rxb,
729 &rx_status);
fcb74588
SG
730}
731
4d69c752 732/* Cache phy data (Rx signal strength, etc) for HT frame (N_RX_PHY).
6e9848b4 733 * This will be used later in il_hdl_rx() for N_RX_MPDU. */
e7392364
SG
734void
735il4965_hdl_rx_phy(struct il_priv *il, struct il_rx_buf *rxb)
fcb74588
SG
736{
737 struct il_rx_pkt *pkt = rxb_addr(rxb);
738 il->_4965.last_phy_res_valid = true;
739 memcpy(&il->_4965.last_phy_res, pkt->u.raw,
740 sizeof(struct il_rx_phy_res));
741}
742
e7392364
SG
743static int
744il4965_get_channels_for_scan(struct il_priv *il, struct ieee80211_vif *vif,
745 enum ieee80211_band band, u8 is_active,
746 u8 n_probes, struct il_scan_channel *scan_ch)
fcb74588
SG
747{
748 struct ieee80211_channel *chan;
749 const struct ieee80211_supported_band *sband;
750 const struct il_channel_info *ch_info;
751 u16 passive_dwell = 0;
752 u16 active_dwell = 0;
753 int added, i;
754 u16 channel;
755
756 sband = il_get_hw_mode(il, band);
757 if (!sband)
758 return 0;
759
760 active_dwell = il_get_active_dwell_time(il, band, n_probes);
761 passive_dwell = il_get_passive_dwell_time(il, band, vif);
762
763 if (passive_dwell <= active_dwell)
764 passive_dwell = active_dwell + 1;
765
766 for (i = 0, added = 0; i < il->scan_request->n_channels; i++) {
767 chan = il->scan_request->channels[i];
768
769 if (chan->band != band)
770 continue;
771
772 channel = chan->hw_value;
773 scan_ch->channel = cpu_to_le16(channel);
774
775 ch_info = il_get_channel_info(il, band, channel);
776 if (!il_is_channel_valid(ch_info)) {
e7392364
SG
777 D_SCAN("Channel %d is INVALID for this band.\n",
778 channel);
fcb74588
SG
779 continue;
780 }
781
782 if (!is_active || il_is_channel_passive(ch_info) ||
783 (chan->flags & IEEE80211_CHAN_PASSIVE_SCAN))
784 scan_ch->type = SCAN_CHANNEL_TYPE_PASSIVE;
785 else
786 scan_ch->type = SCAN_CHANNEL_TYPE_ACTIVE;
787
788 if (n_probes)
789 scan_ch->type |= IL_SCAN_PROBE_MASK(n_probes);
790
791 scan_ch->active_dwell = cpu_to_le16(active_dwell);
792 scan_ch->passive_dwell = cpu_to_le16(passive_dwell);
793
794 /* Set txpower levels to defaults */
795 scan_ch->dsp_atten = 110;
796
797 /* NOTE: if we were doing 6Mb OFDM for scans we'd use
798 * power level:
799 * scan_ch->tx_gain = ((1 << 5) | (2 << 3)) | 3;
800 */
801 if (band == IEEE80211_BAND_5GHZ)
802 scan_ch->tx_gain = ((1 << 5) | (3 << 3)) | 3;
803 else
804 scan_ch->tx_gain = ((1 << 5) | (5 << 3));
805
e7392364
SG
806 D_SCAN("Scanning ch=%d prob=0x%X [%s %d]\n", channel,
807 le32_to_cpu(scan_ch->type),
808 (scan_ch->
809 type & SCAN_CHANNEL_TYPE_ACTIVE) ? "ACTIVE" : "PASSIVE",
810 (scan_ch->
811 type & SCAN_CHANNEL_TYPE_ACTIVE) ? active_dwell :
812 passive_dwell);
fcb74588
SG
813
814 scan_ch++;
815 added++;
816 }
817
818 D_SCAN("total channels to scan %d\n", added);
819 return added;
820}
821
a0c1ef3b
SG
822static void
823il4965_toggle_tx_ant(struct il_priv *il, u8 *ant, u8 valid)
824{
825 int i;
826 u8 ind = *ant;
827
828 for (i = 0; i < RATE_ANT_NUM - 1; i++) {
829 ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
830 if (valid & BIT(ind)) {
831 *ant = ind;
832 return;
833 }
834 }
835}
836
e7392364
SG
837int
838il4965_request_scan(struct il_priv *il, struct ieee80211_vif *vif)
fcb74588
SG
839{
840 struct il_host_cmd cmd = {
4d69c752 841 .id = C_SCAN,
fcb74588
SG
842 .len = sizeof(struct il_scan_cmd),
843 .flags = CMD_SIZE_HUGE,
844 };
845 struct il_scan_cmd *scan;
fcb74588
SG
846 u32 rate_flags = 0;
847 u16 cmd_len;
848 u16 rx_chain = 0;
849 enum ieee80211_band band;
850 u8 n_probes = 0;
851 u8 rx_ant = il->hw_params.valid_rx_ant;
852 u8 rate;
853 bool is_active = false;
e7392364 854 int chan_mod;
fcb74588
SG
855 u8 active_chains;
856 u8 scan_tx_antennas = il->hw_params.valid_tx_ant;
857 int ret;
858
859 lockdep_assert_held(&il->mutex);
860
fcb74588 861 if (!il->scan_cmd) {
e7392364
SG
862 il->scan_cmd =
863 kmalloc(sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE,
864 GFP_KERNEL);
fcb74588 865 if (!il->scan_cmd) {
e7392364 866 D_SCAN("fail to allocate memory for scan\n");
fcb74588
SG
867 return -ENOMEM;
868 }
869 }
870 scan = il->scan_cmd;
871 memset(scan, 0, sizeof(struct il_scan_cmd) + IL_MAX_SCAN_SIZE);
872
873 scan->quiet_plcp_th = IL_PLCP_QUIET_THRESH;
874 scan->quiet_time = IL_ACTIVE_QUIET_TIME;
875
876 if (il_is_any_associated(il)) {
877 u16 interval;
878 u32 extra;
879 u32 suspend_time = 100;
880 u32 scan_suspend_time = 100;
881
882 D_INFO("Scanning while associated...\n");
883 interval = vif->bss_conf.beacon_int;
884
885 scan->suspend_time = 0;
886 scan->max_out_time = cpu_to_le32(200 * 1024);
887 if (!interval)
888 interval = suspend_time;
889
890 extra = (suspend_time / interval) << 22;
e7392364
SG
891 scan_suspend_time =
892 (extra | ((suspend_time % interval) * 1024));
fcb74588
SG
893 scan->suspend_time = cpu_to_le32(scan_suspend_time);
894 D_SCAN("suspend_time 0x%X beacon interval %d\n",
e7392364 895 scan_suspend_time, interval);
fcb74588
SG
896 }
897
898 if (il->scan_request->n_ssids) {
899 int i, p = 0;
900 D_SCAN("Kicking off active scan\n");
901 for (i = 0; i < il->scan_request->n_ssids; i++) {
902 /* always does wildcard anyway */
903 if (!il->scan_request->ssids[i].ssid_len)
904 continue;
905 scan->direct_scan[p].id = WLAN_EID_SSID;
906 scan->direct_scan[p].len =
e7392364 907 il->scan_request->ssids[i].ssid_len;
fcb74588
SG
908 memcpy(scan->direct_scan[p].ssid,
909 il->scan_request->ssids[i].ssid,
910 il->scan_request->ssids[i].ssid_len);
911 n_probes++;
912 p++;
913 }
914 is_active = true;
915 } else
916 D_SCAN("Start passive scan.\n");
917
918 scan->tx_cmd.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK;
b16db50a 919 scan->tx_cmd.sta_id = il->hw_params.bcast_id;
fcb74588
SG
920 scan->tx_cmd.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
921
922 switch (il->scan_band) {
923 case IEEE80211_BAND_2GHZ:
924 scan->flags = RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK;
e7392364 925 chan_mod =
c8b03958 926 le32_to_cpu(il->active.flags & RXON_FLG_CHANNEL_MODE_MSK) >>
e7392364 927 RXON_FLG_CHANNEL_MODE_POS;
fcb74588
SG
928 if (chan_mod == CHANNEL_MODE_PURE_40) {
929 rate = RATE_6M_PLCP;
930 } else {
931 rate = RATE_1M_PLCP;
932 rate_flags = RATE_MCS_CCK_MSK;
933 }
934 break;
935 case IEEE80211_BAND_5GHZ:
936 rate = RATE_6M_PLCP;
937 break;
938 default:
939 IL_WARN("Invalid scan band\n");
940 return -EIO;
941 }
942
943 /*
944 * If active scanning is requested but a certain channel is
945 * marked passive, we can do active scanning if we detect
946 * transmissions.
947 *
948 * There is an issue with some firmware versions that triggers
949 * a sysassert on a "good CRC threshold" of zero (== disabled),
950 * on a radar channel even though this means that we should NOT
951 * send probes.
952 *
953 * The "good CRC threshold" is the number of frames that we
954 * need to receive during our dwell time on a channel before
955 * sending out probes -- setting this to a huge value will
956 * mean we never reach it, but at the same time work around
957 * the aforementioned issue. Thus use IL_GOOD_CRC_TH_NEVER
958 * here instead of IL_GOOD_CRC_TH_DISABLED.
959 */
e7392364
SG
960 scan->good_CRC_th =
961 is_active ? IL_GOOD_CRC_TH_DEFAULT : IL_GOOD_CRC_TH_NEVER;
fcb74588
SG
962
963 band = il->scan_band;
964
965 if (il->cfg->scan_rx_antennas[band])
966 rx_ant = il->cfg->scan_rx_antennas[band];
967
a0c1ef3b 968 il4965_toggle_tx_ant(il, &il->scan_tx_ant[band], scan_tx_antennas);
616107ed
SG
969 rate_flags |= BIT(il->scan_tx_ant[band]) << RATE_MCS_ANT_POS;
970 scan->tx_cmd.rate_n_flags = cpu_to_le32(rate | rate_flags);
fcb74588
SG
971
972 /* In power save mode use one chain, otherwise use all chains */
a6766ccd 973 if (test_bit(S_POWER_PMI, &il->status)) {
fcb74588 974 /* rx_ant has been set to all valid chains previously */
e7392364
SG
975 active_chains =
976 rx_ant & ((u8) (il->chain_noise_data.active_chains));
fcb74588
SG
977 if (!active_chains)
978 active_chains = rx_ant;
979
980 D_SCAN("chain_noise_data.active_chains: %u\n",
e7392364 981 il->chain_noise_data.active_chains);
fcb74588
SG
982
983 rx_ant = il4965_first_antenna(active_chains);
984 }
985
986 /* MIMO is not used here, but value is required */
987 rx_chain |= il->hw_params.valid_rx_ant << RXON_RX_CHAIN_VALID_POS;
988 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_MIMO_SEL_POS;
989 rx_chain |= rx_ant << RXON_RX_CHAIN_FORCE_SEL_POS;
990 rx_chain |= 0x1 << RXON_RX_CHAIN_DRIVER_FORCE_POS;
991 scan->rx_chain = cpu_to_le16(rx_chain);
992
e7392364
SG
993 cmd_len =
994 il_fill_probe_req(il, (struct ieee80211_mgmt *)scan->data,
995 vif->addr, il->scan_request->ie,
996 il->scan_request->ie_len,
997 IL_MAX_SCAN_SIZE - sizeof(*scan));
fcb74588
SG
998 scan->tx_cmd.len = cpu_to_le16(cmd_len);
999
e7392364
SG
1000 scan->filter_flags |=
1001 (RXON_FILTER_ACCEPT_GRP_MSK | RXON_FILTER_BCON_AWARE_MSK);
fcb74588 1002
e7392364
SG
1003 scan->channel_count =
1004 il4965_get_channels_for_scan(il, vif, band, is_active, n_probes,
1005 (void *)&scan->data[cmd_len]);
fcb74588
SG
1006 if (scan->channel_count == 0) {
1007 D_SCAN("channel count %d\n", scan->channel_count);
1008 return -EIO;
1009 }
1010
e7392364
SG
1011 cmd.len +=
1012 le16_to_cpu(scan->tx_cmd.len) +
fcb74588
SG
1013 scan->channel_count * sizeof(struct il_scan_channel);
1014 cmd.data = scan;
1015 scan->len = cpu_to_le16(cmd.len);
1016
a6766ccd 1017 set_bit(S_SCAN_HW, &il->status);
fcb74588
SG
1018
1019 ret = il_send_cmd_sync(il, &cmd);
1020 if (ret)
a6766ccd 1021 clear_bit(S_SCAN_HW, &il->status);
fcb74588
SG
1022
1023 return ret;
1024}
1025
e7392364
SG
1026int
1027il4965_manage_ibss_station(struct il_priv *il, struct ieee80211_vif *vif,
1028 bool add)
fcb74588
SG
1029{
1030 struct il_vif_priv *vif_priv = (void *)vif->drv_priv;
1031
1032 if (add)
83007196 1033 return il4965_add_bssid_station(il, vif->bss_conf.bssid,
fcb74588
SG
1034 &vif_priv->ibss_bssid_sta_id);
1035 return il_remove_station(il, vif_priv->ibss_bssid_sta_id,
e7392364 1036 vif->bss_conf.bssid);
fcb74588
SG
1037}
1038
e7392364
SG
1039void
1040il4965_free_tfds_in_queue(struct il_priv *il, int sta_id, int tid, int freed)
fcb74588
SG
1041{
1042 lockdep_assert_held(&il->sta_lock);
1043
1044 if (il->stations[sta_id].tid[tid].tfds_in_queue >= freed)
1045 il->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1046 else {
1047 D_TX("free more than tfds_in_queue (%u:%d)\n",
e7392364 1048 il->stations[sta_id].tid[tid].tfds_in_queue, freed);
fcb74588
SG
1049 il->stations[sta_id].tid[tid].tfds_in_queue = 0;
1050 }
1051}
1052
1053#define IL_TX_QUEUE_MSK 0xfffff
1054
e7392364
SG
1055static bool
1056il4965_is_single_rx_stream(struct il_priv *il)
fcb74588
SG
1057{
1058 return il->current_ht_config.smps == IEEE80211_SMPS_STATIC ||
e7392364 1059 il->current_ht_config.single_chain_sufficient;
fcb74588
SG
1060}
1061
1062#define IL_NUM_RX_CHAINS_MULTIPLE 3
1063#define IL_NUM_RX_CHAINS_SINGLE 2
1064#define IL_NUM_IDLE_CHAINS_DUAL 2
1065#define IL_NUM_IDLE_CHAINS_SINGLE 1
1066
1067/*
1068 * Determine how many receiver/antenna chains to use.
1069 *
1070 * More provides better reception via diversity. Fewer saves power
1071 * at the expense of throughput, but only when not in powersave to
1072 * start with.
1073 *
1074 * MIMO (dual stream) requires at least 2, but works better with 3.
1075 * This does not determine *which* chains to use, just how many.
1076 */
e7392364
SG
1077static int
1078il4965_get_active_rx_chain_count(struct il_priv *il)
fcb74588
SG
1079{
1080 /* # of Rx chains to use when expecting MIMO. */
1081 if (il4965_is_single_rx_stream(il))
1082 return IL_NUM_RX_CHAINS_SINGLE;
1083 else
1084 return IL_NUM_RX_CHAINS_MULTIPLE;
1085}
1086
1087/*
1088 * When we are in power saving mode, unless device support spatial
1089 * multiplexing power save, use the active count for rx chain count.
1090 */
1091static int
1092il4965_get_idle_rx_chain_count(struct il_priv *il, int active_cnt)
1093{
1094 /* # Rx chains when idling, depending on SMPS mode */
1095 switch (il->current_ht_config.smps) {
1096 case IEEE80211_SMPS_STATIC:
1097 case IEEE80211_SMPS_DYNAMIC:
1098 return IL_NUM_IDLE_CHAINS_SINGLE;
1099 case IEEE80211_SMPS_OFF:
1100 return active_cnt;
1101 default:
e7392364 1102 WARN(1, "invalid SMPS mode %d", il->current_ht_config.smps);
fcb74588
SG
1103 return active_cnt;
1104 }
1105}
1106
1107/* up to 4 chains */
e7392364
SG
1108static u8
1109il4965_count_chain_bitmap(u32 chain_bitmap)
fcb74588
SG
1110{
1111 u8 res;
1112 res = (chain_bitmap & BIT(0)) >> 0;
1113 res += (chain_bitmap & BIT(1)) >> 1;
1114 res += (chain_bitmap & BIT(2)) >> 2;
1115 res += (chain_bitmap & BIT(3)) >> 3;
1116 return res;
1117}
1118
1119/**
1120 * il4965_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
1121 *
1122 * Selects how many and which Rx receivers/antennas/chains to use.
1123 * This should not be used for scan command ... it puts data in wrong place.
1124 */
e7392364 1125void
83007196 1126il4965_set_rxon_chain(struct il_priv *il)
fcb74588
SG
1127{
1128 bool is_single = il4965_is_single_rx_stream(il);
a6766ccd 1129 bool is_cam = !test_bit(S_POWER_PMI, &il->status);
fcb74588
SG
1130 u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
1131 u32 active_chains;
1132 u16 rx_chain;
1133
1134 /* Tell uCode which antennas are actually connected.
1135 * Before first association, we assume all antennas are connected.
1136 * Just after first association, il4965_chain_noise_calibration()
1137 * checks which antennas actually *are* connected. */
1138 if (il->chain_noise_data.active_chains)
1139 active_chains = il->chain_noise_data.active_chains;
1140 else
1141 active_chains = il->hw_params.valid_rx_ant;
1142
1143 rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
1144
1145 /* How many receivers should we use? */
1146 active_rx_cnt = il4965_get_active_rx_chain_count(il);
1147 idle_rx_cnt = il4965_get_idle_rx_chain_count(il, active_rx_cnt);
1148
fcb74588
SG
1149 /* correct rx chain count according hw settings
1150 * and chain noise calibration
1151 */
1152 valid_rx_cnt = il4965_count_chain_bitmap(active_chains);
1153 if (valid_rx_cnt < active_rx_cnt)
1154 active_rx_cnt = valid_rx_cnt;
1155
1156 if (valid_rx_cnt < idle_rx_cnt)
1157 idle_rx_cnt = valid_rx_cnt;
1158
1159 rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
e7392364 1160 rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
fcb74588 1161
c8b03958 1162 il->staging.rx_chain = cpu_to_le16(rx_chain);
fcb74588
SG
1163
1164 if (!is_single && active_rx_cnt >= IL_NUM_RX_CHAINS_SINGLE && is_cam)
c8b03958 1165 il->staging.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
fcb74588 1166 else
c8b03958 1167 il->staging.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
fcb74588 1168
c8b03958 1169 D_ASSOC("rx_chain=0x%X active=%d idle=%d\n", il->staging.rx_chain,
e7392364 1170 active_rx_cnt, idle_rx_cnt);
fcb74588
SG
1171
1172 WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
1173 active_rx_cnt < idle_rx_cnt);
1174}
1175
e7392364
SG
1176static const char *
1177il4965_get_fh_string(int cmd)
fcb74588
SG
1178{
1179 switch (cmd) {
e7392364
SG
1180 IL_CMD(FH49_RSCSR_CHNL0_STTS_WPTR_REG);
1181 IL_CMD(FH49_RSCSR_CHNL0_RBDCB_BASE_REG);
1182 IL_CMD(FH49_RSCSR_CHNL0_WPTR);
1183 IL_CMD(FH49_MEM_RCSR_CHNL0_CONFIG_REG);
1184 IL_CMD(FH49_MEM_RSSR_SHARED_CTRL_REG);
1185 IL_CMD(FH49_MEM_RSSR_RX_STATUS_REG);
1186 IL_CMD(FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1187 IL_CMD(FH49_TSSR_TX_STATUS_REG);
1188 IL_CMD(FH49_TSSR_TX_ERROR_REG);
fcb74588
SG
1189 default:
1190 return "UNKNOWN";
1191 }
1192}
1193
e7392364
SG
1194int
1195il4965_dump_fh(struct il_priv *il, char **buf, bool display)
fcb74588
SG
1196{
1197 int i;
1198#ifdef CONFIG_IWLEGACY_DEBUG
1199 int pos = 0;
1200 size_t bufsz = 0;
1201#endif
1202 static const u32 fh_tbl[] = {
9a95b370
SG
1203 FH49_RSCSR_CHNL0_STTS_WPTR_REG,
1204 FH49_RSCSR_CHNL0_RBDCB_BASE_REG,
1205 FH49_RSCSR_CHNL0_WPTR,
1206 FH49_MEM_RCSR_CHNL0_CONFIG_REG,
1207 FH49_MEM_RSSR_SHARED_CTRL_REG,
1208 FH49_MEM_RSSR_RX_STATUS_REG,
1209 FH49_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1210 FH49_TSSR_TX_STATUS_REG,
1211 FH49_TSSR_TX_ERROR_REG
fcb74588
SG
1212 };
1213#ifdef CONFIG_IWLEGACY_DEBUG
1214 if (display) {
1215 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1216 *buf = kmalloc(bufsz, GFP_KERNEL);
1217 if (!*buf)
1218 return -ENOMEM;
e7392364
SG
1219 pos +=
1220 scnprintf(*buf + pos, bufsz - pos, "FH register values:\n");
fcb74588 1221 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
e7392364
SG
1222 pos +=
1223 scnprintf(*buf + pos, bufsz - pos,
1224 " %34s: 0X%08x\n",
1722f8e1
SG
1225 il4965_get_fh_string(fh_tbl[i]),
1226 il_rd(il, fh_tbl[i]));
fcb74588
SG
1227 }
1228 return pos;
1229 }
1230#endif
1231 IL_ERR("FH register values:\n");
e7392364
SG
1232 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1233 IL_ERR(" %34s: 0X%08x\n", il4965_get_fh_string(fh_tbl[i]),
1234 il_rd(il, fh_tbl[i]));
fcb74588
SG
1235 }
1236 return 0;
1237}
a1751b22 1238
e7392364
SG
1239void
1240il4965_hdl_missed_beacon(struct il_priv *il, struct il_rx_buf *rxb)
a1751b22
SG
1241{
1242 struct il_rx_pkt *pkt = rxb_addr(rxb);
1243 struct il_missed_beacon_notif *missed_beacon;
1244
1245 missed_beacon = &pkt->u.missed_beacon;
1246 if (le32_to_cpu(missed_beacon->consecutive_missed_beacons) >
1247 il->missed_beacon_threshold) {
e7392364
SG
1248 D_CALIB("missed bcn cnsq %d totl %d rcd %d expctd %d\n",
1249 le32_to_cpu(missed_beacon->consecutive_missed_beacons),
1250 le32_to_cpu(missed_beacon->total_missed_becons),
1251 le32_to_cpu(missed_beacon->num_recvd_beacons),
1252 le32_to_cpu(missed_beacon->num_expected_beacons));
a6766ccd 1253 if (!test_bit(S_SCANNING, &il->status))
a1751b22
SG
1254 il4965_init_sensitivity(il);
1255 }
1256}
1257
1258/* Calculate noise level, based on measurements during network silence just
1259 * before arriving beacon. This measurement can be done only if we know
1260 * exactly when to expect beacons, therefore only when we're associated. */
e7392364
SG
1261static void
1262il4965_rx_calc_noise(struct il_priv *il)
a1751b22
SG
1263{
1264 struct stats_rx_non_phy *rx_info;
1265 int num_active_rx = 0;
1266 int total_silence = 0;
1267 int bcn_silence_a, bcn_silence_b, bcn_silence_c;
1268 int last_rx_noise;
1269
1270 rx_info = &(il->_4965.stats.rx.general);
1271 bcn_silence_a =
e7392364 1272 le32_to_cpu(rx_info->beacon_silence_rssi_a) & IN_BAND_FILTER;
a1751b22 1273 bcn_silence_b =
e7392364 1274 le32_to_cpu(rx_info->beacon_silence_rssi_b) & IN_BAND_FILTER;
a1751b22 1275 bcn_silence_c =
e7392364 1276 le32_to_cpu(rx_info->beacon_silence_rssi_c) & IN_BAND_FILTER;
a1751b22
SG
1277
1278 if (bcn_silence_a) {
1279 total_silence += bcn_silence_a;
1280 num_active_rx++;
1281 }
1282 if (bcn_silence_b) {
1283 total_silence += bcn_silence_b;
1284 num_active_rx++;
1285 }
1286 if (bcn_silence_c) {
1287 total_silence += bcn_silence_c;
1288 num_active_rx++;
1289 }
1290
1291 /* Average among active antennas */
1292 if (num_active_rx)
1293 last_rx_noise = (total_silence / num_active_rx) - 107;
1294 else
1295 last_rx_noise = IL_NOISE_MEAS_NOT_AVAILABLE;
1296
e7392364
SG
1297 D_CALIB("inband silence a %u, b %u, c %u, dBm %d\n", bcn_silence_a,
1298 bcn_silence_b, bcn_silence_c, last_rx_noise);
a1751b22
SG
1299}
1300
1301#ifdef CONFIG_IWLEGACY_DEBUGFS
1302/*
1303 * based on the assumption of all stats counter are in DWORD
1304 * FIXME: This function is for debugging, do not deal with
1305 * the case of counters roll-over.
1306 */
e7392364
SG
1307static void
1308il4965_accumulative_stats(struct il_priv *il, __le32 * stats)
a1751b22
SG
1309{
1310 int i, size;
1311 __le32 *prev_stats;
1312 u32 *accum_stats;
1313 u32 *delta, *max_delta;
1314 struct stats_general_common *general, *accum_general;
1315 struct stats_tx *tx, *accum_tx;
1316
1722f8e1
SG
1317 prev_stats = (__le32 *) &il->_4965.stats;
1318 accum_stats = (u32 *) &il->_4965.accum_stats;
a1751b22
SG
1319 size = sizeof(struct il_notif_stats);
1320 general = &il->_4965.stats.general.common;
1321 accum_general = &il->_4965.accum_stats.general.common;
1322 tx = &il->_4965.stats.tx;
1323 accum_tx = &il->_4965.accum_stats.tx;
1722f8e1
SG
1324 delta = (u32 *) &il->_4965.delta_stats;
1325 max_delta = (u32 *) &il->_4965.max_delta;
a1751b22
SG
1326
1327 for (i = sizeof(__le32); i < size;
e7392364
SG
1328 i +=
1329 sizeof(__le32), stats++, prev_stats++, delta++, max_delta++,
1330 accum_stats++) {
a1751b22 1331 if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
e7392364
SG
1332 *delta =
1333 (le32_to_cpu(*stats) - le32_to_cpu(*prev_stats));
a1751b22
SG
1334 *accum_stats += *delta;
1335 if (*delta > *max_delta)
1336 *max_delta = *delta;
1337 }
1338 }
1339
1340 /* reset accumulative stats for "no-counter" type stats */
1341 accum_general->temperature = general->temperature;
1342 accum_general->ttl_timestamp = general->ttl_timestamp;
1343}
1344#endif
1345
1346#define REG_RECALIB_PERIOD (60)
1347
e7392364
SG
1348void
1349il4965_hdl_stats(struct il_priv *il, struct il_rx_buf *rxb)
a1751b22
SG
1350{
1351 int change;
1352 struct il_rx_pkt *pkt = rxb_addr(rxb);
1353
e7392364
SG
1354 D_RX("Statistics notification received (%d vs %d).\n",
1355 (int)sizeof(struct il_notif_stats),
1356 le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK);
1357
1358 change =
1359 ((il->_4965.stats.general.common.temperature !=
1360 pkt->u.stats.general.common.temperature) ||
1361 ((il->_4965.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK) !=
1362 (pkt->u.stats.flag & STATS_REPLY_FLG_HT40_MODE_MSK)));
a1751b22 1363#ifdef CONFIG_IWLEGACY_DEBUGFS
1722f8e1 1364 il4965_accumulative_stats(il, (__le32 *) &pkt->u.stats);
a1751b22
SG
1365#endif
1366
1367 /* TODO: reading some of stats is unneeded */
e7392364 1368 memcpy(&il->_4965.stats, &pkt->u.stats, sizeof(il->_4965.stats));
a1751b22 1369
db7746f7 1370 set_bit(S_STATS, &il->status);
a1751b22
SG
1371
1372 /* Reschedule the stats timer to occur in
1373 * REG_RECALIB_PERIOD seconds to ensure we get a
1374 * thermal update even if the uCode doesn't give
1375 * us one */
e7392364
SG
1376 mod_timer(&il->stats_periodic,
1377 jiffies + msecs_to_jiffies(REG_RECALIB_PERIOD * 1000));
a1751b22 1378
a6766ccd 1379 if (unlikely(!test_bit(S_SCANNING, &il->status)) &&
4d69c752 1380 (pkt->hdr.cmd == N_STATS)) {
a1751b22
SG
1381 il4965_rx_calc_noise(il);
1382 queue_work(il->workqueue, &il->run_time_calib_work);
1383 }
c39ae9fd
SG
1384 if (il->ops->lib->temp_ops.temperature && change)
1385 il->ops->lib->temp_ops.temperature(il);
a1751b22
SG
1386}
1387
e7392364
SG
1388void
1389il4965_hdl_c_stats(struct il_priv *il, struct il_rx_buf *rxb)
a1751b22
SG
1390{
1391 struct il_rx_pkt *pkt = rxb_addr(rxb);
1392
db7746f7 1393 if (le32_to_cpu(pkt->u.stats.flag) & UCODE_STATS_CLEAR_MSK) {
a1751b22
SG
1394#ifdef CONFIG_IWLEGACY_DEBUGFS
1395 memset(&il->_4965.accum_stats, 0,
e7392364 1396 sizeof(struct il_notif_stats));
a1751b22 1397 memset(&il->_4965.delta_stats, 0,
e7392364
SG
1398 sizeof(struct il_notif_stats));
1399 memset(&il->_4965.max_delta, 0, sizeof(struct il_notif_stats));
a1751b22
SG
1400#endif
1401 D_RX("Statistics have been cleared\n");
1402 }
d2dfb33e 1403 il4965_hdl_stats(il, rxb);
a1751b22
SG
1404}
1405
8f29b456
SG
1406
1407/*
1408 * mac80211 queues, ACs, hardware queues, FIFOs.
1409 *
1410 * Cf. http://wireless.kernel.org/en/developers/Documentation/mac80211/queues
1411 *
1412 * Mac80211 uses the following numbers, which we get as from it
1413 * by way of skb_get_queue_mapping(skb):
1414 *
1415 * VO 0
1416 * VI 1
1417 * BE 2
1418 * BK 3
1419 *
1420 *
1421 * Regular (not A-MPDU) frames are put into hardware queues corresponding
1422 * to the FIFOs, see comments in iwl-prph.h. Aggregated frames get their
1423 * own queue per aggregation session (RA/TID combination), such queues are
1424 * set up to map into FIFOs too, for which we need an AC->FIFO mapping. In
1425 * order to map frames to the right queue, we also need an AC->hw queue
1426 * mapping. This is implemented here.
1427 *
1428 * Due to the way hw queues are set up (by the hw specific modules like
af038f40 1429 * 4965.c), the AC->hw queue mapping is the identity
8f29b456
SG
1430 * mapping.
1431 */
1432
a1751b22
SG
1433static const u8 tid_to_ac[] = {
1434 IEEE80211_AC_BE,
1435 IEEE80211_AC_BK,
1436 IEEE80211_AC_BK,
1437 IEEE80211_AC_BE,
1438 IEEE80211_AC_VI,
1439 IEEE80211_AC_VI,
1440 IEEE80211_AC_VO,
1441 IEEE80211_AC_VO
1442};
1443
e7392364
SG
1444static inline int
1445il4965_get_ac_from_tid(u16 tid)
a1751b22
SG
1446{
1447 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
1448 return tid_to_ac[tid];
1449
1450 /* no support for TIDs 8-15 yet */
1451 return -EINVAL;
1452}
1453
1454static inline int
83007196 1455il4965_get_fifo_from_tid(u16 tid)
a1751b22 1456{
b75b3a70
SG
1457 const u8 ac_to_fifo[] = {
1458 IL_TX_FIFO_VO,
1459 IL_TX_FIFO_VI,
1460 IL_TX_FIFO_BE,
1461 IL_TX_FIFO_BK,
1462 };
1463
a1751b22 1464 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
b75b3a70 1465 return ac_to_fifo[tid_to_ac[tid]];
a1751b22
SG
1466
1467 /* no support for TIDs 8-15 yet */
1468 return -EINVAL;
1469}
1470
1471/*
4d69c752 1472 * handle build C_TX command notification.
a1751b22 1473 */
e7392364
SG
1474static void
1475il4965_tx_cmd_build_basic(struct il_priv *il, struct sk_buff *skb,
1476 struct il_tx_cmd *tx_cmd,
1477 struct ieee80211_tx_info *info,
1478 struct ieee80211_hdr *hdr, u8 std_id)
a1751b22
SG
1479{
1480 __le16 fc = hdr->frame_control;
1481 __le32 tx_flags = tx_cmd->tx_flags;
1482
1483 tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
1484 if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
1485 tx_flags |= TX_CMD_FLG_ACK_MSK;
1486 if (ieee80211_is_mgmt(fc))
1487 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
1488 if (ieee80211_is_probe_resp(fc) &&
1489 !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
1490 tx_flags |= TX_CMD_FLG_TSF_MSK;
1491 } else {
1492 tx_flags &= (~TX_CMD_FLG_ACK_MSK);
1493 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
1494 }
1495
1496 if (ieee80211_is_back_req(fc))
1497 tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
1498
1499 tx_cmd->sta_id = std_id;
1500 if (ieee80211_has_morefrags(fc))
1501 tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
1502
1503 if (ieee80211_is_data_qos(fc)) {
1504 u8 *qc = ieee80211_get_qos_ctl(hdr);
1505 tx_cmd->tid_tspec = qc[0] & 0xf;
1506 tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
1507 } else {
1508 tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
1509 }
1510
1511 il_tx_cmd_protection(il, info, fc, &tx_flags);
1512
1513 tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
1514 if (ieee80211_is_mgmt(fc)) {
1515 if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
1516 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
1517 else
1518 tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
1519 } else {
1520 tx_cmd->timeout.pm_frame_timeout = 0;
1521 }
1522
1523 tx_cmd->driver_txop = 0;
1524 tx_cmd->tx_flags = tx_flags;
1525 tx_cmd->next_frame_len = 0;
1526}
1527
e7392364
SG
1528static void
1529il4965_tx_cmd_build_rate(struct il_priv *il, struct il_tx_cmd *tx_cmd,
1530 struct ieee80211_tx_info *info, __le16 fc)
a1751b22 1531{
616107ed 1532 const u8 rts_retry_limit = 60;
a1751b22
SG
1533 u32 rate_flags;
1534 int rate_idx;
a1751b22
SG
1535 u8 data_retry_limit;
1536 u8 rate_plcp;
1537
e7392364 1538 /* Set retry limit on DATA packets and Probe Responses */
a1751b22
SG
1539 if (ieee80211_is_probe_resp(fc))
1540 data_retry_limit = 3;
1541 else
1542 data_retry_limit = IL4965_DEFAULT_TX_RETRY;
1543 tx_cmd->data_retry_limit = data_retry_limit;
a1751b22 1544 /* Set retry limit on RTS packets */
616107ed 1545 tx_cmd->rts_retry_limit = min(data_retry_limit, rts_retry_limit);
a1751b22
SG
1546
1547 /* DATA packets will use the uCode station table for rate/antenna
1548 * selection */
1549 if (ieee80211_is_data(fc)) {
1550 tx_cmd->initial_rate_idx = 0;
1551 tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
1552 return;
1553 }
1554
1555 /**
1556 * If the current TX rate stored in mac80211 has the MCS bit set, it's
1557 * not really a TX rate. Thus, we use the lowest supported rate for
1558 * this band. Also use the lowest supported rate if the stored rate
1559 * idx is invalid.
1560 */
1561 rate_idx = info->control.rates[0].idx;
e7392364
SG
1562 if ((info->control.rates[0].flags & IEEE80211_TX_RC_MCS) || rate_idx < 0
1563 || rate_idx > RATE_COUNT_LEGACY)
1564 rate_idx =
1565 rate_lowest_index(&il->bands[info->band],
1566 info->control.sta);
a1751b22
SG
1567 /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
1568 if (info->band == IEEE80211_BAND_5GHZ)
1569 rate_idx += IL_FIRST_OFDM_RATE;
1570 /* Get PLCP rate for tx_cmd->rate_n_flags */
1571 rate_plcp = il_rates[rate_idx].plcp;
1572 /* Zero out flags for this packet */
1573 rate_flags = 0;
1574
1575 /* Set CCK flag as needed */
1576 if (rate_idx >= IL_FIRST_CCK_RATE && rate_idx <= IL_LAST_CCK_RATE)
1577 rate_flags |= RATE_MCS_CCK_MSK;
1578
1579 /* Set up antennas */
a0c1ef3b 1580 il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
616107ed 1581 rate_flags |= BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
a1751b22
SG
1582
1583 /* Set the rate in the TX cmd */
616107ed 1584 tx_cmd->rate_n_flags = cpu_to_le32(rate_plcp | rate_flags);
a1751b22
SG
1585}
1586
e7392364
SG
1587static void
1588il4965_tx_cmd_build_hwcrypto(struct il_priv *il, struct ieee80211_tx_info *info,
1589 struct il_tx_cmd *tx_cmd, struct sk_buff *skb_frag,
1590 int sta_id)
a1751b22
SG
1591{
1592 struct ieee80211_key_conf *keyconf = info->control.hw_key;
1593
1594 switch (keyconf->cipher) {
1595 case WLAN_CIPHER_SUITE_CCMP:
1596 tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
1597 memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
1598 if (info->flags & IEEE80211_TX_CTL_AMPDU)
1599 tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
1600 D_TX("tx_cmd with AES hwcrypto\n");
1601 break;
1602
1603 case WLAN_CIPHER_SUITE_TKIP:
1604 tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
1605 ieee80211_get_tkip_p2k(keyconf, skb_frag, tx_cmd->key);
1606 D_TX("tx_cmd with tkip hwcrypto\n");
1607 break;
1608
1609 case WLAN_CIPHER_SUITE_WEP104:
1610 tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
1611 /* fall through */
1612 case WLAN_CIPHER_SUITE_WEP40:
e7392364
SG
1613 tx_cmd->sec_ctl |=
1614 (TX_CMD_SEC_WEP | (keyconf->keyidx & TX_CMD_SEC_MSK) <<
1615 TX_CMD_SEC_SHIFT);
a1751b22
SG
1616
1617 memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
1618
e7392364
SG
1619 D_TX("Configuring packet for WEP encryption " "with key %d\n",
1620 keyconf->keyidx);
a1751b22
SG
1621 break;
1622
1623 default:
1624 IL_ERR("Unknown encode cipher %x\n", keyconf->cipher);
1625 break;
1626 }
1627}
1628
1629/*
4d69c752 1630 * start C_TX command process
a1751b22 1631 */
e7392364
SG
1632int
1633il4965_tx_skb(struct il_priv *il, struct sk_buff *skb)
a1751b22
SG
1634{
1635 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1636 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1637 struct ieee80211_sta *sta = info->control.sta;
1638 struct il_station_priv *sta_priv = NULL;
1639 struct il_tx_queue *txq;
1640 struct il_queue *q;
1641 struct il_device_cmd *out_cmd;
1642 struct il_cmd_meta *out_meta;
1643 struct il_tx_cmd *tx_cmd;
a1751b22
SG
1644 int txq_id;
1645 dma_addr_t phys_addr;
1646 dma_addr_t txcmd_phys;
1647 dma_addr_t scratch_phys;
1648 u16 len, firstlen, secondlen;
1649 u16 seq_number = 0;
1650 __le16 fc;
1651 u8 hdr_len;
1652 u8 sta_id;
1653 u8 wait_write_ptr = 0;
1654 u8 tid = 0;
1655 u8 *qc = NULL;
1656 unsigned long flags;
1657 bool is_agg = false;
1658
a1751b22
SG
1659 spin_lock_irqsave(&il->lock, flags);
1660 if (il_is_rfkill(il)) {
1661 D_DROP("Dropping - RF KILL\n");
1662 goto drop_unlock;
1663 }
1664
1665 fc = hdr->frame_control;
1666
1667#ifdef CONFIG_IWLEGACY_DEBUG
1668 if (ieee80211_is_auth(fc))
1669 D_TX("Sending AUTH frame\n");
1670 else if (ieee80211_is_assoc_req(fc))
1671 D_TX("Sending ASSOC frame\n");
1672 else if (ieee80211_is_reassoc_req(fc))
1673 D_TX("Sending REASSOC frame\n");
1674#endif
1675
1676 hdr_len = ieee80211_hdrlen(fc);
1677
1678 /* For management frames use broadcast id to do not break aggregation */
1679 if (!ieee80211_is_data(fc))
b16db50a 1680 sta_id = il->hw_params.bcast_id;
a1751b22
SG
1681 else {
1682 /* Find idx into station table for destination station */
83007196 1683 sta_id = il_sta_id_or_broadcast(il, info->control.sta);
a1751b22
SG
1684
1685 if (sta_id == IL_INVALID_STATION) {
e7392364 1686 D_DROP("Dropping - INVALID STATION: %pM\n", hdr->addr1);
a1751b22
SG
1687 goto drop_unlock;
1688 }
1689 }
1690
1691 D_TX("station Id %d\n", sta_id);
1692
1693 if (sta)
1694 sta_priv = (void *)sta->drv_priv;
1695
1696 if (sta_priv && sta_priv->asleep &&
1697 (info->flags & IEEE80211_TX_CTL_POLL_RESPONSE)) {
1698 /*
1699 * This sends an asynchronous command to the device,
1700 * but we can rely on it being processed before the
1701 * next frame is processed -- and the next frame to
1702 * this station is the one that will consume this
1703 * counter.
1704 * For now set the counter to just 1 since we do not
1705 * support uAPSD yet.
1706 */
1707 il4965_sta_modify_sleep_tx_count(il, sta_id, 1);
1708 }
1709
d1e14e94
SG
1710 /* FIXME: remove me ? */
1711 WARN_ON_ONCE(info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM);
1712
eb123af3
SG
1713 /* Access category (AC) is also the queue number */
1714 txq_id = skb_get_queue_mapping(skb);
a1751b22
SG
1715
1716 /* irqs already disabled/saved above when locking il->lock */
1717 spin_lock(&il->sta_lock);
1718
1719 if (ieee80211_is_data_qos(fc)) {
1720 qc = ieee80211_get_qos_ctl(hdr);
1721 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
1722 if (WARN_ON_ONCE(tid >= MAX_TID_COUNT)) {
1723 spin_unlock(&il->sta_lock);
1724 goto drop_unlock;
1725 }
1726 seq_number = il->stations[sta_id].tid[tid].seq_number;
1727 seq_number &= IEEE80211_SCTL_SEQ;
e7392364
SG
1728 hdr->seq_ctrl =
1729 hdr->seq_ctrl & cpu_to_le16(IEEE80211_SCTL_FRAG);
a1751b22
SG
1730 hdr->seq_ctrl |= cpu_to_le16(seq_number);
1731 seq_number += 0x10;
1732 /* aggregation is on for this <sta,tid> */
1733 if (info->flags & IEEE80211_TX_CTL_AMPDU &&
1734 il->stations[sta_id].tid[tid].agg.state == IL_AGG_ON) {
1735 txq_id = il->stations[sta_id].tid[tid].agg.txq_id;
1736 is_agg = true;
1737 }
1738 }
1739
1740 txq = &il->txq[txq_id];
1741 q = &txq->q;
1742
1743 if (unlikely(il_queue_space(q) < q->high_mark)) {
1744 spin_unlock(&il->sta_lock);
1745 goto drop_unlock;
1746 }
1747
1748 if (ieee80211_is_data_qos(fc)) {
1749 il->stations[sta_id].tid[tid].tfds_in_queue++;
1750 if (!ieee80211_has_morefrags(fc))
1751 il->stations[sta_id].tid[tid].seq_number = seq_number;
1752 }
1753
1754 spin_unlock(&il->sta_lock);
1755
00ea99e1 1756 txq->skbs[q->write_ptr] = skb;
a1751b22
SG
1757
1758 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1759 out_cmd = txq->cmd[q->write_ptr];
1760 out_meta = &txq->meta[q->write_ptr];
1761 tx_cmd = &out_cmd->cmd.tx;
1762 memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
1763 memset(tx_cmd, 0, sizeof(struct il_tx_cmd));
1764
1765 /*
1766 * Set up the Tx-command (not MAC!) header.
1767 * Store the chosen Tx queue and TFD idx within the sequence field;
1768 * after Tx, uCode's Tx response will return this value so driver can
1769 * locate the frame within the tx queue and do post-tx processing.
1770 */
4d69c752 1771 out_cmd->hdr.cmd = C_TX;
e7392364
SG
1772 out_cmd->hdr.sequence =
1773 cpu_to_le16((u16)
1774 (QUEUE_TO_SEQ(txq_id) | IDX_TO_SEQ(q->write_ptr)));
a1751b22
SG
1775
1776 /* Copy MAC header from skb into command buffer */
1777 memcpy(tx_cmd->hdr, hdr, hdr_len);
1778
a1751b22 1779 /* Total # bytes to be transmitted */
e7392364 1780 len = (u16) skb->len;
a1751b22
SG
1781 tx_cmd->len = cpu_to_le16(len);
1782
1783 if (info->control.hw_key)
1784 il4965_tx_cmd_build_hwcrypto(il, info, tx_cmd, skb, sta_id);
1785
1786 /* TODO need this for burst mode later on */
1787 il4965_tx_cmd_build_basic(il, skb, tx_cmd, info, hdr, sta_id);
1788 il_dbg_log_tx_data_frame(il, len, hdr);
1789
1790 il4965_tx_cmd_build_rate(il, tx_cmd, info, fc);
1791
1792 il_update_stats(il, true, fc, len);
1793 /*
1794 * Use the first empty entry in this queue's command buffer array
1795 * to contain the Tx command and MAC header concatenated together
1796 * (payload data will be in another buffer).
1797 * Size of this varies, due to varying MAC header length.
1798 * If end is not dword aligned, we'll have 2 extra bytes at the end
1799 * of the MAC header (device reads on dword boundaries).
1800 * We'll tell device about this padding later.
1801 */
e7392364 1802 len = sizeof(struct il_tx_cmd) + sizeof(struct il_cmd_header) + hdr_len;
a1751b22
SG
1803 firstlen = (len + 3) & ~3;
1804
1805 /* Tell NIC about any 2-byte padding after MAC header */
1806 if (firstlen != len)
1807 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1808
1809 /* Physical address of this Tx command's header (not MAC header!),
1810 * within command buffer array. */
e7392364
SG
1811 txcmd_phys =
1812 pci_map_single(il->pci_dev, &out_cmd->hdr, firstlen,
1813 PCI_DMA_BIDIRECTIONAL);
a1751b22
SG
1814 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1815 dma_unmap_len_set(out_meta, len, firstlen);
1816 /* Add buffer containing Tx command and MAC(!) header to TFD's
1817 * first entry */
c39ae9fd 1818 il->ops->lib->txq_attach_buf_to_tfd(il, txq, txcmd_phys, firstlen, 1, 0);
a1751b22
SG
1819
1820 if (!ieee80211_has_morefrags(hdr->frame_control)) {
1821 txq->need_update = 1;
1822 } else {
1823 wait_write_ptr = 1;
1824 txq->need_update = 0;
1825 }
1826
1827 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1828 * if any (802.11 null frames have no payload). */
1829 secondlen = skb->len - hdr_len;
1830 if (secondlen > 0) {
e7392364
SG
1831 phys_addr =
1832 pci_map_single(il->pci_dev, skb->data + hdr_len, secondlen,
1833 PCI_DMA_TODEVICE);
c39ae9fd
SG
1834 il->ops->lib->txq_attach_buf_to_tfd(il, txq, phys_addr,
1835 secondlen, 0, 0);
a1751b22
SG
1836 }
1837
e7392364
SG
1838 scratch_phys =
1839 txcmd_phys + sizeof(struct il_cmd_header) +
1840 offsetof(struct il_tx_cmd, scratch);
a1751b22
SG
1841
1842 /* take back ownership of DMA buffer to enable update */
e7392364
SG
1843 pci_dma_sync_single_for_cpu(il->pci_dev, txcmd_phys, firstlen,
1844 PCI_DMA_BIDIRECTIONAL);
a1751b22
SG
1845 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1846 tx_cmd->dram_msb_ptr = il_get_dma_hi_addr(scratch_phys);
1847
e7392364 1848 D_TX("sequence nr = 0X%x\n", le16_to_cpu(out_cmd->hdr.sequence));
a1751b22 1849 D_TX("tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
e7392364
SG
1850 il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd, sizeof(*tx_cmd));
1851 il_print_hex_dump(il, IL_DL_TX, (u8 *) tx_cmd->hdr, hdr_len);
a1751b22
SG
1852
1853 /* Set up entry for this TFD in Tx byte-count array */
1854 if (info->flags & IEEE80211_TX_CTL_AMPDU)
c39ae9fd
SG
1855 il->ops->lib->txq_update_byte_cnt_tbl(il, txq,
1856 le16_to_cpu(tx_cmd->len));
a1751b22 1857
e7392364
SG
1858 pci_dma_sync_single_for_device(il->pci_dev, txcmd_phys, firstlen,
1859 PCI_DMA_BIDIRECTIONAL);
a1751b22
SG
1860
1861 /* Tell device the write idx *just past* this latest filled TFD */
1862 q->write_ptr = il_queue_inc_wrap(q->write_ptr, q->n_bd);
1863 il_txq_update_write_ptr(il, txq);
1864 spin_unlock_irqrestore(&il->lock, flags);
1865
1866 /*
1867 * At this point the frame is "transmitted" successfully
1868 * and we will get a TX status notification eventually,
1869 * regardless of the value of ret. "ret" only indicates
1870 * whether or not we should update the write pointer.
1871 */
1872
1873 /*
1874 * Avoid atomic ops if it isn't an associated client.
1875 * Also, if this is a packet for aggregation, don't
1876 * increase the counter because the ucode will stop
1877 * aggregation queues when their respective station
1878 * goes to sleep.
1879 */
1880 if (sta_priv && sta_priv->client && !is_agg)
1881 atomic_inc(&sta_priv->pending_frames);
1882
1883 if (il_queue_space(q) < q->high_mark && il->mac80211_registered) {
1884 if (wait_write_ptr) {
1885 spin_lock_irqsave(&il->lock, flags);
1886 txq->need_update = 1;
1887 il_txq_update_write_ptr(il, txq);
1888 spin_unlock_irqrestore(&il->lock, flags);
1889 } else {
1890 il_stop_queue(il, txq);
1891 }
1892 }
1893
1894 return 0;
1895
1896drop_unlock:
1897 spin_unlock_irqrestore(&il->lock, flags);
1898 return -1;
1899}
1900
e7392364
SG
1901static inline int
1902il4965_alloc_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr, size_t size)
a1751b22 1903{
e7392364
SG
1904 ptr->addr =
1905 dma_alloc_coherent(&il->pci_dev->dev, size, &ptr->dma, GFP_KERNEL);
a1751b22
SG
1906 if (!ptr->addr)
1907 return -ENOMEM;
1908 ptr->size = size;
1909 return 0;
1910}
1911
e7392364
SG
1912static inline void
1913il4965_free_dma_ptr(struct il_priv *il, struct il_dma_ptr *ptr)
a1751b22
SG
1914{
1915 if (unlikely(!ptr->addr))
1916 return;
1917
1918 dma_free_coherent(&il->pci_dev->dev, ptr->size, ptr->addr, ptr->dma);
1919 memset(ptr, 0, sizeof(*ptr));
1920}
1921
1922/**
1923 * il4965_hw_txq_ctx_free - Free TXQ Context
1924 *
1925 * Destroy all TX DMA queues and structures
1926 */
e7392364
SG
1927void
1928il4965_hw_txq_ctx_free(struct il_priv *il)
a1751b22
SG
1929{
1930 int txq_id;
1931
1932 /* Tx queues */
1933 if (il->txq) {
1934 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
1935 if (txq_id == il->cmd_queue)
1936 il_cmd_queue_free(il);
1937 else
1938 il_tx_queue_free(il, txq_id);
1939 }
1940 il4965_free_dma_ptr(il, &il->kw);
1941
1942 il4965_free_dma_ptr(il, &il->scd_bc_tbls);
1943
1944 /* free tx queue structure */
1945 il_txq_mem(il);
1946}
1947
1948/**
1949 * il4965_txq_ctx_alloc - allocate TX queue context
1950 * Allocate all Tx DMA structures and initialize them
1951 *
1952 * @param il
1953 * @return error code
1954 */
e7392364
SG
1955int
1956il4965_txq_ctx_alloc(struct il_priv *il)
a1751b22
SG
1957{
1958 int ret;
1959 int txq_id, slots_num;
1960 unsigned long flags;
1961
1962 /* Free all tx/cmd queues and keep-warm buffer */
1963 il4965_hw_txq_ctx_free(il);
1964
e7392364
SG
1965 ret =
1966 il4965_alloc_dma_ptr(il, &il->scd_bc_tbls,
1967 il->hw_params.scd_bc_tbls_size);
a1751b22
SG
1968 if (ret) {
1969 IL_ERR("Scheduler BC Table allocation failed\n");
1970 goto error_bc_tbls;
1971 }
1972 /* Alloc keep-warm buffer */
1973 ret = il4965_alloc_dma_ptr(il, &il->kw, IL_KW_SIZE);
1974 if (ret) {
1975 IL_ERR("Keep Warm allocation failed\n");
1976 goto error_kw;
1977 }
1978
1979 /* allocate tx queue structure */
1980 ret = il_alloc_txq_mem(il);
1981 if (ret)
1982 goto error;
1983
1984 spin_lock_irqsave(&il->lock, flags);
1985
1986 /* Turn off all Tx DMA fifos */
1987 il4965_txq_set_sched(il, 0);
1988
1989 /* Tell NIC where to find the "keep warm" buffer */
9a95b370 1990 il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
a1751b22
SG
1991
1992 spin_unlock_irqrestore(&il->lock, flags);
1993
1994 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
1995 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
e7392364
SG
1996 slots_num =
1997 (txq_id ==
1998 il->cmd_queue) ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
1999 ret = il_tx_queue_init(il, &il->txq[txq_id], slots_num, txq_id);
a1751b22
SG
2000 if (ret) {
2001 IL_ERR("Tx %d queue init failed\n", txq_id);
2002 goto error;
2003 }
2004 }
2005
2006 return ret;
2007
e7392364 2008error:
a1751b22
SG
2009 il4965_hw_txq_ctx_free(il);
2010 il4965_free_dma_ptr(il, &il->kw);
e7392364 2011error_kw:
a1751b22 2012 il4965_free_dma_ptr(il, &il->scd_bc_tbls);
e7392364 2013error_bc_tbls:
a1751b22
SG
2014 return ret;
2015}
2016
e7392364
SG
2017void
2018il4965_txq_ctx_reset(struct il_priv *il)
a1751b22
SG
2019{
2020 int txq_id, slots_num;
2021 unsigned long flags;
2022
2023 spin_lock_irqsave(&il->lock, flags);
2024
2025 /* Turn off all Tx DMA fifos */
2026 il4965_txq_set_sched(il, 0);
2027
2028 /* Tell NIC where to find the "keep warm" buffer */
9a95b370 2029 il_wr(il, FH49_KW_MEM_ADDR_REG, il->kw.dma >> 4);
a1751b22
SG
2030
2031 spin_unlock_irqrestore(&il->lock, flags);
2032
2033 /* Alloc and init all Tx queues, including the command queue (#4) */
2034 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++) {
e7392364
SG
2035 slots_num =
2036 txq_id == il->cmd_queue ? TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
2037 il_tx_queue_reset(il, &il->txq[txq_id], slots_num, txq_id);
a1751b22
SG
2038 }
2039}
2040
2041/**
2042 * il4965_txq_ctx_stop - Stop all Tx DMA channels
2043 */
e7392364
SG
2044void
2045il4965_txq_ctx_stop(struct il_priv *il)
a1751b22
SG
2046{
2047 int ch, txq_id;
2048 unsigned long flags;
2049
2050 /* Turn off all Tx DMA fifos */
2051 spin_lock_irqsave(&il->lock, flags);
2052
2053 il4965_txq_set_sched(il, 0);
2054
2055 /* Stop each Tx DMA channel, and wait for it to be idle */
2056 for (ch = 0; ch < il->hw_params.dma_chnl_num; ch++) {
e7392364
SG
2057 il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
2058 if (il_poll_bit
2059 (il, FH49_TSSR_TX_STATUS_REG,
2060 FH49_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000))
a1751b22 2061 IL_ERR("Failing on timeout while stopping"
1722f8e1
SG
2062 " DMA channel %d [0x%08x]", ch,
2063 il_rd(il, FH49_TSSR_TX_STATUS_REG));
a1751b22
SG
2064 }
2065 spin_unlock_irqrestore(&il->lock, flags);
2066
2067 if (!il->txq)
2068 return;
2069
2070 /* Unmap DMA from host system and free skb's */
2071 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
2072 if (txq_id == il->cmd_queue)
2073 il_cmd_queue_unmap(il);
2074 else
2075 il_tx_queue_unmap(il, txq_id);
2076}
2077
2078/*
2079 * Find first available (lowest unused) Tx Queue, mark it "active".
2080 * Called only when finding queue for aggregation.
2081 * Should never return anything < 7, because they should already
2082 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
2083 */
e7392364
SG
2084static int
2085il4965_txq_ctx_activate_free(struct il_priv *il)
a1751b22
SG
2086{
2087 int txq_id;
2088
2089 for (txq_id = 0; txq_id < il->hw_params.max_txq_num; txq_id++)
2090 if (!test_and_set_bit(txq_id, &il->txq_ctx_active_msk))
2091 return txq_id;
2092 return -1;
2093}
2094
2095/**
2096 * il4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
2097 */
e7392364
SG
2098static void
2099il4965_tx_queue_stop_scheduler(struct il_priv *il, u16 txq_id)
a1751b22
SG
2100{
2101 /* Simply stop the queue, but don't change any configuration;
2102 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
e7392364 2103 il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
1722f8e1
SG
2104 (0 << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
2105 (1 << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
a1751b22
SG
2106}
2107
2108/**
2109 * il4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
2110 */
e7392364
SG
2111static int
2112il4965_tx_queue_set_q2ratid(struct il_priv *il, u16 ra_tid, u16 txq_id)
a1751b22
SG
2113{
2114 u32 tbl_dw_addr;
2115 u32 tbl_dw;
2116 u16 scd_q2ratid;
2117
2118 scd_q2ratid = ra_tid & IL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
2119
e7392364
SG
2120 tbl_dw_addr =
2121 il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
a1751b22
SG
2122
2123 tbl_dw = il_read_targ_mem(il, tbl_dw_addr);
2124
2125 if (txq_id & 0x1)
2126 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
2127 else
2128 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
2129
2130 il_write_targ_mem(il, tbl_dw_addr, tbl_dw);
2131
2132 return 0;
2133}
2134
2135/**
2136 * il4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
2137 *
2138 * NOTE: txq_id must be greater than IL49_FIRST_AMPDU_QUEUE,
2139 * i.e. it must be one of the higher queues used for aggregation
2140 */
e7392364
SG
2141static int
2142il4965_txq_agg_enable(struct il_priv *il, int txq_id, int tx_fifo, int sta_id,
2143 int tid, u16 ssn_idx)
a1751b22
SG
2144{
2145 unsigned long flags;
2146 u16 ra_tid;
2147 int ret;
2148
2149 if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
2150 (IL49_FIRST_AMPDU_QUEUE +
89ef1ed2 2151 il->cfg->num_of_ampdu_queues <= txq_id)) {
e7392364 2152 IL_WARN("queue number out of range: %d, must be %d to %d\n",
a1751b22
SG
2153 txq_id, IL49_FIRST_AMPDU_QUEUE,
2154 IL49_FIRST_AMPDU_QUEUE +
89ef1ed2 2155 il->cfg->num_of_ampdu_queues - 1);
a1751b22
SG
2156 return -EINVAL;
2157 }
2158
2159 ra_tid = BUILD_RAxTID(sta_id, tid);
2160
2161 /* Modify device's station table to Tx this TID */
2162 ret = il4965_sta_tx_modify_enable_tid(il, sta_id, tid);
2163 if (ret)
2164 return ret;
2165
2166 spin_lock_irqsave(&il->lock, flags);
2167
2168 /* Stop this Tx queue before configuring it */
2169 il4965_tx_queue_stop_scheduler(il, txq_id);
2170
2171 /* Map receiver-address / traffic-ID to this queue */
2172 il4965_tx_queue_set_q2ratid(il, ra_tid, txq_id);
2173
2174 /* Set this queue as a chain-building queue */
2175 il_set_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
2176
2177 /* Place first TFD at idx corresponding to start sequence number.
2178 * Assumes that ssn_idx is valid (!= 0xFFF) */
2179 il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
2180 il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
2181 il4965_set_wr_ptrs(il, txq_id, ssn_idx);
2182
2183 /* Set up Tx win size and frame limit for this queue */
2184 il_write_targ_mem(il,
e7392364
SG
2185 il->scd_base_addr +
2186 IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
2187 (SCD_WIN_SIZE << IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS)
2188 & IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
a1751b22 2189
e7392364
SG
2190 il_write_targ_mem(il,
2191 il->scd_base_addr +
2192 IL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
2193 (SCD_FRAME_LIMIT <<
2194 IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
2195 IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
a1751b22
SG
2196
2197 il_set_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
2198
2199 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
2200 il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 1);
2201
2202 spin_unlock_irqrestore(&il->lock, flags);
2203
2204 return 0;
2205}
2206
e7392364
SG
2207int
2208il4965_tx_agg_start(struct il_priv *il, struct ieee80211_vif *vif,
2209 struct ieee80211_sta *sta, u16 tid, u16 * ssn)
a1751b22
SG
2210{
2211 int sta_id;
2212 int tx_fifo;
2213 int txq_id;
2214 int ret;
2215 unsigned long flags;
2216 struct il_tid_data *tid_data;
2217
83007196
SG
2218 /* FIXME: warning if tx fifo not found ? */
2219 tx_fifo = il4965_get_fifo_from_tid(tid);
a1751b22
SG
2220 if (unlikely(tx_fifo < 0))
2221 return tx_fifo;
2222
53611e05 2223 D_HT("%s on ra = %pM tid = %d\n", __func__, sta->addr, tid);
a1751b22
SG
2224
2225 sta_id = il_sta_id(sta);
2226 if (sta_id == IL_INVALID_STATION) {
2227 IL_ERR("Start AGG on invalid station\n");
2228 return -ENXIO;
2229 }
2230 if (unlikely(tid >= MAX_TID_COUNT))
2231 return -EINVAL;
2232
2233 if (il->stations[sta_id].tid[tid].agg.state != IL_AGG_OFF) {
2234 IL_ERR("Start AGG when state is not IL_AGG_OFF !\n");
2235 return -ENXIO;
2236 }
2237
2238 txq_id = il4965_txq_ctx_activate_free(il);
2239 if (txq_id == -1) {
2240 IL_ERR("No free aggregation queue available\n");
2241 return -ENXIO;
2242 }
2243
2244 spin_lock_irqsave(&il->sta_lock, flags);
2245 tid_data = &il->stations[sta_id].tid[tid];
2246 *ssn = SEQ_TO_SN(tid_data->seq_number);
2247 tid_data->agg.txq_id = txq_id;
e7392364 2248 il_set_swq_id(&il->txq[txq_id], il4965_get_ac_from_tid(tid), txq_id);
a1751b22
SG
2249 spin_unlock_irqrestore(&il->sta_lock, flags);
2250
e7392364 2251 ret = il4965_txq_agg_enable(il, txq_id, tx_fifo, sta_id, tid, *ssn);
a1751b22
SG
2252 if (ret)
2253 return ret;
2254
2255 spin_lock_irqsave(&il->sta_lock, flags);
2256 tid_data = &il->stations[sta_id].tid[tid];
2257 if (tid_data->tfds_in_queue == 0) {
2258 D_HT("HW queue is empty\n");
2259 tid_data->agg.state = IL_AGG_ON;
2260 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2261 } else {
e7392364
SG
2262 D_HT("HW queue is NOT empty: %d packets in HW queue\n",
2263 tid_data->tfds_in_queue);
a1751b22
SG
2264 tid_data->agg.state = IL_EMPTYING_HW_QUEUE_ADDBA;
2265 }
2266 spin_unlock_irqrestore(&il->sta_lock, flags);
2267 return ret;
2268}
2269
2270/**
2271 * txq_id must be greater than IL49_FIRST_AMPDU_QUEUE
2272 * il->lock must be held by the caller
2273 */
e7392364
SG
2274static int
2275il4965_txq_agg_disable(struct il_priv *il, u16 txq_id, u16 ssn_idx, u8 tx_fifo)
a1751b22
SG
2276{
2277 if ((IL49_FIRST_AMPDU_QUEUE > txq_id) ||
2278 (IL49_FIRST_AMPDU_QUEUE +
89ef1ed2 2279 il->cfg->num_of_ampdu_queues <= txq_id)) {
e7392364 2280 IL_WARN("queue number out of range: %d, must be %d to %d\n",
a1751b22
SG
2281 txq_id, IL49_FIRST_AMPDU_QUEUE,
2282 IL49_FIRST_AMPDU_QUEUE +
89ef1ed2 2283 il->cfg->num_of_ampdu_queues - 1);
a1751b22
SG
2284 return -EINVAL;
2285 }
2286
2287 il4965_tx_queue_stop_scheduler(il, txq_id);
2288
e7392364 2289 il_clear_bits_prph(il, IL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
a1751b22
SG
2290
2291 il->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
2292 il->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
2293 /* supposes that ssn_idx is valid (!= 0xFFF) */
2294 il4965_set_wr_ptrs(il, txq_id, ssn_idx);
2295
e7392364 2296 il_clear_bits_prph(il, IL49_SCD_INTERRUPT_MASK, (1 << txq_id));
a1751b22
SG
2297 il_txq_ctx_deactivate(il, txq_id);
2298 il4965_tx_queue_set_status(il, &il->txq[txq_id], tx_fifo, 0);
2299
2300 return 0;
2301}
2302
e7392364
SG
2303int
2304il4965_tx_agg_stop(struct il_priv *il, struct ieee80211_vif *vif,
2305 struct ieee80211_sta *sta, u16 tid)
a1751b22
SG
2306{
2307 int tx_fifo_id, txq_id, sta_id, ssn;
2308 struct il_tid_data *tid_data;
2309 int write_ptr, read_ptr;
2310 unsigned long flags;
2311
83007196
SG
2312 /* FIXME: warning if tx_fifo_id not found ? */
2313 tx_fifo_id = il4965_get_fifo_from_tid(tid);
a1751b22
SG
2314 if (unlikely(tx_fifo_id < 0))
2315 return tx_fifo_id;
2316
2317 sta_id = il_sta_id(sta);
2318
2319 if (sta_id == IL_INVALID_STATION) {
2320 IL_ERR("Invalid station for AGG tid %d\n", tid);
2321 return -ENXIO;
2322 }
2323
2324 spin_lock_irqsave(&il->sta_lock, flags);
2325
2326 tid_data = &il->stations[sta_id].tid[tid];
2327 ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
2328 txq_id = tid_data->agg.txq_id;
2329
2330 switch (il->stations[sta_id].tid[tid].agg.state) {
2331 case IL_EMPTYING_HW_QUEUE_ADDBA:
2332 /*
2333 * This can happen if the peer stops aggregation
2334 * again before we've had a chance to drain the
2335 * queue we selected previously, i.e. before the
2336 * session was really started completely.
2337 */
2338 D_HT("AGG stop before setup done\n");
2339 goto turn_off;
2340 case IL_AGG_ON:
2341 break;
2342 default:
2343 IL_WARN("Stopping AGG while state not ON or starting\n");
2344 }
2345
2346 write_ptr = il->txq[txq_id].q.write_ptr;
2347 read_ptr = il->txq[txq_id].q.read_ptr;
2348
2349 /* The queue is not empty */
2350 if (write_ptr != read_ptr) {
2351 D_HT("Stopping a non empty AGG HW QUEUE\n");
2352 il->stations[sta_id].tid[tid].agg.state =
e7392364 2353 IL_EMPTYING_HW_QUEUE_DELBA;
a1751b22
SG
2354 spin_unlock_irqrestore(&il->sta_lock, flags);
2355 return 0;
2356 }
2357
2358 D_HT("HW queue is empty\n");
e7392364 2359turn_off:
a1751b22
SG
2360 il->stations[sta_id].tid[tid].agg.state = IL_AGG_OFF;
2361
2362 /* do not restore/save irqs */
2363 spin_unlock(&il->sta_lock);
2364 spin_lock(&il->lock);
2365
2366 /*
2367 * the only reason this call can fail is queue number out of range,
2368 * which can happen if uCode is reloaded and all the station
2369 * information are lost. if it is outside the range, there is no need
2370 * to deactivate the uCode queue, just return "success" to allow
2371 * mac80211 to clean up it own data.
2372 */
2373 il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo_id);
2374 spin_unlock_irqrestore(&il->lock, flags);
2375
2376 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2377
2378 return 0;
2379}
2380
e7392364
SG
2381int
2382il4965_txq_check_empty(struct il_priv *il, int sta_id, u8 tid, int txq_id)
a1751b22
SG
2383{
2384 struct il_queue *q = &il->txq[txq_id].q;
2385 u8 *addr = il->stations[sta_id].sta.sta.addr;
2386 struct il_tid_data *tid_data = &il->stations[sta_id].tid[tid];
a1751b22
SG
2387
2388 lockdep_assert_held(&il->sta_lock);
2389
2390 switch (il->stations[sta_id].tid[tid].agg.state) {
2391 case IL_EMPTYING_HW_QUEUE_DELBA:
2392 /* We are reclaiming the last packet of the */
2393 /* aggregated HW queue */
e7392364 2394 if (txq_id == tid_data->agg.txq_id &&
a1751b22
SG
2395 q->read_ptr == q->write_ptr) {
2396 u16 ssn = SEQ_TO_SN(tid_data->seq_number);
83007196 2397 int tx_fifo = il4965_get_fifo_from_tid(tid);
e7392364 2398 D_HT("HW queue empty: continue DELBA flow\n");
a1751b22
SG
2399 il4965_txq_agg_disable(il, txq_id, ssn, tx_fifo);
2400 tid_data->agg.state = IL_AGG_OFF;
83007196 2401 ieee80211_stop_tx_ba_cb_irqsafe(il->vif, addr, tid);
a1751b22
SG
2402 }
2403 break;
2404 case IL_EMPTYING_HW_QUEUE_ADDBA:
2405 /* We are reclaiming the last packet of the queue */
2406 if (tid_data->tfds_in_queue == 0) {
e7392364 2407 D_HT("HW queue empty: continue ADDBA flow\n");
a1751b22 2408 tid_data->agg.state = IL_AGG_ON;
83007196 2409 ieee80211_start_tx_ba_cb_irqsafe(il->vif, addr, tid);
a1751b22
SG
2410 }
2411 break;
2412 }
2413
2414 return 0;
2415}
2416
e7392364 2417static void
83007196 2418il4965_non_agg_tx_status(struct il_priv *il, const u8 *addr1)
a1751b22
SG
2419{
2420 struct ieee80211_sta *sta;
2421 struct il_station_priv *sta_priv;
2422
2423 rcu_read_lock();
83007196 2424 sta = ieee80211_find_sta(il->vif, addr1);
a1751b22
SG
2425 if (sta) {
2426 sta_priv = (void *)sta->drv_priv;
2427 /* avoid atomic ops if this isn't a client */
2428 if (sta_priv->client &&
2429 atomic_dec_return(&sta_priv->pending_frames) == 0)
2430 ieee80211_sta_block_awake(il->hw, sta, false);
2431 }
2432 rcu_read_unlock();
2433}
2434
2435static void
00ea99e1 2436il4965_tx_status(struct il_priv *il, struct sk_buff *skb, bool is_agg)
a1751b22 2437{
00ea99e1 2438 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
a1751b22
SG
2439
2440 if (!is_agg)
83007196 2441 il4965_non_agg_tx_status(il, hdr->addr1);
a1751b22 2442
00ea99e1 2443 ieee80211_tx_status_irqsafe(il->hw, skb);
a1751b22
SG
2444}
2445
e7392364
SG
2446int
2447il4965_tx_queue_reclaim(struct il_priv *il, int txq_id, int idx)
a1751b22
SG
2448{
2449 struct il_tx_queue *txq = &il->txq[txq_id];
2450 struct il_queue *q = &txq->q;
a1751b22
SG
2451 int nfreed = 0;
2452 struct ieee80211_hdr *hdr;
00ea99e1 2453 struct sk_buff *skb;
a1751b22
SG
2454
2455 if (idx >= q->n_bd || il_queue_used(q, idx) == 0) {
2456 IL_ERR("Read idx for DMA queue txq id (%d), idx %d, "
e7392364
SG
2457 "is out of range [0-%d] %d %d.\n", txq_id, idx, q->n_bd,
2458 q->write_ptr, q->read_ptr);
a1751b22
SG
2459 return 0;
2460 }
2461
e7392364 2462 for (idx = il_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
a1751b22
SG
2463 q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
2464
00ea99e1 2465 skb = txq->skbs[txq->q.read_ptr];
a1751b22 2466
00ea99e1 2467 if (WARN_ON_ONCE(skb == NULL))
a1751b22
SG
2468 continue;
2469
00ea99e1 2470 hdr = (struct ieee80211_hdr *) skb->data;
a1751b22
SG
2471 if (ieee80211_is_data_qos(hdr->frame_control))
2472 nfreed++;
2473
00ea99e1 2474 il4965_tx_status(il, skb, txq_id >= IL4965_FIRST_AMPDU_QUEUE);
a1751b22 2475
00ea99e1 2476 txq->skbs[txq->q.read_ptr] = NULL;
c39ae9fd 2477 il->ops->lib->txq_free_tfd(il, txq);
a1751b22
SG
2478 }
2479 return nfreed;
2480}
2481
2482/**
2483 * il4965_tx_status_reply_compressed_ba - Update tx status from block-ack
2484 *
2485 * Go through block-ack's bitmap of ACK'd frames, update driver's record of
2486 * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
2487 */
e7392364
SG
2488static int
2489il4965_tx_status_reply_compressed_ba(struct il_priv *il, struct il_ht_agg *agg,
2490 struct il_compressed_ba_resp *ba_resp)
a1751b22
SG
2491{
2492 int i, sh, ack;
2493 u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
2494 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
2495 int successes = 0;
2496 struct ieee80211_tx_info *info;
2497 u64 bitmap, sent_bitmap;
2498
e7392364 2499 if (unlikely(!agg->wait_for_ba)) {
a1751b22
SG
2500 if (unlikely(ba_resp->bitmap))
2501 IL_ERR("Received BA when not expected\n");
2502 return -EINVAL;
2503 }
2504
2505 /* Mark that the expected block-ack response arrived */
2506 agg->wait_for_ba = 0;
e7392364 2507 D_TX_REPLY("BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
a1751b22
SG
2508
2509 /* Calculate shift to align block-ack bits with our Tx win bits */
2510 sh = agg->start_idx - SEQ_TO_IDX(seq_ctl >> 4);
e7392364 2511 if (sh < 0) /* tbw something is wrong with indices */
a1751b22
SG
2512 sh += 0x100;
2513
2514 if (agg->frame_count > (64 - sh)) {
2515 D_TX_REPLY("more frames than bitmap size");
2516 return -1;
2517 }
2518
2519 /* don't use 64-bit values for now */
2520 bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
2521
2522 /* check for success or failure according to the
2523 * transmitted bitmap and block-ack bitmap */
2524 sent_bitmap = bitmap & agg->bitmap;
2525
2526 /* For each frame attempted in aggregation,
2527 * update driver's record of tx frame's status. */
2528 i = 0;
2529 while (sent_bitmap) {
2530 ack = sent_bitmap & 1ULL;
2531 successes += ack;
e7392364
SG
2532 D_TX_REPLY("%s ON i=%d idx=%d raw=%d\n", ack ? "ACK" : "NACK",
2533 i, (agg->start_idx + i) & 0xff, agg->start_idx + i);
a1751b22
SG
2534 sent_bitmap >>= 1;
2535 ++i;
2536 }
2537
e7392364 2538 D_TX_REPLY("Bitmap %llx\n", (unsigned long long)bitmap);
a1751b22 2539
00ea99e1 2540 info = IEEE80211_SKB_CB(il->txq[scd_flow].skbs[agg->start_idx]);
a1751b22
SG
2541 memset(&info->status, 0, sizeof(info->status));
2542 info->flags |= IEEE80211_TX_STAT_ACK;
2543 info->flags |= IEEE80211_TX_STAT_AMPDU;
2544 info->status.ampdu_ack_len = successes;
2545 info->status.ampdu_len = agg->frame_count;
2546 il4965_hwrate_to_tx_control(il, agg->rate_n_flags, info);
2547
2548 return 0;
2549}
2550
2551/**
2552 * translate ucode response to mac80211 tx status control values
2553 */
e7392364
SG
2554void
2555il4965_hwrate_to_tx_control(struct il_priv *il, u32 rate_n_flags,
2556 struct ieee80211_tx_info *info)
a1751b22
SG
2557{
2558 struct ieee80211_tx_rate *r = &info->control.rates[0];
2559
2560 info->antenna_sel_tx =
e7392364 2561 ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
a1751b22
SG
2562 if (rate_n_flags & RATE_MCS_HT_MSK)
2563 r->flags |= IEEE80211_TX_RC_MCS;
2564 if (rate_n_flags & RATE_MCS_GF_MSK)
2565 r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
2566 if (rate_n_flags & RATE_MCS_HT40_MSK)
2567 r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
2568 if (rate_n_flags & RATE_MCS_DUP_MSK)
2569 r->flags |= IEEE80211_TX_RC_DUP_DATA;
2570 if (rate_n_flags & RATE_MCS_SGI_MSK)
2571 r->flags |= IEEE80211_TX_RC_SHORT_GI;
2572 r->idx = il4965_hwrate_to_mac80211_idx(rate_n_flags, info->band);
2573}
2574
2575/**
6e9848b4 2576 * il4965_hdl_compressed_ba - Handler for N_COMPRESSED_BA
a1751b22
SG
2577 *
2578 * Handles block-acknowledge notification from device, which reports success
2579 * of frames sent via aggregation.
2580 */
e7392364
SG
2581void
2582il4965_hdl_compressed_ba(struct il_priv *il, struct il_rx_buf *rxb)
a1751b22
SG
2583{
2584 struct il_rx_pkt *pkt = rxb_addr(rxb);
2585 struct il_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
2586 struct il_tx_queue *txq = NULL;
2587 struct il_ht_agg *agg;
2588 int idx;
2589 int sta_id;
2590 int tid;
2591 unsigned long flags;
2592
2593 /* "flow" corresponds to Tx queue */
2594 u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
2595
2596 /* "ssn" is start of block-ack Tx win, corresponds to idx
2597 * (in Tx queue's circular buffer) of first TFD/frame in win */
2598 u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
2599
2600 if (scd_flow >= il->hw_params.max_txq_num) {
e7392364 2601 IL_ERR("BUG_ON scd_flow is bigger than number of queues\n");
a1751b22
SG
2602 return;
2603 }
2604
2605 txq = &il->txq[scd_flow];
2606 sta_id = ba_resp->sta_id;
2607 tid = ba_resp->tid;
2608 agg = &il->stations[sta_id].tid[tid].agg;
2609 if (unlikely(agg->txq_id != scd_flow)) {
2610 /*
2611 * FIXME: this is a uCode bug which need to be addressed,
2612 * log the information and return for now!
2613 * since it is possible happen very often and in order
2614 * not to fill the syslog, don't enable the logging by default
2615 */
e7392364
SG
2616 D_TX_REPLY("BA scd_flow %d does not match txq_id %d\n",
2617 scd_flow, agg->txq_id);
a1751b22
SG
2618 return;
2619 }
2620
2621 /* Find idx just before block-ack win */
2622 idx = il_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
2623
2624 spin_lock_irqsave(&il->sta_lock, flags);
2625
e7392364 2626 D_TX_REPLY("N_COMPRESSED_BA [%d] Received from %pM, " "sta_id = %d\n",
1722f8e1 2627 agg->wait_for_ba, (u8 *) &ba_resp->sta_addr_lo32,
e7392364
SG
2628 ba_resp->sta_id);
2629 D_TX_REPLY("TID = %d, SeqCtl = %d, bitmap = 0x%llx," "scd_flow = "
2630 "%d, scd_ssn = %d\n", ba_resp->tid, ba_resp->seq_ctl,
2631 (unsigned long long)le64_to_cpu(ba_resp->bitmap),
2632 ba_resp->scd_flow, ba_resp->scd_ssn);
2633 D_TX_REPLY("DAT start_idx = %d, bitmap = 0x%llx\n", agg->start_idx,
2634 (unsigned long long)agg->bitmap);
a1751b22
SG
2635
2636 /* Update driver's record of ACK vs. not for each frame in win */
2637 il4965_tx_status_reply_compressed_ba(il, agg, ba_resp);
2638
2639 /* Release all TFDs before the SSN, i.e. all TFDs in front of
2640 * block-ack win (we assume that they've been successfully
2641 * transmitted ... if not, it's too late anyway). */
2642 if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
2643 /* calculate mac80211 ampdu sw queue to wake */
2644 int freed = il4965_tx_queue_reclaim(il, scd_flow, idx);
2645 il4965_free_tfds_in_queue(il, sta_id, tid, freed);
2646
2647 if (il_queue_space(&txq->q) > txq->q.low_mark &&
2648 il->mac80211_registered &&
2649 agg->state != IL_EMPTYING_HW_QUEUE_DELBA)
2650 il_wake_queue(il, txq);
2651
2652 il4965_txq_check_empty(il, sta_id, tid, scd_flow);
2653 }
2654
2655 spin_unlock_irqrestore(&il->sta_lock, flags);
2656}
2657
2658#ifdef CONFIG_IWLEGACY_DEBUG
e7392364
SG
2659const char *
2660il4965_get_tx_fail_reason(u32 status)
a1751b22
SG
2661{
2662#define TX_STATUS_FAIL(x) case TX_STATUS_FAIL_ ## x: return #x
2663#define TX_STATUS_POSTPONE(x) case TX_STATUS_POSTPONE_ ## x: return #x
2664
2665 switch (status & TX_STATUS_MSK) {
2666 case TX_STATUS_SUCCESS:
2667 return "SUCCESS";
e7392364
SG
2668 TX_STATUS_POSTPONE(DELAY);
2669 TX_STATUS_POSTPONE(FEW_BYTES);
2670 TX_STATUS_POSTPONE(QUIET_PERIOD);
2671 TX_STATUS_POSTPONE(CALC_TTAK);
2672 TX_STATUS_FAIL(INTERNAL_CROSSED_RETRY);
2673 TX_STATUS_FAIL(SHORT_LIMIT);
2674 TX_STATUS_FAIL(LONG_LIMIT);
2675 TX_STATUS_FAIL(FIFO_UNDERRUN);
2676 TX_STATUS_FAIL(DRAIN_FLOW);
2677 TX_STATUS_FAIL(RFKILL_FLUSH);
2678 TX_STATUS_FAIL(LIFE_EXPIRE);
2679 TX_STATUS_FAIL(DEST_PS);
2680 TX_STATUS_FAIL(HOST_ABORTED);
2681 TX_STATUS_FAIL(BT_RETRY);
2682 TX_STATUS_FAIL(STA_INVALID);
2683 TX_STATUS_FAIL(FRAG_DROPPED);
2684 TX_STATUS_FAIL(TID_DISABLE);
2685 TX_STATUS_FAIL(FIFO_FLUSHED);
2686 TX_STATUS_FAIL(INSUFFICIENT_CF_POLL);
2687 TX_STATUS_FAIL(PASSIVE_NO_RX);
2688 TX_STATUS_FAIL(NO_BEACON_ON_RADAR);
a1751b22
SG
2689 }
2690
2691 return "UNKNOWN";
2692
2693#undef TX_STATUS_FAIL
2694#undef TX_STATUS_POSTPONE
2695}
2696#endif /* CONFIG_IWLEGACY_DEBUG */
2697
eb3cdfb7
SG
2698static struct il_link_quality_cmd *
2699il4965_sta_alloc_lq(struct il_priv *il, u8 sta_id)
2700{
2701 int i, r;
2702 struct il_link_quality_cmd *link_cmd;
2703 u32 rate_flags = 0;
2704 __le32 rate_n_flags;
2705
2706 link_cmd = kzalloc(sizeof(struct il_link_quality_cmd), GFP_KERNEL);
2707 if (!link_cmd) {
2708 IL_ERR("Unable to allocate memory for LQ cmd.\n");
2709 return NULL;
2710 }
2711 /* Set up the rate scaling to start at selected rate, fall back
2712 * all the way down to 1M in IEEE order, and then spin on 1M */
2713 if (il->band == IEEE80211_BAND_5GHZ)
2714 r = RATE_6M_IDX;
2715 else
2716 r = RATE_1M_IDX;
2717
2718 if (r >= IL_FIRST_CCK_RATE && r <= IL_LAST_CCK_RATE)
2719 rate_flags |= RATE_MCS_CCK_MSK;
2720
e7392364
SG
2721 rate_flags |=
2722 il4965_first_antenna(il->hw_params.
2723 valid_tx_ant) << RATE_MCS_ANT_POS;
616107ed 2724 rate_n_flags = cpu_to_le32(il_rates[r].plcp | rate_flags);
eb3cdfb7
SG
2725 for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++)
2726 link_cmd->rs_table[i].rate_n_flags = rate_n_flags;
2727
2728 link_cmd->general_params.single_stream_ant_msk =
e7392364 2729 il4965_first_antenna(il->hw_params.valid_tx_ant);
eb3cdfb7
SG
2730
2731 link_cmd->general_params.dual_stream_ant_msk =
e7392364
SG
2732 il->hw_params.valid_tx_ant & ~il4965_first_antenna(il->hw_params.
2733 valid_tx_ant);
eb3cdfb7
SG
2734 if (!link_cmd->general_params.dual_stream_ant_msk) {
2735 link_cmd->general_params.dual_stream_ant_msk = ANT_AB;
2736 } else if (il4965_num_of_ant(il->hw_params.valid_tx_ant) == 2) {
2737 link_cmd->general_params.dual_stream_ant_msk =
e7392364 2738 il->hw_params.valid_tx_ant;
eb3cdfb7
SG
2739 }
2740
2741 link_cmd->agg_params.agg_dis_start_th = LINK_QUAL_AGG_DISABLE_START_DEF;
2742 link_cmd->agg_params.agg_time_limit =
e7392364 2743 cpu_to_le16(LINK_QUAL_AGG_TIME_LIMIT_DEF);
eb3cdfb7
SG
2744
2745 link_cmd->sta_id = sta_id;
2746
2747 return link_cmd;
2748}
2749
2750/*
2751 * il4965_add_bssid_station - Add the special IBSS BSSID station
2752 *
2753 * Function sleeps.
2754 */
2755int
83007196 2756il4965_add_bssid_station(struct il_priv *il, const u8 *addr, u8 *sta_id_r)
eb3cdfb7
SG
2757{
2758 int ret;
2759 u8 sta_id;
2760 struct il_link_quality_cmd *link_cmd;
2761 unsigned long flags;
2762
2763 if (sta_id_r)
2764 *sta_id_r = IL_INVALID_STATION;
2765
83007196 2766 ret = il_add_station_common(il, addr, 0, NULL, &sta_id);
eb3cdfb7
SG
2767 if (ret) {
2768 IL_ERR("Unable to add station %pM\n", addr);
2769 return ret;
2770 }
2771
2772 if (sta_id_r)
2773 *sta_id_r = sta_id;
2774
2775 spin_lock_irqsave(&il->sta_lock, flags);
2776 il->stations[sta_id].used |= IL_STA_LOCAL;
2777 spin_unlock_irqrestore(&il->sta_lock, flags);
2778
2779 /* Set up default rate scaling table in device's station table */
2780 link_cmd = il4965_sta_alloc_lq(il, sta_id);
2781 if (!link_cmd) {
e7392364
SG
2782 IL_ERR("Unable to initialize rate scaling for station %pM.\n",
2783 addr);
eb3cdfb7
SG
2784 return -ENOMEM;
2785 }
2786
83007196 2787 ret = il_send_lq_cmd(il, link_cmd, CMD_SYNC, true);
eb3cdfb7
SG
2788 if (ret)
2789 IL_ERR("Link quality command failed (%d)\n", ret);
2790
2791 spin_lock_irqsave(&il->sta_lock, flags);
2792 il->stations[sta_id].lq = link_cmd;
2793 spin_unlock_irqrestore(&il->sta_lock, flags);
2794
2795 return 0;
2796}
2797
e7392364 2798static int
83007196 2799il4965_static_wepkey_cmd(struct il_priv *il, bool send_if_empty)
eb3cdfb7 2800{
d735f921 2801 int i;
eb3cdfb7
SG
2802 u8 buff[sizeof(struct il_wep_cmd) +
2803 sizeof(struct il_wep_key) * WEP_KEYS_MAX];
2804 struct il_wep_cmd *wep_cmd = (struct il_wep_cmd *)buff;
e7392364 2805 size_t cmd_size = sizeof(struct il_wep_cmd);
eb3cdfb7 2806 struct il_host_cmd cmd = {
d98e2942 2807 .id = C_WEPKEY,
eb3cdfb7
SG
2808 .data = wep_cmd,
2809 .flags = CMD_SYNC,
2810 };
d735f921 2811 bool not_empty = false;
eb3cdfb7
SG
2812
2813 might_sleep();
2814
e7392364
SG
2815 memset(wep_cmd, 0,
2816 cmd_size + (sizeof(struct il_wep_key) * WEP_KEYS_MAX));
eb3cdfb7 2817
e7392364 2818 for (i = 0; i < WEP_KEYS_MAX; i++) {
d735f921
SG
2819 u8 key_size = il->_4965.wep_keys[i].key_size;
2820
eb3cdfb7 2821 wep_cmd->key[i].key_idx = i;
d735f921 2822 if (key_size) {
eb3cdfb7 2823 wep_cmd->key[i].key_offset = i;
d735f921
SG
2824 not_empty = true;
2825 } else
eb3cdfb7 2826 wep_cmd->key[i].key_offset = WEP_INVALID_OFFSET;
eb3cdfb7 2827
d735f921
SG
2828 wep_cmd->key[i].key_size = key_size;
2829 memcpy(&wep_cmd->key[i].key[3], il->_4965.wep_keys[i].key, key_size);
eb3cdfb7
SG
2830 }
2831
2832 wep_cmd->global_key_type = WEP_KEY_WEP_TYPE;
2833 wep_cmd->num_keys = WEP_KEYS_MAX;
2834
2835 cmd_size += sizeof(struct il_wep_key) * WEP_KEYS_MAX;
eb3cdfb7
SG
2836 cmd.len = cmd_size;
2837
2838 if (not_empty || send_if_empty)
2839 return il_send_cmd(il, &cmd);
2840 else
2841 return 0;
2842}
2843
e7392364 2844int
83007196 2845il4965_restore_default_wep_keys(struct il_priv *il)
eb3cdfb7
SG
2846{
2847 lockdep_assert_held(&il->mutex);
2848
83007196 2849 return il4965_static_wepkey_cmd(il, false);
eb3cdfb7
SG
2850}
2851
e7392364 2852int
83007196 2853il4965_remove_default_wep_key(struct il_priv *il,
e7392364 2854 struct ieee80211_key_conf *keyconf)
eb3cdfb7
SG
2855{
2856 int ret;
d735f921 2857 int idx = keyconf->keyidx;
eb3cdfb7
SG
2858
2859 lockdep_assert_held(&il->mutex);
2860
d735f921 2861 D_WEP("Removing default WEP key: idx=%d\n", idx);
eb3cdfb7 2862
d735f921 2863 memset(&il->_4965.wep_keys[idx], 0, sizeof(struct il_wep_key));
eb3cdfb7 2864 if (il_is_rfkill(il)) {
e7392364 2865 D_WEP("Not sending C_WEPKEY command due to RFKILL.\n");
eb3cdfb7
SG
2866 /* but keys in device are clear anyway so return success */
2867 return 0;
2868 }
83007196 2869 ret = il4965_static_wepkey_cmd(il, 1);
d735f921 2870 D_WEP("Remove default WEP key: idx=%d ret=%d\n", idx, ret);
eb3cdfb7
SG
2871
2872 return ret;
2873}
2874
e7392364 2875int
83007196 2876il4965_set_default_wep_key(struct il_priv *il,
e7392364 2877 struct ieee80211_key_conf *keyconf)
eb3cdfb7
SG
2878{
2879 int ret;
d735f921
SG
2880 int len = keyconf->keylen;
2881 int idx = keyconf->keyidx;
eb3cdfb7
SG
2882
2883 lockdep_assert_held(&il->mutex);
2884
d735f921 2885 if (len != WEP_KEY_LEN_128 && len != WEP_KEY_LEN_64) {
eb3cdfb7
SG
2886 D_WEP("Bad WEP key length %d\n", keyconf->keylen);
2887 return -EINVAL;
2888 }
2889
2890 keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
2891 keyconf->hw_key_idx = HW_KEY_DEFAULT;
8f9e5645 2892 il->stations[IL_AP_ID].keyinfo.cipher = keyconf->cipher;
eb3cdfb7 2893
d735f921
SG
2894 il->_4965.wep_keys[idx].key_size = len;
2895 memcpy(&il->_4965.wep_keys[idx].key, &keyconf->key, len);
eb3cdfb7 2896
83007196 2897 ret = il4965_static_wepkey_cmd(il, false);
eb3cdfb7 2898
d735f921 2899 D_WEP("Set default WEP key: len=%d idx=%d ret=%d\n", len, idx, ret);
eb3cdfb7
SG
2900 return ret;
2901}
2902
e7392364 2903static int
83007196 2904il4965_set_wep_dynamic_key_info(struct il_priv *il,
e7392364 2905 struct ieee80211_key_conf *keyconf, u8 sta_id)
eb3cdfb7
SG
2906{
2907 unsigned long flags;
2908 __le16 key_flags = 0;
2909 struct il_addsta_cmd sta_cmd;
2910
2911 lockdep_assert_held(&il->mutex);
2912
2913 keyconf->flags &= ~IEEE80211_KEY_FLAG_GENERATE_IV;
2914
2915 key_flags |= (STA_KEY_FLG_WEP | STA_KEY_FLG_MAP_KEY_MSK);
2916 key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
2917 key_flags &= ~STA_KEY_FLG_INVALID;
2918
2919 if (keyconf->keylen == WEP_KEY_LEN_128)
2920 key_flags |= STA_KEY_FLG_KEY_SIZE_MSK;
2921
b16db50a 2922 if (sta_id == il->hw_params.bcast_id)
eb3cdfb7
SG
2923 key_flags |= STA_KEY_MULTICAST_MSK;
2924
2925 spin_lock_irqsave(&il->sta_lock, flags);
2926
2927 il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
2928 il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
2929 il->stations[sta_id].keyinfo.keyidx = keyconf->keyidx;
2930
e7392364 2931 memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
eb3cdfb7 2932
e7392364
SG
2933 memcpy(&il->stations[sta_id].sta.key.key[3], keyconf->key,
2934 keyconf->keylen);
eb3cdfb7 2935
e7392364
SG
2936 if ((il->stations[sta_id].sta.key.
2937 key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
eb3cdfb7 2938 il->stations[sta_id].sta.key.key_offset =
e7392364 2939 il_get_free_ucode_key_idx(il);
eb3cdfb7
SG
2940 /* else, we are overriding an existing key => no need to allocated room
2941 * in uCode. */
2942
2943 WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
e7392364 2944 "no space for a new key");
eb3cdfb7
SG
2945
2946 il->stations[sta_id].sta.key.key_flags = key_flags;
2947 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
2948 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
2949
2950 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 2951 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
2952 spin_unlock_irqrestore(&il->sta_lock, flags);
2953
2954 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
2955}
2956
e7392364
SG
2957static int
2958il4965_set_ccmp_dynamic_key_info(struct il_priv *il,
e7392364 2959 struct ieee80211_key_conf *keyconf, u8 sta_id)
eb3cdfb7
SG
2960{
2961 unsigned long flags;
2962 __le16 key_flags = 0;
2963 struct il_addsta_cmd sta_cmd;
2964
2965 lockdep_assert_held(&il->mutex);
2966
2967 key_flags |= (STA_KEY_FLG_CCMP | STA_KEY_FLG_MAP_KEY_MSK);
2968 key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
2969 key_flags &= ~STA_KEY_FLG_INVALID;
2970
b16db50a 2971 if (sta_id == il->hw_params.bcast_id)
eb3cdfb7
SG
2972 key_flags |= STA_KEY_MULTICAST_MSK;
2973
2974 keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
2975
2976 spin_lock_irqsave(&il->sta_lock, flags);
2977 il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
2978 il->stations[sta_id].keyinfo.keylen = keyconf->keylen;
2979
e7392364 2980 memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, keyconf->keylen);
eb3cdfb7 2981
e7392364 2982 memcpy(il->stations[sta_id].sta.key.key, keyconf->key, keyconf->keylen);
eb3cdfb7 2983
e7392364
SG
2984 if ((il->stations[sta_id].sta.key.
2985 key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
eb3cdfb7 2986 il->stations[sta_id].sta.key.key_offset =
e7392364 2987 il_get_free_ucode_key_idx(il);
eb3cdfb7
SG
2988 /* else, we are overriding an existing key => no need to allocated room
2989 * in uCode. */
2990
2991 WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
e7392364 2992 "no space for a new key");
eb3cdfb7
SG
2993
2994 il->stations[sta_id].sta.key.key_flags = key_flags;
2995 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
2996 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
2997
2998 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 2999 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3000 spin_unlock_irqrestore(&il->sta_lock, flags);
3001
3002 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3003}
3004
e7392364
SG
3005static int
3006il4965_set_tkip_dynamic_key_info(struct il_priv *il,
e7392364 3007 struct ieee80211_key_conf *keyconf, u8 sta_id)
eb3cdfb7
SG
3008{
3009 unsigned long flags;
3010 int ret = 0;
3011 __le16 key_flags = 0;
3012
3013 key_flags |= (STA_KEY_FLG_TKIP | STA_KEY_FLG_MAP_KEY_MSK);
3014 key_flags |= cpu_to_le16(keyconf->keyidx << STA_KEY_FLG_KEYID_POS);
3015 key_flags &= ~STA_KEY_FLG_INVALID;
3016
b16db50a 3017 if (sta_id == il->hw_params.bcast_id)
eb3cdfb7
SG
3018 key_flags |= STA_KEY_MULTICAST_MSK;
3019
3020 keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
3021 keyconf->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
3022
3023 spin_lock_irqsave(&il->sta_lock, flags);
3024
3025 il->stations[sta_id].keyinfo.cipher = keyconf->cipher;
3026 il->stations[sta_id].keyinfo.keylen = 16;
3027
e7392364
SG
3028 if ((il->stations[sta_id].sta.key.
3029 key_flags & STA_KEY_FLG_ENCRYPT_MSK) == STA_KEY_FLG_NO_ENC)
eb3cdfb7 3030 il->stations[sta_id].sta.key.key_offset =
e7392364 3031 il_get_free_ucode_key_idx(il);
eb3cdfb7
SG
3032 /* else, we are overriding an existing key => no need to allocated room
3033 * in uCode. */
3034
3035 WARN(il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET,
e7392364 3036 "no space for a new key");
eb3cdfb7
SG
3037
3038 il->stations[sta_id].sta.key.key_flags = key_flags;
3039
eb3cdfb7
SG
3040 /* This copy is acutally not needed: we get the key with each TX */
3041 memcpy(il->stations[sta_id].keyinfo.key, keyconf->key, 16);
3042
3043 memcpy(il->stations[sta_id].sta.key.key, keyconf->key, 16);
3044
3045 spin_unlock_irqrestore(&il->sta_lock, flags);
3046
3047 return ret;
3048}
3049
e7392364 3050void
83007196
SG
3051il4965_update_tkip_key(struct il_priv *il, struct ieee80211_key_conf *keyconf,
3052 struct ieee80211_sta *sta, u32 iv32, u16 *phase1key)
eb3cdfb7
SG
3053{
3054 u8 sta_id;
3055 unsigned long flags;
3056 int i;
3057
3058 if (il_scan_cancel(il)) {
3059 /* cancel scan failed, just live w/ bad key and rely
3060 briefly on SW decryption */
3061 return;
3062 }
3063
83007196 3064 sta_id = il_sta_id_or_broadcast(il, sta);
eb3cdfb7
SG
3065 if (sta_id == IL_INVALID_STATION)
3066 return;
3067
3068 spin_lock_irqsave(&il->sta_lock, flags);
3069
3070 il->stations[sta_id].sta.key.tkip_rx_tsc_byte2 = (u8) iv32;
3071
3072 for (i = 0; i < 5; i++)
3073 il->stations[sta_id].sta.key.tkip_rx_ttak[i] =
e7392364 3074 cpu_to_le16(phase1key[i]);
eb3cdfb7
SG
3075
3076 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
3077 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3078
3079 il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
3080
3081 spin_unlock_irqrestore(&il->sta_lock, flags);
eb3cdfb7
SG
3082}
3083
e7392364 3084int
83007196 3085il4965_remove_dynamic_key(struct il_priv *il,
e7392364 3086 struct ieee80211_key_conf *keyconf, u8 sta_id)
eb3cdfb7
SG
3087{
3088 unsigned long flags;
3089 u16 key_flags;
3090 u8 keyidx;
3091 struct il_addsta_cmd sta_cmd;
3092
3093 lockdep_assert_held(&il->mutex);
3094
d735f921 3095 il->_4965.key_mapping_keys--;
eb3cdfb7
SG
3096
3097 spin_lock_irqsave(&il->sta_lock, flags);
3098 key_flags = le16_to_cpu(il->stations[sta_id].sta.key.key_flags);
3099 keyidx = (key_flags >> STA_KEY_FLG_KEYID_POS) & 0x3;
3100
e7392364 3101 D_WEP("Remove dynamic key: idx=%d sta=%d\n", keyconf->keyidx, sta_id);
eb3cdfb7
SG
3102
3103 if (keyconf->keyidx != keyidx) {
3104 /* We need to remove a key with idx different that the one
3105 * in the uCode. This means that the key we need to remove has
3106 * been replaced by another one with different idx.
3107 * Don't do anything and return ok
3108 */
3109 spin_unlock_irqrestore(&il->sta_lock, flags);
3110 return 0;
3111 }
3112
3113 if (il->stations[sta_id].sta.key.key_offset == WEP_INVALID_OFFSET) {
e7392364
SG
3114 IL_WARN("Removing wrong key %d 0x%x\n", keyconf->keyidx,
3115 key_flags);
eb3cdfb7
SG
3116 spin_unlock_irqrestore(&il->sta_lock, flags);
3117 return 0;
3118 }
3119
e7392364
SG
3120 if (!test_and_clear_bit
3121 (il->stations[sta_id].sta.key.key_offset, &il->ucode_key_table))
eb3cdfb7 3122 IL_ERR("idx %d not used in uCode key table.\n",
e7392364
SG
3123 il->stations[sta_id].sta.key.key_offset);
3124 memset(&il->stations[sta_id].keyinfo, 0, sizeof(struct il_hw_key));
3125 memset(&il->stations[sta_id].sta.key, 0, sizeof(struct il4965_keyinfo));
eb3cdfb7 3126 il->stations[sta_id].sta.key.key_flags =
e7392364 3127 STA_KEY_FLG_NO_ENC | STA_KEY_FLG_INVALID;
eb3cdfb7
SG
3128 il->stations[sta_id].sta.key.key_offset = WEP_INVALID_OFFSET;
3129 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_KEY_MASK;
3130 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3131
3132 if (il_is_rfkill(il)) {
e7392364
SG
3133 D_WEP
3134 ("Not sending C_ADD_STA command because RFKILL enabled.\n");
eb3cdfb7
SG
3135 spin_unlock_irqrestore(&il->sta_lock, flags);
3136 return 0;
3137 }
3138 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3139 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3140 spin_unlock_irqrestore(&il->sta_lock, flags);
3141
3142 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3143}
3144
e7392364 3145int
83007196
SG
3146il4965_set_dynamic_key(struct il_priv *il, struct ieee80211_key_conf *keyconf,
3147 u8 sta_id)
eb3cdfb7
SG
3148{
3149 int ret;
3150
3151 lockdep_assert_held(&il->mutex);
3152
d735f921 3153 il->_4965.key_mapping_keys++;
eb3cdfb7
SG
3154 keyconf->hw_key_idx = HW_KEY_DYNAMIC;
3155
3156 switch (keyconf->cipher) {
3157 case WLAN_CIPHER_SUITE_CCMP:
e7392364 3158 ret =
83007196 3159 il4965_set_ccmp_dynamic_key_info(il, keyconf, sta_id);
eb3cdfb7
SG
3160 break;
3161 case WLAN_CIPHER_SUITE_TKIP:
e7392364 3162 ret =
83007196 3163 il4965_set_tkip_dynamic_key_info(il, keyconf, sta_id);
eb3cdfb7
SG
3164 break;
3165 case WLAN_CIPHER_SUITE_WEP40:
3166 case WLAN_CIPHER_SUITE_WEP104:
83007196 3167 ret = il4965_set_wep_dynamic_key_info(il, keyconf, sta_id);
eb3cdfb7
SG
3168 break;
3169 default:
e7392364
SG
3170 IL_ERR("Unknown alg: %s cipher = %x\n", __func__,
3171 keyconf->cipher);
eb3cdfb7
SG
3172 ret = -EINVAL;
3173 }
3174
e7392364
SG
3175 D_WEP("Set dynamic key: cipher=%x len=%d idx=%d sta=%d ret=%d\n",
3176 keyconf->cipher, keyconf->keylen, keyconf->keyidx, sta_id, ret);
eb3cdfb7
SG
3177
3178 return ret;
3179}
3180
3181/**
3182 * il4965_alloc_bcast_station - add broadcast station into driver's station table.
3183 *
3184 * This adds the broadcast station into the driver's station table
3185 * and marks it driver active, so that it will be restored to the
3186 * device at the next best time.
3187 */
e7392364 3188int
83007196 3189il4965_alloc_bcast_station(struct il_priv *il)
eb3cdfb7
SG
3190{
3191 struct il_link_quality_cmd *link_cmd;
3192 unsigned long flags;
3193 u8 sta_id;
3194
3195 spin_lock_irqsave(&il->sta_lock, flags);
83007196 3196 sta_id = il_prep_station(il, il_bcast_addr, false, NULL);
eb3cdfb7
SG
3197 if (sta_id == IL_INVALID_STATION) {
3198 IL_ERR("Unable to prepare broadcast station\n");
3199 spin_unlock_irqrestore(&il->sta_lock, flags);
3200
3201 return -EINVAL;
3202 }
3203
3204 il->stations[sta_id].used |= IL_STA_DRIVER_ACTIVE;
3205 il->stations[sta_id].used |= IL_STA_BCAST;
3206 spin_unlock_irqrestore(&il->sta_lock, flags);
3207
3208 link_cmd = il4965_sta_alloc_lq(il, sta_id);
3209 if (!link_cmd) {
e7392364
SG
3210 IL_ERR
3211 ("Unable to initialize rate scaling for bcast station.\n");
eb3cdfb7
SG
3212 return -ENOMEM;
3213 }
3214
3215 spin_lock_irqsave(&il->sta_lock, flags);
3216 il->stations[sta_id].lq = link_cmd;
3217 spin_unlock_irqrestore(&il->sta_lock, flags);
3218
3219 return 0;
3220}
3221
3222/**
3223 * il4965_update_bcast_station - update broadcast station's LQ command
3224 *
3225 * Only used by iwl4965. Placed here to have all bcast station management
3226 * code together.
3227 */
e7392364 3228static int
83007196 3229il4965_update_bcast_station(struct il_priv *il)
eb3cdfb7
SG
3230{
3231 unsigned long flags;
3232 struct il_link_quality_cmd *link_cmd;
b16db50a 3233 u8 sta_id = il->hw_params.bcast_id;
eb3cdfb7
SG
3234
3235 link_cmd = il4965_sta_alloc_lq(il, sta_id);
3236 if (!link_cmd) {
1722f8e1 3237 IL_ERR("Unable to initialize rate scaling for bcast sta.\n");
eb3cdfb7
SG
3238 return -ENOMEM;
3239 }
3240
3241 spin_lock_irqsave(&il->sta_lock, flags);
3242 if (il->stations[sta_id].lq)
3243 kfree(il->stations[sta_id].lq);
3244 else
1722f8e1 3245 D_INFO("Bcast sta rate scaling has not been initialized.\n");
eb3cdfb7
SG
3246 il->stations[sta_id].lq = link_cmd;
3247 spin_unlock_irqrestore(&il->sta_lock, flags);
3248
3249 return 0;
3250}
3251
e7392364
SG
3252int
3253il4965_update_bcast_stations(struct il_priv *il)
eb3cdfb7 3254{
83007196 3255 return il4965_update_bcast_station(il);
eb3cdfb7
SG
3256}
3257
3258/**
3259 * il4965_sta_tx_modify_enable_tid - Enable Tx for this TID in station table
3260 */
e7392364
SG
3261int
3262il4965_sta_tx_modify_enable_tid(struct il_priv *il, int sta_id, int tid)
eb3cdfb7
SG
3263{
3264 unsigned long flags;
3265 struct il_addsta_cmd sta_cmd;
3266
3267 lockdep_assert_held(&il->mutex);
3268
3269 /* Remove "disable" flag, to enable Tx for this TID */
3270 spin_lock_irqsave(&il->sta_lock, flags);
3271 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_TID_DISABLE_TX;
3272 il->stations[sta_id].sta.tid_disable_tx &= cpu_to_le16(~(1 << tid));
3273 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3274 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3275 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3276 spin_unlock_irqrestore(&il->sta_lock, flags);
3277
3278 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3279}
3280
e7392364
SG
3281int
3282il4965_sta_rx_agg_start(struct il_priv *il, struct ieee80211_sta *sta, int tid,
3283 u16 ssn)
eb3cdfb7
SG
3284{
3285 unsigned long flags;
3286 int sta_id;
3287 struct il_addsta_cmd sta_cmd;
3288
3289 lockdep_assert_held(&il->mutex);
3290
3291 sta_id = il_sta_id(sta);
3292 if (sta_id == IL_INVALID_STATION)
3293 return -ENXIO;
3294
3295 spin_lock_irqsave(&il->sta_lock, flags);
3296 il->stations[sta_id].sta.station_flags_msk = 0;
3297 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_ADDBA_TID_MSK;
e7392364 3298 il->stations[sta_id].sta.add_immediate_ba_tid = (u8) tid;
eb3cdfb7
SG
3299 il->stations[sta_id].sta.add_immediate_ba_ssn = cpu_to_le16(ssn);
3300 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3301 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3302 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3303 spin_unlock_irqrestore(&il->sta_lock, flags);
3304
3305 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3306}
3307
e7392364
SG
3308int
3309il4965_sta_rx_agg_stop(struct il_priv *il, struct ieee80211_sta *sta, int tid)
eb3cdfb7
SG
3310{
3311 unsigned long flags;
3312 int sta_id;
3313 struct il_addsta_cmd sta_cmd;
3314
3315 lockdep_assert_held(&il->mutex);
3316
3317 sta_id = il_sta_id(sta);
3318 if (sta_id == IL_INVALID_STATION) {
3319 IL_ERR("Invalid station for AGG tid %d\n", tid);
3320 return -ENXIO;
3321 }
3322
3323 spin_lock_irqsave(&il->sta_lock, flags);
3324 il->stations[sta_id].sta.station_flags_msk = 0;
3325 il->stations[sta_id].sta.sta.modify_mask = STA_MODIFY_DELBA_TID_MSK;
e7392364 3326 il->stations[sta_id].sta.remove_immediate_ba_tid = (u8) tid;
eb3cdfb7
SG
3327 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
3328 memcpy(&sta_cmd, &il->stations[sta_id].sta,
e7392364 3329 sizeof(struct il_addsta_cmd));
eb3cdfb7
SG
3330 spin_unlock_irqrestore(&il->sta_lock, flags);
3331
3332 return il_send_add_sta(il, &sta_cmd, CMD_SYNC);
3333}
3334
3335void
3336il4965_sta_modify_sleep_tx_count(struct il_priv *il, int sta_id, int cnt)
3337{
3338 unsigned long flags;
3339
3340 spin_lock_irqsave(&il->sta_lock, flags);
3341 il->stations[sta_id].sta.station_flags |= STA_FLG_PWR_SAVE_MSK;
3342 il->stations[sta_id].sta.station_flags_msk = STA_FLG_PWR_SAVE_MSK;
3343 il->stations[sta_id].sta.sta.modify_mask =
e7392364 3344 STA_MODIFY_SLEEP_TX_COUNT_MSK;
eb3cdfb7
SG
3345 il->stations[sta_id].sta.sleep_tx_count = cpu_to_le16(cnt);
3346 il->stations[sta_id].sta.mode = STA_CONTROL_MODIFY_MSK;
e7392364 3347 il_send_add_sta(il, &il->stations[sta_id].sta, CMD_ASYNC);
eb3cdfb7
SG
3348 spin_unlock_irqrestore(&il->sta_lock, flags);
3349
3350}
3351
e7392364
SG
3352void
3353il4965_update_chain_flags(struct il_priv *il)
be663ab6 3354{
c39ae9fd
SG
3355 if (il->ops->hcmd->set_rxon_chain) {
3356 il->ops->hcmd->set_rxon_chain(il);
c8b03958 3357 if (il->active.rx_chain != il->staging.rx_chain)
83007196 3358 il_commit_rxon(il);
be663ab6
WYG
3359 }
3360}
3361
e7392364
SG
3362static void
3363il4965_clear_free_frames(struct il_priv *il)
be663ab6
WYG
3364{
3365 struct list_head *element;
3366
e7392364 3367 D_INFO("%d frames on pre-allocated heap on clear.\n", il->frames_count);
be663ab6 3368
46bc8d4b
SG
3369 while (!list_empty(&il->free_frames)) {
3370 element = il->free_frames.next;
be663ab6 3371 list_del(element);
e2ebc833 3372 kfree(list_entry(element, struct il_frame, list));
46bc8d4b 3373 il->frames_count--;
be663ab6
WYG
3374 }
3375
46bc8d4b 3376 if (il->frames_count) {
9406f797 3377 IL_WARN("%d frames still in use. Did we lose one?\n",
e7392364 3378 il->frames_count);
46bc8d4b 3379 il->frames_count = 0;
be663ab6
WYG
3380 }
3381}
3382
e7392364
SG
3383static struct il_frame *
3384il4965_get_free_frame(struct il_priv *il)
be663ab6 3385{
e2ebc833 3386 struct il_frame *frame;
be663ab6 3387 struct list_head *element;
46bc8d4b 3388 if (list_empty(&il->free_frames)) {
be663ab6
WYG
3389 frame = kzalloc(sizeof(*frame), GFP_KERNEL);
3390 if (!frame) {
9406f797 3391 IL_ERR("Could not allocate frame!\n");
be663ab6
WYG
3392 return NULL;
3393 }
3394
46bc8d4b 3395 il->frames_count++;
be663ab6
WYG
3396 return frame;
3397 }
3398
46bc8d4b 3399 element = il->free_frames.next;
be663ab6 3400 list_del(element);
e2ebc833 3401 return list_entry(element, struct il_frame, list);
be663ab6
WYG
3402}
3403
e7392364
SG
3404static void
3405il4965_free_frame(struct il_priv *il, struct il_frame *frame)
be663ab6
WYG
3406{
3407 memset(frame, 0, sizeof(*frame));
46bc8d4b 3408 list_add(&frame->list, &il->free_frames);
be663ab6
WYG
3409}
3410
e7392364
SG
3411static u32
3412il4965_fill_beacon_frame(struct il_priv *il, struct ieee80211_hdr *hdr,
3413 int left)
be663ab6 3414{
46bc8d4b 3415 lockdep_assert_held(&il->mutex);
be663ab6 3416
46bc8d4b 3417 if (!il->beacon_skb)
be663ab6
WYG
3418 return 0;
3419
46bc8d4b 3420 if (il->beacon_skb->len > left)
be663ab6
WYG
3421 return 0;
3422
46bc8d4b 3423 memcpy(hdr, il->beacon_skb->data, il->beacon_skb->len);
be663ab6 3424
46bc8d4b 3425 return il->beacon_skb->len;
be663ab6
WYG
3426}
3427
3428/* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
e7392364
SG
3429static void
3430il4965_set_beacon_tim(struct il_priv *il,
3431 struct il_tx_beacon_cmd *tx_beacon_cmd, u8 * beacon,
3432 u32 frame_size)
be663ab6
WYG
3433{
3434 u16 tim_idx;
3435 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
3436
3437 /*
0c2c8852 3438 * The idx is relative to frame start but we start looking at the
be663ab6
WYG
3439 * variable-length part of the beacon.
3440 */
3441 tim_idx = mgmt->u.beacon.variable - beacon;
3442
3443 /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
3444 while ((tim_idx < (frame_size - 2)) &&
e7392364
SG
3445 (beacon[tim_idx] != WLAN_EID_TIM))
3446 tim_idx += beacon[tim_idx + 1] + 2;
be663ab6
WYG
3447
3448 /* If TIM field was found, set variables */
3449 if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
3450 tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
e7392364 3451 tx_beacon_cmd->tim_size = beacon[tim_idx + 1];
be663ab6 3452 } else
9406f797 3453 IL_WARN("Unable to find TIM Element in beacon\n");
be663ab6
WYG
3454}
3455
e7392364
SG
3456static unsigned int
3457il4965_hw_get_beacon_cmd(struct il_priv *il, struct il_frame *frame)
be663ab6 3458{
e2ebc833 3459 struct il_tx_beacon_cmd *tx_beacon_cmd;
be663ab6
WYG
3460 u32 frame_size;
3461 u32 rate_flags;
3462 u32 rate;
3463 /*
3464 * We have to set up the TX command, the TX Beacon command, and the
3465 * beacon contents.
3466 */
3467
46bc8d4b 3468 lockdep_assert_held(&il->mutex);
be663ab6 3469
83007196
SG
3470 if (!il->beacon_enabled) {
3471 IL_ERR("Trying to build beacon without beaconing enabled\n");
be663ab6
WYG
3472 return 0;
3473 }
3474
3475 /* Initialize memory */
3476 tx_beacon_cmd = &frame->u.beacon;
3477 memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
3478
3479 /* Set up TX beacon contents */
e7392364
SG
3480 frame_size =
3481 il4965_fill_beacon_frame(il, tx_beacon_cmd->frame,
3482 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
be663ab6
WYG
3483 if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
3484 return 0;
3485 if (!frame_size)
3486 return 0;
3487
3488 /* Set up TX command fields */
e7392364 3489 tx_beacon_cmd->tx.len = cpu_to_le16((u16) frame_size);
b16db50a 3490 tx_beacon_cmd->tx.sta_id = il->hw_params.bcast_id;
be663ab6 3491 tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
e7392364
SG
3492 tx_beacon_cmd->tx.tx_flags =
3493 TX_CMD_FLG_SEQ_CTL_MSK | TX_CMD_FLG_TSF_MSK |
3494 TX_CMD_FLG_STA_RATE_MSK;
be663ab6
WYG
3495
3496 /* Set up TX beacon command fields */
e7392364
SG
3497 il4965_set_beacon_tim(il, tx_beacon_cmd, (u8 *) tx_beacon_cmd->frame,
3498 frame_size);
be663ab6
WYG
3499
3500 /* Set up packet rate and flags */
83007196 3501 rate = il_get_lowest_plcp(il);
a0c1ef3b 3502 il4965_toggle_tx_ant(il, &il->mgmt_tx_ant, il->hw_params.valid_tx_ant);
616107ed 3503 rate_flags = BIT(il->mgmt_tx_ant) << RATE_MCS_ANT_POS;
e2ebc833 3504 if ((rate >= IL_FIRST_CCK_RATE) && (rate <= IL_LAST_CCK_RATE))
be663ab6 3505 rate_flags |= RATE_MCS_CCK_MSK;
616107ed 3506 tx_beacon_cmd->tx.rate_n_flags = cpu_to_le32(rate | rate_flags);
be663ab6
WYG
3507
3508 return sizeof(*tx_beacon_cmd) + frame_size;
3509}
3510
e7392364
SG
3511int
3512il4965_send_beacon_cmd(struct il_priv *il)
be663ab6 3513{
e2ebc833 3514 struct il_frame *frame;
be663ab6
WYG
3515 unsigned int frame_size;
3516 int rc;
3517
46bc8d4b 3518 frame = il4965_get_free_frame(il);
be663ab6 3519 if (!frame) {
9406f797 3520 IL_ERR("Could not obtain free frame buffer for beacon "
e7392364 3521 "command.\n");
be663ab6
WYG
3522 return -ENOMEM;
3523 }
3524
46bc8d4b 3525 frame_size = il4965_hw_get_beacon_cmd(il, frame);
be663ab6 3526 if (!frame_size) {
9406f797 3527 IL_ERR("Error configuring the beacon command\n");
46bc8d4b 3528 il4965_free_frame(il, frame);
be663ab6
WYG
3529 return -EINVAL;
3530 }
3531
e7392364 3532 rc = il_send_cmd_pdu(il, C_TX_BEACON, frame_size, &frame->u.cmd[0]);
be663ab6 3533
46bc8d4b 3534 il4965_free_frame(il, frame);
be663ab6
WYG
3535
3536 return rc;
3537}
3538
e7392364
SG
3539static inline dma_addr_t
3540il4965_tfd_tb_get_addr(struct il_tfd *tfd, u8 idx)
be663ab6 3541{
e2ebc833 3542 struct il_tfd_tb *tb = &tfd->tbs[idx];
be663ab6
WYG
3543
3544 dma_addr_t addr = get_unaligned_le32(&tb->lo);
3545 if (sizeof(dma_addr_t) > sizeof(u32))
3546 addr |=
e7392364
SG
3547 ((dma_addr_t) (le16_to_cpu(tb->hi_n_len) & 0xF) << 16) <<
3548 16;
be663ab6
WYG
3549
3550 return addr;
3551}
3552
e7392364
SG
3553static inline u16
3554il4965_tfd_tb_get_len(struct il_tfd *tfd, u8 idx)
be663ab6 3555{
e2ebc833 3556 struct il_tfd_tb *tb = &tfd->tbs[idx];
be663ab6
WYG
3557
3558 return le16_to_cpu(tb->hi_n_len) >> 4;
3559}
3560
e7392364
SG
3561static inline void
3562il4965_tfd_set_tb(struct il_tfd *tfd, u8 idx, dma_addr_t addr, u16 len)
be663ab6 3563{
e2ebc833 3564 struct il_tfd_tb *tb = &tfd->tbs[idx];
be663ab6
WYG
3565 u16 hi_n_len = len << 4;
3566
3567 put_unaligned_le32(addr, &tb->lo);
3568 if (sizeof(dma_addr_t) > sizeof(u32))
3569 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
3570
3571 tb->hi_n_len = cpu_to_le16(hi_n_len);
3572
3573 tfd->num_tbs = idx + 1;
3574}
3575
e7392364
SG
3576static inline u8
3577il4965_tfd_get_num_tbs(struct il_tfd *tfd)
be663ab6
WYG
3578{
3579 return tfd->num_tbs & 0x1f;
3580}
3581
3582/**
e2ebc833 3583 * il4965_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
46bc8d4b 3584 * @il - driver ilate data
be663ab6
WYG
3585 * @txq - tx queue
3586 *
0c2c8852 3587 * Does NOT advance any TFD circular buffer read/write idxes
be663ab6
WYG
3588 * Does NOT free the TFD itself (which is within circular buffer)
3589 */
e7392364
SG
3590void
3591il4965_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq)
be663ab6 3592{
e2ebc833
SG
3593 struct il_tfd *tfd_tmp = (struct il_tfd *)txq->tfds;
3594 struct il_tfd *tfd;
46bc8d4b 3595 struct pci_dev *dev = il->pci_dev;
0c2c8852 3596 int idx = txq->q.read_ptr;
be663ab6
WYG
3597 int i;
3598 int num_tbs;
3599
0c2c8852 3600 tfd = &tfd_tmp[idx];
be663ab6
WYG
3601
3602 /* Sanity check on number of chunks */
e2ebc833 3603 num_tbs = il4965_tfd_get_num_tbs(tfd);
be663ab6 3604
e2ebc833 3605 if (num_tbs >= IL_NUM_OF_TBS) {
9406f797 3606 IL_ERR("Too many chunks: %i\n", num_tbs);
be663ab6
WYG
3607 /* @todo issue fatal error, it is quite serious situation */
3608 return;
3609 }
3610
3611 /* Unmap tx_cmd */
3612 if (num_tbs)
e7392364
SG
3613 pci_unmap_single(dev, dma_unmap_addr(&txq->meta[idx], mapping),
3614 dma_unmap_len(&txq->meta[idx], len),
3615 PCI_DMA_BIDIRECTIONAL);
be663ab6
WYG
3616
3617 /* Unmap chunks, if any. */
3618 for (i = 1; i < num_tbs; i++)
e2ebc833 3619 pci_unmap_single(dev, il4965_tfd_tb_get_addr(tfd, i),
e7392364
SG
3620 il4965_tfd_tb_get_len(tfd, i),
3621 PCI_DMA_TODEVICE);
be663ab6
WYG
3622
3623 /* free SKB */
00ea99e1
SG
3624 if (txq->skbs) {
3625 struct sk_buff *skb = txq->skbs[txq->q.read_ptr];
be663ab6
WYG
3626
3627 /* can be called from irqs-disabled context */
3628 if (skb) {
3629 dev_kfree_skb_any(skb);
00ea99e1 3630 txq->skbs[txq->q.read_ptr] = NULL;
be663ab6
WYG
3631 }
3632 }
3633}
3634
e7392364
SG
3635int
3636il4965_hw_txq_attach_buf_to_tfd(struct il_priv *il, struct il_tx_queue *txq,
3637 dma_addr_t addr, u16 len, u8 reset, u8 pad)
be663ab6 3638{
e2ebc833
SG
3639 struct il_queue *q;
3640 struct il_tfd *tfd, *tfd_tmp;
be663ab6
WYG
3641 u32 num_tbs;
3642
3643 q = &txq->q;
e2ebc833 3644 tfd_tmp = (struct il_tfd *)txq->tfds;
be663ab6
WYG
3645 tfd = &tfd_tmp[q->write_ptr];
3646
3647 if (reset)
3648 memset(tfd, 0, sizeof(*tfd));
3649
e2ebc833 3650 num_tbs = il4965_tfd_get_num_tbs(tfd);
be663ab6
WYG
3651
3652 /* Each TFD can point to a maximum 20 Tx buffers */
e2ebc833 3653 if (num_tbs >= IL_NUM_OF_TBS) {
9406f797 3654 IL_ERR("Error can not send more than %d chunks\n",
e7392364 3655 IL_NUM_OF_TBS);
be663ab6
WYG
3656 return -EINVAL;
3657 }
3658
3659 BUG_ON(addr & ~DMA_BIT_MASK(36));
e2ebc833 3660 if (unlikely(addr & ~IL_TX_DMA_MASK))
e7392364 3661 IL_ERR("Unaligned address = %llx\n", (unsigned long long)addr);
be663ab6 3662
e2ebc833 3663 il4965_tfd_set_tb(tfd, num_tbs, addr, len);
be663ab6
WYG
3664
3665 return 0;
3666}
3667
3668/*
3669 * Tell nic where to find circular buffer of Tx Frame Descriptors for
3670 * given Tx queue, and enable the DMA channel used for that queue.
3671 *
3672 * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
3673 * channels supported in hardware.
3674 */
e7392364
SG
3675int
3676il4965_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq)
be663ab6
WYG
3677{
3678 int txq_id = txq->q.id;
3679
3680 /* Circular buffer (TFD queue in DRAM) physical base address */
e7392364 3681 il_wr(il, FH49_MEM_CBBC_QUEUE(txq_id), txq->q.dma_addr >> 8);
be663ab6
WYG
3682
3683 return 0;
3684}
3685
3686/******************************************************************************
3687 *
3688 * Generic RX handler implementations
3689 *
3690 ******************************************************************************/
e7392364
SG
3691static void
3692il4965_hdl_alive(struct il_priv *il, struct il_rx_buf *rxb)
be663ab6 3693{
dcae1c64 3694 struct il_rx_pkt *pkt = rxb_addr(rxb);
e2ebc833 3695 struct il_alive_resp *palive;
be663ab6
WYG
3696 struct delayed_work *pwork;
3697
3698 palive = &pkt->u.alive_frame;
3699
e7392364
SG
3700 D_INFO("Alive ucode status 0x%08X revision " "0x%01X 0x%01X\n",
3701 palive->is_valid, palive->ver_type, palive->ver_subtype);
be663ab6
WYG
3702
3703 if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
58de00a4 3704 D_INFO("Initialization Alive received.\n");
e7392364 3705 memcpy(&il->card_alive_init, &pkt->u.alive_frame,
e2ebc833 3706 sizeof(struct il_init_alive_resp));
46bc8d4b 3707 pwork = &il->init_alive_start;
be663ab6 3708 } else {
58de00a4 3709 D_INFO("Runtime Alive received.\n");
46bc8d4b 3710 memcpy(&il->card_alive, &pkt->u.alive_frame,
e2ebc833 3711 sizeof(struct il_alive_resp));
46bc8d4b 3712 pwork = &il->alive_start;
be663ab6
WYG
3713 }
3714
3715 /* We delay the ALIVE response by 5ms to
3716 * give the HW RF Kill time to activate... */
3717 if (palive->is_valid == UCODE_VALID_OK)
e7392364 3718 queue_delayed_work(il->workqueue, pwork, msecs_to_jiffies(5));
be663ab6 3719 else
9406f797 3720 IL_WARN("uCode did not respond OK.\n");
be663ab6
WYG
3721}
3722
3723/**
ebf0d90d 3724 * il4965_bg_stats_periodic - Timer callback to queue stats
be663ab6 3725 *
ebf0d90d 3726 * This callback is provided in order to send a stats request.
be663ab6
WYG
3727 *
3728 * This timer function is continually reset to execute within
4d69c752 3729 * REG_RECALIB_PERIOD seconds since the last N_STATS
ebf0d90d 3730 * was received. We need to ensure we receive the stats in order
be663ab6
WYG
3731 * to update the temperature used for calibrating the TXPOWER.
3732 */
e7392364
SG
3733static void
3734il4965_bg_stats_periodic(unsigned long data)
be663ab6 3735{
46bc8d4b 3736 struct il_priv *il = (struct il_priv *)data;
be663ab6 3737
a6766ccd 3738 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
3739 return;
3740
3741 /* dont send host command if rf-kill is on */
46bc8d4b 3742 if (!il_is_ready_rf(il))
be663ab6
WYG
3743 return;
3744
ebf0d90d 3745 il_send_stats_request(il, CMD_ASYNC, false);
be663ab6
WYG
3746}
3747
e7392364
SG
3748static void
3749il4965_hdl_beacon(struct il_priv *il, struct il_rx_buf *rxb)
be663ab6 3750{
dcae1c64 3751 struct il_rx_pkt *pkt = rxb_addr(rxb);
e2ebc833 3752 struct il4965_beacon_notif *beacon =
e7392364 3753 (struct il4965_beacon_notif *)pkt->u.raw;
d3175167 3754#ifdef CONFIG_IWLEGACY_DEBUG
e2ebc833 3755 u8 rate = il4965_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
be663ab6 3756
5bf0dac4 3757 D_RX("beacon status %x retries %d iss %d tsf:0x%.8x%.8x rate %d\n",
e7392364
SG
3758 le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
3759 beacon->beacon_notify_hdr.failure_frame,
3760 le32_to_cpu(beacon->ibss_mgr_status),
3761 le32_to_cpu(beacon->high_tsf), le32_to_cpu(beacon->low_tsf), rate);
be663ab6 3762#endif
46bc8d4b 3763 il->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
be663ab6
WYG
3764}
3765
e7392364
SG
3766static void
3767il4965_perform_ct_kill_task(struct il_priv *il)
be663ab6
WYG
3768{
3769 unsigned long flags;
3770
58de00a4 3771 D_POWER("Stop all queues\n");
be663ab6 3772
46bc8d4b
SG
3773 if (il->mac80211_registered)
3774 ieee80211_stop_queues(il->hw);
be663ab6 3775
841b2cca 3776 _il_wr(il, CSR_UCODE_DRV_GP1_SET,
e7392364 3777 CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
841b2cca 3778 _il_rd(il, CSR_UCODE_DRV_GP1);
be663ab6 3779
46bc8d4b 3780 spin_lock_irqsave(&il->reg_lock, flags);
1e0f32a4 3781 if (likely(_il_grab_nic_access(il)))
13882269 3782 _il_release_nic_access(il);
46bc8d4b 3783 spin_unlock_irqrestore(&il->reg_lock, flags);
be663ab6
WYG
3784}
3785
3786/* Handle notification from uCode that card's power state is changing
3787 * due to software, hardware, or critical temperature RFKILL */
e7392364
SG
3788static void
3789il4965_hdl_card_state(struct il_priv *il, struct il_rx_buf *rxb)
be663ab6 3790{
dcae1c64 3791 struct il_rx_pkt *pkt = rxb_addr(rxb);
be663ab6 3792 u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
46bc8d4b 3793 unsigned long status = il->status;
be663ab6 3794
58de00a4 3795 D_RF_KILL("Card state received: HW:%s SW:%s CT:%s\n",
e7392364
SG
3796 (flags & HW_CARD_DISABLED) ? "Kill" : "On",
3797 (flags & SW_CARD_DISABLED) ? "Kill" : "On",
3798 (flags & CT_CARD_DISABLED) ? "Reached" : "Not reached");
be663ab6 3799
e7392364 3800 if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED | CT_CARD_DISABLED)) {
be663ab6 3801
841b2cca 3802 _il_wr(il, CSR_UCODE_DRV_GP1_SET,
e7392364 3803 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
be663ab6 3804
e7392364 3805 il_wr(il, HBUS_TARG_MBX_C, HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
be663ab6
WYG
3806
3807 if (!(flags & RXON_CARD_DISABLED)) {
841b2cca 3808 _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
e7392364 3809 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
0c1a94e2 3810 il_wr(il, HBUS_TARG_MBX_C,
e7392364 3811 HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
be663ab6
WYG
3812 }
3813 }
3814
3815 if (flags & CT_CARD_DISABLED)
46bc8d4b 3816 il4965_perform_ct_kill_task(il);
be663ab6
WYG
3817
3818 if (flags & HW_CARD_DISABLED)
a6766ccd 3819 set_bit(S_RF_KILL_HW, &il->status);
be663ab6 3820 else
a6766ccd 3821 clear_bit(S_RF_KILL_HW, &il->status);
be663ab6
WYG
3822
3823 if (!(flags & RXON_CARD_DISABLED))
46bc8d4b 3824 il_scan_cancel(il);
be663ab6 3825
a6766ccd
SG
3826 if ((test_bit(S_RF_KILL_HW, &status) !=
3827 test_bit(S_RF_KILL_HW, &il->status)))
46bc8d4b 3828 wiphy_rfkill_set_hw_state(il->hw->wiphy,
e7392364 3829 test_bit(S_RF_KILL_HW, &il->status));
be663ab6 3830 else
46bc8d4b 3831 wake_up(&il->wait_command_queue);
be663ab6
WYG
3832}
3833
3834/**
d0c72347 3835 * il4965_setup_handlers - Initialize Rx handler callbacks
be663ab6
WYG
3836 *
3837 * Setup the RX handlers for each of the reply types sent from the uCode
3838 * to the host.
3839 *
3840 * This function chains into the hardware specific files for them to setup
3841 * any hardware specific handlers as well.
3842 */
e7392364
SG
3843static void
3844il4965_setup_handlers(struct il_priv *il)
be663ab6 3845{
6e9848b4
SG
3846 il->handlers[N_ALIVE] = il4965_hdl_alive;
3847 il->handlers[N_ERROR] = il_hdl_error;
d2dfb33e 3848 il->handlers[N_CHANNEL_SWITCH] = il_hdl_csa;
e7392364 3849 il->handlers[N_SPECTRUM_MEASUREMENT] = il_hdl_spectrum_measurement;
d2dfb33e 3850 il->handlers[N_PM_SLEEP] = il_hdl_pm_sleep;
e7392364 3851 il->handlers[N_PM_DEBUG_STATS] = il_hdl_pm_debug_stats;
d2dfb33e 3852 il->handlers[N_BEACON] = il4965_hdl_beacon;
be663ab6
WYG
3853
3854 /*
3855 * The same handler is used for both the REPLY to a discrete
ebf0d90d
SG
3856 * stats request from the host as well as for the periodic
3857 * stats notifications (after received beacons) from the uCode.
be663ab6 3858 */
d2dfb33e
SG
3859 il->handlers[C_STATS] = il4965_hdl_c_stats;
3860 il->handlers[N_STATS] = il4965_hdl_stats;
be663ab6 3861
46bc8d4b 3862 il_setup_rx_scan_handlers(il);
be663ab6
WYG
3863
3864 /* status change handler */
e7392364 3865 il->handlers[N_CARD_STATE] = il4965_hdl_card_state;
be663ab6 3866
e7392364 3867 il->handlers[N_MISSED_BEACONS] = il4965_hdl_missed_beacon;
be663ab6 3868 /* Rx handlers */
6e9848b4
SG
3869 il->handlers[N_RX_PHY] = il4965_hdl_rx_phy;
3870 il->handlers[N_RX_MPDU] = il4965_hdl_rx;
be663ab6 3871 /* block ack */
6e9848b4 3872 il->handlers[N_COMPRESSED_BA] = il4965_hdl_compressed_ba;
be663ab6 3873 /* Set up hardware specific Rx handlers */
c39ae9fd 3874 il->ops->lib->handler_setup(il);
be663ab6
WYG
3875}
3876
3877/**
e2ebc833 3878 * il4965_rx_handle - Main entry function for receiving responses from uCode
be663ab6 3879 *
d0c72347 3880 * Uses the il->handlers callback function array to invoke
be663ab6
WYG
3881 * the appropriate handlers, including command responses,
3882 * frame-received notifications, and other notifications.
3883 */
e7392364
SG
3884void
3885il4965_rx_handle(struct il_priv *il)
be663ab6 3886{
b73bb5f1 3887 struct il_rx_buf *rxb;
dcae1c64 3888 struct il_rx_pkt *pkt;
46bc8d4b 3889 struct il_rx_queue *rxq = &il->rxq;
be663ab6
WYG
3890 u32 r, i;
3891 int reclaim;
3892 unsigned long flags;
3893 u8 fill_rx = 0;
3894 u32 count = 8;
3895 int total_empty;
3896
0c2c8852 3897 /* uCode's read idx (stored in shared DRAM) indicates the last Rx
be663ab6 3898 * buffer that the driver may process (last buffer filled by ucode). */
e7392364 3899 r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
be663ab6
WYG
3900 i = rxq->read;
3901
3902 /* Rx interrupt, but nothing sent from uCode */
3903 if (i == r)
58de00a4 3904 D_RX("r = %d, i = %d\n", r, i);
be663ab6
WYG
3905
3906 /* calculate total frames need to be restock after handling RX */
3907 total_empty = r - rxq->write_actual;
3908 if (total_empty < 0)
3909 total_empty += RX_QUEUE_SIZE;
3910
3911 if (total_empty > (RX_QUEUE_SIZE / 2))
3912 fill_rx = 1;
3913
3914 while (i != r) {
3915 int len;
3916
3917 rxb = rxq->queue[i];
3918
3919 /* If an RXB doesn't have a Rx queue slot associated with it,
3920 * then a bug has been introduced in the queue refilling
3921 * routines -- catch it here */
3922 BUG_ON(rxb == NULL);
3923
3924 rxq->queue[i] = NULL;
3925
46bc8d4b
SG
3926 pci_unmap_page(il->pci_dev, rxb->page_dma,
3927 PAGE_SIZE << il->hw_params.rx_page_order,
be663ab6
WYG
3928 PCI_DMA_FROMDEVICE);
3929 pkt = rxb_addr(rxb);
3930
e94a4099 3931 len = le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK;
e7392364 3932 len += sizeof(u32); /* account for status word */
be663ab6
WYG
3933
3934 /* Reclaim a command buffer only if this packet is a response
3935 * to a (driver-originated) command.
3936 * If the packet (e.g. Rx frame) originated from uCode,
3937 * there is no command buffer to reclaim.
3938 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
3939 * but apparently a few don't get set; catch them here. */
3940 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
e7392364
SG
3941 (pkt->hdr.cmd != N_RX_PHY) && (pkt->hdr.cmd != N_RX) &&
3942 (pkt->hdr.cmd != N_RX_MPDU) &&
3943 (pkt->hdr.cmd != N_COMPRESSED_BA) &&
3944 (pkt->hdr.cmd != N_STATS) && (pkt->hdr.cmd != C_TX);
be663ab6
WYG
3945
3946 /* Based on type of command response or notification,
3947 * handle those that need handling via function in
d0c72347
SG
3948 * handlers table. See il4965_setup_handlers() */
3949 if (il->handlers[pkt->hdr.cmd]) {
e7392364
SG
3950 D_RX("r = %d, i = %d, %s, 0x%02x\n", r, i,
3951 il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
d0c72347
SG
3952 il->isr_stats.handlers[pkt->hdr.cmd]++;
3953 il->handlers[pkt->hdr.cmd] (il, rxb);
be663ab6
WYG
3954 } else {
3955 /* No handling needed */
e7392364
SG
3956 D_RX("r %d i %d No handler needed for %s, 0x%02x\n", r,
3957 i, il_get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
be663ab6
WYG
3958 }
3959
3960 /*
3961 * XXX: After here, we should always check rxb->page
3962 * against NULL before touching it or its virtual
d0c72347 3963 * memory (pkt). Because some handler might have
be663ab6
WYG
3964 * already taken or freed the pages.
3965 */
3966
3967 if (reclaim) {
3968 /* Invoke any callbacks, transfer the buffer to caller,
e2ebc833 3969 * and fire off the (possibly) blocking il_send_cmd()
be663ab6
WYG
3970 * as we reclaim the driver command queue */
3971 if (rxb->page)
46bc8d4b 3972 il_tx_cmd_complete(il, rxb);
be663ab6 3973 else
9406f797 3974 IL_WARN("Claim null rxb?\n");
be663ab6
WYG
3975 }
3976
3977 /* Reuse the page if possible. For notification packets and
3978 * SKBs that fail to Rx correctly, add them back into the
3979 * rx_free list for reuse later. */
3980 spin_lock_irqsave(&rxq->lock, flags);
3981 if (rxb->page != NULL) {
e7392364
SG
3982 rxb->page_dma =
3983 pci_map_page(il->pci_dev, rxb->page, 0,
3984 PAGE_SIZE << il->hw_params.
3985 rx_page_order, PCI_DMA_FROMDEVICE);
be663ab6
WYG
3986 list_add_tail(&rxb->list, &rxq->rx_free);
3987 rxq->free_count++;
3988 } else
3989 list_add_tail(&rxb->list, &rxq->rx_used);
3990
3991 spin_unlock_irqrestore(&rxq->lock, flags);
3992
3993 i = (i + 1) & RX_QUEUE_MASK;
3994 /* If there are a lot of unused frames,
3995 * restock the Rx queue so ucode wont assert. */
3996 if (fill_rx) {
3997 count++;
3998 if (count >= 8) {
3999 rxq->read = i;
46bc8d4b 4000 il4965_rx_replenish_now(il);
be663ab6
WYG
4001 count = 0;
4002 }
4003 }
4004 }
4005
4006 /* Backtrack one entry */
4007 rxq->read = i;
4008 if (fill_rx)
46bc8d4b 4009 il4965_rx_replenish_now(il);
be663ab6 4010 else
46bc8d4b 4011 il4965_rx_queue_restock(il);
be663ab6
WYG
4012}
4013
4014/* call this function to flush any scheduled tasklet */
e7392364
SG
4015static inline void
4016il4965_synchronize_irq(struct il_priv *il)
be663ab6 4017{
e7392364 4018 /* wait to make sure we flush pending tasklet */
46bc8d4b
SG
4019 synchronize_irq(il->pci_dev->irq);
4020 tasklet_kill(&il->irq_tasklet);
be663ab6
WYG
4021}
4022
e7392364
SG
4023static void
4024il4965_irq_tasklet(struct il_priv *il)
be663ab6
WYG
4025{
4026 u32 inta, handled = 0;
4027 u32 inta_fh;
4028 unsigned long flags;
4029 u32 i;
d3175167 4030#ifdef CONFIG_IWLEGACY_DEBUG
be663ab6
WYG
4031 u32 inta_mask;
4032#endif
4033
46bc8d4b 4034 spin_lock_irqsave(&il->lock, flags);
be663ab6
WYG
4035
4036 /* Ack/clear/reset pending uCode interrupts.
4037 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
4038 * and will clear only when CSR_FH_INT_STATUS gets cleared. */
841b2cca
SG
4039 inta = _il_rd(il, CSR_INT);
4040 _il_wr(il, CSR_INT, inta);
be663ab6
WYG
4041
4042 /* Ack/clear/reset pending flow-handler (DMA) interrupts.
4043 * Any new interrupts that happen after this, either while we're
4044 * in this tasklet, or later, will show up in next ISR/tasklet. */
841b2cca
SG
4045 inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
4046 _il_wr(il, CSR_FH_INT_STATUS, inta_fh);
be663ab6 4047
d3175167 4048#ifdef CONFIG_IWLEGACY_DEBUG
46bc8d4b 4049 if (il_get_debug_level(il) & IL_DL_ISR) {
be663ab6 4050 /* just for debug */
841b2cca 4051 inta_mask = _il_rd(il, CSR_INT_MASK);
e7392364
SG
4052 D_ISR("inta 0x%08x, enabled 0x%08x, fh 0x%08x\n", inta,
4053 inta_mask, inta_fh);
be663ab6
WYG
4054 }
4055#endif
4056
46bc8d4b 4057 spin_unlock_irqrestore(&il->lock, flags);
be663ab6
WYG
4058
4059 /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
4060 * atomic, make sure that inta covers all the interrupts that
4061 * we've discovered, even if FH interrupt came in just after
4062 * reading CSR_INT. */
4063 if (inta_fh & CSR49_FH_INT_RX_MASK)
4064 inta |= CSR_INT_BIT_FH_RX;
4065 if (inta_fh & CSR49_FH_INT_TX_MASK)
4066 inta |= CSR_INT_BIT_FH_TX;
4067
4068 /* Now service all interrupt bits discovered above. */
4069 if (inta & CSR_INT_BIT_HW_ERR) {
9406f797 4070 IL_ERR("Hardware error detected. Restarting.\n");
be663ab6
WYG
4071
4072 /* Tell the device to stop sending interrupts */
46bc8d4b 4073 il_disable_interrupts(il);
be663ab6 4074
46bc8d4b
SG
4075 il->isr_stats.hw++;
4076 il_irq_handle_error(il);
be663ab6
WYG
4077
4078 handled |= CSR_INT_BIT_HW_ERR;
4079
4080 return;
4081 }
d3175167 4082#ifdef CONFIG_IWLEGACY_DEBUG
46bc8d4b 4083 if (il_get_debug_level(il) & (IL_DL_ISR)) {
be663ab6
WYG
4084 /* NIC fires this, but we don't use it, redundant with WAKEUP */
4085 if (inta & CSR_INT_BIT_SCD) {
58de00a4 4086 D_ISR("Scheduler finished to transmit "
e7392364 4087 "the frame/frames.\n");
46bc8d4b 4088 il->isr_stats.sch++;
be663ab6
WYG
4089 }
4090
4091 /* Alive notification via Rx interrupt will do the real work */
4092 if (inta & CSR_INT_BIT_ALIVE) {
58de00a4 4093 D_ISR("Alive interrupt\n");
46bc8d4b 4094 il->isr_stats.alive++;
be663ab6
WYG
4095 }
4096 }
4097#endif
4098 /* Safely ignore these bits for debug checks below */
4099 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
4100
4101 /* HW RF KILL switch toggled */
4102 if (inta & CSR_INT_BIT_RF_KILL) {
4103 int hw_rf_kill = 0;
e7392364
SG
4104 if (!
4105 (_il_rd(il, CSR_GP_CNTRL) &
4106 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
be663ab6
WYG
4107 hw_rf_kill = 1;
4108
9406f797 4109 IL_WARN("RF_KILL bit toggled to %s.\n",
e7392364 4110 hw_rf_kill ? "disable radio" : "enable radio");
be663ab6 4111
46bc8d4b 4112 il->isr_stats.rfkill++;
be663ab6
WYG
4113
4114 /* driver only loads ucode once setting the interface up.
4115 * the driver allows loading the ucode even if the radio
4116 * is killed. Hence update the killswitch state here. The
4117 * rfkill handler will care about restarting if needed.
4118 */
a6766ccd 4119 if (!test_bit(S_ALIVE, &il->status)) {
be663ab6 4120 if (hw_rf_kill)
a6766ccd 4121 set_bit(S_RF_KILL_HW, &il->status);
be663ab6 4122 else
a6766ccd 4123 clear_bit(S_RF_KILL_HW, &il->status);
46bc8d4b 4124 wiphy_rfkill_set_hw_state(il->hw->wiphy, hw_rf_kill);
be663ab6
WYG
4125 }
4126
4127 handled |= CSR_INT_BIT_RF_KILL;
4128 }
4129
4130 /* Chip got too hot and stopped itself */
4131 if (inta & CSR_INT_BIT_CT_KILL) {
9406f797 4132 IL_ERR("Microcode CT kill error detected.\n");
46bc8d4b 4133 il->isr_stats.ctkill++;
be663ab6
WYG
4134 handled |= CSR_INT_BIT_CT_KILL;
4135 }
4136
4137 /* Error detected by uCode */
4138 if (inta & CSR_INT_BIT_SW_ERR) {
e7392364
SG
4139 IL_ERR("Microcode SW error detected. " " Restarting 0x%X.\n",
4140 inta);
46bc8d4b
SG
4141 il->isr_stats.sw++;
4142 il_irq_handle_error(il);
be663ab6
WYG
4143 handled |= CSR_INT_BIT_SW_ERR;
4144 }
4145
4146 /*
4147 * uCode wakes up after power-down sleep.
4148 * Tell device about any new tx or host commands enqueued,
4149 * and about any Rx buffers made available while asleep.
4150 */
4151 if (inta & CSR_INT_BIT_WAKEUP) {
58de00a4 4152 D_ISR("Wakeup interrupt\n");
46bc8d4b
SG
4153 il_rx_queue_update_write_ptr(il, &il->rxq);
4154 for (i = 0; i < il->hw_params.max_txq_num; i++)
4155 il_txq_update_write_ptr(il, &il->txq[i]);
4156 il->isr_stats.wakeup++;
be663ab6
WYG
4157 handled |= CSR_INT_BIT_WAKEUP;
4158 }
4159
4160 /* All uCode command responses, including Tx command responses,
4161 * Rx "responses" (frame-received notification), and other
4162 * notifications from uCode come through here*/
4163 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
46bc8d4b
SG
4164 il4965_rx_handle(il);
4165 il->isr_stats.rx++;
be663ab6
WYG
4166 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
4167 }
4168
4169 /* This "Tx" DMA channel is used only for loading uCode */
4170 if (inta & CSR_INT_BIT_FH_TX) {
58de00a4 4171 D_ISR("uCode load interrupt\n");
46bc8d4b 4172 il->isr_stats.tx++;
be663ab6
WYG
4173 handled |= CSR_INT_BIT_FH_TX;
4174 /* Wake up uCode load routine, now that load is complete */
46bc8d4b
SG
4175 il->ucode_write_complete = 1;
4176 wake_up(&il->wait_command_queue);
be663ab6
WYG
4177 }
4178
4179 if (inta & ~handled) {
9406f797 4180 IL_ERR("Unhandled INTA bits 0x%08x\n", inta & ~handled);
46bc8d4b 4181 il->isr_stats.unhandled++;
be663ab6
WYG
4182 }
4183
46bc8d4b 4184 if (inta & ~(il->inta_mask)) {
9406f797 4185 IL_WARN("Disabled INTA bits 0x%08x were pending\n",
e7392364 4186 inta & ~il->inta_mask);
9a95b370 4187 IL_WARN(" with FH49_INT = 0x%08x\n", inta_fh);
be663ab6
WYG
4188 }
4189
4190 /* Re-enable all interrupts */
93fd74e3 4191 /* only Re-enable if disabled by irq */
a6766ccd 4192 if (test_bit(S_INT_ENABLED, &il->status))
46bc8d4b 4193 il_enable_interrupts(il);
a078a1fd
SG
4194 /* Re-enable RF_KILL if it occurred */
4195 else if (handled & CSR_INT_BIT_RF_KILL)
46bc8d4b 4196 il_enable_rfkill_int(il);
be663ab6 4197
d3175167 4198#ifdef CONFIG_IWLEGACY_DEBUG
46bc8d4b 4199 if (il_get_debug_level(il) & (IL_DL_ISR)) {
841b2cca
SG
4200 inta = _il_rd(il, CSR_INT);
4201 inta_mask = _il_rd(il, CSR_INT_MASK);
4202 inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
e7392364
SG
4203 D_ISR("End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
4204 "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
be663ab6
WYG
4205 }
4206#endif
4207}
4208
4209/*****************************************************************************
4210 *
4211 * sysfs attributes
4212 *
4213 *****************************************************************************/
4214
d3175167 4215#ifdef CONFIG_IWLEGACY_DEBUG
be663ab6
WYG
4216
4217/*
4218 * The following adds a new attribute to the sysfs representation
4219 * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
4220 * used for controlling the debug level.
4221 *
4222 * See the level definitions in iwl for details.
4223 *
4224 * The debug_level being managed using sysfs below is a per device debug
4225 * level that is used instead of the global debug level if it (the per
4226 * device debug level) is set.
4227 */
e7392364
SG
4228static ssize_t
4229il4965_show_debug_level(struct device *d, struct device_attribute *attr,
4230 char *buf)
be663ab6 4231{
46bc8d4b
SG
4232 struct il_priv *il = dev_get_drvdata(d);
4233 return sprintf(buf, "0x%08X\n", il_get_debug_level(il));
be663ab6 4234}
e7392364
SG
4235
4236static ssize_t
4237il4965_store_debug_level(struct device *d, struct device_attribute *attr,
4238 const char *buf, size_t count)
be663ab6 4239{
46bc8d4b 4240 struct il_priv *il = dev_get_drvdata(d);
be663ab6
WYG
4241 unsigned long val;
4242 int ret;
4243
4244 ret = strict_strtoul(buf, 0, &val);
4245 if (ret)
9406f797 4246 IL_ERR("%s is not in hex or decimal form.\n", buf);
be663ab6 4247 else {
46bc8d4b
SG
4248 il->debug_level = val;
4249 if (il_alloc_traffic_mem(il))
e7392364 4250 IL_ERR("Not enough memory to generate traffic log\n");
be663ab6
WYG
4251 }
4252 return strnlen(buf, count);
4253}
4254
e7392364
SG
4255static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO, il4965_show_debug_level,
4256 il4965_store_debug_level);
be663ab6 4257
d3175167 4258#endif /* CONFIG_IWLEGACY_DEBUG */
be663ab6 4259
e7392364
SG
4260static ssize_t
4261il4965_show_temperature(struct device *d, struct device_attribute *attr,
4262 char *buf)
be663ab6 4263{
46bc8d4b 4264 struct il_priv *il = dev_get_drvdata(d);
be663ab6 4265
46bc8d4b 4266 if (!il_is_alive(il))
be663ab6
WYG
4267 return -EAGAIN;
4268
46bc8d4b 4269 return sprintf(buf, "%d\n", il->temperature);
be663ab6
WYG
4270}
4271
e2ebc833 4272static DEVICE_ATTR(temperature, S_IRUGO, il4965_show_temperature, NULL);
be663ab6 4273
e7392364
SG
4274static ssize_t
4275il4965_show_tx_power(struct device *d, struct device_attribute *attr, char *buf)
be663ab6 4276{
46bc8d4b 4277 struct il_priv *il = dev_get_drvdata(d);
be663ab6 4278
46bc8d4b 4279 if (!il_is_ready_rf(il))
be663ab6
WYG
4280 return sprintf(buf, "off\n");
4281 else
46bc8d4b 4282 return sprintf(buf, "%d\n", il->tx_power_user_lmt);
be663ab6
WYG
4283}
4284
e7392364
SG
4285static ssize_t
4286il4965_store_tx_power(struct device *d, struct device_attribute *attr,
4287 const char *buf, size_t count)
be663ab6 4288{
46bc8d4b 4289 struct il_priv *il = dev_get_drvdata(d);
be663ab6
WYG
4290 unsigned long val;
4291 int ret;
4292
4293 ret = strict_strtoul(buf, 10, &val);
4294 if (ret)
9406f797 4295 IL_INFO("%s is not in decimal form.\n", buf);
be663ab6 4296 else {
46bc8d4b 4297 ret = il_set_tx_power(il, val, false);
be663ab6 4298 if (ret)
e7392364 4299 IL_ERR("failed setting tx power (0x%d).\n", ret);
be663ab6
WYG
4300 else
4301 ret = count;
4302 }
4303 return ret;
4304}
4305
e7392364
SG
4306static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, il4965_show_tx_power,
4307 il4965_store_tx_power);
be663ab6 4308
e2ebc833 4309static struct attribute *il_sysfs_entries[] = {
be663ab6
WYG
4310 &dev_attr_temperature.attr,
4311 &dev_attr_tx_power.attr,
d3175167 4312#ifdef CONFIG_IWLEGACY_DEBUG
be663ab6
WYG
4313 &dev_attr_debug_level.attr,
4314#endif
4315 NULL
4316};
4317
e2ebc833 4318static struct attribute_group il_attribute_group = {
be663ab6 4319 .name = NULL, /* put in device directory */
e2ebc833 4320 .attrs = il_sysfs_entries,
be663ab6
WYG
4321};
4322
4323/******************************************************************************
4324 *
4325 * uCode download functions
4326 *
4327 ******************************************************************************/
4328
e7392364
SG
4329static void
4330il4965_dealloc_ucode_pci(struct il_priv *il)
be663ab6 4331{
46bc8d4b
SG
4332 il_free_fw_desc(il->pci_dev, &il->ucode_code);
4333 il_free_fw_desc(il->pci_dev, &il->ucode_data);
4334 il_free_fw_desc(il->pci_dev, &il->ucode_data_backup);
4335 il_free_fw_desc(il->pci_dev, &il->ucode_init);
4336 il_free_fw_desc(il->pci_dev, &il->ucode_init_data);
4337 il_free_fw_desc(il->pci_dev, &il->ucode_boot);
be663ab6
WYG
4338}
4339
e7392364
SG
4340static void
4341il4965_nic_start(struct il_priv *il)
be663ab6
WYG
4342{
4343 /* Remove all resets to allow NIC to operate */
841b2cca 4344 _il_wr(il, CSR_RESET, 0);
be663ab6
WYG
4345}
4346
e2ebc833 4347static void il4965_ucode_callback(const struct firmware *ucode_raw,
e7392364
SG
4348 void *context);
4349static int il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length);
be663ab6 4350
e7392364
SG
4351static int __must_check
4352il4965_request_firmware(struct il_priv *il, bool first)
be663ab6 4353{
46bc8d4b 4354 const char *name_pre = il->cfg->fw_name_pre;
be663ab6
WYG
4355 char tag[8];
4356
4357 if (first) {
0c2c8852
SG
4358 il->fw_idx = il->cfg->ucode_api_max;
4359 sprintf(tag, "%d", il->fw_idx);
be663ab6 4360 } else {
0c2c8852
SG
4361 il->fw_idx--;
4362 sprintf(tag, "%d", il->fw_idx);
be663ab6
WYG
4363 }
4364
0c2c8852 4365 if (il->fw_idx < il->cfg->ucode_api_min) {
9406f797 4366 IL_ERR("no suitable firmware found!\n");
be663ab6
WYG
4367 return -ENOENT;
4368 }
4369
46bc8d4b 4370 sprintf(il->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
be663ab6 4371
e7392364 4372 D_INFO("attempting to load firmware '%s'\n", il->firmware_name);
be663ab6 4373
46bc8d4b
SG
4374 return request_firmware_nowait(THIS_MODULE, 1, il->firmware_name,
4375 &il->pci_dev->dev, GFP_KERNEL, il,
e2ebc833 4376 il4965_ucode_callback);
be663ab6
WYG
4377}
4378
e2ebc833 4379struct il4965_firmware_pieces {
be663ab6
WYG
4380 const void *inst, *data, *init, *init_data, *boot;
4381 size_t inst_size, data_size, init_size, init_data_size, boot_size;
4382};
4383
e7392364
SG
4384static int
4385il4965_load_firmware(struct il_priv *il, const struct firmware *ucode_raw,
4386 struct il4965_firmware_pieces *pieces)
be663ab6 4387{
e2ebc833 4388 struct il_ucode_header *ucode = (void *)ucode_raw->data;
be663ab6
WYG
4389 u32 api_ver, hdr_size;
4390 const u8 *src;
4391
46bc8d4b
SG
4392 il->ucode_ver = le32_to_cpu(ucode->ver);
4393 api_ver = IL_UCODE_API(il->ucode_ver);
be663ab6
WYG
4394
4395 switch (api_ver) {
4396 default:
4397 case 0:
4398 case 1:
4399 case 2:
4400 hdr_size = 24;
4401 if (ucode_raw->size < hdr_size) {
9406f797 4402 IL_ERR("File size too small!\n");
be663ab6
WYG
4403 return -EINVAL;
4404 }
4405 pieces->inst_size = le32_to_cpu(ucode->v1.inst_size);
4406 pieces->data_size = le32_to_cpu(ucode->v1.data_size);
4407 pieces->init_size = le32_to_cpu(ucode->v1.init_size);
e7392364 4408 pieces->init_data_size = le32_to_cpu(ucode->v1.init_data_size);
be663ab6
WYG
4409 pieces->boot_size = le32_to_cpu(ucode->v1.boot_size);
4410 src = ucode->v1.data;
4411 break;
4412 }
4413
4414 /* Verify size of file vs. image size info in file's header */
e7392364
SG
4415 if (ucode_raw->size !=
4416 hdr_size + pieces->inst_size + pieces->data_size +
4417 pieces->init_size + pieces->init_data_size + pieces->boot_size) {
be663ab6 4418
e7392364
SG
4419 IL_ERR("uCode file size %d does not match expected size\n",
4420 (int)ucode_raw->size);
be663ab6
WYG
4421 return -EINVAL;
4422 }
4423
4424 pieces->inst = src;
4425 src += pieces->inst_size;
4426 pieces->data = src;
4427 src += pieces->data_size;
4428 pieces->init = src;
4429 src += pieces->init_size;
4430 pieces->init_data = src;
4431 src += pieces->init_data_size;
4432 pieces->boot = src;
4433 src += pieces->boot_size;
4434
4435 return 0;
4436}
4437
4438/**
e2ebc833 4439 * il4965_ucode_callback - callback when firmware was loaded
be663ab6
WYG
4440 *
4441 * If loaded successfully, copies the firmware into buffers
4442 * for the card to fetch (via DMA).
4443 */
4444static void
e2ebc833 4445il4965_ucode_callback(const struct firmware *ucode_raw, void *context)
be663ab6 4446{
46bc8d4b 4447 struct il_priv *il = context;
e2ebc833 4448 struct il_ucode_header *ucode;
be663ab6 4449 int err;
e2ebc833 4450 struct il4965_firmware_pieces pieces;
46bc8d4b
SG
4451 const unsigned int api_max = il->cfg->ucode_api_max;
4452 const unsigned int api_min = il->cfg->ucode_api_min;
be663ab6
WYG
4453 u32 api_ver;
4454
4455 u32 max_probe_length = 200;
4456 u32 standard_phy_calibration_size =
e7392364 4457 IL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE;
be663ab6
WYG
4458
4459 memset(&pieces, 0, sizeof(pieces));
4460
4461 if (!ucode_raw) {
0c2c8852 4462 if (il->fw_idx <= il->cfg->ucode_api_max)
e7392364
SG
4463 IL_ERR("request for firmware file '%s' failed.\n",
4464 il->firmware_name);
be663ab6
WYG
4465 goto try_again;
4466 }
4467
e7392364
SG
4468 D_INFO("Loaded firmware file '%s' (%zd bytes).\n", il->firmware_name,
4469 ucode_raw->size);
be663ab6
WYG
4470
4471 /* Make sure that we got at least the API version number */
4472 if (ucode_raw->size < 4) {
9406f797 4473 IL_ERR("File size way too small!\n");
be663ab6
WYG
4474 goto try_again;
4475 }
4476
4477 /* Data from ucode file: header followed by uCode images */
e2ebc833 4478 ucode = (struct il_ucode_header *)ucode_raw->data;
be663ab6 4479
46bc8d4b 4480 err = il4965_load_firmware(il, ucode_raw, &pieces);
be663ab6
WYG
4481
4482 if (err)
4483 goto try_again;
4484
46bc8d4b 4485 api_ver = IL_UCODE_API(il->ucode_ver);
be663ab6
WYG
4486
4487 /*
4488 * api_ver should match the api version forming part of the
4489 * firmware filename ... but we don't check for that and only rely
4490 * on the API version read from firmware header from here on forward
4491 */
4492 if (api_ver < api_min || api_ver > api_max) {
e7392364
SG
4493 IL_ERR("Driver unable to support your firmware API. "
4494 "Driver supports v%u, firmware is v%u.\n", api_max,
4495 api_ver);
be663ab6
WYG
4496 goto try_again;
4497 }
4498
4499 if (api_ver != api_max)
e7392364
SG
4500 IL_ERR("Firmware has old API version. Expected v%u, "
4501 "got v%u. New firmware can be obtained "
4502 "from http://www.intellinuxwireless.org.\n", api_max,
4503 api_ver);
be663ab6 4504
9406f797 4505 IL_INFO("loaded firmware version %u.%u.%u.%u\n",
e7392364
SG
4506 IL_UCODE_MAJOR(il->ucode_ver), IL_UCODE_MINOR(il->ucode_ver),
4507 IL_UCODE_API(il->ucode_ver), IL_UCODE_SERIAL(il->ucode_ver));
be663ab6 4508
e7392364
SG
4509 snprintf(il->hw->wiphy->fw_version, sizeof(il->hw->wiphy->fw_version),
4510 "%u.%u.%u.%u", IL_UCODE_MAJOR(il->ucode_ver),
4511 IL_UCODE_MINOR(il->ucode_ver), IL_UCODE_API(il->ucode_ver),
46bc8d4b 4512 IL_UCODE_SERIAL(il->ucode_ver));
be663ab6
WYG
4513
4514 /*
4515 * For any of the failures below (before allocating pci memory)
4516 * we will try to load a version with a smaller API -- maybe the
4517 * user just got a corrupted version of the latest API.
4518 */
4519
e7392364
SG
4520 D_INFO("f/w package hdr ucode version raw = 0x%x\n", il->ucode_ver);
4521 D_INFO("f/w package hdr runtime inst size = %Zd\n", pieces.inst_size);
4522 D_INFO("f/w package hdr runtime data size = %Zd\n", pieces.data_size);
4523 D_INFO("f/w package hdr init inst size = %Zd\n", pieces.init_size);
4524 D_INFO("f/w package hdr init data size = %Zd\n", pieces.init_data_size);
4525 D_INFO("f/w package hdr boot inst size = %Zd\n", pieces.boot_size);
be663ab6
WYG
4526
4527 /* Verify that uCode images will fit in card's SRAM */
46bc8d4b 4528 if (pieces.inst_size > il->hw_params.max_inst_size) {
9406f797 4529 IL_ERR("uCode instr len %Zd too large to fit in\n",
e7392364 4530 pieces.inst_size);
be663ab6
WYG
4531 goto try_again;
4532 }
4533
46bc8d4b 4534 if (pieces.data_size > il->hw_params.max_data_size) {
9406f797 4535 IL_ERR("uCode data len %Zd too large to fit in\n",
e7392364 4536 pieces.data_size);
be663ab6
WYG
4537 goto try_again;
4538 }
4539
46bc8d4b 4540 if (pieces.init_size > il->hw_params.max_inst_size) {
9406f797 4541 IL_ERR("uCode init instr len %Zd too large to fit in\n",
e7392364 4542 pieces.init_size);
be663ab6
WYG
4543 goto try_again;
4544 }
4545
46bc8d4b 4546 if (pieces.init_data_size > il->hw_params.max_data_size) {
9406f797 4547 IL_ERR("uCode init data len %Zd too large to fit in\n",
e7392364 4548 pieces.init_data_size);
be663ab6
WYG
4549 goto try_again;
4550 }
4551
46bc8d4b 4552 if (pieces.boot_size > il->hw_params.max_bsm_size) {
9406f797 4553 IL_ERR("uCode boot instr len %Zd too large to fit in\n",
e7392364 4554 pieces.boot_size);
be663ab6
WYG
4555 goto try_again;
4556 }
4557
4558 /* Allocate ucode buffers for card's bus-master loading ... */
4559
4560 /* Runtime instructions and 2 copies of data:
4561 * 1) unmodified from disk
4562 * 2) backup cache for save/restore during power-downs */
46bc8d4b
SG
4563 il->ucode_code.len = pieces.inst_size;
4564 il_alloc_fw_desc(il->pci_dev, &il->ucode_code);
be663ab6 4565
46bc8d4b
SG
4566 il->ucode_data.len = pieces.data_size;
4567 il_alloc_fw_desc(il->pci_dev, &il->ucode_data);
be663ab6 4568
46bc8d4b
SG
4569 il->ucode_data_backup.len = pieces.data_size;
4570 il_alloc_fw_desc(il->pci_dev, &il->ucode_data_backup);
be663ab6 4571
46bc8d4b
SG
4572 if (!il->ucode_code.v_addr || !il->ucode_data.v_addr ||
4573 !il->ucode_data_backup.v_addr)
be663ab6
WYG
4574 goto err_pci_alloc;
4575
4576 /* Initialization instructions and data */
4577 if (pieces.init_size && pieces.init_data_size) {
46bc8d4b
SG
4578 il->ucode_init.len = pieces.init_size;
4579 il_alloc_fw_desc(il->pci_dev, &il->ucode_init);
be663ab6 4580
46bc8d4b
SG
4581 il->ucode_init_data.len = pieces.init_data_size;
4582 il_alloc_fw_desc(il->pci_dev, &il->ucode_init_data);
be663ab6 4583
46bc8d4b 4584 if (!il->ucode_init.v_addr || !il->ucode_init_data.v_addr)
be663ab6
WYG
4585 goto err_pci_alloc;
4586 }
4587
4588 /* Bootstrap (instructions only, no data) */
4589 if (pieces.boot_size) {
46bc8d4b
SG
4590 il->ucode_boot.len = pieces.boot_size;
4591 il_alloc_fw_desc(il->pci_dev, &il->ucode_boot);
be663ab6 4592
46bc8d4b 4593 if (!il->ucode_boot.v_addr)
be663ab6
WYG
4594 goto err_pci_alloc;
4595 }
4596
4597 /* Now that we can no longer fail, copy information */
4598
46bc8d4b 4599 il->sta_key_max_num = STA_KEY_MAX_NUM;
be663ab6
WYG
4600
4601 /* Copy images into buffers for card's bus-master reads ... */
4602
4603 /* Runtime instructions (first block of data in file) */
58de00a4 4604 D_INFO("Copying (but not loading) uCode instr len %Zd\n",
e7392364 4605 pieces.inst_size);
46bc8d4b 4606 memcpy(il->ucode_code.v_addr, pieces.inst, pieces.inst_size);
be663ab6 4607
58de00a4 4608 D_INFO("uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
e7392364 4609 il->ucode_code.v_addr, (u32) il->ucode_code.p_addr);
be663ab6
WYG
4610
4611 /*
4612 * Runtime data
e2ebc833 4613 * NOTE: Copy into backup buffer will be done in il_up()
be663ab6 4614 */
58de00a4 4615 D_INFO("Copying (but not loading) uCode data len %Zd\n",
e7392364 4616 pieces.data_size);
46bc8d4b
SG
4617 memcpy(il->ucode_data.v_addr, pieces.data, pieces.data_size);
4618 memcpy(il->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
be663ab6
WYG
4619
4620 /* Initialization instructions */
4621 if (pieces.init_size) {
e7392364
SG
4622 D_INFO("Copying (but not loading) init instr len %Zd\n",
4623 pieces.init_size);
46bc8d4b 4624 memcpy(il->ucode_init.v_addr, pieces.init, pieces.init_size);
be663ab6
WYG
4625 }
4626
4627 /* Initialization data */
4628 if (pieces.init_data_size) {
e7392364
SG
4629 D_INFO("Copying (but not loading) init data len %Zd\n",
4630 pieces.init_data_size);
46bc8d4b 4631 memcpy(il->ucode_init_data.v_addr, pieces.init_data,
be663ab6
WYG
4632 pieces.init_data_size);
4633 }
4634
4635 /* Bootstrap instructions */
58de00a4 4636 D_INFO("Copying (but not loading) boot instr len %Zd\n",
e7392364 4637 pieces.boot_size);
46bc8d4b 4638 memcpy(il->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
be663ab6
WYG
4639
4640 /*
4641 * figure out the offset of chain noise reset and gain commands
4642 * base on the size of standard phy calibration commands table size
4643 */
46bc8d4b 4644 il->_4965.phy_calib_chain_noise_reset_cmd =
e7392364 4645 standard_phy_calibration_size;
46bc8d4b 4646 il->_4965.phy_calib_chain_noise_gain_cmd =
e7392364 4647 standard_phy_calibration_size + 1;
be663ab6
WYG
4648
4649 /**************************************************
4650 * This is still part of probe() in a sense...
4651 *
4652 * 9. Setup and register with mac80211 and debugfs
4653 **************************************************/
46bc8d4b 4654 err = il4965_mac_setup_register(il, max_probe_length);
be663ab6
WYG
4655 if (err)
4656 goto out_unbind;
4657
46bc8d4b 4658 err = il_dbgfs_register(il, DRV_NAME);
be663ab6 4659 if (err)
e7392364
SG
4660 IL_ERR("failed to create debugfs files. Ignoring error: %d\n",
4661 err);
be663ab6 4662
e7392364 4663 err = sysfs_create_group(&il->pci_dev->dev.kobj, &il_attribute_group);
be663ab6 4664 if (err) {
9406f797 4665 IL_ERR("failed to create sysfs device attributes\n");
be663ab6
WYG
4666 goto out_unbind;
4667 }
4668
4669 /* We have our copies now, allow OS release its copies */
4670 release_firmware(ucode_raw);
46bc8d4b 4671 complete(&il->_4965.firmware_loading_complete);
be663ab6
WYG
4672 return;
4673
e7392364 4674try_again:
be663ab6 4675 /* try next, if any */
46bc8d4b 4676 if (il4965_request_firmware(il, false))
be663ab6
WYG
4677 goto out_unbind;
4678 release_firmware(ucode_raw);
4679 return;
4680
e7392364 4681err_pci_alloc:
9406f797 4682 IL_ERR("failed to allocate pci memory\n");
46bc8d4b 4683 il4965_dealloc_ucode_pci(il);
e7392364 4684out_unbind:
46bc8d4b
SG
4685 complete(&il->_4965.firmware_loading_complete);
4686 device_release_driver(&il->pci_dev->dev);
be663ab6
WYG
4687 release_firmware(ucode_raw);
4688}
4689
e7392364 4690static const char *const desc_lookup_text[] = {
be663ab6
WYG
4691 "OK",
4692 "FAIL",
4693 "BAD_PARAM",
4694 "BAD_CHECKSUM",
4695 "NMI_INTERRUPT_WDG",
4696 "SYSASSERT",
4697 "FATAL_ERROR",
4698 "BAD_COMMAND",
4699 "HW_ERROR_TUNE_LOCK",
4700 "HW_ERROR_TEMPERATURE",
4701 "ILLEGAL_CHAN_FREQ",
3b98c7f4 4702 "VCC_NOT_STBL",
9a95b370 4703 "FH49_ERROR",
be663ab6
WYG
4704 "NMI_INTERRUPT_HOST",
4705 "NMI_INTERRUPT_ACTION_PT",
4706 "NMI_INTERRUPT_UNKNOWN",
4707 "UCODE_VERSION_MISMATCH",
4708 "HW_ERROR_ABS_LOCK",
4709 "HW_ERROR_CAL_LOCK_FAIL",
4710 "NMI_INTERRUPT_INST_ACTION_PT",
4711 "NMI_INTERRUPT_DATA_ACTION_PT",
4712 "NMI_TRM_HW_ER",
4713 "NMI_INTERRUPT_TRM",
861d9c3f 4714 "NMI_INTERRUPT_BREAK_POINT",
be663ab6
WYG
4715 "DEBUG_0",
4716 "DEBUG_1",
4717 "DEBUG_2",
4718 "DEBUG_3",
4719};
4720
e7392364
SG
4721static struct {
4722 char *name;
4723 u8 num;
4724} advanced_lookup[] = {
4725 {
4726 "NMI_INTERRUPT_WDG", 0x34}, {
4727 "SYSASSERT", 0x35}, {
4728 "UCODE_VERSION_MISMATCH", 0x37}, {
4729 "BAD_COMMAND", 0x38}, {
4730 "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C}, {
4731 "FATAL_ERROR", 0x3D}, {
4732 "NMI_TRM_HW_ERR", 0x46}, {
4733 "NMI_INTERRUPT_TRM", 0x4C}, {
4734 "NMI_INTERRUPT_BREAK_POINT", 0x54}, {
4735 "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C}, {
4736 "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64}, {
4737 "NMI_INTERRUPT_HOST", 0x66}, {
4738 "NMI_INTERRUPT_ACTION_PT", 0x7C}, {
4739 "NMI_INTERRUPT_UNKNOWN", 0x84}, {
4740 "NMI_INTERRUPT_INST_ACTION_PT", 0x86}, {
4741"ADVANCED_SYSASSERT", 0},};
4742
4743static const char *
4744il4965_desc_lookup(u32 num)
be663ab6
WYG
4745{
4746 int i;
4747 int max = ARRAY_SIZE(desc_lookup_text);
4748
4749 if (num < max)
4750 return desc_lookup_text[num];
4751
4752 max = ARRAY_SIZE(advanced_lookup) - 1;
4753 for (i = 0; i < max; i++) {
4754 if (advanced_lookup[i].num == num)
4755 break;
4756 }
4757 return advanced_lookup[i].name;
4758}
4759
4760#define ERROR_START_OFFSET (1 * sizeof(u32))
4761#define ERROR_ELEM_SIZE (7 * sizeof(u32))
4762
e7392364
SG
4763void
4764il4965_dump_nic_error_log(struct il_priv *il)
be663ab6
WYG
4765{
4766 u32 data2, line;
4767 u32 desc, time, count, base, data1;
4768 u32 blink1, blink2, ilink1, ilink2;
4769 u32 pc, hcmd;
4770
1722f8e1 4771 if (il->ucode_type == UCODE_INIT)
46bc8d4b 4772 base = le32_to_cpu(il->card_alive_init.error_event_table_ptr);
1722f8e1 4773 else
46bc8d4b 4774 base = le32_to_cpu(il->card_alive.error_event_table_ptr);
be663ab6 4775
c39ae9fd 4776 if (!il->ops->lib->is_valid_rtc_data_addr(base)) {
e7392364
SG
4777 IL_ERR("Not valid error log pointer 0x%08X for %s uCode\n",
4778 base, (il->ucode_type == UCODE_INIT) ? "Init" : "RT");
be663ab6
WYG
4779 return;
4780 }
4781
46bc8d4b 4782 count = il_read_targ_mem(il, base);
be663ab6
WYG
4783
4784 if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
9406f797 4785 IL_ERR("Start IWL Error Log Dump:\n");
e7392364 4786 IL_ERR("Status: 0x%08lX, count: %d\n", il->status, count);
46bc8d4b
SG
4787 }
4788
4789 desc = il_read_targ_mem(il, base + 1 * sizeof(u32));
4790 il->isr_stats.err_code = desc;
4791 pc = il_read_targ_mem(il, base + 2 * sizeof(u32));
4792 blink1 = il_read_targ_mem(il, base + 3 * sizeof(u32));
4793 blink2 = il_read_targ_mem(il, base + 4 * sizeof(u32));
4794 ilink1 = il_read_targ_mem(il, base + 5 * sizeof(u32));
4795 ilink2 = il_read_targ_mem(il, base + 6 * sizeof(u32));
4796 data1 = il_read_targ_mem(il, base + 7 * sizeof(u32));
4797 data2 = il_read_targ_mem(il, base + 8 * sizeof(u32));
4798 line = il_read_targ_mem(il, base + 9 * sizeof(u32));
4799 time = il_read_targ_mem(il, base + 11 * sizeof(u32));
4800 hcmd = il_read_targ_mem(il, base + 22 * sizeof(u32));
4801
9406f797 4802 IL_ERR("Desc Time "
e7392364 4803 "data1 data2 line\n");
9406f797 4804 IL_ERR("%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
e7392364 4805 il4965_desc_lookup(desc), desc, time, data1, data2, line);
9406f797 4806 IL_ERR("pc blink1 blink2 ilink1 ilink2 hcmd\n");
e7392364
SG
4807 IL_ERR("0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n", pc, blink1,
4808 blink2, ilink1, ilink2, hcmd);
be663ab6
WYG
4809}
4810
e7392364
SG
4811static void
4812il4965_rf_kill_ct_config(struct il_priv *il)
be663ab6 4813{
e2ebc833 4814 struct il_ct_kill_config cmd;
be663ab6
WYG
4815 unsigned long flags;
4816 int ret = 0;
4817
46bc8d4b 4818 spin_lock_irqsave(&il->lock, flags);
841b2cca 4819 _il_wr(il, CSR_UCODE_DRV_GP1_CLR,
e7392364 4820 CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
46bc8d4b 4821 spin_unlock_irqrestore(&il->lock, flags);
be663ab6
WYG
4822
4823 cmd.critical_temperature_R =
e7392364 4824 cpu_to_le32(il->hw_params.ct_kill_threshold);
be663ab6 4825
e7392364 4826 ret = il_send_cmd_pdu(il, C_CT_KILL_CONFIG, sizeof(cmd), &cmd);
be663ab6 4827 if (ret)
4d69c752 4828 IL_ERR("C_CT_KILL_CONFIG failed\n");
be663ab6 4829 else
e7392364
SG
4830 D_INFO("C_CT_KILL_CONFIG " "succeeded, "
4831 "critical temperature is %d\n",
4832 il->hw_params.ct_kill_threshold);
be663ab6
WYG
4833}
4834
4835static const s8 default_queue_to_tx_fifo[] = {
e2ebc833
SG
4836 IL_TX_FIFO_VO,
4837 IL_TX_FIFO_VI,
4838 IL_TX_FIFO_BE,
4839 IL_TX_FIFO_BK,
d3175167 4840 IL49_CMD_FIFO_NUM,
e2ebc833
SG
4841 IL_TX_FIFO_UNUSED,
4842 IL_TX_FIFO_UNUSED,
be663ab6
WYG
4843};
4844
e53aac42
SG
4845#define IL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
4846
e7392364
SG
4847static int
4848il4965_alive_notify(struct il_priv *il)
be663ab6
WYG
4849{
4850 u32 a;
4851 unsigned long flags;
4852 int i, chan;
4853 u32 reg_val;
4854
46bc8d4b 4855 spin_lock_irqsave(&il->lock, flags);
be663ab6
WYG
4856
4857 /* Clear 4965's internal Tx Scheduler data base */
e7392364 4858 il->scd_base_addr = il_rd_prph(il, IL49_SCD_SRAM_BASE_ADDR);
d3175167
SG
4859 a = il->scd_base_addr + IL49_SCD_CONTEXT_DATA_OFFSET;
4860 for (; a < il->scd_base_addr + IL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
46bc8d4b 4861 il_write_targ_mem(il, a, 0);
d3175167 4862 for (; a < il->scd_base_addr + IL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
46bc8d4b 4863 il_write_targ_mem(il, a, 0);
e7392364
SG
4864 for (;
4865 a <
4866 il->scd_base_addr +
4867 IL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(il->hw_params.max_txq_num);
4868 a += 4)
46bc8d4b 4869 il_write_targ_mem(il, a, 0);
be663ab6
WYG
4870
4871 /* Tel 4965 where to find Tx byte count tables */
e7392364 4872 il_wr_prph(il, IL49_SCD_DRAM_BASE_ADDR, il->scd_bc_tbls.dma >> 10);
be663ab6
WYG
4873
4874 /* Enable DMA channel */
e7392364
SG
4875 for (chan = 0; chan < FH49_TCSR_CHNL_NUM; chan++)
4876 il_wr(il, FH49_TCSR_CHNL_TX_CONFIG_REG(chan),
4877 FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
4878 FH49_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
be663ab6
WYG
4879
4880 /* Update FH chicken bits */
9a95b370
SG
4881 reg_val = il_rd(il, FH49_TX_CHICKEN_BITS_REG);
4882 il_wr(il, FH49_TX_CHICKEN_BITS_REG,
e7392364 4883 reg_val | FH49_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
be663ab6
WYG
4884
4885 /* Disable chain mode for all queues */
d3175167 4886 il_wr_prph(il, IL49_SCD_QUEUECHAIN_SEL, 0);
be663ab6
WYG
4887
4888 /* Initialize each Tx queue (including the command queue) */
46bc8d4b 4889 for (i = 0; i < il->hw_params.max_txq_num; i++) {
be663ab6 4890
0c2c8852 4891 /* TFD circular buffer read/write idxes */
d3175167 4892 il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(i), 0);
0c1a94e2 4893 il_wr(il, HBUS_TARG_WRPTR, 0 | (i << 8));
be663ab6
WYG
4894
4895 /* Max Tx Window size for Scheduler-ACK mode */
e7392364
SG
4896 il_write_targ_mem(il,
4897 il->scd_base_addr +
4898 IL49_SCD_CONTEXT_QUEUE_OFFSET(i),
4899 (SCD_WIN_SIZE <<
4900 IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
4901 IL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
be663ab6
WYG
4902
4903 /* Frame limit */
e7392364
SG
4904 il_write_targ_mem(il,
4905 il->scd_base_addr +
4906 IL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
4907 sizeof(u32),
4908 (SCD_FRAME_LIMIT <<
4909 IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
4910 IL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
be663ab6
WYG
4911
4912 }
d3175167 4913 il_wr_prph(il, IL49_SCD_INTERRUPT_MASK,
e7392364 4914 (1 << il->hw_params.max_txq_num) - 1);
be663ab6
WYG
4915
4916 /* Activate all Tx DMA/FIFO channels */
46bc8d4b 4917 il4965_txq_set_sched(il, IL_MASK(0, 6));
be663ab6 4918
46bc8d4b 4919 il4965_set_wr_ptrs(il, IL_DEFAULT_CMD_QUEUE_NUM, 0);
be663ab6
WYG
4920
4921 /* make sure all queue are not stopped */
46bc8d4b 4922 memset(&il->queue_stopped[0], 0, sizeof(il->queue_stopped));
be663ab6 4923 for (i = 0; i < 4; i++)
46bc8d4b 4924 atomic_set(&il->queue_stop_count[i], 0);
be663ab6
WYG
4925
4926 /* reset to 0 to enable all the queue first */
46bc8d4b 4927 il->txq_ctx_active_msk = 0;
be663ab6
WYG
4928 /* Map each Tx/cmd queue to its corresponding fifo */
4929 BUILD_BUG_ON(ARRAY_SIZE(default_queue_to_tx_fifo) != 7);
4930
4931 for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
4932 int ac = default_queue_to_tx_fifo[i];
4933
46bc8d4b 4934 il_txq_ctx_activate(il, i);
be663ab6 4935
e2ebc833 4936 if (ac == IL_TX_FIFO_UNUSED)
be663ab6
WYG
4937 continue;
4938
46bc8d4b 4939 il4965_tx_queue_set_status(il, &il->txq[i], ac, 0);
be663ab6
WYG
4940 }
4941
46bc8d4b 4942 spin_unlock_irqrestore(&il->lock, flags);
be663ab6
WYG
4943
4944 return 0;
4945}
4946
4947/**
4d69c752 4948 * il4965_alive_start - called after N_ALIVE notification received
be663ab6 4949 * from protocol/runtime uCode (initialization uCode's
e2ebc833 4950 * Alive gets handled by il_init_alive_start()).
be663ab6 4951 */
e7392364
SG
4952static void
4953il4965_alive_start(struct il_priv *il)
be663ab6
WYG
4954{
4955 int ret = 0;
be663ab6 4956
58de00a4 4957 D_INFO("Runtime Alive received.\n");
be663ab6 4958
46bc8d4b 4959 if (il->card_alive.is_valid != UCODE_VALID_OK) {
be663ab6
WYG
4960 /* We had an error bringing up the hardware, so take it
4961 * all the way back down so we can try again */
58de00a4 4962 D_INFO("Alive failed.\n");
be663ab6
WYG
4963 goto restart;
4964 }
4965
4966 /* Initialize uCode has loaded Runtime uCode ... verify inst image.
4967 * This is a paranoid check, because we would not have gotten the
4968 * "runtime" alive if code weren't properly loaded. */
46bc8d4b 4969 if (il4965_verify_ucode(il)) {
be663ab6
WYG
4970 /* Runtime instruction load was bad;
4971 * take it all the way back down so we can try again */
58de00a4 4972 D_INFO("Bad runtime uCode load.\n");
be663ab6
WYG
4973 goto restart;
4974 }
4975
46bc8d4b 4976 ret = il4965_alive_notify(il);
be663ab6 4977 if (ret) {
e7392364 4978 IL_WARN("Could not complete ALIVE transition [ntf]: %d\n", ret);
be663ab6
WYG
4979 goto restart;
4980 }
4981
be663ab6 4982 /* After the ALIVE response, we can send host commands to the uCode */
a6766ccd 4983 set_bit(S_ALIVE, &il->status);
be663ab6
WYG
4984
4985 /* Enable watchdog to monitor the driver tx queues */
46bc8d4b 4986 il_setup_watchdog(il);
be663ab6 4987
46bc8d4b 4988 if (il_is_rfkill(il))
be663ab6
WYG
4989 return;
4990
46bc8d4b 4991 ieee80211_wake_queues(il->hw);
be663ab6 4992
2eb05816 4993 il->active_rate = RATES_MASK;
be663ab6 4994
c8b03958 4995 if (il_is_associated(il)) {
e2ebc833 4996 struct il_rxon_cmd *active_rxon =
c8b03958 4997 (struct il_rxon_cmd *)&il->active;
be663ab6 4998 /* apply any changes in staging */
c8b03958 4999 il->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
be663ab6
WYG
5000 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
5001 } else {
be663ab6 5002 /* Initialize our rx_config data */
83007196 5003 il_connection_init_rx_config(il);
be663ab6 5004
c39ae9fd
SG
5005 if (il->ops->hcmd->set_rxon_chain)
5006 il->ops->hcmd->set_rxon_chain(il);
be663ab6
WYG
5007 }
5008
5009 /* Configure bluetooth coexistence if enabled */
46bc8d4b 5010 il_send_bt_config(il);
be663ab6 5011
46bc8d4b 5012 il4965_reset_run_time_calib(il);
be663ab6 5013
a6766ccd 5014 set_bit(S_READY, &il->status);
be663ab6
WYG
5015
5016 /* Configure the adapter for unassociated operation */
83007196 5017 il_commit_rxon(il);
be663ab6
WYG
5018
5019 /* At this point, the NIC is initialized and operational */
46bc8d4b 5020 il4965_rf_kill_ct_config(il);
be663ab6 5021
58de00a4 5022 D_INFO("ALIVE processing complete.\n");
46bc8d4b 5023 wake_up(&il->wait_command_queue);
be663ab6 5024
46bc8d4b 5025 il_power_update_mode(il, true);
58de00a4 5026 D_INFO("Updated power mode\n");
be663ab6
WYG
5027
5028 return;
5029
e7392364 5030restart:
46bc8d4b 5031 queue_work(il->workqueue, &il->restart);
be663ab6
WYG
5032}
5033
46bc8d4b 5034static void il4965_cancel_deferred_work(struct il_priv *il);
be663ab6 5035
e7392364
SG
5036static void
5037__il4965_down(struct il_priv *il)
be663ab6
WYG
5038{
5039 unsigned long flags;
ab42b404 5040 int exit_pending;
be663ab6 5041
58de00a4 5042 D_INFO(DRV_NAME " is going down\n");
be663ab6 5043
46bc8d4b 5044 il_scan_cancel_timeout(il, 200);
be663ab6 5045
a6766ccd 5046 exit_pending = test_and_set_bit(S_EXIT_PENDING, &il->status);
be663ab6 5047
a6766ccd 5048 /* Stop TX queues watchdog. We need to have S_EXIT_PENDING bit set
be663ab6 5049 * to prevent rearm timer */
46bc8d4b 5050 del_timer_sync(&il->watchdog);
be663ab6 5051
83007196 5052 il_clear_ucode_stations(il);
d735f921
SG
5053
5054 /* FIXME: race conditions ? */
5055 spin_lock_irq(&il->sta_lock);
5056 /*
5057 * Remove all key information that is not stored as part
5058 * of station information since mac80211 may not have had
5059 * a chance to remove all the keys. When device is
5060 * reconfigured by mac80211 after an error all keys will
5061 * be reconfigured.
5062 */
5063 memset(il->_4965.wep_keys, 0, sizeof(il->_4965.wep_keys));
5064 il->_4965.key_mapping_keys = 0;
5065 spin_unlock_irq(&il->sta_lock);
5066
46bc8d4b
SG
5067 il_dealloc_bcast_stations(il);
5068 il_clear_driver_stations(il);
be663ab6
WYG
5069
5070 /* Unblock any waiting calls */
46bc8d4b 5071 wake_up_all(&il->wait_command_queue);
be663ab6
WYG
5072
5073 /* Wipe out the EXIT_PENDING status bit if we are not actually
5074 * exiting the module */
5075 if (!exit_pending)
a6766ccd 5076 clear_bit(S_EXIT_PENDING, &il->status);
be663ab6
WYG
5077
5078 /* stop and reset the on-board processor */
841b2cca 5079 _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
be663ab6
WYG
5080
5081 /* tell the device to stop sending interrupts */
46bc8d4b
SG
5082 spin_lock_irqsave(&il->lock, flags);
5083 il_disable_interrupts(il);
5084 spin_unlock_irqrestore(&il->lock, flags);
5085 il4965_synchronize_irq(il);
be663ab6 5086
46bc8d4b
SG
5087 if (il->mac80211_registered)
5088 ieee80211_stop_queues(il->hw);
be663ab6 5089
e2ebc833 5090 /* If we have not previously called il_init() then
be663ab6 5091 * clear all bits but the RF Kill bit and return */
46bc8d4b 5092 if (!il_is_init(il)) {
e7392364
SG
5093 il->status =
5094 test_bit(S_RF_KILL_HW,
5095 &il->
5096 status) << S_RF_KILL_HW |
5097 test_bit(S_GEO_CONFIGURED,
5098 &il->
5099 status) << S_GEO_CONFIGURED |
5100 test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
be663ab6
WYG
5101 goto exit;
5102 }
5103
5104 /* ...otherwise clear out all the status bits but the RF Kill
5105 * bit and continue taking the NIC down. */
e7392364
SG
5106 il->status &=
5107 test_bit(S_RF_KILL_HW,
5108 &il->status) << S_RF_KILL_HW | test_bit(S_GEO_CONFIGURED,
5109 &il->
5110 status) <<
5111 S_GEO_CONFIGURED | test_bit(S_FW_ERROR,
5112 &il->
5113 status) << S_FW_ERROR |
5114 test_bit(S_EXIT_PENDING, &il->status) << S_EXIT_PENDING;
be663ab6 5115
46bc8d4b
SG
5116 il4965_txq_ctx_stop(il);
5117 il4965_rxq_stop(il);
be663ab6
WYG
5118
5119 /* Power-down device's busmaster DMA clocks */
db54eb57 5120 il_wr_prph(il, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
be663ab6
WYG
5121 udelay(5);
5122
5123 /* Make sure (redundant) we've released our request to stay awake */
e7392364 5124 il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
be663ab6
WYG
5125
5126 /* Stop the device, and put it in low power state */
46bc8d4b 5127 il_apm_stop(il);
be663ab6 5128
e7392364 5129exit:
46bc8d4b 5130 memset(&il->card_alive, 0, sizeof(struct il_alive_resp));
be663ab6 5131
46bc8d4b
SG
5132 dev_kfree_skb(il->beacon_skb);
5133 il->beacon_skb = NULL;
be663ab6
WYG
5134
5135 /* clear out any free frames */
46bc8d4b 5136 il4965_clear_free_frames(il);
be663ab6
WYG
5137}
5138
e7392364
SG
5139static void
5140il4965_down(struct il_priv *il)
be663ab6 5141{
46bc8d4b
SG
5142 mutex_lock(&il->mutex);
5143 __il4965_down(il);
5144 mutex_unlock(&il->mutex);
be663ab6 5145
46bc8d4b 5146 il4965_cancel_deferred_work(il);
be663ab6
WYG
5147}
5148
5149#define HW_READY_TIMEOUT (50)
5150
e7392364
SG
5151static int
5152il4965_set_hw_ready(struct il_priv *il)
be663ab6
WYG
5153{
5154 int ret = 0;
5155
46bc8d4b 5156 il_set_bit(il, CSR_HW_IF_CONFIG_REG,
e7392364 5157 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
be663ab6
WYG
5158
5159 /* See if we got it */
e7392364
SG
5160 ret =
5161 _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
5162 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
5163 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, HW_READY_TIMEOUT);
be663ab6 5164 if (ret != -ETIMEDOUT)
46bc8d4b 5165 il->hw_ready = true;
be663ab6 5166 else
46bc8d4b 5167 il->hw_ready = false;
be663ab6 5168
e7392364 5169 D_INFO("hardware %s\n", (il->hw_ready == 1) ? "ready" : "not ready");
be663ab6
WYG
5170 return ret;
5171}
5172
e7392364
SG
5173static int
5174il4965_prepare_card_hw(struct il_priv *il)
be663ab6
WYG
5175{
5176 int ret = 0;
5177
58de00a4 5178 D_INFO("il4965_prepare_card_hw enter\n");
be663ab6 5179
46bc8d4b
SG
5180 ret = il4965_set_hw_ready(il);
5181 if (il->hw_ready)
be663ab6
WYG
5182 return ret;
5183
5184 /* If HW is not ready, prepare the conditions to check again */
e7392364 5185 il_set_bit(il, CSR_HW_IF_CONFIG_REG, CSR_HW_IF_CONFIG_REG_PREPARE);
be663ab6 5186
e7392364
SG
5187 ret =
5188 _il_poll_bit(il, CSR_HW_IF_CONFIG_REG,
5189 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
5190 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
be663ab6
WYG
5191
5192 /* HW should be ready by now, check again. */
5193 if (ret != -ETIMEDOUT)
46bc8d4b 5194 il4965_set_hw_ready(il);
be663ab6
WYG
5195
5196 return ret;
5197}
5198
5199#define MAX_HW_RESTARTS 5
5200
e7392364
SG
5201static int
5202__il4965_up(struct il_priv *il)
be663ab6 5203{
be663ab6
WYG
5204 int i;
5205 int ret;
5206
a6766ccd 5207 if (test_bit(S_EXIT_PENDING, &il->status)) {
9406f797 5208 IL_WARN("Exit pending; will not bring the NIC up\n");
be663ab6
WYG
5209 return -EIO;
5210 }
5211
46bc8d4b 5212 if (!il->ucode_data_backup.v_addr || !il->ucode_data.v_addr) {
9406f797 5213 IL_ERR("ucode not available for device bringup\n");
be663ab6
WYG
5214 return -EIO;
5215 }
5216
83007196 5217 ret = il4965_alloc_bcast_station(il);
17d6e557
SG
5218 if (ret) {
5219 il_dealloc_bcast_stations(il);
5220 return ret;
be663ab6
WYG
5221 }
5222
46bc8d4b 5223 il4965_prepare_card_hw(il);
be663ab6 5224
46bc8d4b 5225 if (!il->hw_ready) {
9406f797 5226 IL_WARN("Exit HW not ready\n");
be663ab6
WYG
5227 return -EIO;
5228 }
5229
5230 /* If platform's RF_KILL switch is NOT set to KILL */
e7392364 5231 if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
a6766ccd 5232 clear_bit(S_RF_KILL_HW, &il->status);
be663ab6 5233 else
a6766ccd 5234 set_bit(S_RF_KILL_HW, &il->status);
be663ab6 5235
46bc8d4b
SG
5236 if (il_is_rfkill(il)) {
5237 wiphy_rfkill_set_hw_state(il->hw->wiphy, true);
be663ab6 5238
46bc8d4b 5239 il_enable_interrupts(il);
9406f797 5240 IL_WARN("Radio disabled by HW RF Kill switch\n");
be663ab6
WYG
5241 return 0;
5242 }
5243
841b2cca 5244 _il_wr(il, CSR_INT, 0xFFFFFFFF);
be663ab6 5245
e2ebc833 5246 /* must be initialised before il_hw_nic_init */
46bc8d4b 5247 il->cmd_queue = IL_DEFAULT_CMD_QUEUE_NUM;
be663ab6 5248
46bc8d4b 5249 ret = il4965_hw_nic_init(il);
be663ab6 5250 if (ret) {
9406f797 5251 IL_ERR("Unable to init nic\n");
be663ab6
WYG
5252 return ret;
5253 }
5254
5255 /* make sure rfkill handshake bits are cleared */
841b2cca 5256 _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
e7392364 5257 _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
be663ab6
WYG
5258
5259 /* clear (again), then enable host interrupts */
841b2cca 5260 _il_wr(il, CSR_INT, 0xFFFFFFFF);
46bc8d4b 5261 il_enable_interrupts(il);
be663ab6
WYG
5262
5263 /* really make sure rfkill handshake bits are cleared */
841b2cca
SG
5264 _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
5265 _il_wr(il, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
be663ab6
WYG
5266
5267 /* Copy original ucode data image from disk into backup cache.
5268 * This will be used to initialize the on-board processor's
5269 * data SRAM for a clean start when the runtime program first loads. */
46bc8d4b
SG
5270 memcpy(il->ucode_data_backup.v_addr, il->ucode_data.v_addr,
5271 il->ucode_data.len);
be663ab6
WYG
5272
5273 for (i = 0; i < MAX_HW_RESTARTS; i++) {
5274
5275 /* load bootstrap state machine,
5276 * load bootstrap program into processor's memory,
5277 * prepare to load the "initialize" uCode */
c39ae9fd 5278 ret = il->ops->lib->load_ucode(il);
be663ab6
WYG
5279
5280 if (ret) {
e7392364 5281 IL_ERR("Unable to set up bootstrap uCode: %d\n", ret);
be663ab6
WYG
5282 continue;
5283 }
5284
5285 /* start card; "initialize" will load runtime ucode */
46bc8d4b 5286 il4965_nic_start(il);
be663ab6 5287
58de00a4 5288 D_INFO(DRV_NAME " is coming up\n");
be663ab6
WYG
5289
5290 return 0;
5291 }
5292
a6766ccd 5293 set_bit(S_EXIT_PENDING, &il->status);
46bc8d4b 5294 __il4965_down(il);
a6766ccd 5295 clear_bit(S_EXIT_PENDING, &il->status);
be663ab6
WYG
5296
5297 /* tried to restart and config the device for as long as our
5298 * patience could withstand */
9406f797 5299 IL_ERR("Unable to initialize device after %d attempts.\n", i);
be663ab6
WYG
5300 return -EIO;
5301}
5302
be663ab6
WYG
5303/*****************************************************************************
5304 *
5305 * Workqueue callbacks
5306 *
5307 *****************************************************************************/
5308
e7392364
SG
5309static void
5310il4965_bg_init_alive_start(struct work_struct *data)
be663ab6 5311{
46bc8d4b 5312 struct il_priv *il =
e2ebc833 5313 container_of(data, struct il_priv, init_alive_start.work);
be663ab6 5314
46bc8d4b 5315 mutex_lock(&il->mutex);
a6766ccd 5316 if (test_bit(S_EXIT_PENDING, &il->status))
28a6e577 5317 goto out;
be663ab6 5318
c39ae9fd 5319 il->ops->lib->init_alive_start(il);
28a6e577 5320out:
46bc8d4b 5321 mutex_unlock(&il->mutex);
be663ab6
WYG
5322}
5323
e7392364
SG
5324static void
5325il4965_bg_alive_start(struct work_struct *data)
be663ab6 5326{
46bc8d4b 5327 struct il_priv *il =
e2ebc833 5328 container_of(data, struct il_priv, alive_start.work);
be663ab6 5329
46bc8d4b 5330 mutex_lock(&il->mutex);
a6766ccd 5331 if (test_bit(S_EXIT_PENDING, &il->status))
28a6e577 5332 goto out;
be663ab6 5333
46bc8d4b 5334 il4965_alive_start(il);
28a6e577 5335out:
46bc8d4b 5336 mutex_unlock(&il->mutex);
be663ab6
WYG
5337}
5338
e7392364
SG
5339static void
5340il4965_bg_run_time_calib_work(struct work_struct *work)
be663ab6 5341{
46bc8d4b 5342 struct il_priv *il = container_of(work, struct il_priv,
e7392364 5343 run_time_calib_work);
be663ab6 5344
46bc8d4b 5345 mutex_lock(&il->mutex);
be663ab6 5346
a6766ccd
SG
5347 if (test_bit(S_EXIT_PENDING, &il->status) ||
5348 test_bit(S_SCANNING, &il->status)) {
46bc8d4b 5349 mutex_unlock(&il->mutex);
be663ab6
WYG
5350 return;
5351 }
5352
46bc8d4b 5353 if (il->start_calib) {
e7392364
SG
5354 il4965_chain_noise_calibration(il, (void *)&il->_4965.stats);
5355 il4965_sensitivity_calibration(il, (void *)&il->_4965.stats);
be663ab6
WYG
5356 }
5357
46bc8d4b 5358 mutex_unlock(&il->mutex);
be663ab6
WYG
5359}
5360
e7392364
SG
5361static void
5362il4965_bg_restart(struct work_struct *data)
be663ab6 5363{
46bc8d4b 5364 struct il_priv *il = container_of(data, struct il_priv, restart);
be663ab6 5365
a6766ccd 5366 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
5367 return;
5368
a6766ccd 5369 if (test_and_clear_bit(S_FW_ERROR, &il->status)) {
46bc8d4b 5370 mutex_lock(&il->mutex);
83007196
SG
5371 /* FIXME: do we dereference vif without mutex locked ? */
5372 il->vif = NULL;
46bc8d4b 5373 il->is_open = 0;
be663ab6 5374
46bc8d4b 5375 __il4965_down(il);
be663ab6 5376
46bc8d4b
SG
5377 mutex_unlock(&il->mutex);
5378 il4965_cancel_deferred_work(il);
5379 ieee80211_restart_hw(il->hw);
be663ab6 5380 } else {
46bc8d4b 5381 il4965_down(il);
be663ab6 5382
46bc8d4b 5383 mutex_lock(&il->mutex);
a6766ccd 5384 if (test_bit(S_EXIT_PENDING, &il->status)) {
46bc8d4b 5385 mutex_unlock(&il->mutex);
be663ab6 5386 return;
28a6e577 5387 }
be663ab6 5388
46bc8d4b
SG
5389 __il4965_up(il);
5390 mutex_unlock(&il->mutex);
be663ab6
WYG
5391 }
5392}
5393
e7392364
SG
5394static void
5395il4965_bg_rx_replenish(struct work_struct *data)
be663ab6 5396{
e7392364 5397 struct il_priv *il = container_of(data, struct il_priv, rx_replenish);
be663ab6 5398
a6766ccd 5399 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
5400 return;
5401
46bc8d4b
SG
5402 mutex_lock(&il->mutex);
5403 il4965_rx_replenish(il);
5404 mutex_unlock(&il->mutex);
be663ab6
WYG
5405}
5406
5407/*****************************************************************************
5408 *
5409 * mac80211 entry point functions
5410 *
5411 *****************************************************************************/
5412
5413#define UCODE_READY_TIMEOUT (4 * HZ)
5414
5415/*
5416 * Not a mac80211 entry point function, but it fits in with all the
5417 * other mac80211 functions grouped here.
5418 */
e7392364
SG
5419static int
5420il4965_mac_setup_register(struct il_priv *il, u32 max_probe_length)
be663ab6
WYG
5421{
5422 int ret;
46bc8d4b 5423 struct ieee80211_hw *hw = il->hw;
be663ab6
WYG
5424
5425 hw->rate_control_algorithm = "iwl-4965-rs";
5426
5427 /* Tell mac80211 our characteristics */
e7392364
SG
5428 hw->flags =
5429 IEEE80211_HW_SIGNAL_DBM | IEEE80211_HW_AMPDU_AGGREGATION |
5430 IEEE80211_HW_NEED_DTIM_PERIOD | IEEE80211_HW_SPECTRUM_MGMT |
5431 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
be663ab6 5432
46bc8d4b 5433 if (il->cfg->sku & IL_SKU_N)
e7392364
SG
5434 hw->flags |=
5435 IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
5436 IEEE80211_HW_SUPPORTS_STATIC_SMPS;
be663ab6 5437
e2ebc833
SG
5438 hw->sta_data_size = sizeof(struct il_station_priv);
5439 hw->vif_data_size = sizeof(struct il_vif_priv);
be663ab6 5440
8c9c48d5
SG
5441 hw->wiphy->interface_modes =
5442 BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_ADHOC);
be663ab6 5443
e7392364
SG
5444 hw->wiphy->flags |=
5445 WIPHY_FLAG_CUSTOM_REGULATORY | WIPHY_FLAG_DISABLE_BEACON_HINTS;
be663ab6
WYG
5446
5447 /*
5448 * For now, disable PS by default because it affects
5449 * RX performance significantly.
5450 */
5451 hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
5452
5453 hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
5454 /* we create the 802.11 header and a zero-length SSID element */
5455 hw->wiphy->max_scan_ie_len = max_probe_length - 24 - 2;
5456
5457 /* Default value; 4 EDCA QOS priorities */
5458 hw->queues = 4;
5459
e2ebc833 5460 hw->max_listen_interval = IL_CONN_MAX_LISTEN_INTERVAL;
be663ab6 5461
46bc8d4b
SG
5462 if (il->bands[IEEE80211_BAND_2GHZ].n_channels)
5463 il->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
e7392364 5464 &il->bands[IEEE80211_BAND_2GHZ];
46bc8d4b
SG
5465 if (il->bands[IEEE80211_BAND_5GHZ].n_channels)
5466 il->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
e7392364 5467 &il->bands[IEEE80211_BAND_5GHZ];
be663ab6 5468
46bc8d4b 5469 il_leds_init(il);
be663ab6 5470
46bc8d4b 5471 ret = ieee80211_register_hw(il->hw);
be663ab6 5472 if (ret) {
9406f797 5473 IL_ERR("Failed to register hw (error %d)\n", ret);
be663ab6
WYG
5474 return ret;
5475 }
46bc8d4b 5476 il->mac80211_registered = 1;
be663ab6
WYG
5477
5478 return 0;
5479}
5480
e7392364
SG
5481int
5482il4965_mac_start(struct ieee80211_hw *hw)
be663ab6 5483{
46bc8d4b 5484 struct il_priv *il = hw->priv;
be663ab6
WYG
5485 int ret;
5486
58de00a4 5487 D_MAC80211("enter\n");
be663ab6
WYG
5488
5489 /* we should be verifying the device is ready to be opened */
46bc8d4b
SG
5490 mutex_lock(&il->mutex);
5491 ret = __il4965_up(il);
5492 mutex_unlock(&il->mutex);
be663ab6
WYG
5493
5494 if (ret)
5495 return ret;
5496
46bc8d4b 5497 if (il_is_rfkill(il))
be663ab6
WYG
5498 goto out;
5499
58de00a4 5500 D_INFO("Start UP work done.\n");
be663ab6
WYG
5501
5502 /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
5503 * mac80211 will not be run successfully. */
46bc8d4b 5504 ret = wait_event_timeout(il->wait_command_queue,
e7392364
SG
5505 test_bit(S_READY, &il->status),
5506 UCODE_READY_TIMEOUT);
be663ab6 5507 if (!ret) {
a6766ccd 5508 if (!test_bit(S_READY, &il->status)) {
9406f797 5509 IL_ERR("START_ALIVE timeout after %dms.\n",
be663ab6
WYG
5510 jiffies_to_msecs(UCODE_READY_TIMEOUT));
5511 return -ETIMEDOUT;
5512 }
5513 }
5514
46bc8d4b 5515 il4965_led_enable(il);
be663ab6
WYG
5516
5517out:
46bc8d4b 5518 il->is_open = 1;
58de00a4 5519 D_MAC80211("leave\n");
be663ab6
WYG
5520 return 0;
5521}
5522
e7392364
SG
5523void
5524il4965_mac_stop(struct ieee80211_hw *hw)
be663ab6 5525{
46bc8d4b 5526 struct il_priv *il = hw->priv;
be663ab6 5527
58de00a4 5528 D_MAC80211("enter\n");
be663ab6 5529
46bc8d4b 5530 if (!il->is_open)
be663ab6
WYG
5531 return;
5532
46bc8d4b 5533 il->is_open = 0;
be663ab6 5534
46bc8d4b 5535 il4965_down(il);
be663ab6 5536
46bc8d4b 5537 flush_workqueue(il->workqueue);
be663ab6 5538
a078a1fd
SG
5539 /* User space software may expect getting rfkill changes
5540 * even if interface is down */
841b2cca 5541 _il_wr(il, CSR_INT, 0xFFFFFFFF);
46bc8d4b 5542 il_enable_rfkill_int(il);
be663ab6 5543
58de00a4 5544 D_MAC80211("leave\n");
be663ab6
WYG
5545}
5546
e7392364
SG
5547void
5548il4965_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
be663ab6 5549{
46bc8d4b 5550 struct il_priv *il = hw->priv;
be663ab6 5551
58de00a4 5552 D_MACDUMP("enter\n");
be663ab6 5553
58de00a4 5554 D_TX("dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
e7392364 5555 ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
be663ab6 5556
46bc8d4b 5557 if (il4965_tx_skb(il, skb))
be663ab6
WYG
5558 dev_kfree_skb_any(skb);
5559
58de00a4 5560 D_MACDUMP("leave\n");
be663ab6
WYG
5561}
5562
e7392364
SG
5563void
5564il4965_mac_update_tkip_key(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
5565 struct ieee80211_key_conf *keyconf,
5566 struct ieee80211_sta *sta, u32 iv32, u16 * phase1key)
be663ab6 5567{
46bc8d4b 5568 struct il_priv *il = hw->priv;
be663ab6 5569
58de00a4 5570 D_MAC80211("enter\n");
be663ab6 5571
83007196 5572 il4965_update_tkip_key(il, keyconf, sta, iv32, phase1key);
be663ab6 5573
58de00a4 5574 D_MAC80211("leave\n");
be663ab6
WYG
5575}
5576
e7392364
SG
5577int
5578il4965_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
5579 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
5580 struct ieee80211_key_conf *key)
be663ab6 5581{
46bc8d4b 5582 struct il_priv *il = hw->priv;
be663ab6
WYG
5583 int ret;
5584 u8 sta_id;
5585 bool is_default_wep_key = false;
5586
58de00a4 5587 D_MAC80211("enter\n");
be663ab6 5588
46bc8d4b 5589 if (il->cfg->mod_params->sw_crypto) {
58de00a4 5590 D_MAC80211("leave - hwcrypto disabled\n");
be663ab6
WYG
5591 return -EOPNOTSUPP;
5592 }
5593
83007196 5594 sta_id = il_sta_id_or_broadcast(il, sta);
e2ebc833 5595 if (sta_id == IL_INVALID_STATION)
be663ab6
WYG
5596 return -EINVAL;
5597
46bc8d4b
SG
5598 mutex_lock(&il->mutex);
5599 il_scan_cancel_timeout(il, 100);
be663ab6
WYG
5600
5601 /*
5602 * If we are getting WEP group key and we didn't receive any key mapping
5603 * so far, we are in legacy wep mode (group key only), otherwise we are
5604 * in 1X mode.
5605 * In legacy wep mode, we use another host command to the uCode.
5606 */
5607 if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
e7392364 5608 key->cipher == WLAN_CIPHER_SUITE_WEP104) && !sta) {
be663ab6 5609 if (cmd == SET_KEY)
d735f921 5610 is_default_wep_key = !il->_4965.key_mapping_keys;
be663ab6
WYG
5611 else
5612 is_default_wep_key =
e7392364 5613 (key->hw_key_idx == HW_KEY_DEFAULT);
be663ab6
WYG
5614 }
5615
5616 switch (cmd) {
5617 case SET_KEY:
5618 if (is_default_wep_key)
83007196 5619 ret = il4965_set_default_wep_key(il, key);
be663ab6 5620 else
83007196 5621 ret = il4965_set_dynamic_key(il, key, sta_id);
be663ab6 5622
58de00a4 5623 D_MAC80211("enable hwcrypto key\n");
be663ab6
WYG
5624 break;
5625 case DISABLE_KEY:
5626 if (is_default_wep_key)
83007196 5627 ret = il4965_remove_default_wep_key(il, key);
be663ab6 5628 else
83007196 5629 ret = il4965_remove_dynamic_key(il, key, sta_id);
be663ab6 5630
58de00a4 5631 D_MAC80211("disable hwcrypto key\n");
be663ab6
WYG
5632 break;
5633 default:
5634 ret = -EINVAL;
5635 }
5636
46bc8d4b 5637 mutex_unlock(&il->mutex);
58de00a4 5638 D_MAC80211("leave\n");
be663ab6
WYG
5639
5640 return ret;
5641}
5642
e7392364
SG
5643int
5644il4965_mac_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
5645 enum ieee80211_ampdu_mlme_action action,
5646 struct ieee80211_sta *sta, u16 tid, u16 * ssn,
5647 u8 buf_size)
be663ab6 5648{
46bc8d4b 5649 struct il_priv *il = hw->priv;
be663ab6
WYG
5650 int ret = -EINVAL;
5651
e7392364 5652 D_HT("A-MPDU action on addr %pM tid %d\n", sta->addr, tid);
be663ab6 5653
46bc8d4b 5654 if (!(il->cfg->sku & IL_SKU_N))
be663ab6
WYG
5655 return -EACCES;
5656
46bc8d4b 5657 mutex_lock(&il->mutex);
be663ab6
WYG
5658
5659 switch (action) {
5660 case IEEE80211_AMPDU_RX_START:
58de00a4 5661 D_HT("start Rx\n");
46bc8d4b 5662 ret = il4965_sta_rx_agg_start(il, sta, tid, *ssn);
be663ab6
WYG
5663 break;
5664 case IEEE80211_AMPDU_RX_STOP:
58de00a4 5665 D_HT("stop Rx\n");
46bc8d4b 5666 ret = il4965_sta_rx_agg_stop(il, sta, tid);
a6766ccd 5667 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
5668 ret = 0;
5669 break;
5670 case IEEE80211_AMPDU_TX_START:
58de00a4 5671 D_HT("start Tx\n");
46bc8d4b 5672 ret = il4965_tx_agg_start(il, vif, sta, tid, ssn);
be663ab6
WYG
5673 break;
5674 case IEEE80211_AMPDU_TX_STOP:
58de00a4 5675 D_HT("stop Tx\n");
46bc8d4b 5676 ret = il4965_tx_agg_stop(il, vif, sta, tid);
a6766ccd 5677 if (test_bit(S_EXIT_PENDING, &il->status))
be663ab6
WYG
5678 ret = 0;
5679 break;
5680 case IEEE80211_AMPDU_TX_OPERATIONAL:
5681 ret = 0;
5682 break;
5683 }
46bc8d4b 5684 mutex_unlock(&il->mutex);
be663ab6
WYG
5685
5686 return ret;
5687}
5688
e7392364
SG
5689int
5690il4965_mac_sta_add(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
5691 struct ieee80211_sta *sta)
be663ab6 5692{
46bc8d4b 5693 struct il_priv *il = hw->priv;
e2ebc833 5694 struct il_station_priv *sta_priv = (void *)sta->drv_priv;
be663ab6
WYG
5695 bool is_ap = vif->type == NL80211_IFTYPE_STATION;
5696 int ret;
5697 u8 sta_id;
5698
e7392364 5699 D_INFO("received request to add station %pM\n", sta->addr);
46bc8d4b 5700 mutex_lock(&il->mutex);
e7392364 5701 D_INFO("proceeding to add station %pM\n", sta->addr);
e2ebc833 5702 sta_priv->common.sta_id = IL_INVALID_STATION;
be663ab6
WYG
5703
5704 atomic_set(&sta_priv->pending_frames, 0);
5705
e7392364 5706 ret =
83007196 5707 il_add_station_common(il, sta->addr, is_ap, sta, &sta_id);
be663ab6 5708 if (ret) {
e7392364 5709 IL_ERR("Unable to add station %pM (%d)\n", sta->addr, ret);
be663ab6 5710 /* Should we return success if return code is EEXIST ? */
46bc8d4b 5711 mutex_unlock(&il->mutex);
be663ab6
WYG
5712 return ret;
5713 }
5714
5715 sta_priv->common.sta_id = sta_id;
5716
5717 /* Initialize rate scaling */
e7392364 5718 D_INFO("Initializing rate scaling for station %pM\n", sta->addr);
46bc8d4b
SG
5719 il4965_rs_rate_init(il, sta, sta_id);
5720 mutex_unlock(&il->mutex);
be663ab6
WYG
5721
5722 return 0;
5723}
5724
e7392364
SG
5725void
5726il4965_mac_channel_switch(struct ieee80211_hw *hw,
5727 struct ieee80211_channel_switch *ch_switch)
be663ab6 5728{
46bc8d4b 5729 struct il_priv *il = hw->priv;
e2ebc833 5730 const struct il_channel_info *ch_info;
be663ab6
WYG
5731 struct ieee80211_conf *conf = &hw->conf;
5732 struct ieee80211_channel *channel = ch_switch->channel;
46bc8d4b 5733 struct il_ht_config *ht_conf = &il->current_ht_config;
be663ab6 5734 u16 ch;
be663ab6 5735
58de00a4 5736 D_MAC80211("enter\n");
be663ab6 5737
46bc8d4b 5738 mutex_lock(&il->mutex);
28a6e577 5739
46bc8d4b 5740 if (il_is_rfkill(il))
28a6e577 5741 goto out;
be663ab6 5742
a6766ccd
SG
5743 if (test_bit(S_EXIT_PENDING, &il->status) ||
5744 test_bit(S_SCANNING, &il->status) ||
5745 test_bit(S_CHANNEL_SWITCH_PENDING, &il->status))
28a6e577 5746 goto out;
be663ab6 5747
c8b03958 5748 if (!il_is_associated(il))
28a6e577 5749 goto out;
be663ab6 5750
c39ae9fd 5751 if (!il->ops->lib->set_channel_switch)
7f1f9742 5752 goto out;
be663ab6 5753
7f1f9742 5754 ch = channel->hw_value;
c8b03958 5755 if (le16_to_cpu(il->active.channel) == ch)
7f1f9742
SG
5756 goto out;
5757
46bc8d4b 5758 ch_info = il_get_channel_info(il, channel->band, ch);
e2ebc833 5759 if (!il_is_channel_valid(ch_info)) {
58de00a4 5760 D_MAC80211("invalid channel\n");
7f1f9742
SG
5761 goto out;
5762 }
5763
46bc8d4b 5764 spin_lock_irq(&il->lock);
7f1f9742 5765
46bc8d4b 5766 il->current_ht_config.smps = conf->smps_mode;
7f1f9742
SG
5767
5768 /* Configure HT40 channels */
1c03c462
SG
5769 il->ht.enabled = conf_is_ht(conf);
5770 if (il->ht.enabled) {
7f1f9742 5771 if (conf_is_ht40_minus(conf)) {
1c03c462 5772 il->ht.extension_chan_offset =
e7392364 5773 IEEE80211_HT_PARAM_CHA_SEC_BELOW;
1c03c462 5774 il->ht.is_40mhz = true;
7f1f9742 5775 } else if (conf_is_ht40_plus(conf)) {
1c03c462 5776 il->ht.extension_chan_offset =
e7392364 5777 IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
1c03c462 5778 il->ht.is_40mhz = true;
7f1f9742 5779 } else {
1c03c462 5780 il->ht.extension_chan_offset =
e7392364 5781 IEEE80211_HT_PARAM_CHA_SEC_NONE;
1c03c462 5782 il->ht.is_40mhz = false;
be663ab6 5783 }
7f1f9742 5784 } else
1c03c462 5785 il->ht.is_40mhz = false;
7f1f9742 5786
c8b03958
SG
5787 if ((le16_to_cpu(il->staging.channel) != ch))
5788 il->staging.flags = 0;
7f1f9742 5789
83007196 5790 il_set_rxon_channel(il, channel);
46bc8d4b 5791 il_set_rxon_ht(il, ht_conf);
83007196 5792 il_set_flags_for_band(il, channel->band, il->vif);
7f1f9742 5793
46bc8d4b 5794 spin_unlock_irq(&il->lock);
7f1f9742 5795
46bc8d4b 5796 il_set_rate(il);
7f1f9742
SG
5797 /*
5798 * at this point, staging_rxon has the
5799 * configuration for channel switch
5800 */
a6766ccd 5801 set_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
46bc8d4b 5802 il->switch_channel = cpu_to_le16(ch);
c39ae9fd 5803 if (il->ops->lib->set_channel_switch(il, ch_switch)) {
a6766ccd 5804 clear_bit(S_CHANNEL_SWITCH_PENDING, &il->status);
46bc8d4b 5805 il->switch_channel = 0;
83007196 5806 ieee80211_chswitch_done(il->vif, false);
be663ab6 5807 }
7f1f9742 5808
be663ab6 5809out:
46bc8d4b 5810 mutex_unlock(&il->mutex);
58de00a4 5811 D_MAC80211("leave\n");
be663ab6
WYG
5812}
5813
e7392364
SG
5814void
5815il4965_configure_filter(struct ieee80211_hw *hw, unsigned int changed_flags,
5816 unsigned int *total_flags, u64 multicast)
be663ab6 5817{
46bc8d4b 5818 struct il_priv *il = hw->priv;
be663ab6 5819 __le32 filter_or = 0, filter_nand = 0;
be663ab6
WYG
5820
5821#define CHK(test, flag) do { \
5822 if (*total_flags & (test)) \
5823 filter_or |= (flag); \
5824 else \
5825 filter_nand |= (flag); \
5826 } while (0)
5827
e7392364
SG
5828 D_MAC80211("Enter: changed: 0x%x, total: 0x%x\n", changed_flags,
5829 *total_flags);
be663ab6
WYG
5830
5831 CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
5832 /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
5833 CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
5834 CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
5835
5836#undef CHK
5837
46bc8d4b 5838 mutex_lock(&il->mutex);
be663ab6 5839
c8b03958
SG
5840 il->staging.filter_flags &= ~filter_nand;
5841 il->staging.filter_flags |= filter_or;
be663ab6 5842
17d6e557
SG
5843 /*
5844 * Not committing directly because hardware can perform a scan,
5845 * but we'll eventually commit the filter flags change anyway.
5846 */
be663ab6 5847
46bc8d4b 5848 mutex_unlock(&il->mutex);
be663ab6
WYG
5849
5850 /*
5851 * Receiving all multicast frames is always enabled by the
e2ebc833 5852 * default flags setup in il_connection_init_rx_config()
be663ab6
WYG
5853 * since we currently do not support programming multicast
5854 * filters into the device.
5855 */
e7392364
SG
5856 *total_flags &=
5857 FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
5858 FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
be663ab6
WYG
5859}
5860
5861/*****************************************************************************
5862 *
5863 * driver setup and teardown
5864 *
5865 *****************************************************************************/
5866
e7392364
SG
5867static void
5868il4965_bg_txpower_work(struct work_struct *work)
be663ab6 5869{
46bc8d4b 5870 struct il_priv *il = container_of(work, struct il_priv,
e7392364 5871 txpower_work);
be663ab6 5872
46bc8d4b 5873 mutex_lock(&il->mutex);
f325757a 5874
be663ab6 5875 /* If a scan happened to start before we got here
ebf0d90d 5876 * then just return; the stats notification will
be663ab6
WYG
5877 * kick off another scheduled work to compensate for
5878 * any temperature delta we missed here. */
a6766ccd
SG
5879 if (test_bit(S_EXIT_PENDING, &il->status) ||
5880 test_bit(S_SCANNING, &il->status))
f325757a 5881 goto out;
be663ab6
WYG
5882
5883 /* Regardless of if we are associated, we must reconfigure the
5884 * TX power since frames can be sent on non-radar channels while
5885 * not associated */
c39ae9fd 5886 il->ops->lib->send_tx_power(il);
be663ab6
WYG
5887
5888 /* Update last_temperature to keep is_calib_needed from running
5889 * when it isn't needed... */
46bc8d4b 5890 il->last_temperature = il->temperature;
f325757a 5891out:
46bc8d4b 5892 mutex_unlock(&il->mutex);
be663ab6
WYG
5893}
5894
e7392364
SG
5895static void
5896il4965_setup_deferred_work(struct il_priv *il)
be663ab6 5897{
46bc8d4b 5898 il->workqueue = create_singlethread_workqueue(DRV_NAME);
be663ab6 5899
46bc8d4b 5900 init_waitqueue_head(&il->wait_command_queue);
be663ab6 5901
46bc8d4b
SG
5902 INIT_WORK(&il->restart, il4965_bg_restart);
5903 INIT_WORK(&il->rx_replenish, il4965_bg_rx_replenish);
5904 INIT_WORK(&il->run_time_calib_work, il4965_bg_run_time_calib_work);
5905 INIT_DELAYED_WORK(&il->init_alive_start, il4965_bg_init_alive_start);
5906 INIT_DELAYED_WORK(&il->alive_start, il4965_bg_alive_start);
be663ab6 5907
46bc8d4b 5908 il_setup_scan_deferred_work(il);
be663ab6 5909
46bc8d4b 5910 INIT_WORK(&il->txpower_work, il4965_bg_txpower_work);
be663ab6 5911
ebf0d90d
SG
5912 init_timer(&il->stats_periodic);
5913 il->stats_periodic.data = (unsigned long)il;
5914 il->stats_periodic.function = il4965_bg_stats_periodic;
be663ab6 5915
46bc8d4b
SG
5916 init_timer(&il->watchdog);
5917 il->watchdog.data = (unsigned long)il;
5918 il->watchdog.function = il_bg_watchdog;
be663ab6 5919
e7392364
SG
5920 tasklet_init(&il->irq_tasklet,
5921 (void (*)(unsigned long))il4965_irq_tasklet,
5922 (unsigned long)il);
be663ab6
WYG
5923}
5924
e7392364
SG
5925static void
5926il4965_cancel_deferred_work(struct il_priv *il)
be663ab6 5927{
46bc8d4b
SG
5928 cancel_work_sync(&il->txpower_work);
5929 cancel_delayed_work_sync(&il->init_alive_start);
5930 cancel_delayed_work(&il->alive_start);
5931 cancel_work_sync(&il->run_time_calib_work);
be663ab6 5932
46bc8d4b 5933 il_cancel_scan_deferred_work(il);
be663ab6 5934
ebf0d90d 5935 del_timer_sync(&il->stats_periodic);
be663ab6
WYG
5936}
5937
e7392364
SG
5938static void
5939il4965_init_hw_rates(struct il_priv *il, struct ieee80211_rate *rates)
be663ab6
WYG
5940{
5941 int i;
5942
2eb05816 5943 for (i = 0; i < RATE_COUNT_LEGACY; i++) {
d2ddf621 5944 rates[i].bitrate = il_rates[i].ieee * 5;
e7392364 5945 rates[i].hw_value = i; /* Rate scaling will work on idxes */
be663ab6
WYG
5946 rates[i].hw_value_short = i;
5947 rates[i].flags = 0;
e2ebc833 5948 if ((i >= IL_FIRST_CCK_RATE) && (i <= IL_LAST_CCK_RATE)) {
be663ab6
WYG
5949 /*
5950 * If CCK != 1M then set short preamble rate flag.
5951 */
5952 rates[i].flags |=
e7392364
SG
5953 (il_rates[i].plcp ==
5954 RATE_1M_PLCP) ? 0 : IEEE80211_RATE_SHORT_PREAMBLE;
be663ab6
WYG
5955 }
5956 }
5957}
e7392364 5958
be663ab6 5959/*
46bc8d4b 5960 * Acquire il->lock before calling this function !
be663ab6 5961 */
e7392364
SG
5962void
5963il4965_set_wr_ptrs(struct il_priv *il, int txq_id, u32 idx)
be663ab6 5964{
e7392364 5965 il_wr(il, HBUS_TARG_WRPTR, (idx & 0xff) | (txq_id << 8));
0c2c8852 5966 il_wr_prph(il, IL49_SCD_QUEUE_RDPTR(txq_id), idx);
be663ab6
WYG
5967}
5968
e7392364
SG
5969void
5970il4965_tx_queue_set_status(struct il_priv *il, struct il_tx_queue *txq,
5971 int tx_fifo_id, int scd_retry)
be663ab6
WYG
5972{
5973 int txq_id = txq->q.id;
5974
5975 /* Find out whether to activate Tx queue */
46bc8d4b 5976 int active = test_bit(txq_id, &il->txq_ctx_active_msk) ? 1 : 0;
be663ab6
WYG
5977
5978 /* Set up and activate */
d3175167 5979 il_wr_prph(il, IL49_SCD_QUEUE_STATUS_BITS(txq_id),
1722f8e1
SG
5980 (active << IL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
5981 (tx_fifo_id << IL49_SCD_QUEUE_STTS_REG_POS_TXF) |
5982 (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_WSL) |
5983 (scd_retry << IL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
5984 IL49_SCD_QUEUE_STTS_REG_MSK);
be663ab6
WYG
5985
5986 txq->sched_retry = scd_retry;
5987
e7392364
SG
5988 D_INFO("%s %s Queue %d on AC %d\n", active ? "Activate" : "Deactivate",
5989 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
be663ab6
WYG
5990}
5991
c39ae9fd
SG
5992const struct ieee80211_ops il4965_mac_ops = {
5993 .tx = il4965_mac_tx,
5994 .start = il4965_mac_start,
5995 .stop = il4965_mac_stop,
5996 .add_interface = il_mac_add_interface,
5997 .remove_interface = il_mac_remove_interface,
5998 .change_interface = il_mac_change_interface,
5999 .config = il_mac_config,
6000 .configure_filter = il4965_configure_filter,
6001 .set_key = il4965_mac_set_key,
6002 .update_tkip_key = il4965_mac_update_tkip_key,
6003 .conf_tx = il_mac_conf_tx,
6004 .reset_tsf = il_mac_reset_tsf,
6005 .bss_info_changed = il_mac_bss_info_changed,
6006 .ampdu_action = il4965_mac_ampdu_action,
6007 .hw_scan = il_mac_hw_scan,
6008 .sta_add = il4965_mac_sta_add,
6009 .sta_remove = il_mac_sta_remove,
6010 .channel_switch = il4965_mac_channel_switch,
6011 .tx_last_beacon = il_mac_tx_last_beacon,
6012};
6013
e7392364
SG
6014static int
6015il4965_init_drv(struct il_priv *il)
be663ab6
WYG
6016{
6017 int ret;
6018
46bc8d4b
SG
6019 spin_lock_init(&il->sta_lock);
6020 spin_lock_init(&il->hcmd_lock);
be663ab6 6021
46bc8d4b 6022 INIT_LIST_HEAD(&il->free_frames);
be663ab6 6023
46bc8d4b 6024 mutex_init(&il->mutex);
be663ab6 6025
46bc8d4b
SG
6026 il->ieee_channels = NULL;
6027 il->ieee_rates = NULL;
6028 il->band = IEEE80211_BAND_2GHZ;
be663ab6 6029
46bc8d4b
SG
6030 il->iw_mode = NL80211_IFTYPE_STATION;
6031 il->current_ht_config.smps = IEEE80211_SMPS_STATIC;
6032 il->missed_beacon_threshold = IL_MISSED_BEACON_THRESHOLD_DEF;
be663ab6
WYG
6033
6034 /* initialize force reset */
46bc8d4b 6035 il->force_reset.reset_duration = IL_DELAY_NEXT_FORCE_FW_RELOAD;
be663ab6
WYG
6036
6037 /* Choose which receivers/antennas to use */
c39ae9fd
SG
6038 if (il->ops->hcmd->set_rxon_chain)
6039 il->ops->hcmd->set_rxon_chain(il);
be663ab6 6040
46bc8d4b 6041 il_init_scan_params(il);
be663ab6 6042
46bc8d4b 6043 ret = il_init_channel_map(il);
be663ab6 6044 if (ret) {
9406f797 6045 IL_ERR("initializing regulatory failed: %d\n", ret);
be663ab6
WYG
6046 goto err;
6047 }
6048
46bc8d4b 6049 ret = il_init_geos(il);
be663ab6 6050 if (ret) {
9406f797 6051 IL_ERR("initializing geos failed: %d\n", ret);
be663ab6
WYG
6052 goto err_free_channel_map;
6053 }
46bc8d4b 6054 il4965_init_hw_rates(il, il->ieee_rates);
be663ab6
WYG
6055
6056 return 0;
6057
6058err_free_channel_map:
46bc8d4b 6059 il_free_channel_map(il);
be663ab6
WYG
6060err:
6061 return ret;
6062}
6063
e7392364
SG
6064static void
6065il4965_uninit_drv(struct il_priv *il)
be663ab6 6066{
46bc8d4b
SG
6067 il4965_calib_free_results(il);
6068 il_free_geos(il);
6069 il_free_channel_map(il);
6070 kfree(il->scan_cmd);
be663ab6
WYG
6071}
6072
e7392364
SG
6073static void
6074il4965_hw_detect(struct il_priv *il)
be663ab6 6075{
841b2cca
SG
6076 il->hw_rev = _il_rd(il, CSR_HW_REV);
6077 il->hw_wa_rev = _il_rd(il, CSR_HW_REV_WA_REG);
46bc8d4b 6078 il->rev_id = il->pci_dev->revision;
58de00a4 6079 D_INFO("HW Revision ID = 0x%X\n", il->rev_id);
be663ab6
WYG
6080}
6081
1023f3bc
SG
6082static struct il_sensitivity_ranges il4965_sensitivity = {
6083 .min_nrg_cck = 97,
6084 .max_nrg_cck = 0, /* not used, set to 0 */
6085
6086 .auto_corr_min_ofdm = 85,
6087 .auto_corr_min_ofdm_mrc = 170,
6088 .auto_corr_min_ofdm_x1 = 105,
6089 .auto_corr_min_ofdm_mrc_x1 = 220,
6090
6091 .auto_corr_max_ofdm = 120,
6092 .auto_corr_max_ofdm_mrc = 210,
6093 .auto_corr_max_ofdm_x1 = 140,
6094 .auto_corr_max_ofdm_mrc_x1 = 270,
6095
6096 .auto_corr_min_cck = 125,
6097 .auto_corr_max_cck = 200,
6098 .auto_corr_min_cck_mrc = 200,
6099 .auto_corr_max_cck_mrc = 400,
6100
6101 .nrg_th_cck = 100,
6102 .nrg_th_ofdm = 100,
6103
6104 .barker_corr_th_min = 190,
6105 .barker_corr_th_min_mrc = 390,
6106 .nrg_th_cca = 62,
6107};
6108
6109static void
e7392364 6110il4965_set_hw_params(struct il_priv *il)
be663ab6 6111{
b16db50a 6112 il->hw_params.bcast_id = IL4965_BROADCAST_ID;
46bc8d4b
SG
6113 il->hw_params.max_rxq_size = RX_QUEUE_SIZE;
6114 il->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
6115 if (il->cfg->mod_params->amsdu_size_8K)
6116 il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_8K);
be663ab6 6117 else
46bc8d4b 6118 il->hw_params.rx_page_order = get_order(IL_RX_BUF_SIZE_4K);
be663ab6 6119
46bc8d4b 6120 il->hw_params.max_beacon_itrvl = IL_MAX_UCODE_BEACON_INTERVAL;
be663ab6 6121
46bc8d4b
SG
6122 if (il->cfg->mod_params->disable_11n)
6123 il->cfg->sku &= ~IL_SKU_N;
be663ab6 6124
1023f3bc
SG
6125 if (il->cfg->mod_params->num_of_queues >= IL_MIN_NUM_QUEUES &&
6126 il->cfg->mod_params->num_of_queues <= IL49_NUM_QUEUES)
6127 il->cfg->num_of_queues =
6128 il->cfg->mod_params->num_of_queues;
6129
6130 il->hw_params.max_txq_num = il->cfg->num_of_queues;
6131 il->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
6132 il->hw_params.scd_bc_tbls_size =
6133 il->cfg->num_of_queues *
6134 sizeof(struct il4965_scd_bc_tbl);
6135
6136 il->hw_params.tfd_size = sizeof(struct il_tfd);
6137 il->hw_params.max_stations = IL4965_STATION_COUNT;
6138 il->hw_params.max_data_size = IL49_RTC_DATA_SIZE;
6139 il->hw_params.max_inst_size = IL49_RTC_INST_SIZE;
6140 il->hw_params.max_bsm_size = BSM_SRAM_SIZE;
6141 il->hw_params.ht40_channel = BIT(IEEE80211_BAND_5GHZ);
6142
6143 il->hw_params.rx_wrt_ptr_reg = FH49_RSCSR_CHNL0_WPTR;
6144
6145 il->hw_params.tx_chains_num = il4965_num_of_ant(il->cfg->valid_tx_ant);
6146 il->hw_params.rx_chains_num = il4965_num_of_ant(il->cfg->valid_rx_ant);
6147 il->hw_params.valid_tx_ant = il->cfg->valid_tx_ant;
6148 il->hw_params.valid_rx_ant = il->cfg->valid_rx_ant;
6149
6150 il->hw_params.ct_kill_threshold =
6151 CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY);
6152
6153 il->hw_params.sens = &il4965_sensitivity;
6154 il->hw_params.beacon_time_tsf_bits = IL4965_EXT_BEACON_TIME_POS;
be663ab6
WYG
6155}
6156
be663ab6 6157static int
e2ebc833 6158il4965_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
be663ab6 6159{
7c2cde2e 6160 int err = 0;
46bc8d4b 6161 struct il_priv *il;
be663ab6 6162 struct ieee80211_hw *hw;
e2ebc833 6163 struct il_cfg *cfg = (struct il_cfg *)(ent->driver_data);
be663ab6
WYG
6164 unsigned long flags;
6165 u16 pci_cmd;
6166
6167 /************************
6168 * 1. Allocating HW data
6169 ************************/
6170
c39ae9fd 6171 hw = ieee80211_alloc_hw(sizeof(struct il_priv), &il4965_mac_ops);
be663ab6
WYG
6172 if (!hw) {
6173 err = -ENOMEM;
6174 goto out;
6175 }
46bc8d4b 6176 il = hw->priv;
c39ae9fd 6177 il->hw = hw;
be663ab6
WYG
6178 SET_IEEE80211_DEV(hw, &pdev->dev);
6179
58de00a4 6180 D_INFO("*** LOAD DRIVER ***\n");
46bc8d4b 6181 il->cfg = cfg;
c39ae9fd 6182 il->ops = &il4965_ops;
46bc8d4b
SG
6183 il->pci_dev = pdev;
6184 il->inta_mask = CSR_INI_SET_MASK;
be663ab6 6185
46bc8d4b 6186 if (il_alloc_traffic_mem(il))
9406f797 6187 IL_ERR("Not enough memory to generate traffic log\n");
be663ab6
WYG
6188
6189 /**************************
6190 * 2. Initializing PCI bus
6191 **************************/
e7392364
SG
6192 pci_disable_link_state(pdev,
6193 PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
6194 PCIE_LINK_STATE_CLKPM);
be663ab6
WYG
6195
6196 if (pci_enable_device(pdev)) {
6197 err = -ENODEV;
6198 goto out_ieee80211_free_hw;
6199 }
6200
6201 pci_set_master(pdev);
6202
6203 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
6204 if (!err)
6205 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
6206 if (err) {
6207 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
6208 if (!err)
e7392364
SG
6209 err =
6210 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
be663ab6
WYG
6211 /* both attempts failed: */
6212 if (err) {
9406f797 6213 IL_WARN("No suitable DMA available.\n");
be663ab6
WYG
6214 goto out_pci_disable_device;
6215 }
6216 }
6217
6218 err = pci_request_regions(pdev, DRV_NAME);
6219 if (err)
6220 goto out_pci_disable_device;
6221
46bc8d4b 6222 pci_set_drvdata(pdev, il);
be663ab6 6223
be663ab6
WYG
6224 /***********************
6225 * 3. Read REV register
6226 ***********************/
a5f16137 6227 il->hw_base = pci_ioremap_bar(pdev, 0);
46bc8d4b 6228 if (!il->hw_base) {
be663ab6
WYG
6229 err = -ENODEV;
6230 goto out_pci_release_regions;
6231 }
6232
58de00a4 6233 D_INFO("pci_resource_len = 0x%08llx\n",
e7392364 6234 (unsigned long long)pci_resource_len(pdev, 0));
58de00a4 6235 D_INFO("pci_resource_base = %p\n", il->hw_base);
be663ab6
WYG
6236
6237 /* these spin locks will be used in apm_ops.init and EEPROM access
6238 * we should init now
6239 */
46bc8d4b
SG
6240 spin_lock_init(&il->reg_lock);
6241 spin_lock_init(&il->lock);
be663ab6
WYG
6242
6243 /*
6244 * stop and reset the on-board processor just in case it is in a
6245 * strange state ... like being left stranded by a primary kernel
6246 * and this is now the kdump kernel trying to start up
6247 */
841b2cca 6248 _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
be663ab6 6249
46bc8d4b 6250 il4965_hw_detect(il);
e7392364 6251 IL_INFO("Detected %s, REV=0x%X\n", il->cfg->name, il->hw_rev);
be663ab6
WYG
6252
6253 /* We disable the RETRY_TIMEOUT register (0x41) to keep
6254 * PCI Tx retries from interfering with C3 CPU state */
6255 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
6256
46bc8d4b
SG
6257 il4965_prepare_card_hw(il);
6258 if (!il->hw_ready) {
9406f797 6259 IL_WARN("Failed, HW not ready\n");
be663ab6
WYG
6260 goto out_iounmap;
6261 }
6262
6263 /*****************
6264 * 4. Read EEPROM
6265 *****************/
6266 /* Read the EEPROM */
46bc8d4b 6267 err = il_eeprom_init(il);
be663ab6 6268 if (err) {
9406f797 6269 IL_ERR("Unable to init EEPROM\n");
be663ab6
WYG
6270 goto out_iounmap;
6271 }
46bc8d4b 6272 err = il4965_eeprom_check_version(il);
be663ab6
WYG
6273 if (err)
6274 goto out_free_eeprom;
6275
6276 if (err)
6277 goto out_free_eeprom;
6278
6279 /* extract MAC Address */
46bc8d4b 6280 il4965_eeprom_get_mac(il, il->addresses[0].addr);
58de00a4 6281 D_INFO("MAC address: %pM\n", il->addresses[0].addr);
46bc8d4b
SG
6282 il->hw->wiphy->addresses = il->addresses;
6283 il->hw->wiphy->n_addresses = 1;
be663ab6
WYG
6284
6285 /************************
6286 * 5. Setup HW constants
6287 ************************/
1023f3bc 6288 il4965_set_hw_params(il);
be663ab6
WYG
6289
6290 /*******************
46bc8d4b 6291 * 6. Setup il
be663ab6
WYG
6292 *******************/
6293
46bc8d4b 6294 err = il4965_init_drv(il);
be663ab6
WYG
6295 if (err)
6296 goto out_free_eeprom;
46bc8d4b 6297 /* At this point both hw and il are initialized. */
be663ab6
WYG
6298
6299 /********************
6300 * 7. Setup services
6301 ********************/
46bc8d4b
SG
6302 spin_lock_irqsave(&il->lock, flags);
6303 il_disable_interrupts(il);
6304 spin_unlock_irqrestore(&il->lock, flags);
be663ab6 6305
46bc8d4b 6306 pci_enable_msi(il->pci_dev);
be663ab6 6307
e7392364 6308 err = request_irq(il->pci_dev->irq, il_isr, IRQF_SHARED, DRV_NAME, il);
be663ab6 6309 if (err) {
9406f797 6310 IL_ERR("Error allocating IRQ %d\n", il->pci_dev->irq);
be663ab6
WYG
6311 goto out_disable_msi;
6312 }
6313
46bc8d4b 6314 il4965_setup_deferred_work(il);
d0c72347 6315 il4965_setup_handlers(il);
be663ab6
WYG
6316
6317 /*********************************************
6318 * 8. Enable interrupts and read RFKILL state
6319 *********************************************/
6320
a078a1fd 6321 /* enable rfkill interrupt: hw bug w/a */
46bc8d4b 6322 pci_read_config_word(il->pci_dev, PCI_COMMAND, &pci_cmd);
be663ab6
WYG
6323 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
6324 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
46bc8d4b 6325 pci_write_config_word(il->pci_dev, PCI_COMMAND, pci_cmd);
be663ab6
WYG
6326 }
6327
46bc8d4b 6328 il_enable_rfkill_int(il);
be663ab6
WYG
6329
6330 /* If platform's RF_KILL switch is NOT set to KILL */
e7392364 6331 if (_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
a6766ccd 6332 clear_bit(S_RF_KILL_HW, &il->status);
be663ab6 6333 else
a6766ccd 6334 set_bit(S_RF_KILL_HW, &il->status);
be663ab6 6335
46bc8d4b 6336 wiphy_rfkill_set_hw_state(il->hw->wiphy,
e7392364 6337 test_bit(S_RF_KILL_HW, &il->status));
be663ab6 6338
46bc8d4b 6339 il_power_initialize(il);
be663ab6 6340
46bc8d4b 6341 init_completion(&il->_4965.firmware_loading_complete);
be663ab6 6342
46bc8d4b 6343 err = il4965_request_firmware(il, true);
be663ab6
WYG
6344 if (err)
6345 goto out_destroy_workqueue;
6346
6347 return 0;
6348
e7392364 6349out_destroy_workqueue:
46bc8d4b
SG
6350 destroy_workqueue(il->workqueue);
6351 il->workqueue = NULL;
6352 free_irq(il->pci_dev->irq, il);
e7392364 6353out_disable_msi:
46bc8d4b
SG
6354 pci_disable_msi(il->pci_dev);
6355 il4965_uninit_drv(il);
e7392364 6356out_free_eeprom:
46bc8d4b 6357 il_eeprom_free(il);
e7392364 6358out_iounmap:
a5f16137 6359 iounmap(il->hw_base);
e7392364 6360out_pci_release_regions:
be663ab6
WYG
6361 pci_set_drvdata(pdev, NULL);
6362 pci_release_regions(pdev);
e7392364 6363out_pci_disable_device:
be663ab6 6364 pci_disable_device(pdev);
e7392364 6365out_ieee80211_free_hw:
46bc8d4b
SG
6366 il_free_traffic_mem(il);
6367 ieee80211_free_hw(il->hw);
e7392364 6368out:
be663ab6
WYG
6369 return err;
6370}
6371
e7392364
SG
6372static void __devexit
6373il4965_pci_remove(struct pci_dev *pdev)
be663ab6 6374{
46bc8d4b 6375 struct il_priv *il = pci_get_drvdata(pdev);
be663ab6
WYG
6376 unsigned long flags;
6377
46bc8d4b 6378 if (!il)
be663ab6
WYG
6379 return;
6380
46bc8d4b 6381 wait_for_completion(&il->_4965.firmware_loading_complete);
be663ab6 6382
58de00a4 6383 D_INFO("*** UNLOAD DRIVER ***\n");
be663ab6 6384
46bc8d4b 6385 il_dbgfs_unregister(il);
e2ebc833 6386 sysfs_remove_group(&pdev->dev.kobj, &il_attribute_group);
be663ab6 6387
e2ebc833
SG
6388 /* ieee80211_unregister_hw call wil cause il_mac_stop to
6389 * to be called and il4965_down since we are removing the device
a6766ccd 6390 * we need to set S_EXIT_PENDING bit.
be663ab6 6391 */
a6766ccd 6392 set_bit(S_EXIT_PENDING, &il->status);
be663ab6 6393
46bc8d4b 6394 il_leds_exit(il);
be663ab6 6395
46bc8d4b
SG
6396 if (il->mac80211_registered) {
6397 ieee80211_unregister_hw(il->hw);
6398 il->mac80211_registered = 0;
be663ab6 6399 } else {
46bc8d4b 6400 il4965_down(il);
be663ab6
WYG
6401 }
6402
6403 /*
6404 * Make sure device is reset to low power before unloading driver.
e2ebc833
SG
6405 * This may be redundant with il4965_down(), but there are paths to
6406 * run il4965_down() without calling apm_ops.stop(), and there are
6407 * paths to avoid running il4965_down() at all before leaving driver.
be663ab6
WYG
6408 * This (inexpensive) call *makes sure* device is reset.
6409 */
46bc8d4b 6410 il_apm_stop(il);
be663ab6
WYG
6411
6412 /* make sure we flush any pending irq or
6413 * tasklet for the driver
6414 */
46bc8d4b
SG
6415 spin_lock_irqsave(&il->lock, flags);
6416 il_disable_interrupts(il);
6417 spin_unlock_irqrestore(&il->lock, flags);
be663ab6 6418
46bc8d4b 6419 il4965_synchronize_irq(il);
be663ab6 6420
46bc8d4b 6421 il4965_dealloc_ucode_pci(il);
be663ab6 6422
46bc8d4b
SG
6423 if (il->rxq.bd)
6424 il4965_rx_queue_free(il, &il->rxq);
6425 il4965_hw_txq_ctx_free(il);
be663ab6 6426
46bc8d4b 6427 il_eeprom_free(il);
be663ab6 6428
be663ab6 6429 /*netif_stop_queue(dev); */
46bc8d4b 6430 flush_workqueue(il->workqueue);
be663ab6 6431
e2ebc833 6432 /* ieee80211_unregister_hw calls il_mac_stop, which flushes
46bc8d4b 6433 * il->workqueue... so we can't take down the workqueue
be663ab6 6434 * until now... */
46bc8d4b
SG
6435 destroy_workqueue(il->workqueue);
6436 il->workqueue = NULL;
6437 il_free_traffic_mem(il);
be663ab6 6438
46bc8d4b
SG
6439 free_irq(il->pci_dev->irq, il);
6440 pci_disable_msi(il->pci_dev);
a5f16137 6441 iounmap(il->hw_base);
be663ab6
WYG
6442 pci_release_regions(pdev);
6443 pci_disable_device(pdev);
6444 pci_set_drvdata(pdev, NULL);
6445
46bc8d4b 6446 il4965_uninit_drv(il);
be663ab6 6447
46bc8d4b 6448 dev_kfree_skb(il->beacon_skb);
be663ab6 6449
46bc8d4b 6450 ieee80211_free_hw(il->hw);
be663ab6
WYG
6451}
6452
6453/*
6454 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
46bc8d4b 6455 * must be called under il->lock and mac access
be663ab6 6456 */
e7392364
SG
6457void
6458il4965_txq_set_sched(struct il_priv *il, u32 mask)
be663ab6 6459{
d3175167 6460 il_wr_prph(il, IL49_SCD_TXFACT, mask);
be663ab6
WYG
6461}
6462
6463/*****************************************************************************
6464 *
6465 * driver and module entry point
6466 *
6467 *****************************************************************************/
6468
6469/* Hardware specific file defines the PCI IDs table for that hardware module */
e2ebc833 6470static DEFINE_PCI_DEVICE_TABLE(il4965_hw_card_ids) = {
e2ebc833
SG
6471 {IL_PCI_DEVICE(0x4229, PCI_ANY_ID, il4965_cfg)},
6472 {IL_PCI_DEVICE(0x4230, PCI_ANY_ID, il4965_cfg)},
be663ab6
WYG
6473 {0}
6474};
e2ebc833 6475MODULE_DEVICE_TABLE(pci, il4965_hw_card_ids);
be663ab6 6476
e2ebc833 6477static struct pci_driver il4965_driver = {
be663ab6 6478 .name = DRV_NAME,
e2ebc833
SG
6479 .id_table = il4965_hw_card_ids,
6480 .probe = il4965_pci_probe,
6481 .remove = __devexit_p(il4965_pci_remove),
6482 .driver.pm = IL_LEGACY_PM_OPS,
be663ab6
WYG
6483};
6484
e7392364
SG
6485static int __init
6486il4965_init(void)
be663ab6
WYG
6487{
6488
6489 int ret;
6490 pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
6491 pr_info(DRV_COPYRIGHT "\n");
6492
e2ebc833 6493 ret = il4965_rate_control_register();
be663ab6
WYG
6494 if (ret) {
6495 pr_err("Unable to register rate control algorithm: %d\n", ret);
6496 return ret;
6497 }
6498
e2ebc833 6499 ret = pci_register_driver(&il4965_driver);
be663ab6
WYG
6500 if (ret) {
6501 pr_err("Unable to initialize PCI module\n");
6502 goto error_register;
6503 }
6504
6505 return ret;
6506
6507error_register:
e2ebc833 6508 il4965_rate_control_unregister();
be663ab6
WYG
6509 return ret;
6510}
6511
e7392364
SG
6512static void __exit
6513il4965_exit(void)
be663ab6 6514{
e2ebc833
SG
6515 pci_unregister_driver(&il4965_driver);
6516 il4965_rate_control_unregister();
be663ab6
WYG
6517}
6518
e2ebc833
SG
6519module_exit(il4965_exit);
6520module_init(il4965_init);
be663ab6 6521
d3175167 6522#ifdef CONFIG_IWLEGACY_DEBUG
d2ddf621 6523module_param_named(debug, il_debug_level, uint, S_IRUGO | S_IWUSR);
be663ab6
WYG
6524MODULE_PARM_DESC(debug, "debug output mask");
6525#endif
6526
e2ebc833 6527module_param_named(swcrypto, il4965_mod_params.sw_crypto, int, S_IRUGO);
be663ab6 6528MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
e2ebc833 6529module_param_named(queues_num, il4965_mod_params.num_of_queues, int, S_IRUGO);
be663ab6 6530MODULE_PARM_DESC(queues_num, "number of hw queues.");
e2ebc833 6531module_param_named(11n_disable, il4965_mod_params.disable_11n, int, S_IRUGO);
be663ab6 6532MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
e7392364
SG
6533module_param_named(amsdu_size_8K, il4965_mod_params.amsdu_size_8K, int,
6534 S_IRUGO);
be663ab6 6535MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
e2ebc833 6536module_param_named(fw_restart, il4965_mod_params.restart_fw, int, S_IRUGO);
be663ab6 6537MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
This page took 0.548314 seconds and 5 git commands to generate.