iwl3945: Remove DRV_NAME dependenies
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / iwl-4965.c
CommitLineData
b481de9c
ZY
1/******************************************************************************
2 *
eb7ae89c 3 * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
b481de9c
ZY
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
759ef89f 22 * Intel Linux Wireless <ilw@linux.intel.com>
b481de9c
ZY
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
b481de9c
ZY
29#include <linux/init.h>
30#include <linux/pci.h>
31#include <linux/dma-mapping.h>
32#include <linux/delay.h>
33#include <linux/skbuff.h>
34#include <linux/netdevice.h>
35#include <linux/wireless.h>
36#include <net/mac80211.h>
b481de9c 37#include <linux/etherdevice.h>
12342c47 38#include <asm/unaligned.h>
b481de9c 39
6bc913bd 40#include "iwl-eeprom.h"
3e0d4cb1 41#include "iwl-dev.h"
fee1247a 42#include "iwl-core.h"
3395f6e9 43#include "iwl-io.h"
b481de9c 44#include "iwl-helpers.h"
f0832f13 45#include "iwl-calib.h"
5083e563 46#include "iwl-sta.h"
b481de9c 47
630fe9b6 48static int iwl4965_send_tx_power(struct iwl_priv *priv);
91dbc5bd 49static int iwl4965_hw_get_temperature(const struct iwl_priv *priv);
630fe9b6 50
a0987a8d
RC
51/* Highest firmware API version supported */
52#define IWL4965_UCODE_API_MAX 2
53
54/* Lowest firmware API version supported */
55#define IWL4965_UCODE_API_MIN 2
56
57#define IWL4965_FW_PRE "iwlwifi-4965-"
58#define _IWL4965_MODULE_FIRMWARE(api) IWL4965_FW_PRE #api ".ucode"
59#define IWL4965_MODULE_FIRMWARE(api) _IWL4965_MODULE_FIRMWARE(api)
d16dc48a
TW
60
61
1ea87396
AK
62/* module parameters */
63static struct iwl_mod_params iwl4965_mod_params = {
038669e4 64 .num_of_queues = IWL49_NUM_QUEUES,
9f17b318 65 .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES,
1ea87396 66 .amsdu_size_8K = 1,
3a1081e8 67 .restart_fw = 1,
1ea87396
AK
68 /* the rest are 0 by default */
69};
70
57aab75a
TW
71/* check contents of special bootstrap uCode SRAM */
72static int iwl4965_verify_bsm(struct iwl_priv *priv)
73{
74 __le32 *image = priv->ucode_boot.v_addr;
75 u32 len = priv->ucode_boot.len;
76 u32 reg;
77 u32 val;
78
79 IWL_DEBUG_INFO("Begin verify bsm\n");
80
81 /* verify BSM SRAM contents */
82 val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
83 for (reg = BSM_SRAM_LOWER_BOUND;
84 reg < BSM_SRAM_LOWER_BOUND + len;
85 reg += sizeof(u32), image++) {
86 val = iwl_read_prph(priv, reg);
87 if (val != le32_to_cpu(*image)) {
88 IWL_ERROR("BSM uCode verification failed at "
89 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
90 BSM_SRAM_LOWER_BOUND,
91 reg - BSM_SRAM_LOWER_BOUND, len,
92 val, le32_to_cpu(*image));
93 return -EIO;
94 }
95 }
96
97 IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
98
99 return 0;
100}
101
102/**
103 * iwl4965_load_bsm - Load bootstrap instructions
104 *
105 * BSM operation:
106 *
107 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
108 * in special SRAM that does not power down during RFKILL. When powering back
109 * up after power-saving sleeps (or during initial uCode load), the BSM loads
110 * the bootstrap program into the on-board processor, and starts it.
111 *
112 * The bootstrap program loads (via DMA) instructions and data for a new
113 * program from host DRAM locations indicated by the host driver in the
114 * BSM_DRAM_* registers. Once the new program is loaded, it starts
115 * automatically.
116 *
117 * When initializing the NIC, the host driver points the BSM to the
118 * "initialize" uCode image. This uCode sets up some internal data, then
119 * notifies host via "initialize alive" that it is complete.
120 *
121 * The host then replaces the BSM_DRAM_* pointer values to point to the
122 * normal runtime uCode instructions and a backup uCode data cache buffer
123 * (filled initially with starting data values for the on-board processor),
124 * then triggers the "initialize" uCode to load and launch the runtime uCode,
125 * which begins normal operation.
126 *
127 * When doing a power-save shutdown, runtime uCode saves data SRAM into
128 * the backup data cache in DRAM before SRAM is powered down.
129 *
130 * When powering back up, the BSM loads the bootstrap program. This reloads
131 * the runtime uCode instructions and the backup data cache into SRAM,
132 * and re-launches the runtime uCode from where it left off.
133 */
134static int iwl4965_load_bsm(struct iwl_priv *priv)
135{
136 __le32 *image = priv->ucode_boot.v_addr;
137 u32 len = priv->ucode_boot.len;
138 dma_addr_t pinst;
139 dma_addr_t pdata;
140 u32 inst_len;
141 u32 data_len;
142 int i;
143 u32 done;
144 u32 reg_offset;
145 int ret;
146
147 IWL_DEBUG_INFO("Begin load bsm\n");
148
fe9b6b72
RR
149 priv->ucode_type = UCODE_RT;
150
57aab75a
TW
151 /* make sure bootstrap program is no larger than BSM's SRAM size */
152 if (len > IWL_MAX_BSM_SIZE)
153 return -EINVAL;
154
155 /* Tell bootstrap uCode where to find the "Initialize" uCode
156 * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
2d87889f 157 * NOTE: iwl_init_alive_start() will replace these values,
57aab75a 158 * after the "initialize" uCode has run, to point to
2d87889f
TW
159 * runtime/protocol instructions and backup data cache.
160 */
57aab75a
TW
161 pinst = priv->ucode_init.p_addr >> 4;
162 pdata = priv->ucode_init_data.p_addr >> 4;
163 inst_len = priv->ucode_init.len;
164 data_len = priv->ucode_init_data.len;
165
166 ret = iwl_grab_nic_access(priv);
167 if (ret)
168 return ret;
169
170 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
171 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
172 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
173 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
174
175 /* Fill BSM memory with bootstrap instructions */
176 for (reg_offset = BSM_SRAM_LOWER_BOUND;
177 reg_offset < BSM_SRAM_LOWER_BOUND + len;
178 reg_offset += sizeof(u32), image++)
179 _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
180
181 ret = iwl4965_verify_bsm(priv);
182 if (ret) {
183 iwl_release_nic_access(priv);
184 return ret;
185 }
186
187 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
188 iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
189 iwl_write_prph(priv, BSM_WR_MEM_DST_REG, RTC_INST_LOWER_BOUND);
190 iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
191
192 /* Load bootstrap code into instruction SRAM now,
193 * to prepare to load "initialize" uCode */
194 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
195
196 /* Wait for load of bootstrap uCode to finish */
197 for (i = 0; i < 100; i++) {
198 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
199 if (!(done & BSM_WR_CTRL_REG_BIT_START))
200 break;
201 udelay(10);
202 }
203 if (i < 100)
204 IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
205 else {
206 IWL_ERROR("BSM write did not complete!\n");
207 return -EIO;
208 }
209
210 /* Enable future boot loads whenever power management unit triggers it
211 * (e.g. when powering back up after power-save shutdown) */
212 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
213
214 iwl_release_nic_access(priv);
215
216 return 0;
217}
218
f3ccc08c
EG
219/**
220 * iwl4965_set_ucode_ptrs - Set uCode address location
221 *
222 * Tell initialization uCode where to find runtime uCode.
223 *
224 * BSM registers initially contain pointers to initialization uCode.
225 * We need to replace them to load runtime uCode inst and data,
226 * and to save runtime data when powering down.
227 */
228static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
229{
230 dma_addr_t pinst;
231 dma_addr_t pdata;
232 unsigned long flags;
233 int ret = 0;
234
235 /* bits 35:4 for 4965 */
236 pinst = priv->ucode_code.p_addr >> 4;
237 pdata = priv->ucode_data_backup.p_addr >> 4;
238
239 spin_lock_irqsave(&priv->lock, flags);
240 ret = iwl_grab_nic_access(priv);
241 if (ret) {
242 spin_unlock_irqrestore(&priv->lock, flags);
243 return ret;
244 }
245
246 /* Tell bootstrap uCode where to find image to load */
247 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
248 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
249 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
250 priv->ucode_data.len);
251
a96a27f9 252 /* Inst byte count must be last to set up, bit 31 signals uCode
f3ccc08c
EG
253 * that all new ptr/size info is in place */
254 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
255 priv->ucode_code.len | BSM_DRAM_INST_LOAD);
256 iwl_release_nic_access(priv);
257
258 spin_unlock_irqrestore(&priv->lock, flags);
259
260 IWL_DEBUG_INFO("Runtime uCode pointers are set.\n");
261
262 return ret;
263}
264
265/**
266 * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
267 *
268 * Called after REPLY_ALIVE notification received from "initialize" uCode.
269 *
270 * The 4965 "initialize" ALIVE reply contains calibration data for:
271 * Voltage, temperature, and MIMO tx gain correction, now stored in priv
272 * (3945 does not contain this data).
273 *
274 * Tell "initialize" uCode to go ahead and load the runtime uCode.
275*/
276static void iwl4965_init_alive_start(struct iwl_priv *priv)
277{
278 /* Check alive response for "valid" sign from uCode */
279 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
280 /* We had an error bringing up the hardware, so take it
281 * all the way back down so we can try again */
282 IWL_DEBUG_INFO("Initialize Alive failed.\n");
283 goto restart;
284 }
285
286 /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
287 * This is a paranoid check, because we would not have gotten the
288 * "initialize" alive if code weren't properly loaded. */
289 if (iwl_verify_ucode(priv)) {
290 /* Runtime instruction load was bad;
291 * take it all the way back down so we can try again */
292 IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n");
293 goto restart;
294 }
295
296 /* Calculate temperature */
91dbc5bd 297 priv->temperature = iwl4965_hw_get_temperature(priv);
f3ccc08c
EG
298
299 /* Send pointers to protocol/runtime uCode image ... init code will
300 * load and launch runtime uCode, which will send us another "Alive"
301 * notification. */
302 IWL_DEBUG_INFO("Initialization Alive received.\n");
303 if (iwl4965_set_ucode_ptrs(priv)) {
304 /* Runtime instruction load won't happen;
305 * take it all the way back down so we can try again */
306 IWL_DEBUG_INFO("Couldn't set up uCode pointers.\n");
307 goto restart;
308 }
309 return;
310
311restart:
312 queue_work(priv->workqueue, &priv->restart);
313}
314
b481de9c
ZY
315static int is_fat_channel(__le32 rxon_flags)
316{
317 return (rxon_flags & RXON_FLG_CHANNEL_MODE_PURE_40_MSK) ||
318 (rxon_flags & RXON_FLG_CHANNEL_MODE_MIXED_MSK);
319}
320
8614f360
TW
321/*
322 * EEPROM handlers
323 */
0ef2ca67 324static u16 iwl4965_eeprom_calib_version(struct iwl_priv *priv)
8614f360 325{
0ef2ca67 326 return iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
8614f360 327}
b481de9c 328
da1bc453 329/*
a96a27f9 330 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
da1bc453
TW
331 * must be called under priv->lock and mac access
332 */
333static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
b481de9c 334{
da1bc453 335 iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
b481de9c
ZY
336}
337
91238714 338static int iwl4965_apm_init(struct iwl_priv *priv)
b481de9c 339{
91238714 340 int ret = 0;
b481de9c 341
3395f6e9 342 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
91238714 343 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
b481de9c 344
8f061891
TW
345 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
346 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
347 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
348
91238714
TW
349 /* set "initialization complete" bit to move adapter
350 * D0U* --> D0A* state */
3395f6e9 351 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
b481de9c 352
91238714 353 /* wait for clock stabilization */
73d7b5ac
ZY
354 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
355 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
91238714
TW
356 if (ret < 0) {
357 IWL_DEBUG_INFO("Failed to init the card\n");
358 goto out;
b481de9c
ZY
359 }
360
91238714
TW
361 ret = iwl_grab_nic_access(priv);
362 if (ret)
363 goto out;
b481de9c 364
91238714 365 /* enable DMA */
8f061891
TW
366 iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
367 APMG_CLK_VAL_BSM_CLK_RQT);
b481de9c
ZY
368
369 udelay(20);
370
8f061891 371 /* disable L1-Active */
3395f6e9 372 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
91238714 373 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
b481de9c 374
3395f6e9 375 iwl_release_nic_access(priv);
91238714 376out:
91238714
TW
377 return ret;
378}
379
694cc56d
TW
380
381static void iwl4965_nic_config(struct iwl_priv *priv)
91238714
TW
382{
383 unsigned long flags;
91238714 384 u32 val;
694cc56d 385 u16 radio_cfg;
e7b63581 386 u16 link;
6f4083aa 387
b481de9c
ZY
388 spin_lock_irqsave(&priv->lock, flags);
389
b661c819 390 if ((priv->rev_id & 0x80) == 0x80 && (priv->rev_id & 0x7f) < 8) {
b481de9c
ZY
391 pci_read_config_dword(priv->pci_dev, PCI_REG_WUM8, &val);
392 /* Enable No Snoop field */
393 pci_write_config_dword(priv->pci_dev, PCI_REG_WUM8,
394 val & ~(1 << 11));
395 }
396
e7b63581 397 pci_read_config_word(priv->pci_dev, PCI_CFG_LINK_CTRL, &link);
b481de9c 398
8f061891 399 /* L1 is enabled by BIOS */
e7b63581 400 if ((link & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
a96a27f9 401 /* disable L0S disabled L1A enabled */
8f061891
TW
402 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
403 else
404 /* L0S enabled L1A disabled */
405 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
b481de9c 406
694cc56d 407 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
b481de9c 408
694cc56d
TW
409 /* write radio config values to register */
410 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
411 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
412 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
413 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
414 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
b481de9c 415
694cc56d 416 /* set CSR_HW_CONFIG_REG for uCode use */
3395f6e9 417 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
a395b920
TW
418 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
419 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
b481de9c 420
694cc56d
TW
421 priv->calib_info = (struct iwl_eeprom_calib_info *)
422 iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
423
424 spin_unlock_irqrestore(&priv->lock, flags);
425}
426
46315e01
TW
427static int iwl4965_apm_stop_master(struct iwl_priv *priv)
428{
46315e01
TW
429 unsigned long flags;
430
431 spin_lock_irqsave(&priv->lock, flags);
432
433 /* set stop master bit */
434 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
435
febf3370 436 iwl_poll_direct_bit(priv, CSR_RESET,
73d7b5ac 437 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
46315e01 438
46315e01
TW
439 spin_unlock_irqrestore(&priv->lock, flags);
440 IWL_DEBUG_INFO("stop master\n");
441
febf3370 442 return 0;
46315e01
TW
443}
444
f118a91d
TW
445static void iwl4965_apm_stop(struct iwl_priv *priv)
446{
447 unsigned long flags;
448
46315e01 449 iwl4965_apm_stop_master(priv);
f118a91d
TW
450
451 spin_lock_irqsave(&priv->lock, flags);
452
453 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
454
455 udelay(10);
1d3e6c61
MA
456 /* clear "init complete" move adapter D0A* --> D0U state */
457 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
f118a91d
TW
458 spin_unlock_irqrestore(&priv->lock, flags);
459}
460
7f066108 461static int iwl4965_apm_reset(struct iwl_priv *priv)
b481de9c 462{
7f066108 463 int ret = 0;
b481de9c
ZY
464 unsigned long flags;
465
46315e01 466 iwl4965_apm_stop_master(priv);
b481de9c
ZY
467
468 spin_lock_irqsave(&priv->lock, flags);
469
3395f6e9 470 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
b481de9c
ZY
471
472 udelay(10);
473
7f066108
TW
474 /* FIXME: put here L1A -L0S w/a */
475
3395f6e9 476 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
f118a91d 477
73d7b5ac
ZY
478 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
479 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
42802d71 480 if (ret < 0)
7f066108
TW
481 goto out;
482
b481de9c
ZY
483 udelay(10);
484
7f066108
TW
485 ret = iwl_grab_nic_access(priv);
486 if (ret)
487 goto out;
488 /* Enable DMA and BSM Clock */
489 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT |
490 APMG_CLK_VAL_BSM_CLK_RQT);
b481de9c 491
7f066108 492 udelay(10);
b481de9c 493
7f066108
TW
494 /* disable L1A */
495 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
496 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
b481de9c 497
7f066108 498 iwl_release_nic_access(priv);
b481de9c
ZY
499
500 clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
501 wake_up_interruptible(&priv->wait_command_queue);
502
7f066108 503out:
b481de9c
ZY
504 spin_unlock_irqrestore(&priv->lock, flags);
505
7f066108 506 return ret;
b481de9c
ZY
507}
508
b481de9c
ZY
509/* Reset differential Rx gains in NIC to prepare for chain noise calibration.
510 * Called after every association, but this runs only once!
511 * ... once chain noise is calibrated the first time, it's good forever. */
f0832f13 512static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
b481de9c 513{
f0832f13 514 struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
b481de9c 515
3109ece1 516 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
f69f42a6 517 struct iwl_calib_diff_gain_cmd cmd;
b481de9c
ZY
518
519 memset(&cmd, 0, sizeof(cmd));
0d950d84 520 cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
b481de9c
ZY
521 cmd.diff_gain_a = 0;
522 cmd.diff_gain_b = 0;
523 cmd.diff_gain_c = 0;
f0832f13
EG
524 if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
525 sizeof(cmd), &cmd))
526 IWL_ERROR("Could not send REPLY_PHY_CALIBRATION_CMD\n");
b481de9c
ZY
527 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
528 IWL_DEBUG_CALIB("Run chain_noise_calibrate\n");
529 }
b481de9c
ZY
530}
531
f0832f13
EG
532static void iwl4965_gain_computation(struct iwl_priv *priv,
533 u32 *average_noise,
534 u16 min_average_noise_antenna_i,
535 u32 min_average_noise)
b481de9c 536{
f0832f13
EG
537 int i, ret;
538 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
b481de9c 539
f0832f13 540 data->delta_gain_code[min_average_noise_antenna_i] = 0;
b481de9c 541
f0832f13
EG
542 for (i = 0; i < NUM_RX_CHAINS; i++) {
543 s32 delta_g = 0;
b481de9c 544
f0832f13
EG
545 if (!(data->disconn_array[i]) &&
546 (data->delta_gain_code[i] ==
b481de9c 547 CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
f0832f13
EG
548 delta_g = average_noise[i] - min_average_noise;
549 data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
550 data->delta_gain_code[i] =
551 min(data->delta_gain_code[i],
552 (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
553
554 data->delta_gain_code[i] =
555 (data->delta_gain_code[i] | (1 << 2));
556 } else {
557 data->delta_gain_code[i] = 0;
b481de9c 558 }
b481de9c 559 }
f0832f13
EG
560 IWL_DEBUG_CALIB("delta_gain_codes: a %d b %d c %d\n",
561 data->delta_gain_code[0],
562 data->delta_gain_code[1],
563 data->delta_gain_code[2]);
b481de9c 564
f0832f13
EG
565 /* Differential gain gets sent to uCode only once */
566 if (!data->radio_write) {
f69f42a6 567 struct iwl_calib_diff_gain_cmd cmd;
f0832f13 568 data->radio_write = 1;
b481de9c 569
f0832f13 570 memset(&cmd, 0, sizeof(cmd));
0d950d84 571 cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
f0832f13
EG
572 cmd.diff_gain_a = data->delta_gain_code[0];
573 cmd.diff_gain_b = data->delta_gain_code[1];
574 cmd.diff_gain_c = data->delta_gain_code[2];
575 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
576 sizeof(cmd), &cmd);
577 if (ret)
578 IWL_DEBUG_CALIB("fail sending cmd "
579 "REPLY_PHY_CALIBRATION_CMD \n");
580
581 /* TODO we might want recalculate
582 * rx_chain in rxon cmd */
583
584 /* Mark so we run this algo only once! */
585 data->state = IWL_CHAIN_NOISE_CALIBRATED;
b481de9c 586 }
f0832f13
EG
587 data->chain_noise_a = 0;
588 data->chain_noise_b = 0;
589 data->chain_noise_c = 0;
590 data->chain_signal_a = 0;
591 data->chain_signal_b = 0;
592 data->chain_signal_c = 0;
593 data->beacon_count = 0;
b481de9c
ZY
594}
595
a326a5d0
EG
596static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
597 __le32 *tx_flags)
598{
e6a9854b 599 if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
a326a5d0
EG
600 *tx_flags |= TX_CMD_FLG_RTS_MSK;
601 *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
e6a9854b 602 } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
a326a5d0
EG
603 *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
604 *tx_flags |= TX_CMD_FLG_CTS_MSK;
605 }
606}
607
b481de9c
ZY
608static void iwl4965_bg_txpower_work(struct work_struct *work)
609{
c79dd5b5 610 struct iwl_priv *priv = container_of(work, struct iwl_priv,
b481de9c
ZY
611 txpower_work);
612
613 /* If a scan happened to start before we got here
614 * then just return; the statistics notification will
615 * kick off another scheduled work to compensate for
616 * any temperature delta we missed here. */
617 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
618 test_bit(STATUS_SCANNING, &priv->status))
619 return;
620
621 mutex_lock(&priv->mutex);
622
a96a27f9 623 /* Regardless of if we are associated, we must reconfigure the
b481de9c
ZY
624 * TX power since frames can be sent on non-radar channels while
625 * not associated */
630fe9b6 626 iwl4965_send_tx_power(priv);
b481de9c
ZY
627
628 /* Update last_temperature to keep is_calib_needed from running
629 * when it isn't needed... */
630 priv->last_temperature = priv->temperature;
631
632 mutex_unlock(&priv->mutex);
633}
634
635/*
636 * Acquire priv->lock before calling this function !
637 */
c79dd5b5 638static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
b481de9c 639{
3395f6e9 640 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
b481de9c 641 (index & 0xff) | (txq_id << 8));
12a81f60 642 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
b481de9c
ZY
643}
644
8b6eaea8
CB
645/**
646 * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
647 * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
648 * @scd_retry: (1) Indicates queue will be used in aggregation mode
649 *
650 * NOTE: Acquire priv->lock before calling this function !
b481de9c 651 */
c79dd5b5 652static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
16466903 653 struct iwl_tx_queue *txq,
b481de9c
ZY
654 int tx_fifo_id, int scd_retry)
655{
656 int txq_id = txq->q.id;
8b6eaea8
CB
657
658 /* Find out whether to activate Tx queue */
c3056065 659 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
b481de9c 660
8b6eaea8 661 /* Set up and activate */
12a81f60 662 iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
038669e4
EG
663 (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
664 (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
665 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
666 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
667 IWL49_SCD_QUEUE_STTS_REG_MSK);
b481de9c
ZY
668
669 txq->sched_retry = scd_retry;
670
671 IWL_DEBUG_INFO("%s %s Queue %d on AC %d\n",
8b6eaea8 672 active ? "Activate" : "Deactivate",
b481de9c
ZY
673 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
674}
675
676static const u16 default_queue_to_tx_fifo[] = {
677 IWL_TX_FIFO_AC3,
678 IWL_TX_FIFO_AC2,
679 IWL_TX_FIFO_AC1,
680 IWL_TX_FIFO_AC0,
038669e4 681 IWL49_CMD_FIFO_NUM,
b481de9c
ZY
682 IWL_TX_FIFO_HCCA_1,
683 IWL_TX_FIFO_HCCA_2
684};
685
be1f3ab6 686static int iwl4965_alive_notify(struct iwl_priv *priv)
b481de9c
ZY
687{
688 u32 a;
b481de9c 689 unsigned long flags;
857485c0 690 int ret;
31a73fe4 691 int i, chan;
40fc95d5 692 u32 reg_val;
b481de9c
ZY
693
694 spin_lock_irqsave(&priv->lock, flags);
695
3395f6e9 696 ret = iwl_grab_nic_access(priv);
857485c0 697 if (ret) {
b481de9c 698 spin_unlock_irqrestore(&priv->lock, flags);
857485c0 699 return ret;
b481de9c
ZY
700 }
701
8b6eaea8 702 /* Clear 4965's internal Tx Scheduler data base */
12a81f60 703 priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
038669e4
EG
704 a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
705 for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
3395f6e9 706 iwl_write_targ_mem(priv, a, 0);
038669e4 707 for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
3395f6e9 708 iwl_write_targ_mem(priv, a, 0);
5425e490 709 for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
3395f6e9 710 iwl_write_targ_mem(priv, a, 0);
b481de9c 711
8b6eaea8 712 /* Tel 4965 where to find Tx byte count tables */
12a81f60 713 iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
4ddbb7d0 714 priv->scd_bc_tbls.dma >> 10);
8b6eaea8 715
31a73fe4
WT
716 /* Enable DMA channel */
717 for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++)
718 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
719 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
720 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
721
40fc95d5
WT
722 /* Update FH chicken bits */
723 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
724 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
725 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
726
8b6eaea8 727 /* Disable chain mode for all queues */
12a81f60 728 iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
b481de9c 729
8b6eaea8 730 /* Initialize each Tx queue (including the command queue) */
5425e490 731 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
8b6eaea8
CB
732
733 /* TFD circular buffer read/write indexes */
12a81f60 734 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
3395f6e9 735 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
8b6eaea8
CB
736
737 /* Max Tx Window size for Scheduler-ACK mode */
3395f6e9 738 iwl_write_targ_mem(priv, priv->scd_base_addr +
038669e4
EG
739 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
740 (SCD_WIN_SIZE <<
741 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
742 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
8b6eaea8
CB
743
744 /* Frame limit */
3395f6e9 745 iwl_write_targ_mem(priv, priv->scd_base_addr +
038669e4
EG
746 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
747 sizeof(u32),
748 (SCD_FRAME_LIMIT <<
749 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
750 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
b481de9c
ZY
751
752 }
12a81f60 753 iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
5425e490 754 (1 << priv->hw_params.max_txq_num) - 1);
b481de9c 755
8b6eaea8 756 /* Activate all Tx DMA/FIFO channels */
31a73fe4 757 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 6));
b481de9c
ZY
758
759 iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
8b6eaea8
CB
760
761 /* Map each Tx/cmd queue to its corresponding fifo */
b481de9c
ZY
762 for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
763 int ac = default_queue_to_tx_fifo[i];
36470749 764 iwl_txq_ctx_activate(priv, i);
b481de9c
ZY
765 iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
766 }
767
3395f6e9 768 iwl_release_nic_access(priv);
b481de9c
ZY
769 spin_unlock_irqrestore(&priv->lock, flags);
770
857485c0 771 return ret;
b481de9c
ZY
772}
773
f0832f13
EG
774static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
775 .min_nrg_cck = 97,
776 .max_nrg_cck = 0,
777
778 .auto_corr_min_ofdm = 85,
779 .auto_corr_min_ofdm_mrc = 170,
780 .auto_corr_min_ofdm_x1 = 105,
781 .auto_corr_min_ofdm_mrc_x1 = 220,
782
783 .auto_corr_max_ofdm = 120,
784 .auto_corr_max_ofdm_mrc = 210,
785 .auto_corr_max_ofdm_x1 = 140,
786 .auto_corr_max_ofdm_mrc_x1 = 270,
787
788 .auto_corr_min_cck = 125,
789 .auto_corr_max_cck = 200,
790 .auto_corr_min_cck_mrc = 200,
791 .auto_corr_max_cck_mrc = 400,
792
793 .nrg_th_cck = 100,
794 .nrg_th_ofdm = 100,
795};
f0832f13 796
8b6eaea8 797/**
5425e490 798 * iwl4965_hw_set_hw_params
8b6eaea8
CB
799 *
800 * Called when initializing driver
801 */
be1f3ab6 802static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
b481de9c 803{
316c30d9 804
038669e4 805 if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
1ea87396 806 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
316c30d9 807 IWL_ERROR("invalid queues_num, should be between %d and %d\n",
038669e4 808 IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
059ff826 809 return -EINVAL;
316c30d9 810 }
b481de9c 811
5425e490 812 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
f3f911d1 813 priv->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
4ddbb7d0
TW
814 priv->hw_params.scd_bc_tbls_size =
815 IWL49_NUM_QUEUES * sizeof(struct iwl4965_scd_bc_tbl);
5425e490
TW
816 priv->hw_params.max_stations = IWL4965_STATION_COUNT;
817 priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
099b40b7
RR
818 priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
819 priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
820 priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
821 priv->hw_params.fat_channel = BIT(IEEE80211_BAND_5GHZ);
822
ec35cf2a
TW
823 priv->hw_params.tx_chains_num = 2;
824 priv->hw_params.rx_chains_num = 2;
fde0db31
GC
825 priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
826 priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
099b40b7
RR
827 priv->hw_params.ct_kill_threshold = CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD);
828
f0832f13 829 priv->hw_params.sens = &iwl4965_sensitivity;
3e82a822 830
059ff826 831 return 0;
b481de9c
ZY
832}
833
b481de9c
ZY
834static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
835{
836 s32 sign = 1;
837
838 if (num < 0) {
839 sign = -sign;
840 num = -num;
841 }
842 if (denom < 0) {
843 sign = -sign;
844 denom = -denom;
845 }
846 *res = 1;
847 *res = ((num * 2 + denom) / (denom * 2)) * sign;
848
849 return 1;
850}
851
8b6eaea8
CB
852/**
853 * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
854 *
855 * Determines power supply voltage compensation for txpower calculations.
856 * Returns number of 1/2-dB steps to subtract from gain table index,
857 * to compensate for difference between power supply voltage during
858 * factory measurements, vs. current power supply voltage.
859 *
860 * Voltage indication is higher for lower voltage.
861 * Lower voltage requires more gain (lower gain table index).
862 */
b481de9c
ZY
863static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
864 s32 current_voltage)
865{
866 s32 comp = 0;
867
868 if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
869 (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
870 return 0;
871
872 iwl4965_math_div_round(current_voltage - eeprom_voltage,
873 TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
874
875 if (current_voltage > eeprom_voltage)
876 comp *= 2;
877 if ((comp < -2) || (comp > 2))
878 comp = 0;
879
880 return comp;
881}
882
b481de9c
ZY
883static s32 iwl4965_get_tx_atten_grp(u16 channel)
884{
885 if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
886 channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
887 return CALIB_CH_GROUP_5;
888
889 if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
890 channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
891 return CALIB_CH_GROUP_1;
892
893 if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
894 channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
895 return CALIB_CH_GROUP_2;
896
897 if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
898 channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
899 return CALIB_CH_GROUP_3;
900
901 if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
902 channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
903 return CALIB_CH_GROUP_4;
904
b481de9c
ZY
905 return -1;
906}
907
c79dd5b5 908static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
b481de9c
ZY
909{
910 s32 b = -1;
911
912 for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
073d3f5f 913 if (priv->calib_info->band_info[b].ch_from == 0)
b481de9c
ZY
914 continue;
915
073d3f5f
TW
916 if ((channel >= priv->calib_info->band_info[b].ch_from)
917 && (channel <= priv->calib_info->band_info[b].ch_to))
b481de9c
ZY
918 break;
919 }
920
921 return b;
922}
923
924static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
925{
926 s32 val;
927
928 if (x2 == x1)
929 return y1;
930 else {
931 iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
932 return val + y2;
933 }
934}
935
8b6eaea8
CB
936/**
937 * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
938 *
939 * Interpolates factory measurements from the two sample channels within a
940 * sub-band, to apply to channel of interest. Interpolation is proportional to
941 * differences in channel frequencies, which is proportional to differences
942 * in channel number.
943 */
c79dd5b5 944static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
073d3f5f 945 struct iwl_eeprom_calib_ch_info *chan_info)
b481de9c
ZY
946{
947 s32 s = -1;
948 u32 c;
949 u32 m;
073d3f5f
TW
950 const struct iwl_eeprom_calib_measure *m1;
951 const struct iwl_eeprom_calib_measure *m2;
952 struct iwl_eeprom_calib_measure *omeas;
b481de9c
ZY
953 u32 ch_i1;
954 u32 ch_i2;
955
956 s = iwl4965_get_sub_band(priv, channel);
957 if (s >= EEPROM_TX_POWER_BANDS) {
6f147926 958 IWL_ERROR("Tx Power can not find channel %d\n", channel);
b481de9c
ZY
959 return -1;
960 }
961
073d3f5f
TW
962 ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
963 ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
b481de9c
ZY
964 chan_info->ch_num = (u8) channel;
965
966 IWL_DEBUG_TXPOWER("channel %d subband %d factory cal ch %d & %d\n",
967 channel, s, ch_i1, ch_i2);
968
969 for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
970 for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
073d3f5f 971 m1 = &(priv->calib_info->band_info[s].ch1.
b481de9c 972 measurements[c][m]);
073d3f5f 973 m2 = &(priv->calib_info->band_info[s].ch2.
b481de9c
ZY
974 measurements[c][m]);
975 omeas = &(chan_info->measurements[c][m]);
976
977 omeas->actual_pow =
978 (u8) iwl4965_interpolate_value(channel, ch_i1,
979 m1->actual_pow,
980 ch_i2,
981 m2->actual_pow);
982 omeas->gain_idx =
983 (u8) iwl4965_interpolate_value(channel, ch_i1,
984 m1->gain_idx, ch_i2,
985 m2->gain_idx);
986 omeas->temperature =
987 (u8) iwl4965_interpolate_value(channel, ch_i1,
988 m1->temperature,
989 ch_i2,
990 m2->temperature);
991 omeas->pa_det =
992 (s8) iwl4965_interpolate_value(channel, ch_i1,
993 m1->pa_det, ch_i2,
994 m2->pa_det);
995
996 IWL_DEBUG_TXPOWER
997 ("chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
998 m1->actual_pow, m2->actual_pow, omeas->actual_pow);
999 IWL_DEBUG_TXPOWER
1000 ("chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
1001 m1->gain_idx, m2->gain_idx, omeas->gain_idx);
1002 IWL_DEBUG_TXPOWER
1003 ("chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
1004 m1->pa_det, m2->pa_det, omeas->pa_det);
1005 IWL_DEBUG_TXPOWER
1006 ("chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
1007 m1->temperature, m2->temperature,
1008 omeas->temperature);
1009 }
1010 }
1011
1012 return 0;
1013}
1014
1015/* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
1016 * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
1017static s32 back_off_table[] = {
1018 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
1019 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
1020 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
1021 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
1022 10 /* CCK */
1023};
1024
1025/* Thermal compensation values for txpower for various frequency ranges ...
1026 * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
bb8c093b 1027static struct iwl4965_txpower_comp_entry {
b481de9c
ZY
1028 s32 degrees_per_05db_a;
1029 s32 degrees_per_05db_a_denom;
1030} tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
1031 {9, 2}, /* group 0 5.2, ch 34-43 */
1032 {4, 1}, /* group 1 5.2, ch 44-70 */
1033 {4, 1}, /* group 2 5.2, ch 71-124 */
1034 {4, 1}, /* group 3 5.2, ch 125-200 */
1035 {3, 1} /* group 4 2.4, ch all */
1036};
1037
1038static s32 get_min_power_index(s32 rate_power_index, u32 band)
1039{
1040 if (!band) {
1041 if ((rate_power_index & 7) <= 4)
1042 return MIN_TX_GAIN_INDEX_52GHZ_EXT;
1043 }
1044 return MIN_TX_GAIN_INDEX;
1045}
1046
1047struct gain_entry {
1048 u8 dsp;
1049 u8 radio;
1050};
1051
1052static const struct gain_entry gain_table[2][108] = {
1053 /* 5.2GHz power gain index table */
1054 {
1055 {123, 0x3F}, /* highest txpower */
1056 {117, 0x3F},
1057 {110, 0x3F},
1058 {104, 0x3F},
1059 {98, 0x3F},
1060 {110, 0x3E},
1061 {104, 0x3E},
1062 {98, 0x3E},
1063 {110, 0x3D},
1064 {104, 0x3D},
1065 {98, 0x3D},
1066 {110, 0x3C},
1067 {104, 0x3C},
1068 {98, 0x3C},
1069 {110, 0x3B},
1070 {104, 0x3B},
1071 {98, 0x3B},
1072 {110, 0x3A},
1073 {104, 0x3A},
1074 {98, 0x3A},
1075 {110, 0x39},
1076 {104, 0x39},
1077 {98, 0x39},
1078 {110, 0x38},
1079 {104, 0x38},
1080 {98, 0x38},
1081 {110, 0x37},
1082 {104, 0x37},
1083 {98, 0x37},
1084 {110, 0x36},
1085 {104, 0x36},
1086 {98, 0x36},
1087 {110, 0x35},
1088 {104, 0x35},
1089 {98, 0x35},
1090 {110, 0x34},
1091 {104, 0x34},
1092 {98, 0x34},
1093 {110, 0x33},
1094 {104, 0x33},
1095 {98, 0x33},
1096 {110, 0x32},
1097 {104, 0x32},
1098 {98, 0x32},
1099 {110, 0x31},
1100 {104, 0x31},
1101 {98, 0x31},
1102 {110, 0x30},
1103 {104, 0x30},
1104 {98, 0x30},
1105 {110, 0x25},
1106 {104, 0x25},
1107 {98, 0x25},
1108 {110, 0x24},
1109 {104, 0x24},
1110 {98, 0x24},
1111 {110, 0x23},
1112 {104, 0x23},
1113 {98, 0x23},
1114 {110, 0x22},
1115 {104, 0x18},
1116 {98, 0x18},
1117 {110, 0x17},
1118 {104, 0x17},
1119 {98, 0x17},
1120 {110, 0x16},
1121 {104, 0x16},
1122 {98, 0x16},
1123 {110, 0x15},
1124 {104, 0x15},
1125 {98, 0x15},
1126 {110, 0x14},
1127 {104, 0x14},
1128 {98, 0x14},
1129 {110, 0x13},
1130 {104, 0x13},
1131 {98, 0x13},
1132 {110, 0x12},
1133 {104, 0x08},
1134 {98, 0x08},
1135 {110, 0x07},
1136 {104, 0x07},
1137 {98, 0x07},
1138 {110, 0x06},
1139 {104, 0x06},
1140 {98, 0x06},
1141 {110, 0x05},
1142 {104, 0x05},
1143 {98, 0x05},
1144 {110, 0x04},
1145 {104, 0x04},
1146 {98, 0x04},
1147 {110, 0x03},
1148 {104, 0x03},
1149 {98, 0x03},
1150 {110, 0x02},
1151 {104, 0x02},
1152 {98, 0x02},
1153 {110, 0x01},
1154 {104, 0x01},
1155 {98, 0x01},
1156 {110, 0x00},
1157 {104, 0x00},
1158 {98, 0x00},
1159 {93, 0x00},
1160 {88, 0x00},
1161 {83, 0x00},
1162 {78, 0x00},
1163 },
1164 /* 2.4GHz power gain index table */
1165 {
1166 {110, 0x3f}, /* highest txpower */
1167 {104, 0x3f},
1168 {98, 0x3f},
1169 {110, 0x3e},
1170 {104, 0x3e},
1171 {98, 0x3e},
1172 {110, 0x3d},
1173 {104, 0x3d},
1174 {98, 0x3d},
1175 {110, 0x3c},
1176 {104, 0x3c},
1177 {98, 0x3c},
1178 {110, 0x3b},
1179 {104, 0x3b},
1180 {98, 0x3b},
1181 {110, 0x3a},
1182 {104, 0x3a},
1183 {98, 0x3a},
1184 {110, 0x39},
1185 {104, 0x39},
1186 {98, 0x39},
1187 {110, 0x38},
1188 {104, 0x38},
1189 {98, 0x38},
1190 {110, 0x37},
1191 {104, 0x37},
1192 {98, 0x37},
1193 {110, 0x36},
1194 {104, 0x36},
1195 {98, 0x36},
1196 {110, 0x35},
1197 {104, 0x35},
1198 {98, 0x35},
1199 {110, 0x34},
1200 {104, 0x34},
1201 {98, 0x34},
1202 {110, 0x33},
1203 {104, 0x33},
1204 {98, 0x33},
1205 {110, 0x32},
1206 {104, 0x32},
1207 {98, 0x32},
1208 {110, 0x31},
1209 {104, 0x31},
1210 {98, 0x31},
1211 {110, 0x30},
1212 {104, 0x30},
1213 {98, 0x30},
1214 {110, 0x6},
1215 {104, 0x6},
1216 {98, 0x6},
1217 {110, 0x5},
1218 {104, 0x5},
1219 {98, 0x5},
1220 {110, 0x4},
1221 {104, 0x4},
1222 {98, 0x4},
1223 {110, 0x3},
1224 {104, 0x3},
1225 {98, 0x3},
1226 {110, 0x2},
1227 {104, 0x2},
1228 {98, 0x2},
1229 {110, 0x1},
1230 {104, 0x1},
1231 {98, 0x1},
1232 {110, 0x0},
1233 {104, 0x0},
1234 {98, 0x0},
1235 {97, 0},
1236 {96, 0},
1237 {95, 0},
1238 {94, 0},
1239 {93, 0},
1240 {92, 0},
1241 {91, 0},
1242 {90, 0},
1243 {89, 0},
1244 {88, 0},
1245 {87, 0},
1246 {86, 0},
1247 {85, 0},
1248 {84, 0},
1249 {83, 0},
1250 {82, 0},
1251 {81, 0},
1252 {80, 0},
1253 {79, 0},
1254 {78, 0},
1255 {77, 0},
1256 {76, 0},
1257 {75, 0},
1258 {74, 0},
1259 {73, 0},
1260 {72, 0},
1261 {71, 0},
1262 {70, 0},
1263 {69, 0},
1264 {68, 0},
1265 {67, 0},
1266 {66, 0},
1267 {65, 0},
1268 {64, 0},
1269 {63, 0},
1270 {62, 0},
1271 {61, 0},
1272 {60, 0},
1273 {59, 0},
1274 }
1275};
1276
c79dd5b5 1277static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
b481de9c 1278 u8 is_fat, u8 ctrl_chan_high,
bb8c093b 1279 struct iwl4965_tx_power_db *tx_power_tbl)
b481de9c
ZY
1280{
1281 u8 saturation_power;
1282 s32 target_power;
1283 s32 user_target_power;
1284 s32 power_limit;
1285 s32 current_temp;
1286 s32 reg_limit;
1287 s32 current_regulatory;
1288 s32 txatten_grp = CALIB_CH_GROUP_MAX;
1289 int i;
1290 int c;
bf85ea4f 1291 const struct iwl_channel_info *ch_info = NULL;
073d3f5f
TW
1292 struct iwl_eeprom_calib_ch_info ch_eeprom_info;
1293 const struct iwl_eeprom_calib_measure *measurement;
b481de9c
ZY
1294 s16 voltage;
1295 s32 init_voltage;
1296 s32 voltage_compensation;
1297 s32 degrees_per_05db_num;
1298 s32 degrees_per_05db_denom;
1299 s32 factory_temp;
1300 s32 temperature_comp[2];
1301 s32 factory_gain_index[2];
1302 s32 factory_actual_pwr[2];
1303 s32 power_index;
1304
b481de9c
ZY
1305 /* user_txpower_limit is in dBm, convert to half-dBm (half-dB units
1306 * are used for indexing into txpower table) */
630fe9b6 1307 user_target_power = 2 * priv->tx_power_user_lmt;
b481de9c
ZY
1308
1309 /* Get current (RXON) channel, band, width */
b481de9c
ZY
1310 IWL_DEBUG_TXPOWER("chan %d band %d is_fat %d\n", channel, band,
1311 is_fat);
1312
630fe9b6
TW
1313 ch_info = iwl_get_channel_info(priv, priv->band, channel);
1314
1315 if (!is_channel_valid(ch_info))
b481de9c
ZY
1316 return -EINVAL;
1317
1318 /* get txatten group, used to select 1) thermal txpower adjustment
1319 * and 2) mimo txpower balance between Tx chains. */
1320 txatten_grp = iwl4965_get_tx_atten_grp(channel);
a3139c59
SO
1321 if (txatten_grp < 0) {
1322 IWL_ERROR("Can't find txatten group for channel %d.\n",
1323 channel);
b481de9c 1324 return -EINVAL;
a3139c59 1325 }
b481de9c
ZY
1326
1327 IWL_DEBUG_TXPOWER("channel %d belongs to txatten group %d\n",
1328 channel, txatten_grp);
1329
1330 if (is_fat) {
1331 if (ctrl_chan_high)
1332 channel -= 2;
1333 else
1334 channel += 2;
1335 }
1336
1337 /* hardware txpower limits ...
1338 * saturation (clipping distortion) txpowers are in half-dBm */
1339 if (band)
073d3f5f 1340 saturation_power = priv->calib_info->saturation_power24;
b481de9c 1341 else
073d3f5f 1342 saturation_power = priv->calib_info->saturation_power52;
b481de9c
ZY
1343
1344 if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
1345 saturation_power > IWL_TX_POWER_SATURATION_MAX) {
1346 if (band)
1347 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
1348 else
1349 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
1350 }
1351
1352 /* regulatory txpower limits ... reg_limit values are in half-dBm,
1353 * max_power_avg values are in dBm, convert * 2 */
1354 if (is_fat)
1355 reg_limit = ch_info->fat_max_power_avg * 2;
1356 else
1357 reg_limit = ch_info->max_power_avg * 2;
1358
1359 if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
1360 (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
1361 if (band)
1362 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
1363 else
1364 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
1365 }
1366
1367 /* Interpolate txpower calibration values for this channel,
1368 * based on factory calibration tests on spaced channels. */
1369 iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
1370
1371 /* calculate tx gain adjustment based on power supply voltage */
073d3f5f 1372 voltage = priv->calib_info->voltage;
b481de9c
ZY
1373 init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
1374 voltage_compensation =
1375 iwl4965_get_voltage_compensation(voltage, init_voltage);
1376
1377 IWL_DEBUG_TXPOWER("curr volt %d eeprom volt %d volt comp %d\n",
1378 init_voltage,
1379 voltage, voltage_compensation);
1380
1381 /* get current temperature (Celsius) */
1382 current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
1383 current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
1384 current_temp = KELVIN_TO_CELSIUS(current_temp);
1385
1386 /* select thermal txpower adjustment params, based on channel group
1387 * (same frequency group used for mimo txatten adjustment) */
1388 degrees_per_05db_num =
1389 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
1390 degrees_per_05db_denom =
1391 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
1392
1393 /* get per-chain txpower values from factory measurements */
1394 for (c = 0; c < 2; c++) {
1395 measurement = &ch_eeprom_info.measurements[c][1];
1396
1397 /* txgain adjustment (in half-dB steps) based on difference
1398 * between factory and current temperature */
1399 factory_temp = measurement->temperature;
1400 iwl4965_math_div_round((current_temp - factory_temp) *
1401 degrees_per_05db_denom,
1402 degrees_per_05db_num,
1403 &temperature_comp[c]);
1404
1405 factory_gain_index[c] = measurement->gain_idx;
1406 factory_actual_pwr[c] = measurement->actual_pow;
1407
1408 IWL_DEBUG_TXPOWER("chain = %d\n", c);
1409 IWL_DEBUG_TXPOWER("fctry tmp %d, "
1410 "curr tmp %d, comp %d steps\n",
1411 factory_temp, current_temp,
1412 temperature_comp[c]);
1413
1414 IWL_DEBUG_TXPOWER("fctry idx %d, fctry pwr %d\n",
1415 factory_gain_index[c],
1416 factory_actual_pwr[c]);
1417 }
1418
1419 /* for each of 33 bit-rates (including 1 for CCK) */
1420 for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
1421 u8 is_mimo_rate;
bb8c093b 1422 union iwl4965_tx_power_dual_stream tx_power;
b481de9c
ZY
1423
1424 /* for mimo, reduce each chain's txpower by half
1425 * (3dB, 6 steps), so total output power is regulatory
1426 * compliant. */
1427 if (i & 0x8) {
1428 current_regulatory = reg_limit -
1429 IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
1430 is_mimo_rate = 1;
1431 } else {
1432 current_regulatory = reg_limit;
1433 is_mimo_rate = 0;
1434 }
1435
1436 /* find txpower limit, either hardware or regulatory */
1437 power_limit = saturation_power - back_off_table[i];
1438 if (power_limit > current_regulatory)
1439 power_limit = current_regulatory;
1440
1441 /* reduce user's txpower request if necessary
1442 * for this rate on this channel */
1443 target_power = user_target_power;
1444 if (target_power > power_limit)
1445 target_power = power_limit;
1446
1447 IWL_DEBUG_TXPOWER("rate %d sat %d reg %d usr %d tgt %d\n",
1448 i, saturation_power - back_off_table[i],
1449 current_regulatory, user_target_power,
1450 target_power);
1451
1452 /* for each of 2 Tx chains (radio transmitters) */
1453 for (c = 0; c < 2; c++) {
1454 s32 atten_value;
1455
1456 if (is_mimo_rate)
1457 atten_value =
1458 (s32)le32_to_cpu(priv->card_alive_init.
1459 tx_atten[txatten_grp][c]);
1460 else
1461 atten_value = 0;
1462
1463 /* calculate index; higher index means lower txpower */
1464 power_index = (u8) (factory_gain_index[c] -
1465 (target_power -
1466 factory_actual_pwr[c]) -
1467 temperature_comp[c] -
1468 voltage_compensation +
1469 atten_value);
1470
1471/* IWL_DEBUG_TXPOWER("calculated txpower index %d\n",
1472 power_index); */
1473
1474 if (power_index < get_min_power_index(i, band))
1475 power_index = get_min_power_index(i, band);
1476
1477 /* adjust 5 GHz index to support negative indexes */
1478 if (!band)
1479 power_index += 9;
1480
1481 /* CCK, rate 32, reduce txpower for CCK */
1482 if (i == POWER_TABLE_CCK_ENTRY)
1483 power_index +=
1484 IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
1485
1486 /* stay within the table! */
1487 if (power_index > 107) {
1488 IWL_WARNING("txpower index %d > 107\n",
1489 power_index);
1490 power_index = 107;
1491 }
1492 if (power_index < 0) {
1493 IWL_WARNING("txpower index %d < 0\n",
1494 power_index);
1495 power_index = 0;
1496 }
1497
1498 /* fill txpower command for this rate/chain */
1499 tx_power.s.radio_tx_gain[c] =
1500 gain_table[band][power_index].radio;
1501 tx_power.s.dsp_predis_atten[c] =
1502 gain_table[band][power_index].dsp;
1503
1504 IWL_DEBUG_TXPOWER("chain %d mimo %d index %d "
1505 "gain 0x%02x dsp %d\n",
1506 c, atten_value, power_index,
1507 tx_power.s.radio_tx_gain[c],
1508 tx_power.s.dsp_predis_atten[c]);
3ac7f146 1509 } /* for each chain */
b481de9c
ZY
1510
1511 tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
1512
3ac7f146 1513 } /* for each rate */
b481de9c
ZY
1514
1515 return 0;
1516}
1517
1518/**
630fe9b6 1519 * iwl4965_send_tx_power - Configure the TXPOWER level user limit
b481de9c
ZY
1520 *
1521 * Uses the active RXON for channel, band, and characteristics (fat, high)
630fe9b6 1522 * The power limit is taken from priv->tx_power_user_lmt.
b481de9c 1523 */
630fe9b6 1524static int iwl4965_send_tx_power(struct iwl_priv *priv)
b481de9c 1525{
bb8c093b 1526 struct iwl4965_txpowertable_cmd cmd = { 0 };
857485c0 1527 int ret;
b481de9c
ZY
1528 u8 band = 0;
1529 u8 is_fat = 0;
1530 u8 ctrl_chan_high = 0;
1531
1532 if (test_bit(STATUS_SCANNING, &priv->status)) {
1533 /* If this gets hit a lot, switch it to a BUG() and catch
1534 * the stack trace to find out who is calling this during
1535 * a scan. */
1536 IWL_WARNING("TX Power requested while scanning!\n");
1537 return -EAGAIN;
1538 }
1539
8318d78a 1540 band = priv->band == IEEE80211_BAND_2GHZ;
b481de9c
ZY
1541
1542 is_fat = is_fat_channel(priv->active_rxon.flags);
1543
1544 if (is_fat &&
1545 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1546 ctrl_chan_high = 1;
1547
1548 cmd.band = band;
1549 cmd.channel = priv->active_rxon.channel;
1550
857485c0 1551 ret = iwl4965_fill_txpower_tbl(priv, band,
b481de9c
ZY
1552 le16_to_cpu(priv->active_rxon.channel),
1553 is_fat, ctrl_chan_high, &cmd.tx_power);
857485c0
TW
1554 if (ret)
1555 goto out;
b481de9c 1556
857485c0
TW
1557 ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
1558
1559out:
1560 return ret;
b481de9c
ZY
1561}
1562
7e8c519e
TW
1563static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
1564{
1565 int ret = 0;
1566 struct iwl4965_rxon_assoc_cmd rxon_assoc;
c1adf9fb
GG
1567 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1568 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
7e8c519e
TW
1569
1570 if ((rxon1->flags == rxon2->flags) &&
1571 (rxon1->filter_flags == rxon2->filter_flags) &&
1572 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1573 (rxon1->ofdm_ht_single_stream_basic_rates ==
1574 rxon2->ofdm_ht_single_stream_basic_rates) &&
1575 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1576 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1577 (rxon1->rx_chain == rxon2->rx_chain) &&
1578 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1579 IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
1580 return 0;
1581 }
1582
1583 rxon_assoc.flags = priv->staging_rxon.flags;
1584 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1585 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1586 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1587 rxon_assoc.reserved = 0;
1588 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1589 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1590 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1591 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1592 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1593
1594 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1595 sizeof(rxon_assoc), &rxon_assoc, NULL);
1596 if (ret)
1597 return ret;
1598
1599 return ret;
1600}
1601
3c935522 1602#ifdef IEEE80211_CONF_CHANNEL_SWITCH
a33c2f47 1603static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
b481de9c
ZY
1604{
1605 int rc;
1606 u8 band = 0;
1607 u8 is_fat = 0;
1608 u8 ctrl_chan_high = 0;
bb8c093b 1609 struct iwl4965_channel_switch_cmd cmd = { 0 };
bf85ea4f 1610 const struct iwl_channel_info *ch_info;
b481de9c 1611
8318d78a 1612 band = priv->band == IEEE80211_BAND_2GHZ;
b481de9c 1613
8622e705 1614 ch_info = iwl_get_channel_info(priv, priv->band, channel);
b481de9c
ZY
1615
1616 is_fat = is_fat_channel(priv->staging_rxon.flags);
1617
1618 if (is_fat &&
1619 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1620 ctrl_chan_high = 1;
1621
1622 cmd.band = band;
1623 cmd.expect_beacon = 0;
1624 cmd.channel = cpu_to_le16(channel);
1625 cmd.rxon_flags = priv->active_rxon.flags;
1626 cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
1627 cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
1628 if (ch_info)
1629 cmd.expect_beacon = is_channel_radar(ch_info);
1630 else
1631 cmd.expect_beacon = 1;
1632
1633 rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_fat,
1634 ctrl_chan_high, &cmd.tx_power);
1635 if (rc) {
1636 IWL_DEBUG_11H("error:%d fill txpower_tbl\n", rc);
1637 return rc;
1638 }
1639
857485c0 1640 rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
b481de9c
ZY
1641 return rc;
1642}
3c935522 1643#endif
b481de9c 1644
8b6eaea8 1645/**
e2a722eb 1646 * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
8b6eaea8 1647 */
e2a722eb 1648static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
16466903 1649 struct iwl_tx_queue *txq,
e2a722eb 1650 u16 byte_cnt)
b481de9c 1651{
4ddbb7d0 1652 struct iwl4965_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
127901ab
TW
1653 int txq_id = txq->q.id;
1654 int write_ptr = txq->q.write_ptr;
1655 int len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
1656 __le16 bc_ent;
b481de9c 1657
127901ab 1658 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
b481de9c 1659
127901ab 1660 bc_ent = cpu_to_le16(len & 0xFFF);
8b6eaea8 1661 /* Set up byte count within first 256 entries */
4ddbb7d0 1662 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
b481de9c 1663
8b6eaea8 1664 /* If within first 64 entries, duplicate at end */
127901ab 1665 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
4ddbb7d0 1666 scd_bc_tbl[txq_id].
127901ab 1667 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
b481de9c
ZY
1668}
1669
b481de9c
ZY
1670/**
1671 * sign_extend - Sign extend a value using specified bit as sign-bit
1672 *
1673 * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
1674 * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
1675 *
1676 * @param oper value to sign extend
1677 * @param index 0 based bit index (0<=index<32) to sign bit
1678 */
1679static s32 sign_extend(u32 oper, int index)
1680{
1681 u8 shift = 31 - index;
1682
1683 return (s32)(oper << shift) >> shift;
1684}
1685
1686/**
91dbc5bd 1687 * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
b481de9c
ZY
1688 * @statistics: Provides the temperature reading from the uCode
1689 *
1690 * A return of <0 indicates bogus data in the statistics
1691 */
91dbc5bd 1692static int iwl4965_hw_get_temperature(const struct iwl_priv *priv)
b481de9c
ZY
1693{
1694 s32 temperature;
1695 s32 vt;
1696 s32 R1, R2, R3;
1697 u32 R4;
1698
1699 if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
1700 (priv->statistics.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)) {
1701 IWL_DEBUG_TEMP("Running FAT temperature calibration\n");
1702 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
1703 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
1704 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
1705 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
1706 } else {
1707 IWL_DEBUG_TEMP("Running temperature calibration\n");
1708 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
1709 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
1710 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
1711 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
1712 }
1713
1714 /*
8b6eaea8 1715 * Temperature is only 23 bits, so sign extend out to 32.
b481de9c
ZY
1716 *
1717 * NOTE If we haven't received a statistics notification yet
1718 * with an updated temperature, use R4 provided to us in the
8b6eaea8
CB
1719 * "initialize" ALIVE response.
1720 */
b481de9c
ZY
1721 if (!test_bit(STATUS_TEMPERATURE, &priv->status))
1722 vt = sign_extend(R4, 23);
1723 else
1724 vt = sign_extend(
1725 le32_to_cpu(priv->statistics.general.temperature), 23);
1726
91dbc5bd 1727 IWL_DEBUG_TEMP("Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
b481de9c
ZY
1728
1729 if (R3 == R1) {
1730 IWL_ERROR("Calibration conflict R1 == R3\n");
1731 return -1;
1732 }
1733
1734 /* Calculate temperature in degrees Kelvin, adjust by 97%.
1735 * Add offset to center the adjustment around 0 degrees Centigrade. */
1736 temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
1737 temperature /= (R3 - R1);
91dbc5bd 1738 temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
b481de9c 1739
91dbc5bd
EG
1740 IWL_DEBUG_TEMP("Calibrated temperature: %dK, %dC\n",
1741 temperature, KELVIN_TO_CELSIUS(temperature));
b481de9c
ZY
1742
1743 return temperature;
1744}
1745
1746/* Adjust Txpower only if temperature variance is greater than threshold. */
1747#define IWL_TEMPERATURE_THRESHOLD 3
1748
1749/**
1750 * iwl4965_is_temp_calib_needed - determines if new calibration is needed
1751 *
1752 * If the temperature changed has changed sufficiently, then a recalibration
1753 * is needed.
1754 *
1755 * Assumes caller will replace priv->last_temperature once calibration
1756 * executed.
1757 */
c79dd5b5 1758static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
b481de9c
ZY
1759{
1760 int temp_diff;
1761
1762 if (!test_bit(STATUS_STATISTICS, &priv->status)) {
1763 IWL_DEBUG_TEMP("Temperature not updated -- no statistics.\n");
1764 return 0;
1765 }
1766
1767 temp_diff = priv->temperature - priv->last_temperature;
1768
1769 /* get absolute value */
1770 if (temp_diff < 0) {
1771 IWL_DEBUG_POWER("Getting cooler, delta %d, \n", temp_diff);
1772 temp_diff = -temp_diff;
1773 } else if (temp_diff == 0)
1774 IWL_DEBUG_POWER("Same temp, \n");
1775 else
1776 IWL_DEBUG_POWER("Getting warmer, delta %d, \n", temp_diff);
1777
1778 if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
1779 IWL_DEBUG_POWER("Thermal txpower calib not needed\n");
1780 return 0;
1781 }
1782
1783 IWL_DEBUG_POWER("Thermal txpower calib needed\n");
1784
1785 return 1;
1786}
1787
5225640b 1788static void iwl4965_temperature_calib(struct iwl_priv *priv)
b481de9c 1789{
b481de9c 1790 s32 temp;
b481de9c 1791
91dbc5bd 1792 temp = iwl4965_hw_get_temperature(priv);
b481de9c
ZY
1793 if (temp < 0)
1794 return;
1795
1796 if (priv->temperature != temp) {
1797 if (priv->temperature)
1798 IWL_DEBUG_TEMP("Temperature changed "
1799 "from %dC to %dC\n",
1800 KELVIN_TO_CELSIUS(priv->temperature),
1801 KELVIN_TO_CELSIUS(temp));
1802 else
1803 IWL_DEBUG_TEMP("Temperature "
1804 "initialized to %dC\n",
1805 KELVIN_TO_CELSIUS(temp));
1806 }
1807
1808 priv->temperature = temp;
1809 set_bit(STATUS_TEMPERATURE, &priv->status);
1810
203566f3
EG
1811 if (!priv->disable_tx_power_cal &&
1812 unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
1813 iwl4965_is_temp_calib_needed(priv))
b481de9c
ZY
1814 queue_work(priv->workqueue, &priv->txpower_work);
1815}
1816
fe01b477
RR
1817/**
1818 * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
1819 */
c79dd5b5 1820static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
fe01b477
RR
1821 u16 txq_id)
1822{
1823 /* Simply stop the queue, but don't change any configuration;
1824 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
3395f6e9 1825 iwl_write_prph(priv,
12a81f60 1826 IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
038669e4
EG
1827 (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
1828 (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
fe01b477 1829}
b481de9c 1830
fe01b477 1831/**
7f3e4bb6 1832 * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
b095d03a 1833 * priv->lock must be held by the caller
fe01b477 1834 */
30e553e3
TW
1835static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
1836 u16 ssn_idx, u8 tx_fifo)
fe01b477 1837{
b095d03a
RR
1838 int ret = 0;
1839
9f17b318
TW
1840 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
1841 (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
1842 IWL_WARNING("queue number out of range: %d, must be %d to %d\n",
1843 txq_id, IWL49_FIRST_AMPDU_QUEUE,
1844 IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
fe01b477 1845 return -EINVAL;
b481de9c
ZY
1846 }
1847
3395f6e9 1848 ret = iwl_grab_nic_access(priv);
b095d03a
RR
1849 if (ret)
1850 return ret;
1851
fe01b477
RR
1852 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1853
12a81f60 1854 iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
fe01b477
RR
1855
1856 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1857 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1858 /* supposes that ssn_idx is valid (!= 0xFFF) */
1859 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1860
12a81f60 1861 iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
36470749 1862 iwl_txq_ctx_deactivate(priv, txq_id);
fe01b477
RR
1863 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1864
3395f6e9 1865 iwl_release_nic_access(priv);
b095d03a 1866
fe01b477
RR
1867 return 0;
1868}
b481de9c 1869
8b6eaea8
CB
1870/**
1871 * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
1872 */
c79dd5b5 1873static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
b481de9c
ZY
1874 u16 txq_id)
1875{
1876 u32 tbl_dw_addr;
1877 u32 tbl_dw;
1878 u16 scd_q2ratid;
1879
30e553e3 1880 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
b481de9c
ZY
1881
1882 tbl_dw_addr = priv->scd_base_addr +
038669e4 1883 IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
b481de9c 1884
3395f6e9 1885 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
b481de9c
ZY
1886
1887 if (txq_id & 0x1)
1888 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1889 else
1890 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1891
3395f6e9 1892 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
b481de9c
ZY
1893
1894 return 0;
1895}
1896
fe01b477 1897
b481de9c 1898/**
8b6eaea8
CB
1899 * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
1900 *
7f3e4bb6 1901 * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
8b6eaea8 1902 * i.e. it must be one of the higher queues used for aggregation
b481de9c 1903 */
30e553e3
TW
1904static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
1905 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
b481de9c
ZY
1906{
1907 unsigned long flags;
30e553e3 1908 int ret;
b481de9c
ZY
1909 u16 ra_tid;
1910
9f17b318
TW
1911 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
1912 (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
1913 IWL_WARNING("queue number out of range: %d, must be %d to %d\n",
1914 txq_id, IWL49_FIRST_AMPDU_QUEUE,
1915 IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
1916 return -EINVAL;
1917 }
b481de9c
ZY
1918
1919 ra_tid = BUILD_RAxTID(sta_id, tid);
1920
8b6eaea8 1921 /* Modify device's station table to Tx this TID */
9f58671e 1922 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
b481de9c
ZY
1923
1924 spin_lock_irqsave(&priv->lock, flags);
30e553e3
TW
1925 ret = iwl_grab_nic_access(priv);
1926 if (ret) {
b481de9c 1927 spin_unlock_irqrestore(&priv->lock, flags);
30e553e3 1928 return ret;
b481de9c
ZY
1929 }
1930
8b6eaea8 1931 /* Stop this Tx queue before configuring it */
b481de9c
ZY
1932 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1933
8b6eaea8 1934 /* Map receiver-address / traffic-ID to this queue */
b481de9c
ZY
1935 iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1936
8b6eaea8 1937 /* Set this queue as a chain-building queue */
12a81f60 1938 iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
b481de9c 1939
8b6eaea8
CB
1940 /* Place first TFD at index corresponding to start sequence number.
1941 * Assumes that ssn_idx is valid (!= 0xFFF) */
fc4b6853
TW
1942 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1943 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
b481de9c
ZY
1944 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1945
8b6eaea8 1946 /* Set up Tx window size and frame limit for this queue */
3395f6e9 1947 iwl_write_targ_mem(priv,
038669e4
EG
1948 priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
1949 (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
1950 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
b481de9c 1951
3395f6e9 1952 iwl_write_targ_mem(priv, priv->scd_base_addr +
038669e4
EG
1953 IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1954 (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
1955 & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
b481de9c 1956
12a81f60 1957 iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
b481de9c 1958
8b6eaea8 1959 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
b481de9c
ZY
1960 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1961
3395f6e9 1962 iwl_release_nic_access(priv);
b481de9c
ZY
1963 spin_unlock_irqrestore(&priv->lock, flags);
1964
1965 return 0;
1966}
1967
133636de 1968
c1adf9fb
GG
1969static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
1970{
1971 switch (cmd_id) {
1972 case REPLY_RXON:
1973 return (u16) sizeof(struct iwl4965_rxon_cmd);
1974 default:
1975 return len;
1976 }
1977}
1978
133636de
TW
1979static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
1980{
1981 struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
1982 addsta->mode = cmd->mode;
1983 memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
1984 memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
1985 addsta->station_flags = cmd->station_flags;
1986 addsta->station_flags_msk = cmd->station_flags_msk;
1987 addsta->tid_disable_tx = cmd->tid_disable_tx;
1988 addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
1989 addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
1990 addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
1991 addsta->reserved1 = __constant_cpu_to_le16(0);
1992 addsta->reserved2 = __constant_cpu_to_le32(0);
1993
1994 return (u16)sizeof(struct iwl4965_addsta_cmd);
1995}
f20217d9 1996
f20217d9
TW
1997static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
1998{
25a6572c 1999 return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
f20217d9
TW
2000}
2001
2002/**
a96a27f9 2003 * iwl4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
f20217d9
TW
2004 */
2005static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
2006 struct iwl_ht_agg *agg,
25a6572c
TW
2007 struct iwl4965_tx_resp *tx_resp,
2008 int txq_id, u16 start_idx)
f20217d9
TW
2009{
2010 u16 status;
25a6572c 2011 struct agg_tx_status *frame_status = tx_resp->u.agg_status;
f20217d9
TW
2012 struct ieee80211_tx_info *info = NULL;
2013 struct ieee80211_hdr *hdr = NULL;
e7d326ac 2014 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
25a6572c 2015 int i, sh, idx;
f20217d9 2016 u16 seq;
f20217d9
TW
2017 if (agg->wait_for_ba)
2018 IWL_DEBUG_TX_REPLY("got tx response w/o block-ack\n");
2019
2020 agg->frame_count = tx_resp->frame_count;
2021 agg->start_idx = start_idx;
e7d326ac 2022 agg->rate_n_flags = rate_n_flags;
f20217d9
TW
2023 agg->bitmap = 0;
2024
3fd07a1e 2025 /* num frames attempted by Tx command */
f20217d9
TW
2026 if (agg->frame_count == 1) {
2027 /* Only one frame was attempted; no block-ack will arrive */
2028 status = le16_to_cpu(frame_status[0].status);
25a6572c 2029 idx = start_idx;
f20217d9
TW
2030
2031 /* FIXME: code repetition */
2032 IWL_DEBUG_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n",
2033 agg->frame_count, agg->start_idx, idx);
2034
2035 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
e6a9854b 2036 info->status.rates[0].count = tx_resp->failure_frame + 1;
f20217d9 2037 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
c3056065 2038 info->flags |= iwl_is_tx_success(status) ?
f20217d9 2039 IEEE80211_TX_STAT_ACK : 0;
e7d326ac 2040 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
f20217d9
TW
2041 /* FIXME: code repetition end */
2042
2043 IWL_DEBUG_TX_REPLY("1 Frame 0x%x failure :%d\n",
2044 status & 0xff, tx_resp->failure_frame);
e7d326ac 2045 IWL_DEBUG_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags);
f20217d9
TW
2046
2047 agg->wait_for_ba = 0;
2048 } else {
2049 /* Two or more frames were attempted; expect block-ack */
2050 u64 bitmap = 0;
2051 int start = agg->start_idx;
2052
2053 /* Construct bit-map of pending frames within Tx window */
2054 for (i = 0; i < agg->frame_count; i++) {
2055 u16 sc;
2056 status = le16_to_cpu(frame_status[i].status);
2057 seq = le16_to_cpu(frame_status[i].sequence);
2058 idx = SEQ_TO_INDEX(seq);
2059 txq_id = SEQ_TO_QUEUE(seq);
2060
2061 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
2062 AGG_TX_STATE_ABORT_MSK))
2063 continue;
2064
2065 IWL_DEBUG_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
2066 agg->frame_count, txq_id, idx);
2067
2068 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
2069
2070 sc = le16_to_cpu(hdr->seq_ctrl);
2071 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
2072 IWL_ERROR("BUG_ON idx doesn't match seq control"
2073 " idx=%d, seq_idx=%d, seq=%d\n",
2074 idx, SEQ_TO_SN(sc),
2075 hdr->seq_ctrl);
2076 return -1;
2077 }
2078
2079 IWL_DEBUG_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n",
2080 i, idx, SEQ_TO_SN(sc));
2081
2082 sh = idx - start;
2083 if (sh > 64) {
2084 sh = (start - idx) + 0xff;
2085 bitmap = bitmap << sh;
2086 sh = 0;
2087 start = idx;
2088 } else if (sh < -64)
2089 sh = 0xff - (start - idx);
2090 else if (sh < 0) {
2091 sh = start - idx;
2092 start = idx;
2093 bitmap = bitmap << sh;
2094 sh = 0;
2095 }
4aa41f12
EG
2096 bitmap |= 1ULL << sh;
2097 IWL_DEBUG_TX_REPLY("start=%d bitmap=0x%llx\n",
2098 start, (unsigned long long)bitmap);
f20217d9
TW
2099 }
2100
2101 agg->bitmap = bitmap;
2102 agg->start_idx = start;
f20217d9
TW
2103 IWL_DEBUG_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n",
2104 agg->frame_count, agg->start_idx,
2105 (unsigned long long)agg->bitmap);
2106
2107 if (bitmap)
2108 agg->wait_for_ba = 1;
2109 }
2110 return 0;
2111}
f20217d9
TW
2112
2113/**
2114 * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
2115 */
2116static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
2117 struct iwl_rx_mem_buffer *rxb)
2118{
2119 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
2120 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
2121 int txq_id = SEQ_TO_QUEUE(sequence);
2122 int index = SEQ_TO_INDEX(sequence);
2123 struct iwl_tx_queue *txq = &priv->txq[txq_id];
3fd07a1e 2124 struct ieee80211_hdr *hdr;
f20217d9
TW
2125 struct ieee80211_tx_info *info;
2126 struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
25a6572c 2127 u32 status = le32_to_cpu(tx_resp->u.status);
3fd07a1e
TW
2128 int tid = MAX_TID_COUNT;
2129 int sta_id;
2130 int freed;
f20217d9 2131 u8 *qc = NULL;
f20217d9
TW
2132
2133 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
2134 IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
2135 "is out of range [0-%d] %d %d\n", txq_id,
2136 index, txq->q.n_bd, txq->q.write_ptr,
2137 txq->q.read_ptr);
2138 return;
2139 }
2140
2141 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
2142 memset(&info->status, 0, sizeof(info->status));
2143
f20217d9 2144 hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
3fd07a1e 2145 if (ieee80211_is_data_qos(hdr->frame_control)) {
fd7c8a40 2146 qc = ieee80211_get_qos_ctl(hdr);
f20217d9
TW
2147 tid = qc[0] & 0xf;
2148 }
2149
2150 sta_id = iwl_get_ra_sta_id(priv, hdr);
2151 if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
2152 IWL_ERROR("Station not known\n");
2153 return;
2154 }
2155
2156 if (txq->sched_retry) {
2157 const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
2158 struct iwl_ht_agg *agg = NULL;
2159
3fd07a1e 2160 WARN_ON(!qc);
f20217d9
TW
2161
2162 agg = &priv->stations[sta_id].tid[tid].agg;
2163
25a6572c 2164 iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
f20217d9 2165
3235427e
RR
2166 /* check if BAR is needed */
2167 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
2168 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
f20217d9
TW
2169
2170 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
f20217d9
TW
2171 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
2172 IWL_DEBUG_TX_REPLY("Retry scheduler reclaim scd_ssn "
2173 "%d index %d\n", scd_ssn , index);
17b88929 2174 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
f20217d9
TW
2175 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
2176
3fd07a1e
TW
2177 if (priv->mac80211_registered &&
2178 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
2179 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
f20217d9
TW
2180 if (agg->state == IWL_AGG_OFF)
2181 ieee80211_wake_queue(priv->hw, txq_id);
2182 else
3fd07a1e
TW
2183 ieee80211_wake_queue(priv->hw,
2184 txq->swq_id);
f20217d9 2185 }
f20217d9
TW
2186 }
2187 } else {
e6a9854b 2188 info->status.rates[0].count = tx_resp->failure_frame + 1;
3fd07a1e
TW
2189 info->flags |= iwl_is_tx_success(status) ?
2190 IEEE80211_TX_STAT_ACK : 0;
e7d326ac 2191 iwl_hwrate_to_tx_control(priv,
4f85f5b3
RR
2192 le32_to_cpu(tx_resp->rate_n_flags),
2193 info);
2194
3fd07a1e
TW
2195 IWL_DEBUG_TX_REPLY("TXQ %d status %s (0x%08x) "
2196 "rate_n_flags 0x%x retries %d\n",
2197 txq_id,
2198 iwl_get_tx_fail_reason(status), status,
2199 le32_to_cpu(tx_resp->rate_n_flags),
2200 tx_resp->failure_frame);
e7d326ac 2201
3fd07a1e 2202 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
ed7fafec 2203 if (qc && likely(sta_id != IWL_INVALID_STATION))
f20217d9 2204 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
3fd07a1e
TW
2205
2206 if (priv->mac80211_registered &&
2207 (iwl_queue_space(&txq->q) > txq->q.low_mark))
f20217d9 2208 ieee80211_wake_queue(priv->hw, txq_id);
f20217d9 2209 }
f20217d9 2210
ed7fafec 2211 if (qc && likely(sta_id != IWL_INVALID_STATION))
3fd07a1e
TW
2212 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
2213
f20217d9
TW
2214 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
2215 IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
2216}
2217
caab8f1a
TW
2218static int iwl4965_calc_rssi(struct iwl_priv *priv,
2219 struct iwl_rx_phy_res *rx_resp)
2220{
2221 /* data from PHY/DSP regarding signal strength, etc.,
2222 * contents are always there, not configurable by host. */
2223 struct iwl4965_rx_non_cfg_phy *ncphy =
2224 (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
2225 u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK)
2226 >> IWL49_AGC_DB_POS;
2227
2228 u32 valid_antennae =
2229 (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK)
2230 >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
2231 u8 max_rssi = 0;
2232 u32 i;
2233
2234 /* Find max rssi among 3 possible receivers.
2235 * These values are measured by the digital signal processor (DSP).
2236 * They should stay fairly constant even as the signal strength varies,
2237 * if the radio's automatic gain control (AGC) is working right.
2238 * AGC value (see below) will provide the "interesting" info. */
2239 for (i = 0; i < 3; i++)
2240 if (valid_antennae & (1 << i))
2241 max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
2242
2243 IWL_DEBUG_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
2244 ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
2245 max_rssi, agc);
2246
2247 /* dBm = max_rssi dB - agc dB - constant.
2248 * Higher AGC (higher radio gain) means lower signal. */
2249 return max_rssi - agc - IWL_RSSI_OFFSET;
2250}
2251
f20217d9 2252
b481de9c 2253/* Set up 4965-specific Rx frame reply handlers */
d4789efe 2254static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
b481de9c
ZY
2255{
2256 /* Legacy Rx frames */
1781a07f 2257 priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
37a44211 2258 /* Tx response */
f20217d9 2259 priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
b481de9c
ZY
2260}
2261
4e39317d 2262static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
b481de9c
ZY
2263{
2264 INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
b481de9c
ZY
2265}
2266
4e39317d 2267static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
b481de9c 2268{
4e39317d 2269 cancel_work_sync(&priv->txpower_work);
b481de9c
ZY
2270}
2271
3c424c28
TW
2272
2273static struct iwl_hcmd_ops iwl4965_hcmd = {
7e8c519e 2274 .rxon_assoc = iwl4965_send_rxon_assoc,
3c424c28
TW
2275};
2276
857485c0 2277static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
c1adf9fb 2278 .get_hcmd_size = iwl4965_get_hcmd_size,
133636de 2279 .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
f0832f13
EG
2280 .chain_noise_reset = iwl4965_chain_noise_reset,
2281 .gain_computation = iwl4965_gain_computation,
a326a5d0 2282 .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag,
caab8f1a 2283 .calc_rssi = iwl4965_calc_rssi,
857485c0
TW
2284};
2285
6bc913bd 2286static struct iwl_lib_ops iwl4965_lib = {
5425e490 2287 .set_hw_params = iwl4965_hw_set_hw_params,
e2a722eb 2288 .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
da1bc453 2289 .txq_set_sched = iwl4965_txq_set_sched,
30e553e3
TW
2290 .txq_agg_enable = iwl4965_txq_agg_enable,
2291 .txq_agg_disable = iwl4965_txq_agg_disable,
d4789efe 2292 .rx_handler_setup = iwl4965_rx_handler_setup,
4e39317d
EG
2293 .setup_deferred_work = iwl4965_setup_deferred_work,
2294 .cancel_deferred_work = iwl4965_cancel_deferred_work,
57aab75a
TW
2295 .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
2296 .alive_notify = iwl4965_alive_notify,
f3ccc08c 2297 .init_alive_start = iwl4965_init_alive_start,
57aab75a 2298 .load_ucode = iwl4965_load_bsm,
6f4083aa 2299 .apm_ops = {
91238714 2300 .init = iwl4965_apm_init,
7f066108 2301 .reset = iwl4965_apm_reset,
f118a91d 2302 .stop = iwl4965_apm_stop,
694cc56d 2303 .config = iwl4965_nic_config,
5b9f8cd3 2304 .set_pwr_src = iwl_set_pwr_src,
6f4083aa 2305 },
6bc913bd 2306 .eeprom_ops = {
073d3f5f
TW
2307 .regulatory_bands = {
2308 EEPROM_REGULATORY_BAND_1_CHANNELS,
2309 EEPROM_REGULATORY_BAND_2_CHANNELS,
2310 EEPROM_REGULATORY_BAND_3_CHANNELS,
2311 EEPROM_REGULATORY_BAND_4_CHANNELS,
2312 EEPROM_REGULATORY_BAND_5_CHANNELS,
2313 EEPROM_4965_REGULATORY_BAND_24_FAT_CHANNELS,
2314 EEPROM_4965_REGULATORY_BAND_52_FAT_CHANNELS
2315 },
6bc913bd
AK
2316 .verify_signature = iwlcore_eeprom_verify_signature,
2317 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
2318 .release_semaphore = iwlcore_eeprom_release_semaphore,
0ef2ca67 2319 .calib_version = iwl4965_eeprom_calib_version,
073d3f5f 2320 .query_addr = iwlcore_eeprom_query_addr,
6bc913bd 2321 },
630fe9b6 2322 .send_tx_power = iwl4965_send_tx_power,
5b9f8cd3 2323 .update_chain_flags = iwl_update_chain_flags,
8f91aecb 2324 .temperature = iwl4965_temperature_calib,
6bc913bd
AK
2325};
2326
2327static struct iwl_ops iwl4965_ops = {
2328 .lib = &iwl4965_lib,
3c424c28 2329 .hcmd = &iwl4965_hcmd,
857485c0 2330 .utils = &iwl4965_hcmd_utils,
6bc913bd
AK
2331};
2332
fed9017e 2333struct iwl_cfg iwl4965_agn_cfg = {
82b9a121 2334 .name = "4965AGN",
a0987a8d
RC
2335 .fw_name_pre = IWL4965_FW_PRE,
2336 .ucode_api_max = IWL4965_UCODE_API_MAX,
2337 .ucode_api_min = IWL4965_UCODE_API_MIN,
82b9a121 2338 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
073d3f5f 2339 .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
0ef2ca67
TW
2340 .eeprom_ver = EEPROM_4965_EEPROM_VERSION,
2341 .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION,
6bc913bd 2342 .ops = &iwl4965_ops,
1ea87396 2343 .mod_params = &iwl4965_mod_params,
82b9a121
TW
2344};
2345
d16dc48a 2346/* Module firmware */
a0987a8d 2347MODULE_FIRMWARE(IWL4965_MODULE_FIRMWARE(IWL4965_UCODE_API_MAX));
d16dc48a 2348
1ea87396
AK
2349module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444);
2350MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
2351module_param_named(disable, iwl4965_mod_params.disable, int, 0444);
2352MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])");
fcc76c6b 2353module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444);
61a2d07d 2354MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
95aa194a 2355module_param_named(debug, iwl4965_mod_params.debug, uint, 0444);
1ea87396
AK
2356MODULE_PARM_DESC(debug, "debug output mask");
2357module_param_named(
2358 disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444);
2359MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
2360
2361module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444);
2362MODULE_PARM_DESC(queues_num, "number of hw queues.");
49779293
RR
2363/* 11n */
2364module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, 0444);
2365MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
1ea87396
AK
2366module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444);
2367MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
49779293 2368
3a1081e8
EK
2369module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, 0444);
2370MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");
This page took 0.587512 seconds and 5 git commands to generate.