iwlwifi: proper monitor support
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / iwl-4965.h
CommitLineData
b481de9c
ZY
1/******************************************************************************
2 *
3 * Copyright(c) 2003 - 2007 Intel Corporation. All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * James P. Ketrenos <ipw2100-admin@linux.intel.com>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
fcd427bb
BC
26/*
27 * Please use this file (iwl-4965.h) for driver implementation definitions.
28 * Please use iwl-4965-commands.h for uCode API definitions.
29 * Please use iwl-4965-hw.h for hardware-related definitions.
30 */
31
b481de9c
ZY
32#ifndef __iwl_4965_h__
33#define __iwl_4965_h__
34
5d08cd1d
CH
35#include <linux/pci.h> /* for struct pci_device_id */
36#include <linux/kernel.h>
37#include <net/ieee80211_radiotap.h>
38
5d08cd1d 39/* Hardware specific file defines the PCI IDs table for that hardware module */
bb8c093b 40extern struct pci_device_id iwl4965_hw_card_ids[];
5d08cd1d
CH
41
42#define DRV_NAME "iwl4965"
43#include "iwl-4965-hw.h"
44#include "iwl-prph.h"
45#include "iwl-4965-debug.h"
46
47/* Default noise level to report when noise measurement is not available.
48 * This may be because we're:
49 * 1) Not associated (4965, no beacon statistics being sent to driver)
50 * 2) Scanning (noise measurement does not apply to associated channel)
51 * 3) Receiving CCK (3945 delivers noise info only for OFDM frames)
52 * Use default noise value of -127 ... this is below the range of measurable
53 * Rx dBm for either 3945 or 4965, so it can indicate "unmeasurable" to user.
54 * Also, -127 works better than 0 when averaging frames with/without
55 * noise info (e.g. averaging might be done in app); measured dBm values are
56 * always negative ... using a negative value as the default keeps all
57 * averages within an s8's (used in some apps) range of negative values. */
58#define IWL_NOISE_MEAS_NOT_AVAILABLE (-127)
59
60/* Module parameters accessible from iwl-*.c */
bb8c093b
CH
61extern int iwl4965_param_hwcrypto;
62extern int iwl4965_param_queues_num;
9ee1ba47 63extern int iwl4965_param_amsdu_size_8K;
5d08cd1d 64
bb8c093b 65enum iwl4965_antenna {
5d08cd1d
CH
66 IWL_ANTENNA_DIVERSITY,
67 IWL_ANTENNA_MAIN,
68 IWL_ANTENNA_AUX
69};
70
71/*
72 * RTS threshold here is total size [2347] minus 4 FCS bytes
73 * Per spec:
74 * a value of 0 means RTS on all data/management packets
75 * a value > max MSDU size means no RTS
76 * else RTS for data/management frames where MPDU is larger
77 * than RTS value.
78 */
79#define DEFAULT_RTS_THRESHOLD 2347U
80#define MIN_RTS_THRESHOLD 0U
81#define MAX_RTS_THRESHOLD 2347U
82#define MAX_MSDU_SIZE 2304U
83#define MAX_MPDU_SIZE 2346U
84#define DEFAULT_BEACON_INTERVAL 100U
85#define DEFAULT_SHORT_RETRY_LIMIT 7U
86#define DEFAULT_LONG_RETRY_LIMIT 4U
87
bb8c093b 88struct iwl4965_rx_mem_buffer {
5d08cd1d
CH
89 dma_addr_t dma_addr;
90 struct sk_buff *skb;
91 struct list_head list;
92};
93
5d08cd1d
CH
94/*
95 * Generic queue structure
96 *
97 * Contains common data for Rx and Tx queues
98 */
bb8c093b 99struct iwl4965_queue {
5d08cd1d
CH
100 int n_bd; /* number of BDs in this queue */
101 int write_ptr; /* 1-st empty entry (index) host_w*/
102 int read_ptr; /* last used entry (index) host_r*/
103 dma_addr_t dma_addr; /* physical addr for BD's */
104 int n_window; /* safe queue window */
105 u32 id;
106 int low_mark; /* low watermark, resume queue if free
107 * space more than this */
108 int high_mark; /* high watermark, stop queue if free
109 * space less than this */
110} __attribute__ ((packed));
111
112#define MAX_NUM_OF_TBS (20)
113
bc47279f 114/* One for each TFD */
bb8c093b 115struct iwl4965_tx_info {
5d08cd1d
CH
116 struct ieee80211_tx_status status;
117 struct sk_buff *skb[MAX_NUM_OF_TBS];
118};
119
120/**
bb8c093b 121 * struct iwl4965_tx_queue - Tx Queue for DMA
bc47279f
BC
122 * @q: generic Rx/Tx queue descriptor
123 * @bd: base of circular buffer of TFDs
124 * @cmd: array of command/Tx buffers
125 * @dma_addr_cmd: physical address of cmd/tx buffer array
126 * @txb: array of per-TFD driver data
127 * @need_update: indicates need to update read/write index
128 * @sched_retry: indicates queue is high-throughput aggregation (HT AGG) enabled
5d08cd1d 129 *
bc47279f
BC
130 * A Tx queue consists of circular buffer of BDs (a.k.a. TFDs, transmit frame
131 * descriptors) and required locking structures.
5d08cd1d 132 */
bb8c093b
CH
133struct iwl4965_tx_queue {
134 struct iwl4965_queue q;
135 struct iwl4965_tfd_frame *bd;
136 struct iwl4965_cmd *cmd;
5d08cd1d 137 dma_addr_t dma_addr_cmd;
bb8c093b 138 struct iwl4965_tx_info *txb;
5d08cd1d
CH
139 int need_update;
140 int sched_retry;
141 int active;
142};
143
144#define IWL_NUM_SCAN_RATES (2)
145
bb8c093b 146struct iwl4965_channel_tgd_info {
5d08cd1d
CH
147 u8 type;
148 s8 max_power;
149};
150
bb8c093b 151struct iwl4965_channel_tgh_info {
5d08cd1d
CH
152 s64 last_radar_time;
153};
154
155/* current Tx power values to use, one for each rate for each channel.
156 * requested power is limited by:
157 * -- regulatory EEPROM limits for this channel
158 * -- hardware capabilities (clip-powers)
159 * -- spectrum management
160 * -- user preference (e.g. iwconfig)
161 * when requested power is set, base power index must also be set. */
bb8c093b
CH
162struct iwl4965_channel_power_info {
163 struct iwl4965_tx_power tpc; /* actual radio and DSP gain settings */
5d08cd1d
CH
164 s8 power_table_index; /* actual (compenst'd) index into gain table */
165 s8 base_power_index; /* gain index for power at factory temp. */
166 s8 requested_power; /* power (dBm) requested for this chnl/rate */
167};
168
169/* current scan Tx power values to use, one for each scan rate for each
170 * channel. */
bb8c093b
CH
171struct iwl4965_scan_power_info {
172 struct iwl4965_tx_power tpc; /* actual radio and DSP gain settings */
5d08cd1d
CH
173 s8 power_table_index; /* actual (compenst'd) index into gain table */
174 s8 requested_power; /* scan pwr (dBm) requested for chnl/rate */
175};
176
fcd427bb
BC
177/* For fat_extension_channel */
178enum {
179 HT_IE_EXT_CHANNEL_NONE = 0,
180 HT_IE_EXT_CHANNEL_ABOVE,
181 HT_IE_EXT_CHANNEL_INVALID,
182 HT_IE_EXT_CHANNEL_BELOW,
183 HT_IE_EXT_CHANNEL_MAX
184};
185
5d08cd1d
CH
186/*
187 * One for each channel, holds all channel setup data
188 * Some of the fields (e.g. eeprom and flags/max_power_avg) are redundant
189 * with one another!
190 */
191#define IWL4965_MAX_RATE (33)
192
bb8c093b
CH
193struct iwl4965_channel_info {
194 struct iwl4965_channel_tgd_info tgd;
195 struct iwl4965_channel_tgh_info tgh;
fcd427bb
BC
196 struct iwl4965_eeprom_channel eeprom; /* EEPROM regulatory limit */
197 struct iwl4965_eeprom_channel fat_eeprom; /* EEPROM regulatory limit for
198 * FAT channel */
5d08cd1d
CH
199
200 u8 channel; /* channel number */
201 u8 flags; /* flags copied from EEPROM */
202 s8 max_power_avg; /* (dBm) regul. eeprom, normal Tx, any rate */
fcd427bb 203 s8 curr_txpow; /* (dBm) regulatory/spectrum/user (not h/w) limit */
5d08cd1d
CH
204 s8 min_power; /* always 0 */
205 s8 scan_power; /* (dBm) regul. eeprom, direct scans, any rate */
206
207 u8 group_index; /* 0-4, maps channel to group1/2/3/4/5 */
208 u8 band_index; /* 0-4, maps channel to band1/2/3/4/5 */
209 u8 phymode; /* MODE_IEEE80211{A,B,G} */
210
211 /* Radio/DSP gain settings for each "normal" data Tx rate.
212 * These include, in addition to RF and DSP gain, a few fields for
213 * remembering/modifying gain settings (indexes). */
bb8c093b 214 struct iwl4965_channel_power_info power_info[IWL4965_MAX_RATE];
5d08cd1d
CH
215
216 /* FAT channel info */
217 s8 fat_max_power_avg; /* (dBm) regul. eeprom, normal Tx, any rate */
218 s8 fat_curr_txpow; /* (dBm) regulatory/spectrum/user (not h/w) */
219 s8 fat_min_power; /* always 0 */
220 s8 fat_scan_power; /* (dBm) eeprom, direct scans, any rate */
221 u8 fat_flags; /* flags copied from EEPROM */
fcd427bb 222 u8 fat_extension_channel; /* HT_IE_EXT_CHANNEL_* */
5d08cd1d
CH
223
224 /* Radio/DSP gain settings for each scan rate, for directed scans. */
bb8c093b 225 struct iwl4965_scan_power_info scan_pwr_info[IWL_NUM_SCAN_RATES];
5d08cd1d
CH
226};
227
bb8c093b 228struct iwl4965_clip_group {
5d08cd1d
CH
229 /* maximum power level to prevent clipping for each rate, derived by
230 * us from this band's saturation power in EEPROM */
231 const s8 clip_powers[IWL_MAX_RATES];
232};
233
234#include "iwl-4965-rs.h"
235
236#define IWL_TX_FIFO_AC0 0
237#define IWL_TX_FIFO_AC1 1
238#define IWL_TX_FIFO_AC2 2
239#define IWL_TX_FIFO_AC3 3
240#define IWL_TX_FIFO_HCCA_1 5
241#define IWL_TX_FIFO_HCCA_2 6
242#define IWL_TX_FIFO_NONE 7
243
244/* Minimum number of queues. MAX_NUM is defined in hw specific files */
245#define IWL_MIN_NUM_QUEUES 4
246
247/* Power management (not Tx power) structures */
248
bb8c093b
CH
249struct iwl4965_power_vec_entry {
250 struct iwl4965_powertable_cmd cmd;
5d08cd1d
CH
251 u8 no_dtim;
252};
253#define IWL_POWER_RANGE_0 (0)
254#define IWL_POWER_RANGE_1 (1)
255
256#define IWL_POWER_MODE_CAM 0x00 /* Continuously Aware Mode, always on */
257#define IWL_POWER_INDEX_3 0x03
258#define IWL_POWER_INDEX_5 0x05
259#define IWL_POWER_AC 0x06
260#define IWL_POWER_BATTERY 0x07
261#define IWL_POWER_LIMIT 0x07
262#define IWL_POWER_MASK 0x0F
263#define IWL_POWER_ENABLED 0x10
264#define IWL_POWER_LEVEL(x) ((x) & IWL_POWER_MASK)
265
bb8c093b 266struct iwl4965_power_mgr {
5d08cd1d 267 spinlock_t lock;
bb8c093b
CH
268 struct iwl4965_power_vec_entry pwr_range_0[IWL_POWER_AC];
269 struct iwl4965_power_vec_entry pwr_range_1[IWL_POWER_AC];
5d08cd1d
CH
270 u8 active_index;
271 u32 dtim_val;
272};
273
274#define IEEE80211_DATA_LEN 2304
275#define IEEE80211_4ADDR_LEN 30
276#define IEEE80211_HLEN (IEEE80211_4ADDR_LEN)
277#define IEEE80211_FRAME_LEN (IEEE80211_DATA_LEN + IEEE80211_HLEN)
278
bb8c093b 279struct iwl4965_frame {
5d08cd1d
CH
280 union {
281 struct ieee80211_hdr frame;
bb8c093b 282 struct iwl4965_tx_beacon_cmd beacon;
5d08cd1d
CH
283 u8 raw[IEEE80211_FRAME_LEN];
284 u8 cmd[360];
285 } u;
286 struct list_head list;
287};
288
289#define SEQ_TO_QUEUE(x) ((x >> 8) & 0xbf)
290#define QUEUE_TO_SEQ(x) ((x & 0xbf) << 8)
291#define SEQ_TO_INDEX(x) (x & 0xff)
292#define INDEX_TO_SEQ(x) (x & 0xff)
293#define SEQ_HUGE_FRAME (0x4000)
294#define SEQ_RX_FRAME __constant_cpu_to_le16(0x8000)
295#define SEQ_TO_SN(seq) (((seq) & IEEE80211_SCTL_SEQ) >> 4)
296#define SN_TO_SEQ(ssn) (((ssn) << 4) & IEEE80211_SCTL_SEQ)
297#define MAX_SN ((IEEE80211_SCTL_SEQ) >> 4)
298
299enum {
300 /* CMD_SIZE_NORMAL = 0, */
301 CMD_SIZE_HUGE = (1 << 0),
302 /* CMD_SYNC = 0, */
303 CMD_ASYNC = (1 << 1),
304 /* CMD_NO_SKB = 0, */
305 CMD_WANT_SKB = (1 << 2),
306};
307
bb8c093b
CH
308struct iwl4965_cmd;
309struct iwl4965_priv;
5d08cd1d 310
bb8c093b
CH
311struct iwl4965_cmd_meta {
312 struct iwl4965_cmd_meta *source;
5d08cd1d
CH
313 union {
314 struct sk_buff *skb;
bb8c093b
CH
315 int (*callback)(struct iwl4965_priv *priv,
316 struct iwl4965_cmd *cmd, struct sk_buff *skb);
5d08cd1d
CH
317 } __attribute__ ((packed)) u;
318
319 /* The CMD_SIZE_HUGE flag bit indicates that the command
320 * structure is stored at the end of the shared queue memory. */
321 u32 flags;
322
323} __attribute__ ((packed));
324
bc47279f
BC
325/**
326 * struct iwl4965_cmd
327 *
328 * For allocation of the command and tx queues, this establishes the overall
329 * size of the largest command we send to uCode, except for a scan command
330 * (which is relatively huge; space is allocated separately).
331 */
bb8c093b 332struct iwl4965_cmd {
bc47279f
BC
333 struct iwl4965_cmd_meta meta; /* driver data */
334 struct iwl4965_cmd_header hdr; /* uCode API */
5d08cd1d 335 union {
bb8c093b
CH
336 struct iwl4965_addsta_cmd addsta;
337 struct iwl4965_led_cmd led;
5d08cd1d
CH
338 u32 flags;
339 u8 val8;
340 u16 val16;
341 u32 val32;
bb8c093b
CH
342 struct iwl4965_bt_cmd bt;
343 struct iwl4965_rxon_time_cmd rxon_time;
344 struct iwl4965_powertable_cmd powertable;
345 struct iwl4965_qosparam_cmd qosparam;
346 struct iwl4965_tx_cmd tx;
347 struct iwl4965_tx_beacon_cmd tx_beacon;
348 struct iwl4965_rxon_assoc_cmd rxon_assoc;
5d08cd1d
CH
349 u8 *indirect;
350 u8 payload[360];
351 } __attribute__ ((packed)) cmd;
352} __attribute__ ((packed));
353
bb8c093b 354struct iwl4965_host_cmd {
5d08cd1d
CH
355 u8 id;
356 u16 len;
bb8c093b 357 struct iwl4965_cmd_meta meta;
5d08cd1d
CH
358 const void *data;
359};
360
bb8c093b
CH
361#define TFD_MAX_PAYLOAD_SIZE (sizeof(struct iwl4965_cmd) - \
362 sizeof(struct iwl4965_cmd_meta))
5d08cd1d
CH
363
364/*
365 * RX related structures and functions
366 */
367#define RX_FREE_BUFFERS 64
368#define RX_LOW_WATERMARK 8
369
370#define SUP_RATE_11A_MAX_NUM_CHANNELS 8
371#define SUP_RATE_11B_MAX_NUM_CHANNELS 4
372#define SUP_RATE_11G_MAX_NUM_CHANNELS 12
373
374/**
bb8c093b 375 * struct iwl4965_rx_queue - Rx queue
5d08cd1d
CH
376 * @processed: Internal index to last handled Rx packet
377 * @read: Shared index to newest available Rx buffer
378 * @write: Shared index to oldest written Rx packet
379 * @free_count: Number of pre-allocated buffers in rx_free
380 * @rx_free: list of free SKBs for use
381 * @rx_used: List of Rx buffers with no SKB
382 * @need_update: flag to indicate we need to update read/write index
383 *
bb8c093b 384 * NOTE: rx_free and rx_used are used as a FIFO for iwl4965_rx_mem_buffers
5d08cd1d 385 */
bb8c093b 386struct iwl4965_rx_queue {
5d08cd1d
CH
387 __le32 *bd;
388 dma_addr_t dma_addr;
bb8c093b
CH
389 struct iwl4965_rx_mem_buffer pool[RX_QUEUE_SIZE + RX_FREE_BUFFERS];
390 struct iwl4965_rx_mem_buffer *queue[RX_QUEUE_SIZE];
5d08cd1d
CH
391 u32 processed;
392 u32 read;
393 u32 write;
394 u32 free_count;
395 struct list_head rx_free;
396 struct list_head rx_used;
397 int need_update;
398 spinlock_t lock;
399};
400
401#define IWL_SUPPORTED_RATES_IE_LEN 8
402
403#define SCAN_INTERVAL 100
404
405#define MAX_A_CHANNELS 252
406#define MIN_A_CHANNELS 7
407
408#define MAX_B_CHANNELS 14
409#define MIN_B_CHANNELS 1
410
411#define STATUS_HCMD_ACTIVE 0 /* host command in progress */
412#define STATUS_INT_ENABLED 1
413#define STATUS_RF_KILL_HW 2
414#define STATUS_RF_KILL_SW 3
415#define STATUS_INIT 4
416#define STATUS_ALIVE 5
417#define STATUS_READY 6
418#define STATUS_TEMPERATURE 7
419#define STATUS_GEO_CONFIGURED 8
420#define STATUS_EXIT_PENDING 9
421#define STATUS_IN_SUSPEND 10
422#define STATUS_STATISTICS 11
423#define STATUS_SCANNING 12
424#define STATUS_SCAN_ABORTING 13
425#define STATUS_SCAN_HW 14
426#define STATUS_POWER_PMI 15
427#define STATUS_FW_ERROR 16
428
429#define MAX_TID_COUNT 9
430
431#define IWL_INVALID_RATE 0xFF
432#define IWL_INVALID_VALUE -1
433
c8b0e6e1
CH
434#ifdef CONFIG_IWL4965_HT
435#ifdef CONFIG_IWL4965_HT_AGG
bc47279f
BC
436/**
437 * struct iwl4965_ht_agg -- aggregation status while waiting for block-ack
438 * @txq_id: Tx queue used for Tx attempt
439 * @frame_count: # frames attempted by Tx command
440 * @wait_for_ba: Expect block-ack before next Tx reply
441 * @start_idx: Index of 1st Transmit Frame Descriptor (TFD) in Tx window
442 * @bitmap0: Low order bitmap, one bit for each frame pending ACK in Tx window
443 * @bitmap1: High order, one bit for each frame pending ACK in Tx window
444 * @rate_n_flags: Rate at which Tx was attempted
445 *
446 * If REPLY_TX indicates that aggregation was attempted, driver must wait
447 * for block ack (REPLY_COMPRESSED_BA). This struct stores tx reply info
448 * until block ack arrives.
449 */
bb8c093b 450struct iwl4965_ht_agg {
5d08cd1d
CH
451 u16 txq_id;
452 u16 frame_count;
453 u16 wait_for_ba;
454 u16 start_idx;
455 u32 bitmap0;
456 u32 bitmap1;
457 u32 rate_n_flags;
458};
c8b0e6e1
CH
459#endif /* CONFIG_IWL4965_HT_AGG */
460#endif /* CONFIG_IWL4965_HT */
5d08cd1d 461
bb8c093b 462struct iwl4965_tid_data {
5d08cd1d 463 u16 seq_number;
c8b0e6e1
CH
464#ifdef CONFIG_IWL4965_HT
465#ifdef CONFIG_IWL4965_HT_AGG
bb8c093b 466 struct iwl4965_ht_agg agg;
c8b0e6e1
CH
467#endif /* CONFIG_IWL4965_HT_AGG */
468#endif /* CONFIG_IWL4965_HT */
5d08cd1d
CH
469};
470
bb8c093b 471struct iwl4965_hw_key {
5d08cd1d
CH
472 enum ieee80211_key_alg alg;
473 int keylen;
474 u8 key[32];
475};
476
bb8c093b 477union iwl4965_ht_rate_supp {
5d08cd1d
CH
478 u16 rates;
479 struct {
480 u8 siso_rate;
481 u8 mimo_rate;
482 };
483};
484
c8b0e6e1 485#ifdef CONFIG_IWL4965_HT
5d08cd1d 486#define CFG_HT_RX_AMPDU_FACTOR_DEF (0x3)
5d08cd1d
CH
487#define CFG_HT_MPDU_DENSITY_2USEC (0x5)
488#define CFG_HT_MPDU_DENSITY_DEF CFG_HT_MPDU_DENSITY_2USEC
489
9e0cc6de
RR
490struct iwl_ht_info {
491 /* self configuration data */
5d08cd1d 492 u8 is_ht;
9e0cc6de 493 u8 supported_chan_width;
5d08cd1d 494 u16 tx_mimo_ps_mode;
9e0cc6de 495 u8 is_green_field;
bb54244b 496 u8 sgf; /* HT_SHORT_GI_* short guard interval */
5d08cd1d
CH
497 u8 max_amsdu_size;
498 u8 ampdu_factor;
499 u8 mpdu_density;
9e0cc6de
RR
500 u8 supp_mcs_set[16];
501 /* BSS related data */
502 u8 control_channel;
5d08cd1d 503 u8 extension_chan_offset;
5d08cd1d 504 u8 tx_chan_width;
9e0cc6de
RR
505 u8 ht_protection;
506 u8 non_GF_STA_present;
5d08cd1d 507};
c8b0e6e1 508#endif /*CONFIG_IWL4965_HT */
5d08cd1d 509
c8b0e6e1 510#ifdef CONFIG_IWL4965_QOS
5d08cd1d 511
bb8c093b 512union iwl4965_qos_capabity {
5d08cd1d
CH
513 struct {
514 u8 edca_count:4; /* bit 0-3 */
515 u8 q_ack:1; /* bit 4 */
516 u8 queue_request:1; /* bit 5 */
517 u8 txop_request:1; /* bit 6 */
518 u8 reserved:1; /* bit 7 */
519 } q_AP;
520 struct {
521 u8 acvo_APSD:1; /* bit 0 */
522 u8 acvi_APSD:1; /* bit 1 */
523 u8 ac_bk_APSD:1; /* bit 2 */
524 u8 ac_be_APSD:1; /* bit 3 */
525 u8 q_ack:1; /* bit 4 */
526 u8 max_len:2; /* bit 5-6 */
527 u8 more_data_ack:1; /* bit 7 */
528 } q_STA;
529 u8 val;
530};
531
532/* QoS structures */
bb8c093b 533struct iwl4965_qos_info {
5d08cd1d
CH
534 int qos_enable;
535 int qos_active;
bb8c093b
CH
536 union iwl4965_qos_capabity qos_cap;
537 struct iwl4965_qosparam_cmd def_qos_parm;
5d08cd1d 538};
c8b0e6e1 539#endif /*CONFIG_IWL4965_QOS */
5d08cd1d
CH
540
541#define STA_PS_STATUS_WAKE 0
542#define STA_PS_STATUS_SLEEP 1
543
bb8c093b
CH
544struct iwl4965_station_entry {
545 struct iwl4965_addsta_cmd sta;
546 struct iwl4965_tid_data tid[MAX_TID_COUNT];
5d08cd1d
CH
547 u8 used;
548 u8 ps_status;
bb8c093b 549 struct iwl4965_hw_key keyinfo;
5d08cd1d
CH
550};
551
552/* one for each uCode image (inst/data, boot/init/runtime) */
553struct fw_desc {
554 void *v_addr; /* access by driver */
555 dma_addr_t p_addr; /* access by card's busmaster DMA */
556 u32 len; /* bytes */
557};
558
559/* uCode file layout */
bb8c093b 560struct iwl4965_ucode {
5d08cd1d
CH
561 __le32 ver; /* major/minor/subminor */
562 __le32 inst_size; /* bytes of runtime instructions */
563 __le32 data_size; /* bytes of runtime data */
564 __le32 init_size; /* bytes of initialization instructions */
565 __le32 init_data_size; /* bytes of initialization data */
566 __le32 boot_size; /* bytes of bootstrap instructions */
567 u8 data[0]; /* data in same order as "size" elements */
568};
569
570#define IWL_IBSS_MAC_HASH_SIZE 32
571
bb8c093b 572struct iwl4965_ibss_seq {
5d08cd1d
CH
573 u8 mac[ETH_ALEN];
574 u16 seq_num;
575 u16 frag_num;
576 unsigned long packet_time;
577 struct list_head list;
578};
579
bc47279f
BC
580/**
581 * struct iwl4965_driver_hw_info
582 * @max_txq_num: Max # Tx queues supported
583 * @ac_queue_count: # Tx queues for EDCA Access Categories (AC)
584 * @tx_cmd_len: Size of Tx command (but not including frame itself)
585 * @max_rxq_size: Max # Rx frames in Rx queue (must be power-of-2)
586 * @rx_buffer_size:
587 * @max_rxq_log: Log-base-2 of max_rxq_size
588 * @max_stations:
589 * @bcast_sta_id:
590 * @shared_virt: Pointer to driver/uCode shared Tx Byte Counts and Rx status
591 * @shared_phys: Physical Pointer to Tx Byte Counts and Rx status
592 */
bb8c093b 593struct iwl4965_driver_hw_info {
5d08cd1d
CH
594 u16 max_txq_num;
595 u16 ac_queue_count;
596 u16 tx_cmd_len;
597 u16 max_rxq_size;
9ee1ba47
RR
598 u32 rx_buf_size;
599 u32 max_pkt_size;
5d08cd1d
CH
600 u16 max_rxq_log;
601 u8 max_stations;
602 u8 bcast_sta_id;
603 void *shared_virt;
604 dma_addr_t shared_phys;
605};
606
5d08cd1d
CH
607#define HT_SHORT_GI_20MHZ_ONLY (1 << 0)
608#define HT_SHORT_GI_40MHZ_ONLY (1 << 1)
609
610
bb8c093b 611#define IWL_RX_HDR(x) ((struct iwl4965_rx_frame_hdr *)(\
5d08cd1d
CH
612 x->u.rx_frame.stats.payload + \
613 x->u.rx_frame.stats.phy_count))
bb8c093b 614#define IWL_RX_END(x) ((struct iwl4965_rx_frame_end *)(\
5d08cd1d
CH
615 IWL_RX_HDR(x)->payload + \
616 le16_to_cpu(IWL_RX_HDR(x)->len)))
617#define IWL_RX_STATS(x) (&x->u.rx_frame.stats)
618#define IWL_RX_DATA(x) (IWL_RX_HDR(x)->payload)
619
620
621/******************************************************************************
622 *
623 * Functions implemented in iwl-base.c which are forward declared here
624 * for use by iwl-*.c
625 *
626 *****************************************************************************/
bb8c093b
CH
627struct iwl4965_addsta_cmd;
628extern int iwl4965_send_add_station(struct iwl4965_priv *priv,
629 struct iwl4965_addsta_cmd *sta, u8 flags);
67d62035
RR
630extern u8 iwl4965_add_station_flags(struct iwl4965_priv *priv, const u8 *addr,
631 int is_ap, u8 flags, void *ht_data);
bb8c093b 632extern int iwl4965_is_network_packet(struct iwl4965_priv *priv,
5d08cd1d 633 struct ieee80211_hdr *header);
bb8c093b
CH
634extern int iwl4965_power_init_handle(struct iwl4965_priv *priv);
635extern int iwl4965_eeprom_init(struct iwl4965_priv *priv);
c8b0e6e1 636#ifdef CONFIG_IWL4965_DEBUG
bb8c093b
CH
637extern void iwl4965_report_frame(struct iwl4965_priv *priv,
638 struct iwl4965_rx_packet *pkt,
5d08cd1d
CH
639 struct ieee80211_hdr *header, int group100);
640#else
bb8c093b
CH
641static inline void iwl4965_report_frame(struct iwl4965_priv *priv,
642 struct iwl4965_rx_packet *pkt,
5d08cd1d
CH
643 struct ieee80211_hdr *header,
644 int group100) {}
645#endif
bb8c093b
CH
646extern void iwl4965_handle_data_packet_monitor(struct iwl4965_priv *priv,
647 struct iwl4965_rx_mem_buffer *rxb,
5d08cd1d
CH
648 void *data, short len,
649 struct ieee80211_rx_status *stats,
650 u16 phy_flags);
bb8c093b
CH
651extern int iwl4965_is_duplicate_packet(struct iwl4965_priv *priv,
652 struct ieee80211_hdr *header);
653extern int iwl4965_rx_queue_alloc(struct iwl4965_priv *priv);
654extern void iwl4965_rx_queue_reset(struct iwl4965_priv *priv,
655 struct iwl4965_rx_queue *rxq);
656extern int iwl4965_calc_db_from_ratio(int sig_ratio);
657extern int iwl4965_calc_sig_qual(int rssi_dbm, int noise_dbm);
658extern int iwl4965_tx_queue_init(struct iwl4965_priv *priv,
659 struct iwl4965_tx_queue *txq, int count, u32 id);
660extern void iwl4965_rx_replenish(void *data);
661extern void iwl4965_tx_queue_free(struct iwl4965_priv *priv, struct iwl4965_tx_queue *txq);
662extern int iwl4965_send_cmd_pdu(struct iwl4965_priv *priv, u8 id, u16 len,
5d08cd1d 663 const void *data);
bb8c093b
CH
664extern int __must_check iwl4965_send_cmd(struct iwl4965_priv *priv,
665 struct iwl4965_host_cmd *cmd);
666extern unsigned int iwl4965_fill_beacon_frame(struct iwl4965_priv *priv,
5d08cd1d
CH
667 struct ieee80211_hdr *hdr,
668 const u8 *dest, int left);
bb8c093b
CH
669extern int iwl4965_rx_queue_update_write_ptr(struct iwl4965_priv *priv,
670 struct iwl4965_rx_queue *q);
671extern int iwl4965_send_statistics_request(struct iwl4965_priv *priv);
672extern void iwl4965_set_decrypted_flag(struct iwl4965_priv *priv, struct sk_buff *skb,
5d08cd1d
CH
673 u32 decrypt_res,
674 struct ieee80211_rx_status *stats);
675extern __le16 *ieee80211_get_qos_ctrl(struct ieee80211_hdr *hdr);
676
bb8c093b 677extern const u8 iwl4965_broadcast_addr[ETH_ALEN];
5d08cd1d
CH
678
679/*
680 * Currently used by iwl-3945-rs... look at restructuring so that it doesn't
681 * call this... todo... fix that.
682*/
bb8c093b 683extern u8 iwl4965_sync_station(struct iwl4965_priv *priv, int sta_id,
5d08cd1d
CH
684 u16 tx_rate, u8 flags);
685
686/******************************************************************************
687 *
688 * Functions implemented in iwl-[34]*.c which are forward declared here
689 * for use by iwl-base.c
690 *
691 * NOTE: The implementation of these functions are hardware specific
692 * which is why they are in the hardware specific files (vs. iwl-base.c)
693 *
694 * Naming convention --
bb8c093b
CH
695 * iwl4965_ <-- Its part of iwlwifi (should be changed to iwl4965_)
696 * iwl4965_hw_ <-- Hardware specific (implemented in iwl-XXXX.c by all HW)
5d08cd1d 697 * iwlXXXX_ <-- Hardware specific (implemented in iwl-XXXX.c for XXXX)
bb8c093b
CH
698 * iwl4965_bg_ <-- Called from work queue context
699 * iwl4965_mac_ <-- mac80211 callback
5d08cd1d
CH
700 *
701 ****************************************************************************/
bb8c093b
CH
702extern void iwl4965_hw_rx_handler_setup(struct iwl4965_priv *priv);
703extern void iwl4965_hw_setup_deferred_work(struct iwl4965_priv *priv);
704extern void iwl4965_hw_cancel_deferred_work(struct iwl4965_priv *priv);
705extern int iwl4965_hw_rxq_stop(struct iwl4965_priv *priv);
706extern int iwl4965_hw_set_hw_setting(struct iwl4965_priv *priv);
707extern int iwl4965_hw_nic_init(struct iwl4965_priv *priv);
708extern int iwl4965_hw_nic_stop_master(struct iwl4965_priv *priv);
709extern void iwl4965_hw_txq_ctx_free(struct iwl4965_priv *priv);
710extern void iwl4965_hw_txq_ctx_stop(struct iwl4965_priv *priv);
711extern int iwl4965_hw_nic_reset(struct iwl4965_priv *priv);
712extern int iwl4965_hw_txq_attach_buf_to_tfd(struct iwl4965_priv *priv, void *tfd,
5d08cd1d 713 dma_addr_t addr, u16 len);
bb8c093b
CH
714extern int iwl4965_hw_txq_free_tfd(struct iwl4965_priv *priv, struct iwl4965_tx_queue *txq);
715extern int iwl4965_hw_get_temperature(struct iwl4965_priv *priv);
716extern int iwl4965_hw_tx_queue_init(struct iwl4965_priv *priv,
717 struct iwl4965_tx_queue *txq);
718extern unsigned int iwl4965_hw_get_beacon_cmd(struct iwl4965_priv *priv,
719 struct iwl4965_frame *frame, u8 rate);
720extern int iwl4965_hw_get_rx_read(struct iwl4965_priv *priv);
721extern void iwl4965_hw_build_tx_cmd_rate(struct iwl4965_priv *priv,
722 struct iwl4965_cmd *cmd,
5d08cd1d
CH
723 struct ieee80211_tx_control *ctrl,
724 struct ieee80211_hdr *hdr,
725 int sta_id, int tx_id);
bb8c093b
CH
726extern int iwl4965_hw_reg_send_txpower(struct iwl4965_priv *priv);
727extern int iwl4965_hw_reg_set_txpower(struct iwl4965_priv *priv, s8 power);
728extern void iwl4965_hw_rx_statistics(struct iwl4965_priv *priv,
729 struct iwl4965_rx_mem_buffer *rxb);
730extern void iwl4965_disable_events(struct iwl4965_priv *priv);
731extern int iwl4965_get_temperature(const struct iwl4965_priv *priv);
5d08cd1d
CH
732
733/**
bb8c093b 734 * iwl4965_hw_find_station - Find station id for a given BSSID
5d08cd1d
CH
735 * @bssid: MAC address of station ID to find
736 *
737 * NOTE: This should not be hardware specific but the code has
738 * not yet been merged into a single common layer for managing the
739 * station tables.
740 */
bb8c093b 741extern u8 iwl4965_hw_find_station(struct iwl4965_priv *priv, const u8 *bssid);
5d08cd1d 742
bb8c093b
CH
743extern int iwl4965_hw_channel_switch(struct iwl4965_priv *priv, u16 channel);
744extern int iwl4965_tx_queue_reclaim(struct iwl4965_priv *priv, int txq_id, int index);
5d08cd1d 745
bb8c093b 746struct iwl4965_priv;
b481de9c
ZY
747
748/*
749 * Forward declare iwl-4965.c functions for iwl-base.c
750 */
bb8c093b
CH
751extern int iwl4965_eeprom_acquire_semaphore(struct iwl4965_priv *priv);
752extern void iwl4965_eeprom_release_semaphore(struct iwl4965_priv *priv);
b481de9c 753
bb8c093b
CH
754extern int iwl4965_tx_queue_update_wr_ptr(struct iwl4965_priv *priv,
755 struct iwl4965_tx_queue *txq,
b481de9c 756 u16 byte_cnt);
bb8c093b 757extern void iwl4965_add_station(struct iwl4965_priv *priv, const u8 *addr,
b481de9c 758 int is_ap);
bb8c093b
CH
759extern void iwl4965_set_rxon_chain(struct iwl4965_priv *priv);
760extern int iwl4965_tx_cmd(struct iwl4965_priv *priv, struct iwl4965_cmd *out_cmd,
b481de9c
ZY
761 u8 sta_id, dma_addr_t txcmd_phys,
762 struct ieee80211_hdr *hdr, u8 hdr_len,
763 struct ieee80211_tx_control *ctrl, void *sta_in);
bb8c093b
CH
764extern int iwl4965_alive_notify(struct iwl4965_priv *priv);
765extern void iwl4965_update_rate_scaling(struct iwl4965_priv *priv, u8 mode);
bb8c093b
CH
766extern void iwl4965_chain_noise_reset(struct iwl4965_priv *priv);
767extern void iwl4965_init_sensitivity(struct iwl4965_priv *priv, u8 flags,
b481de9c 768 u8 force);
bb8c093b 769extern int iwl4965_set_fat_chan_info(struct iwl4965_priv *priv, int phymode,
b481de9c 770 u16 channel,
bb8c093b 771 const struct iwl4965_eeprom_channel *eeprom_ch,
b481de9c 772 u8 fat_extension_channel);
bb8c093b 773extern void iwl4965_rf_kill_ct_config(struct iwl4965_priv *priv);
b481de9c 774
c8b0e6e1 775#ifdef CONFIG_IWL4965_HT
326eeee8
RR
776extern void iwl4965_init_ht_hw_capab(struct ieee80211_ht_info *ht_info,
777 int mode);
fd105e79
RR
778extern void iwl4965_set_rxon_ht(struct iwl4965_priv *priv,
779 struct iwl_ht_info *ht_info);
67d62035
RR
780extern void iwl4965_set_ht_add_station(struct iwl4965_priv *priv, u8 index,
781 struct ieee80211_ht_info *sta_ht_inf);
c8b0e6e1 782#ifdef CONFIG_IWL4965_HT_AGG
bb8c093b 783extern int iwl4965_mac_ht_tx_agg_start(struct ieee80211_hw *hw, u8 *da,
b481de9c 784 u16 tid, u16 *start_seq_num);
bb8c093b 785extern int iwl4965_mac_ht_rx_agg_start(struct ieee80211_hw *hw, u8 *da,
b481de9c 786 u16 tid, u16 start_seq_num);
bb8c093b 787extern int iwl4965_mac_ht_rx_agg_stop(struct ieee80211_hw *hw, u8 *da,
b481de9c 788 u16 tid, int generator);
bb8c093b 789extern int iwl4965_mac_ht_tx_agg_stop(struct ieee80211_hw *hw, u8 *da,
b481de9c 790 u16 tid, int generator);
bb8c093b 791extern void iwl4965_turn_off_agg(struct iwl4965_priv *priv, u8 tid);
c8b0e6e1
CH
792#endif /* CONFIG_IWL4965_HT_AGG */
793#endif /*CONFIG_IWL4965_HT */
b481de9c
ZY
794/* Structures, enum, and defines specific to the 4965 */
795
796#define IWL4965_KW_SIZE 0x1000 /*4k */
797
bb8c093b 798struct iwl4965_kw {
b481de9c
ZY
799 dma_addr_t dma_addr;
800 void *v_addr;
801 size_t size;
802};
803
804#define TID_QUEUE_CELL_SPACING 50 /*mS */
805#define TID_QUEUE_MAX_SIZE 20
806#define TID_ROUND_VALUE 5 /* mS */
807#define TID_MAX_LOAD_COUNT 8
808
809#define TID_MAX_TIME_DIFF ((TID_QUEUE_MAX_SIZE - 1) * TID_QUEUE_CELL_SPACING)
810#define TIME_WRAP_AROUND(x, y) (((y) > (x)) ? (y) - (x) : (0-(x)) + (y))
811
812#define TID_ALL_ENABLED 0x7f
813#define TID_ALL_SPECIFIED 0xff
814#define TID_AGG_TPT_THREHOLD 0x0
815
816#define IWL_CHANNEL_WIDTH_20MHZ 0
817#define IWL_CHANNEL_WIDTH_40MHZ 1
818
819#define IWL_MIMO_PS_STATIC 0
820#define IWL_MIMO_PS_NONE 3
821#define IWL_MIMO_PS_DYNAMIC 1
822#define IWL_MIMO_PS_INVALID 2
823
824#define IWL_OPERATION_MODE_AUTO 0
825#define IWL_OPERATION_MODE_HT_ONLY 1
826#define IWL_OPERATION_MODE_MIXED 2
827#define IWL_OPERATION_MODE_20MHZ 3
828
829#define IWL_EXT_CHANNEL_OFFSET_AUTO 0
830#define IWL_EXT_CHANNEL_OFFSET_ABOVE 1
831#define IWL_EXT_CHANNEL_OFFSET_ 2
832#define IWL_EXT_CHANNEL_OFFSET_BELOW 3
833#define IWL_EXT_CHANNEL_OFFSET_MAX 4
834
835#define NRG_NUM_PREV_STAT_L 20
836#define NUM_RX_CHAINS (3)
837
b481de9c 838#define TX_POWER_IWL_ILLEGAL_VOLTAGE -10000
b481de9c 839
bb8c093b 840struct iwl4965_traffic_load {
b481de9c
ZY
841 unsigned long time_stamp;
842 u32 packet_count[TID_QUEUE_MAX_SIZE];
843 u8 queue_count;
844 u8 head;
845 u32 total;
846};
847
c8b0e6e1 848#ifdef CONFIG_IWL4965_HT_AGG
abceddb4
BC
849/**
850 * struct iwl4965_agg_control
851 * @requested_ba: bit map of tids requesting aggregation/block-ack
852 * @granted_ba: bit map of tids granted aggregation/block-ack
853 */
bb8c093b 854struct iwl4965_agg_control {
b481de9c
ZY
855 unsigned long next_retry;
856 u32 wait_for_agg_status;
857 u32 tid_retry;
858 u32 requested_ba;
859 u32 granted_ba;
860 u8 auto_agg;
861 u32 tid_traffic_load_threshold;
862 u32 ba_timeout;
bb8c093b 863 struct iwl4965_traffic_load traffic_load[TID_MAX_LOAD_COUNT];
b481de9c 864};
c8b0e6e1 865#endif /*CONFIG_IWL4965_HT_AGG */
b481de9c 866
bb8c093b 867struct iwl4965_lq_mngr {
c8b0e6e1 868#ifdef CONFIG_IWL4965_HT_AGG
bb8c093b 869 struct iwl4965_agg_control agg_ctrl;
b481de9c
ZY
870#endif
871 spinlock_t lock;
872 s32 max_window_size;
873 s32 *expected_tpt;
874 u8 *next_higher_rate;
875 u8 *next_lower_rate;
876 unsigned long stamp;
877 unsigned long stamp_last;
878 u32 flush_time;
879 u32 tx_packets;
880 u8 lq_ready;
881};
882
883
884/* Sensitivity and chain noise calibration */
885#define INTERFERENCE_DATA_AVAILABLE __constant_cpu_to_le32(1)
886#define INITIALIZATION_VALUE 0xFFFF
887#define CAL_NUM_OF_BEACONS 20
888#define MAXIMUM_ALLOWED_PATHLOSS 15
889
b481de9c
ZY
890#define CHAIN_NOISE_MAX_DELTA_GAIN_CODE 3
891
892#define MAX_FA_OFDM 50
893#define MIN_FA_OFDM 5
894#define MAX_FA_CCK 50
895#define MIN_FA_CCK 5
896
897#define NRG_MIN_CCK 97
898#define NRG_MAX_CCK 0
899
900#define AUTO_CORR_MIN_OFDM 85
901#define AUTO_CORR_MIN_OFDM_MRC 170
902#define AUTO_CORR_MIN_OFDM_X1 105
903#define AUTO_CORR_MIN_OFDM_MRC_X1 220
904#define AUTO_CORR_MAX_OFDM 120
905#define AUTO_CORR_MAX_OFDM_MRC 210
906#define AUTO_CORR_MAX_OFDM_X1 140
907#define AUTO_CORR_MAX_OFDM_MRC_X1 270
908#define AUTO_CORR_STEP_OFDM 1
909
910#define AUTO_CORR_MIN_CCK (125)
911#define AUTO_CORR_MAX_CCK (200)
912#define AUTO_CORR_MIN_CCK_MRC 200
913#define AUTO_CORR_MAX_CCK_MRC 400
914#define AUTO_CORR_STEP_CCK 3
915#define AUTO_CORR_MAX_TH_CCK 160
916
b481de9c
ZY
917#define NRG_DIFF 2
918#define NRG_STEP_CCK 2
919#define NRG_MARGIN 8
920#define MAX_NUMBER_CCK_NO_FA 100
921
922#define AUTO_CORR_CCK_MIN_VAL_DEF (125)
923
924#define CHAIN_A 0
925#define CHAIN_B 1
926#define CHAIN_C 2
927#define CHAIN_NOISE_DELTA_GAIN_INIT_VAL 4
928#define ALL_BAND_FILTER 0xFF00
929#define IN_BAND_FILTER 0xFF
930#define MIN_AVERAGE_NOISE_MAX_VALUE 0xFFFFFFFF
931
bb8c093b 932enum iwl4965_false_alarm_state {
b481de9c
ZY
933 IWL_FA_TOO_MANY = 0,
934 IWL_FA_TOO_FEW = 1,
935 IWL_FA_GOOD_RANGE = 2,
936};
937
bb8c093b 938enum iwl4965_chain_noise_state {
b481de9c
ZY
939 IWL_CHAIN_NOISE_ALIVE = 0, /* must be 0 */
940 IWL_CHAIN_NOISE_ACCUMULATE = 1,
941 IWL_CHAIN_NOISE_CALIBRATED = 2,
942};
943
bb8c093b 944enum iwl4965_sensitivity_state {
b481de9c
ZY
945 IWL_SENS_CALIB_ALLOWED = 0,
946 IWL_SENS_CALIB_NEED_REINIT = 1,
947};
948
bb8c093b 949enum iwl4965_calib_enabled_state {
b481de9c
ZY
950 IWL_CALIB_DISABLED = 0, /* must be 0 */
951 IWL_CALIB_ENABLED = 1,
952};
953
954struct statistics_general_data {
955 u32 beacon_silence_rssi_a;
956 u32 beacon_silence_rssi_b;
957 u32 beacon_silence_rssi_c;
958 u32 beacon_energy_a;
959 u32 beacon_energy_b;
960 u32 beacon_energy_c;
961};
962
963/* Sensitivity calib data */
bb8c093b 964struct iwl4965_sensitivity_data {
b481de9c
ZY
965 u32 auto_corr_ofdm;
966 u32 auto_corr_ofdm_mrc;
967 u32 auto_corr_ofdm_x1;
968 u32 auto_corr_ofdm_mrc_x1;
969 u32 auto_corr_cck;
970 u32 auto_corr_cck_mrc;
971
972 u32 last_bad_plcp_cnt_ofdm;
973 u32 last_fa_cnt_ofdm;
974 u32 last_bad_plcp_cnt_cck;
975 u32 last_fa_cnt_cck;
976
977 u32 nrg_curr_state;
978 u32 nrg_prev_state;
979 u32 nrg_value[10];
980 u8 nrg_silence_rssi[NRG_NUM_PREV_STAT_L];
981 u32 nrg_silence_ref;
982 u32 nrg_energy_idx;
983 u32 nrg_silence_idx;
984 u32 nrg_th_cck;
985 s32 nrg_auto_corr_silence_diff;
986 u32 num_in_cck_no_fa;
987 u32 nrg_th_ofdm;
988
989 u8 state;
990};
991
992/* Chain noise (differential Rx gain) calib data */
bb8c093b 993struct iwl4965_chain_noise_data {
b481de9c
ZY
994 u8 state;
995 u16 beacon_count;
996 u32 chain_noise_a;
997 u32 chain_noise_b;
998 u32 chain_noise_c;
999 u32 chain_signal_a;
1000 u32 chain_signal_b;
1001 u32 chain_signal_c;
1002 u8 disconn_array[NUM_RX_CHAINS];
1003 u8 delta_gain_code[NUM_RX_CHAINS];
1004 u8 radio_write;
1005};
1006
abceddb4
BC
1007#define EEPROM_SEM_TIMEOUT 10 /* milliseconds */
1008#define EEPROM_SEM_RETRY_LIMIT 1000 /* number of attempts (not time) */
b481de9c 1009
5d08cd1d 1010
c8b0e6e1 1011#ifdef CONFIG_IWL4965_SPECTRUM_MEASUREMENT
5d08cd1d
CH
1012
1013enum {
1014 MEASUREMENT_READY = (1 << 0),
1015 MEASUREMENT_ACTIVE = (1 << 1),
1016};
1017
1018#endif
1019
bb8c093b 1020struct iwl4965_priv {
5d08cd1d
CH
1021
1022 /* ieee device used by generic ieee processing code */
1023 struct ieee80211_hw *hw;
1024 struct ieee80211_channel *ieee_channels;
1025 struct ieee80211_rate *ieee_rates;
76bb77e0 1026 struct ieee80211_conf *cache_conf;
5d08cd1d
CH
1027
1028 /* temporary frame storage list */
1029 struct list_head free_frames;
1030 int frames_count;
1031
1032 u8 phymode;
1033 int alloc_rxb_skb;
12342c47 1034 bool add_radiotap;
5d08cd1d 1035
bb8c093b
CH
1036 void (*rx_handlers[REPLY_MAX])(struct iwl4965_priv *priv,
1037 struct iwl4965_rx_mem_buffer *rxb);
5d08cd1d
CH
1038
1039 const struct ieee80211_hw_mode *modes;
1040
c8b0e6e1 1041#ifdef CONFIG_IWL4965_SPECTRUM_MEASUREMENT
5d08cd1d 1042 /* spectrum measurement report caching */
bb8c093b 1043 struct iwl4965_spectrum_notification measure_report;
5d08cd1d
CH
1044 u8 measurement_status;
1045#endif
1046 /* ucode beacon time */
1047 u32 ucode_beacon_time;
1048
bb8c093b 1049 /* we allocate array of iwl4965_channel_info for NIC's valid channels.
5d08cd1d 1050 * Access via channel # using indirect index array */
bb8c093b 1051 struct iwl4965_channel_info *channel_info; /* channel info array */
5d08cd1d
CH
1052 u8 channel_count; /* # of channels */
1053
1054 /* each calibration channel group in the EEPROM has a derived
1055 * clip setting for each rate. */
bb8c093b 1056 const struct iwl4965_clip_group clip_groups[5];
5d08cd1d
CH
1057
1058 /* thermal calibration */
1059 s32 temperature; /* degrees Kelvin */
1060 s32 last_temperature;
1061
1062 /* Scan related variables */
1063 unsigned long last_scan_jiffies;
7878a5a4 1064 unsigned long next_scan_jiffies;
5d08cd1d
CH
1065 unsigned long scan_start;
1066 unsigned long scan_pass_start;
1067 unsigned long scan_start_tsf;
1068 int scan_bands;
1069 int one_direct_scan;
1070 u8 direct_ssid_len;
1071 u8 direct_ssid[IW_ESSID_MAX_SIZE];
bb8c093b 1072 struct iwl4965_scan_cmd *scan;
5d08cd1d
CH
1073 u8 only_active_channel;
1074
1075 /* spinlock */
1076 spinlock_t lock; /* protect general shared data */
1077 spinlock_t hcmd_lock; /* protect hcmd */
1078 struct mutex mutex;
1079
1080 /* basic pci-network driver stuff */
1081 struct pci_dev *pci_dev;
1082
1083 /* pci hardware address support */
1084 void __iomem *hw_base;
1085
1086 /* uCode images, save to reload in case of failure */
1087 struct fw_desc ucode_code; /* runtime inst */
1088 struct fw_desc ucode_data; /* runtime data original */
1089 struct fw_desc ucode_data_backup; /* runtime data save/restore */
1090 struct fw_desc ucode_init; /* initialization inst */
1091 struct fw_desc ucode_init_data; /* initialization data */
1092 struct fw_desc ucode_boot; /* bootstrap inst */
1093
1094
bb8c093b 1095 struct iwl4965_rxon_time_cmd rxon_timing;
5d08cd1d
CH
1096
1097 /* We declare this const so it can only be
1098 * changed via explicit cast within the
1099 * routines that actually update the physical
1100 * hardware */
bb8c093b
CH
1101 const struct iwl4965_rxon_cmd active_rxon;
1102 struct iwl4965_rxon_cmd staging_rxon;
5d08cd1d
CH
1103
1104 int error_recovering;
bb8c093b 1105 struct iwl4965_rxon_cmd recovery_rxon;
5d08cd1d
CH
1106
1107 /* 1st responses from initialize and runtime uCode images.
1108 * 4965's initialize alive response contains some calibration data. */
bb8c093b
CH
1109 struct iwl4965_init_alive_resp card_alive_init;
1110 struct iwl4965_alive_resp card_alive;
5d08cd1d
CH
1111
1112#ifdef LED
1113 /* LED related variables */
bb8c093b 1114 struct iwl4965_activity_blink activity;
5d08cd1d
CH
1115 unsigned long led_packets;
1116 int led_state;
1117#endif
1118
1119 u16 active_rate;
1120 u16 active_rate_basic;
1121
1122 u8 call_post_assoc_from_beacon;
1123 u8 assoc_station_added;
1124 u8 use_ant_b_for_management_frame; /* Tx antenna selection */
5d08cd1d 1125 u8 valid_antenna; /* Bit mask of antennas actually connected */
c8b0e6e1 1126#ifdef CONFIG_IWL4965_SENSITIVITY
bb8c093b
CH
1127 struct iwl4965_sensitivity_data sensitivity_data;
1128 struct iwl4965_chain_noise_data chain_noise_data;
5d08cd1d
CH
1129 u8 start_calib;
1130 __le16 sensitivity_tbl[HD_TABLE_SIZE];
c8b0e6e1 1131#endif /*CONFIG_IWL4965_SENSITIVITY*/
5d08cd1d 1132
c8b0e6e1 1133#ifdef CONFIG_IWL4965_HT
9e0cc6de 1134 struct iwl_ht_info current_ht_config;
5d08cd1d 1135#endif
5d08cd1d
CH
1136 u8 last_phy_res[100];
1137
1138 /* Rate scaling data */
bb8c093b 1139 struct iwl4965_lq_mngr lq_mngr;
5d08cd1d
CH
1140
1141 /* Rate scaling data */
1142 s8 data_retry_limit;
1143 u8 retry_rate;
1144
1145 wait_queue_head_t wait_command_queue;
1146
1147 int activity_timer_active;
1148
1149 /* Rx and Tx DMA processing queues */
bb8c093b
CH
1150 struct iwl4965_rx_queue rxq;
1151 struct iwl4965_tx_queue txq[IWL_MAX_NUM_QUEUES];
5d08cd1d 1152 unsigned long txq_ctx_active_msk;
bb8c093b 1153 struct iwl4965_kw kw; /* keep warm address */
5d08cd1d
CH
1154 u32 scd_base_addr; /* scheduler sram base address */
1155
1156 unsigned long status;
1157 u32 config;
1158
1159 int last_rx_rssi; /* From Rx packet statisitics */
1160 int last_rx_noise; /* From beacon statistics */
1161
bb8c093b 1162 struct iwl4965_power_mgr power_data;
5d08cd1d 1163
bb8c093b 1164 struct iwl4965_notif_statistics statistics;
5d08cd1d
CH
1165 unsigned long last_statistics_time;
1166
1167 /* context information */
1168 u8 essid[IW_ESSID_MAX_SIZE];
1169 u8 essid_len;
1170 u16 rates_mask;
1171
1172 u32 power_mode;
1173 u32 antenna;
1174 u8 bssid[ETH_ALEN];
1175 u16 rts_threshold;
1176 u8 mac_addr[ETH_ALEN];
1177
1178 /*station table variables */
1179 spinlock_t sta_lock;
1180 int num_stations;
bb8c093b 1181 struct iwl4965_station_entry stations[IWL_STATION_COUNT];
5d08cd1d
CH
1182
1183 /* Indication if ieee80211_ops->open has been called */
1184 int is_open;
1185
1186 u8 mac80211_registered;
1187 int is_abg;
1188
1189 u32 notif_missed_beacons;
1190
1191 /* Rx'd packet timing information */
1192 u32 last_beacon_time;
1193 u64 last_tsf;
1194
1195 /* Duplicate packet detection */
1196 u16 last_seq_num;
1197 u16 last_frag_num;
1198 unsigned long last_packet_time;
bc47279f
BC
1199
1200 /* Hash table for finding stations in IBSS network */
5d08cd1d
CH
1201 struct list_head ibss_mac_hash[IWL_IBSS_MAC_HASH_SIZE];
1202
1203 /* eeprom */
bb8c093b 1204 struct iwl4965_eeprom eeprom;
5d08cd1d
CH
1205
1206 int iw_mode;
1207
1208 struct sk_buff *ibss_beacon;
1209
1210 /* Last Rx'd beacon timestamp */
1211 u32 timestamp0;
1212 u32 timestamp1;
1213 u16 beacon_int;
bb8c093b 1214 struct iwl4965_driver_hw_info hw_setting;
5d08cd1d
CH
1215 int interface_id;
1216
1217 /* Current association information needed to configure the
1218 * hardware */
1219 u16 assoc_id;
1220 u16 assoc_capability;
1221 u8 ps_mode;
1222
c8b0e6e1 1223#ifdef CONFIG_IWL4965_QOS
bb8c093b 1224 struct iwl4965_qos_info qos_data;
c8b0e6e1 1225#endif /*CONFIG_IWL4965_QOS */
5d08cd1d
CH
1226
1227 struct workqueue_struct *workqueue;
1228
1229 struct work_struct up;
1230 struct work_struct restart;
1231 struct work_struct calibrated_work;
1232 struct work_struct scan_completed;
1233 struct work_struct rx_replenish;
1234 struct work_struct rf_kill;
1235 struct work_struct abort_scan;
1236 struct work_struct update_link_led;
1237 struct work_struct auth_work;
1238 struct work_struct report_work;
1239 struct work_struct request_scan;
1240 struct work_struct beacon_update;
1241
1242 struct tasklet_struct irq_tasklet;
1243
1244 struct delayed_work init_alive_start;
1245 struct delayed_work alive_start;
1246 struct delayed_work activity_timer;
1247 struct delayed_work thermal_periodic;
1248 struct delayed_work gather_stats;
1249 struct delayed_work scan_check;
1250 struct delayed_work post_associate;
1251
1252#define IWL_DEFAULT_TX_POWER 0x0F
1253 s8 user_txpower_limit;
1254 s8 max_channel_txpower_limit;
1255
1256#ifdef CONFIG_PM
1257 u32 pm_state[16];
1258#endif
1259
c8b0e6e1 1260#ifdef CONFIG_IWL4965_DEBUG
5d08cd1d
CH
1261 /* debugging info */
1262 u32 framecnt_to_us;
1263 atomic_t restrict_refcnt;
1264#endif
1265
1266 struct work_struct txpower_work;
c8b0e6e1 1267#ifdef CONFIG_IWL4965_SENSITIVITY
5d08cd1d
CH
1268 struct work_struct sensitivity_work;
1269#endif
1270 struct work_struct statistics_work;
1271 struct timer_list statistics_periodic;
1272
c8b0e6e1 1273#ifdef CONFIG_IWL4965_HT_AGG
5d08cd1d
CH
1274 struct work_struct agg_work;
1275#endif
bb8c093b 1276}; /*iwl4965_priv */
5d08cd1d 1277
bb8c093b 1278static inline int iwl4965_is_associated(struct iwl4965_priv *priv)
5d08cd1d
CH
1279{
1280 return (priv->active_rxon.filter_flags & RXON_FILTER_ASSOC_MSK) ? 1 : 0;
1281}
1282
bb8c093b 1283static inline int is_channel_valid(const struct iwl4965_channel_info *ch_info)
5d08cd1d
CH
1284{
1285 if (ch_info == NULL)
1286 return 0;
1287 return (ch_info->flags & EEPROM_CHANNEL_VALID) ? 1 : 0;
1288}
1289
bb8c093b 1290static inline int is_channel_narrow(const struct iwl4965_channel_info *ch_info)
5d08cd1d
CH
1291{
1292 return (ch_info->flags & EEPROM_CHANNEL_NARROW) ? 1 : 0;
1293}
1294
bb8c093b 1295static inline int is_channel_radar(const struct iwl4965_channel_info *ch_info)
5d08cd1d
CH
1296{
1297 return (ch_info->flags & EEPROM_CHANNEL_RADAR) ? 1 : 0;
1298}
1299
bb8c093b 1300static inline u8 is_channel_a_band(const struct iwl4965_channel_info *ch_info)
5d08cd1d
CH
1301{
1302 return ch_info->phymode == MODE_IEEE80211A;
1303}
1304
bb8c093b 1305static inline u8 is_channel_bg_band(const struct iwl4965_channel_info *ch_info)
5d08cd1d
CH
1306{
1307 return ((ch_info->phymode == MODE_IEEE80211B) ||
1308 (ch_info->phymode == MODE_IEEE80211G));
1309}
1310
bb8c093b 1311static inline int is_channel_passive(const struct iwl4965_channel_info *ch)
5d08cd1d
CH
1312{
1313 return (!(ch->flags & EEPROM_CHANNEL_ACTIVE)) ? 1 : 0;
1314}
1315
bb8c093b 1316static inline int is_channel_ibss(const struct iwl4965_channel_info *ch)
5d08cd1d
CH
1317{
1318 return ((ch->flags & EEPROM_CHANNEL_IBSS)) ? 1 : 0;
1319}
1320
bb8c093b
CH
1321extern const struct iwl4965_channel_info *iwl4965_get_channel_info(
1322 const struct iwl4965_priv *priv, int phymode, u16 channel);
5d08cd1d 1323
bb8c093b 1324/* Requires full declaration of iwl4965_priv before including */
5d08cd1d
CH
1325#include "iwl-4965-io.h"
1326
bb8c093b 1327#endif /* __iwl4965_4965_h__ */
This page took 0.17652 seconds and 5 git commands to generate.