iwlwifi: disable disconnected antenna for advanced bt coex
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / iwl-csr.h
CommitLineData
6f83eaa1
TW
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
1f447808 8 * Copyright(c) 2005 - 2010 Intel Corporation. All rights reserved.
6f83eaa1
TW
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
759ef89f 28 * Intel Linux Wireless <ilw@linux.intel.com>
6f83eaa1
TW
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
1f447808 33 * Copyright(c) 2005 - 2010 Intel Corporation. All rights reserved.
6f83eaa1
TW
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
65a0667b
TW
63#ifndef __iwl_csr_h__
64#define __iwl_csr_h__
9e595d24
BC
65/*
66 * CSR (control and status registers)
67 *
68 * CSR registers are mapped directly into PCI bus space, and are accessible
69 * whenever platform supplies power to device, even when device is in
70 * low power states due to driver-invoked device resets
71 * (e.g. CSR_RESET_REG_FLAG_SW_RESET) or uCode-driven power-saving modes.
72 *
73 * Use iwl_write32() and iwl_read32() family to access these registers;
74 * these provide simple PCI bus access, without waking up the MAC.
75 * Do not use iwl_write_direct32() family for these registers;
76 * no need to "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ.
77 * The MAC (uCode processor, etc.) does not need to be powered up for accessing
78 * the CSR registers.
79 *
f8701fe3 80 * NOTE: Device does need to be awake in order to read this memory
9e595d24
BC
81 * via CSR_EEPROM and CSR_OTP registers
82 */
6f83eaa1
TW
83#define CSR_BASE (0x000)
84
85#define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
9e595d24 86#define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
6f83eaa1
TW
87#define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
88#define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
89#define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
90#define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
91#define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
92#define CSR_GP_CNTRL (CSR_BASE+0x024)
93
9e595d24
BC
94/* 2nd byte of CSR_INT_COALESCING, not accessible via iwl_write32()! */
95#define CSR_INT_PERIODIC_REG (CSR_BASE+0x005)
96
6f83eaa1
TW
97/*
98 * Hardware revision info
99 * Bit fields:
100 * 31-8: Reserved
9e595d24 101 * 7-4: Type of device: see CSR_HW_REV_TYPE_xxx definitions
6f83eaa1 102 * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D
9e595d24 103 * 1-0: "Dash" (-) value, as in A-1, etc.
6f83eaa1
TW
104 *
105 * NOTE: Revision step affects calculation of CCK txpower for 4965.
9e595d24 106 * NOTE: See also CSR_HW_REV_WA_REG (work-around for bug in 4965).
6f83eaa1
TW
107 */
108#define CSR_HW_REV (CSR_BASE+0x028)
109
9e595d24
BC
110/*
111 * EEPROM and OTP (one-time-programmable) memory reads
112 *
f8701fe3
RC
113 * NOTE: Device must be awake, initialized via apm_ops.init(),
114 * in order to read.
9e595d24 115 */
6f83eaa1
TW
116#define CSR_EEPROM_REG (CSR_BASE+0x02c)
117#define CSR_EEPROM_GP (CSR_BASE+0x030)
0848e297 118#define CSR_OTP_GP_REG (CSR_BASE+0x034)
9e595d24 119
8f061891 120#define CSR_GIO_REG (CSR_BASE+0x03C)
65b7998a
WYG
121#define CSR_GP_UCODE_REG (CSR_BASE+0x048)
122#define CSR_GP_DRIVER_REG (CSR_BASE+0x050)
9e595d24
BC
123
124/*
125 * UCODE-DRIVER GP (general purpose) mailbox registers.
126 * SET/CLR registers set/clear bit(s) if "1" is written.
127 */
6f83eaa1
TW
128#define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
129#define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
130#define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
131#define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
9e595d24 132
ab53d8af 133#define CSR_LED_REG (CSR_BASE+0x094)
ef850d7c 134#define CSR_DRAM_INT_TBL_REG (CSR_BASE+0x0A0)
9e595d24
BC
135
136/* GIO Chicken Bits (PCI Express bus link power management) */
8f061891 137#define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
6f83eaa1 138
a693f187 139/* Analog phase-lock-loop configuration */
6f83eaa1 140#define CSR_ANA_PLL_CFG (CSR_BASE+0x20c)
9e595d24 141
6f83eaa1 142/*
9e595d24
BC
143 * CSR Hardware Revision Workaround Register. Indicates hardware rev;
144 * "step" determines CCK backoff for txpower calculation. Used for 4965 only.
145 * See also CSR_HW_REV register.
6f83eaa1
TW
146 * Bit fields:
147 * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step
9e595d24 148 * 1-0: "Dash" (-) value, as in C-1, etc.
6f83eaa1 149 */
32004ee4 150#define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
9e595d24 151
32004ee4
WYG
152#define CSR_DBG_HPET_MEM_REG (CSR_BASE+0x240)
153#define CSR_DBG_LINK_PWR_MGMT_REG (CSR_BASE+0x250)
6f83eaa1
TW
154
155/* Bits for CSR_HW_IF_CONFIG_REG */
156#define CSR49_HW_IF_CONFIG_REG_BIT_4965_R (0x00000010)
a395b920
TW
157#define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x00000C00)
158#define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
159#define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
6f83eaa1
TW
160
161#define CSR39_HW_IF_CONFIG_REG_BIT_3945_MB (0x00000100)
162#define CSR39_HW_IF_CONFIG_REG_BIT_3945_MM (0x00000200)
163#define CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC (0x00000400)
164#define CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE (0x00000800)
165#define CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A (0x00000000)
166#define CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B (0x00001000)
167
9e595d24
BC
168#define CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A (0x00080000)
169#define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
170#define CSR_HW_IF_CONFIG_REG_BIT_NIC_READY (0x00400000) /* PCI_OWN_SEM */
171#define CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE (0x02000000) /* ME_OWN */
172#define CSR_HW_IF_CONFIG_REG_PREPARE (0x08000000) /* WAKE_ME */
4c43e0d0 173
74ba67ed
BC
174#define CSR_INT_PERIODIC_DIS (0x00) /* disable periodic int*/
175#define CSR_INT_PERIODIC_ENA (0xFF) /* 255*32 usec ~ 8 msec*/
6f83eaa1
TW
176
177/* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
178 * acknowledged (reset) by host writing "1" to flagged bits. */
179#define CSR_INT_BIT_FH_RX (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */
180#define CSR_INT_BIT_HW_ERR (1 << 29) /* DMA hardware error FH_INT[31] */
40cefda9 181#define CSR_INT_BIT_RX_PERIODIC (1 << 28) /* Rx periodic */
6f83eaa1
TW
182#define CSR_INT_BIT_FH_TX (1 << 27) /* Tx DMA FH_INT[1:0] */
183#define CSR_INT_BIT_SCD (1 << 26) /* TXQ pointer advanced */
184#define CSR_INT_BIT_SW_ERR (1 << 25) /* uCode error */
185#define CSR_INT_BIT_RF_KILL (1 << 7) /* HW RFKILL switch GP_CNTRL[27] toggled */
186#define CSR_INT_BIT_CT_KILL (1 << 6) /* Critical temp (chip too hot) rfkill */
187#define CSR_INT_BIT_SW_RX (1 << 3) /* Rx, command responses, 3945 */
188#define CSR_INT_BIT_WAKEUP (1 << 1) /* NIC controller waking up (pwr mgmt) */
189#define CSR_INT_BIT_ALIVE (1 << 0) /* uCode interrupts once it initializes */
190
191#define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
192 CSR_INT_BIT_HW_ERR | \
193 CSR_INT_BIT_FH_TX | \
194 CSR_INT_BIT_SW_ERR | \
195 CSR_INT_BIT_RF_KILL | \
196 CSR_INT_BIT_SW_RX | \
197 CSR_INT_BIT_WAKEUP | \
198 CSR_INT_BIT_ALIVE)
199
200/* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
201#define CSR_FH_INT_BIT_ERR (1 << 31) /* Error */
202#define CSR_FH_INT_BIT_HI_PRIOR (1 << 30) /* High priority Rx, bypass coalescing */
203#define CSR39_FH_INT_BIT_RX_CHNL2 (1 << 18) /* Rx channel 2 (3945 only) */
204#define CSR_FH_INT_BIT_RX_CHNL1 (1 << 17) /* Rx channel 1 */
205#define CSR_FH_INT_BIT_RX_CHNL0 (1 << 16) /* Rx channel 0 */
206#define CSR39_FH_INT_BIT_TX_CHNL6 (1 << 6) /* Tx channel 6 (3945 only) */
207#define CSR_FH_INT_BIT_TX_CHNL1 (1 << 1) /* Tx channel 1 */
208#define CSR_FH_INT_BIT_TX_CHNL0 (1 << 0) /* Tx channel 0 */
209
210#define CSR39_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
211 CSR39_FH_INT_BIT_RX_CHNL2 | \
212 CSR_FH_INT_BIT_RX_CHNL1 | \
213 CSR_FH_INT_BIT_RX_CHNL0)
214
215
216#define CSR39_FH_INT_TX_MASK (CSR39_FH_INT_BIT_TX_CHNL6 | \
217 CSR_FH_INT_BIT_TX_CHNL1 | \
218 CSR_FH_INT_BIT_TX_CHNL0)
219
220#define CSR49_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
221 CSR_FH_INT_BIT_RX_CHNL1 | \
222 CSR_FH_INT_BIT_RX_CHNL0)
223
224#define CSR49_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \
225 CSR_FH_INT_BIT_TX_CHNL0)
226
6f4083aa
TW
227/* GPIO */
228#define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
229#define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
230#define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC (0x00000200)
6f83eaa1
TW
231
232/* RESET */
233#define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
234#define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
235#define CSR_RESET_REG_FLAG_SW_RESET (0x00000080)
236#define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
237#define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
32004ee4 238#define CSR_RESET_LINK_PWR_MGMT_DISABLED (0x80000000)
6f83eaa1 239
9e595d24
BC
240/*
241 * GP (general purpose) CONTROL REGISTER
242 * Bit fields:
243 * 27: HW_RF_KILL_SW
244 * Indicates state of (platform's) hardware RF-Kill switch
245 * 26-24: POWER_SAVE_TYPE
246 * Indicates current power-saving mode:
247 * 000 -- No power saving
248 * 001 -- MAC power-down
249 * 010 -- PHY (radio) power-down
250 * 011 -- Error
251 * 9-6: SYS_CONFIG
252 * Indicates current system configuration, reflecting pins on chip
253 * as forced high/low by device circuit board.
254 * 4: GOING_TO_SLEEP
255 * Indicates MAC is entering a power-saving sleep power-down.
256 * Not a good time to access device-internal resources.
257 * 3: MAC_ACCESS_REQ
258 * Host sets this to request and maintain MAC wakeup, to allow host
259 * access to device-internal resources. Host must wait for
260 * MAC_CLOCK_READY (and !GOING_TO_SLEEP) before accessing non-CSR
261 * device registers.
262 * 2: INIT_DONE
263 * Host sets this to put device into fully operational D0 power mode.
264 * Host resets this after SW_RESET to put device into low power mode.
265 * 0: MAC_CLOCK_READY
266 * Indicates MAC (ucode processor, etc.) is powered up and can run.
267 * Internal resources are accessible.
268 * NOTE: This does not indicate that the processor is actually running.
269 * NOTE: This does not indicate that 4965 or 3945 has completed
270 * init or post-power-down restore of internal SRAM memory.
271 * Use CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP as indication that
272 * SRAM is restored and uCode is in normal operation mode.
273 * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
274 * do not need to save/restore it.
275 * NOTE: After device reset, this bit remains "0" until host sets
276 * INIT_DONE
277 */
6f83eaa1
TW
278#define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001)
279#define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004)
280#define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008)
281#define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
282
283#define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001)
284
285#define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
286#define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE (0x04000000)
287#define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
288
289
b661c819
TW
290/* HW REV */
291#define CSR_HW_REV_TYPE_MSK (0x00000F0)
292#define CSR_HW_REV_TYPE_3945 (0x00000D0)
293#define CSR_HW_REV_TYPE_4965 (0x0000000)
fcf623df
TW
294#define CSR_HW_REV_TYPE_5300 (0x0000020)
295#define CSR_HW_REV_TYPE_5350 (0x0000030)
296#define CSR_HW_REV_TYPE_5100 (0x0000050)
297#define CSR_HW_REV_TYPE_5150 (0x0000040)
77dcb6a9 298#define CSR_HW_REV_TYPE_1000 (0x0000060)
2264596d
JS
299#define CSR_HW_REV_TYPE_6x00 (0x0000070)
300#define CSR_HW_REV_TYPE_6x50 (0x0000080)
03264339 301#define CSR_HW_REV_TYPE_6x50g2 (0x0000084)
17802211 302#define CSR_HW_REV_TYPE_6x00g2 (0x00000B0)
fcf623df 303#define CSR_HW_REV_TYPE_NONE (0x00000F0)
b661c819 304
6f83eaa1
TW
305/* EEPROM REG */
306#define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
307#define CSR_EEPROM_REG_BIT_CMD (0x00000002)
3d5717ad
ZY
308#define CSR_EEPROM_REG_MSK_ADDR (0x0000FFFC)
309#define CSR_EEPROM_REG_MSK_DATA (0xFFFF0000)
6f83eaa1
TW
310
311/* EEPROM GP */
9e595d24 312#define CSR_EEPROM_GP_VALID_MSK (0x00000007) /* signature */
6f83eaa1 313#define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
9e595d24
BC
314#define CSR_EEPROM_GP_BAD_SIGNATURE_BOTH_EEP_AND_OTP (0x00000000)
315#define CSR_EEPROM_GP_BAD_SIG_EEP_GOOD_SIG_OTP (0x00000001)
316#define CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K (0x00000002)
317#define CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K (0x00000004)
318
319/* One-time-programmable memory general purpose reg */
0848e297
WYG
320#define CSR_OTP_GP_REG_DEVICE_SELECT (0x00010000) /* 0 - EEPROM, 1 - OTP */
321#define CSR_OTP_GP_REG_OTP_ACCESS_MODE (0x00020000) /* 0 - absolute, 1 - relative */
322#define CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK (0x00100000) /* bit 20 */
323#define CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK (0x00200000) /* bit 21 */
9e595d24
BC
324
325/* GP REG */
c09430ab
WYG
326#define CSR_GP_REG_POWER_SAVE_STATUS_MSK (0x03000000) /* bit 24/25 */
327#define CSR_GP_REG_NO_POWER_SAVE (0x00000000)
328#define CSR_GP_REG_MAC_POWER_SAVE (0x01000000)
329#define CSR_GP_REG_PHY_POWER_SAVE (0x02000000)
330#define CSR_GP_REG_POWER_SAVE_ERROR (0x03000000)
6f83eaa1 331
f41bb897 332
8f061891
TW
333/* CSR GIO */
334#define CSR_GIO_REG_VAL_L0S_ENABLED (0x00000002)
335
9e595d24
BC
336/*
337 * UCODE-DRIVER GP (general purpose) mailbox register 1
338 * Host driver and uCode write and/or read this register to communicate with
339 * each other.
340 * Bit fields:
341 * 4: UCODE_DISABLE
342 * Host sets this to request permanent halt of uCode, same as
343 * sending CARD_STATE command with "halt" bit set.
344 * 3: CT_KILL_EXIT
345 * Host sets this to request exit from CT_KILL state, i.e. host thinks
346 * device temperature is low enough to continue normal operation.
347 * 2: CMD_BLOCKED
348 * Host sets this during RF KILL power-down sequence (HW, SW, CT KILL)
349 * to release uCode to clear all Tx and command queues, enter
350 * unassociated mode, and power down.
351 * NOTE: Some devices also use HBUS_TARG_MBX_C register for this bit.
352 * 1: SW_BIT_RFKILL
353 * Host sets this when issuing CARD_STATE command to request
354 * device sleep.
355 * 0: MAC_SLEEP
356 * uCode sets this when preparing a power-saving power-down.
357 * uCode resets this when power-up is complete and SRAM is sane.
358 * NOTE: 3945/4965 saves internal SRAM data to host when powering down,
359 * and must restore this data after powering back up.
360 * MAC_SLEEP is the best indication that restore is complete.
361 * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
362 * do not need to save/restore it.
363 */
6f83eaa1
TW
364#define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
365#define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
366#define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
367#define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
368
65b7998a
WYG
369/* GP Driver */
370#define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_MSK (0x00000003)
371#define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_3x3_HYB (0x00000000)
372#define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_HYB (0x00000001)
373#define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_IPA (0x00000002)
02796d77
SZ
374#define CSR_GP_DRIVER_REG_BIT_CALIB_VERSION6 (0x00000004)
375#define CSR_GP_DRIVER_REG_BIT_6050_1x2 (0x00000008)
65b7998a 376
9e595d24 377/* GIO Chicken Bits (PCI Express bus link power management) */
6f83eaa1
TW
378#define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
379#define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
380
ab53d8af
MA
381/* LED */
382#define CSR_LED_BSM_CTRL_MSK (0xFFFFFFDF)
383#define CSR_LED_REG_TRUN_ON (0x78)
384#define CSR_LED_REG_TRUN_OFF (0x38)
385
a693f187
TW
386/* ANA_PLL */
387#define CSR39_ANA_PLL_CFG_VAL (0x01000000)
388#define CSR50_ANA_PLL_CFG_VAL (0x00880300)
389
4c43e0d0
TW
390/* HPET MEM debug */
391#define CSR_DBG_HPET_MEM_REG_VAL (0xFFFF0000)
ef850d7c
MA
392
393/* DRAM INT TABLE */
394#define CSR_DRAM_INT_TBL_ENABLE (1 << 31)
395#define CSR_DRAM_INIT_TBL_WRAP_CHECK (1 << 27)
396
9e595d24
BC
397/*
398 * HBUS (Host-side Bus)
399 *
400 * HBUS registers are mapped directly into PCI bus space, but are used
401 * to indirectly access device's internal memory or registers that
402 * may be powered-down.
403 *
404 * Use iwl_write_direct32()/iwl_read_direct32() family for these registers;
405 * host must "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ
406 * to make sure the MAC (uCode processor, etc.) is powered up for accessing
407 * internal resources.
408 *
409 * Do not use iwl_write32()/iwl_read32() family to access these registers;
410 * these provide only simple PCI bus access, without waking up the MAC.
411 */
750fe639 412#define HBUS_BASE (0x400)
9e595d24 413
750fe639
TW
414/*
415 * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
416 * structures, error log, event log, verifying uCode load).
417 * First write to address register, then read from or write to data register
418 * to complete the job. Once the address register is set up, accesses to
419 * data registers auto-increment the address by one dword.
420 * Bit usage for address registers (read or write):
421 * 0-31: memory address within device
422 */
423#define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
424#define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
425#define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
426#define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
427
9e595d24
BC
428/* Mailbox C, used as workaround alternative to CSR_UCODE_DRV_GP1 mailbox */
429#define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
430#define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)
431
750fe639
TW
432/*
433 * Registers for accessing device's internal peripheral registers
434 * (e.g. SCD, BSM, etc.). First write to address register,
435 * then read from or write to data register to complete the job.
436 * Bit usage for address registers (read or write):
437 * 0-15: register address (offset) within device
438 * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword)
439 */
440#define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
441#define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
442#define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
443#define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
444
445/*
9e595d24 446 * Per-Tx-queue write pointer (index, really!)
750fe639
TW
447 * Indicates index to next TFD that driver will fill (1 past latest filled).
448 * Bit usage:
449 * 0-7: queue write index
450 * 11-8: queue selector
451 */
452#define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
750fe639 453
65a0667b 454#endif /* !__iwl_csr_h__ */
This page took 0.575217 seconds and 5 git commands to generate.