iwlwifi: mvm: rs: fix a potential NULL deref
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / iwl-csr.h
CommitLineData
6f83eaa1
TW
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
128e63ef 8 * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
6f83eaa1
TW
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
410dc5aa 25 * in the file called COPYING.
6f83eaa1
TW
26 *
27 * Contact Information:
759ef89f 28 * Intel Linux Wireless <ilw@linux.intel.com>
6f83eaa1
TW
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
128e63ef 33 * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
6f83eaa1
TW
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
65a0667b
TW
63#ifndef __iwl_csr_h__
64#define __iwl_csr_h__
9e595d24
BC
65/*
66 * CSR (control and status registers)
67 *
68 * CSR registers are mapped directly into PCI bus space, and are accessible
69 * whenever platform supplies power to device, even when device is in
70 * low power states due to driver-invoked device resets
71 * (e.g. CSR_RESET_REG_FLAG_SW_RESET) or uCode-driven power-saving modes.
72 *
73 * Use iwl_write32() and iwl_read32() family to access these registers;
74 * these provide simple PCI bus access, without waking up the MAC.
75 * Do not use iwl_write_direct32() family for these registers;
76 * no need to "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ.
77 * The MAC (uCode processor, etc.) does not need to be powered up for accessing
78 * the CSR registers.
79 *
f8701fe3 80 * NOTE: Device does need to be awake in order to read this memory
9e595d24
BC
81 * via CSR_EEPROM and CSR_OTP registers
82 */
6f83eaa1
TW
83#define CSR_BASE (0x000)
84
85#define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
9e595d24 86#define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
6f83eaa1
TW
87#define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
88#define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
89#define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
90#define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
91#define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
92#define CSR_GP_CNTRL (CSR_BASE+0x024)
93
9e595d24
BC
94/* 2nd byte of CSR_INT_COALESCING, not accessible via iwl_write32()! */
95#define CSR_INT_PERIODIC_REG (CSR_BASE+0x005)
96
6f83eaa1
TW
97/*
98 * Hardware revision info
99 * Bit fields:
08838cde
EG
100 * 31-16: Reserved
101 * 15-4: Type of device: see CSR_HW_REV_TYPE_xxx definitions
6f83eaa1 102 * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D
9e595d24 103 * 1-0: "Dash" (-) value, as in A-1, etc.
6f83eaa1
TW
104 */
105#define CSR_HW_REV (CSR_BASE+0x028)
106
9e595d24
BC
107/*
108 * EEPROM and OTP (one-time-programmable) memory reads
109 *
f8701fe3
RC
110 * NOTE: Device must be awake, initialized via apm_ops.init(),
111 * in order to read.
9e595d24 112 */
6f83eaa1
TW
113#define CSR_EEPROM_REG (CSR_BASE+0x02c)
114#define CSR_EEPROM_GP (CSR_BASE+0x030)
0848e297 115#define CSR_OTP_GP_REG (CSR_BASE+0x034)
9e595d24 116
8f061891 117#define CSR_GIO_REG (CSR_BASE+0x03C)
65b7998a
WYG
118#define CSR_GP_UCODE_REG (CSR_BASE+0x048)
119#define CSR_GP_DRIVER_REG (CSR_BASE+0x050)
9e595d24
BC
120
121/*
122 * UCODE-DRIVER GP (general purpose) mailbox registers.
123 * SET/CLR registers set/clear bit(s) if "1" is written.
124 */
6f83eaa1
TW
125#define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
126#define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
127#define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
128#define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
9e595d24 129
ab53d8af 130#define CSR_LED_REG (CSR_BASE+0x094)
ef850d7c 131#define CSR_DRAM_INT_TBL_REG (CSR_BASE+0x0A0)
f81c1f48
WYG
132#define CSR_MAC_SHADOW_REG_CTRL (CSR_BASE+0x0A8) /* 6000 and up */
133
9e595d24
BC
134
135/* GIO Chicken Bits (PCI Express bus link power management) */
8f061891 136#define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
6f83eaa1 137
a693f187 138/* Analog phase-lock-loop configuration */
6f83eaa1 139#define CSR_ANA_PLL_CFG (CSR_BASE+0x20c)
9e595d24 140
6f83eaa1 141/*
9e595d24
BC
142 * CSR Hardware Revision Workaround Register. Indicates hardware rev;
143 * "step" determines CCK backoff for txpower calculation. Used for 4965 only.
144 * See also CSR_HW_REV register.
6f83eaa1
TW
145 * Bit fields:
146 * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step
9e595d24 147 * 1-0: "Dash" (-) value, as in C-1, etc.
6f83eaa1 148 */
32004ee4 149#define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
9e595d24 150
32004ee4
WYG
151#define CSR_DBG_HPET_MEM_REG (CSR_BASE+0x240)
152#define CSR_DBG_LINK_PWR_MGMT_REG (CSR_BASE+0x250)
6f83eaa1
TW
153
154/* Bits for CSR_HW_IF_CONFIG_REG */
7b6a2be9
EG
155#define CSR_HW_IF_CONFIG_REG_MSK_MAC_DASH (0x00000003)
156#define CSR_HW_IF_CONFIG_REG_MSK_MAC_STEP (0x0000000C)
157#define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x000000C0)
158#define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
a395b920 159#define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
7b6a2be9
EG
160#define CSR_HW_IF_CONFIG_REG_MSK_PHY_TYPE (0x00000C00)
161#define CSR_HW_IF_CONFIG_REG_MSK_PHY_DASH (0x00003000)
162#define CSR_HW_IF_CONFIG_REG_MSK_PHY_STEP (0x0000C000)
163
164#define CSR_HW_IF_CONFIG_REG_POS_MAC_DASH (0)
165#define CSR_HW_IF_CONFIG_REG_POS_MAC_STEP (2)
166#define CSR_HW_IF_CONFIG_REG_POS_BOARD_VER (6)
167#define CSR_HW_IF_CONFIG_REG_POS_PHY_TYPE (10)
168#define CSR_HW_IF_CONFIG_REG_POS_PHY_DASH (12)
169#define CSR_HW_IF_CONFIG_REG_POS_PHY_STEP (14)
6f83eaa1 170
9e595d24
BC
171#define CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A (0x00080000)
172#define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
173#define CSR_HW_IF_CONFIG_REG_BIT_NIC_READY (0x00400000) /* PCI_OWN_SEM */
174#define CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE (0x02000000) /* ME_OWN */
175#define CSR_HW_IF_CONFIG_REG_PREPARE (0x08000000) /* WAKE_ME */
4c43e0d0 176
74ba67ed
BC
177#define CSR_INT_PERIODIC_DIS (0x00) /* disable periodic int*/
178#define CSR_INT_PERIODIC_ENA (0xFF) /* 255*32 usec ~ 8 msec*/
6f83eaa1
TW
179
180/* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
181 * acknowledged (reset) by host writing "1" to flagged bits. */
182#define CSR_INT_BIT_FH_RX (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */
183#define CSR_INT_BIT_HW_ERR (1 << 29) /* DMA hardware error FH_INT[31] */
40cefda9 184#define CSR_INT_BIT_RX_PERIODIC (1 << 28) /* Rx periodic */
6f83eaa1
TW
185#define CSR_INT_BIT_FH_TX (1 << 27) /* Tx DMA FH_INT[1:0] */
186#define CSR_INT_BIT_SCD (1 << 26) /* TXQ pointer advanced */
187#define CSR_INT_BIT_SW_ERR (1 << 25) /* uCode error */
188#define CSR_INT_BIT_RF_KILL (1 << 7) /* HW RFKILL switch GP_CNTRL[27] toggled */
189#define CSR_INT_BIT_CT_KILL (1 << 6) /* Critical temp (chip too hot) rfkill */
f7d046f9 190#define CSR_INT_BIT_SW_RX (1 << 3) /* Rx, command responses */
6f83eaa1
TW
191#define CSR_INT_BIT_WAKEUP (1 << 1) /* NIC controller waking up (pwr mgmt) */
192#define CSR_INT_BIT_ALIVE (1 << 0) /* uCode interrupts once it initializes */
193
194#define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
195 CSR_INT_BIT_HW_ERR | \
196 CSR_INT_BIT_FH_TX | \
197 CSR_INT_BIT_SW_ERR | \
198 CSR_INT_BIT_RF_KILL | \
199 CSR_INT_BIT_SW_RX | \
200 CSR_INT_BIT_WAKEUP | \
eef31718
EG
201 CSR_INT_BIT_ALIVE | \
202 CSR_INT_BIT_RX_PERIODIC)
6f83eaa1
TW
203
204/* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
205#define CSR_FH_INT_BIT_ERR (1 << 31) /* Error */
206#define CSR_FH_INT_BIT_HI_PRIOR (1 << 30) /* High priority Rx, bypass coalescing */
6f83eaa1
TW
207#define CSR_FH_INT_BIT_RX_CHNL1 (1 << 17) /* Rx channel 1 */
208#define CSR_FH_INT_BIT_RX_CHNL0 (1 << 16) /* Rx channel 0 */
6f83eaa1
TW
209#define CSR_FH_INT_BIT_TX_CHNL1 (1 << 1) /* Tx channel 1 */
210#define CSR_FH_INT_BIT_TX_CHNL0 (1 << 0) /* Tx channel 0 */
211
f7d046f9
WYG
212#define CSR_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
213 CSR_FH_INT_BIT_RX_CHNL1 | \
214 CSR_FH_INT_BIT_RX_CHNL0)
6f83eaa1 215
f7d046f9
WYG
216#define CSR_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \
217 CSR_FH_INT_BIT_TX_CHNL0)
6f83eaa1 218
6f4083aa
TW
219/* GPIO */
220#define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
221#define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
222#define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC (0x00000200)
6f83eaa1
TW
223
224/* RESET */
225#define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
226#define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
227#define CSR_RESET_REG_FLAG_SW_RESET (0x00000080)
228#define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
229#define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
32004ee4 230#define CSR_RESET_LINK_PWR_MGMT_DISABLED (0x80000000)
6f83eaa1 231
9e595d24
BC
232/*
233 * GP (general purpose) CONTROL REGISTER
234 * Bit fields:
235 * 27: HW_RF_KILL_SW
236 * Indicates state of (platform's) hardware RF-Kill switch
237 * 26-24: POWER_SAVE_TYPE
238 * Indicates current power-saving mode:
239 * 000 -- No power saving
240 * 001 -- MAC power-down
241 * 010 -- PHY (radio) power-down
242 * 011 -- Error
243 * 9-6: SYS_CONFIG
244 * Indicates current system configuration, reflecting pins on chip
245 * as forced high/low by device circuit board.
246 * 4: GOING_TO_SLEEP
247 * Indicates MAC is entering a power-saving sleep power-down.
248 * Not a good time to access device-internal resources.
249 * 3: MAC_ACCESS_REQ
250 * Host sets this to request and maintain MAC wakeup, to allow host
251 * access to device-internal resources. Host must wait for
252 * MAC_CLOCK_READY (and !GOING_TO_SLEEP) before accessing non-CSR
253 * device registers.
254 * 2: INIT_DONE
255 * Host sets this to put device into fully operational D0 power mode.
256 * Host resets this after SW_RESET to put device into low power mode.
257 * 0: MAC_CLOCK_READY
258 * Indicates MAC (ucode processor, etc.) is powered up and can run.
259 * Internal resources are accessible.
260 * NOTE: This does not indicate that the processor is actually running.
f7d046f9 261 * NOTE: This does not indicate that device has completed
9e595d24
BC
262 * init or post-power-down restore of internal SRAM memory.
263 * Use CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP as indication that
264 * SRAM is restored and uCode is in normal operation mode.
265 * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
266 * do not need to save/restore it.
267 * NOTE: After device reset, this bit remains "0" until host sets
268 * INIT_DONE
269 */
6f83eaa1
TW
270#define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001)
271#define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004)
272#define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008)
273#define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
274
275#define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001)
276
277#define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
278#define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE (0x04000000)
279#define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
280
281
b661c819 282/* HW REV */
08838cde
EG
283#define CSR_HW_REV_DASH(_val) (((_val) & 0x0000003) >> 0)
284#define CSR_HW_REV_STEP(_val) (((_val) & 0x000000C) >> 2)
285
286#define CSR_HW_REV_TYPE_MSK (0x000FFF0)
fcf623df
TW
287#define CSR_HW_REV_TYPE_5300 (0x0000020)
288#define CSR_HW_REV_TYPE_5350 (0x0000030)
289#define CSR_HW_REV_TYPE_5100 (0x0000050)
290#define CSR_HW_REV_TYPE_5150 (0x0000040)
77dcb6a9 291#define CSR_HW_REV_TYPE_1000 (0x0000060)
2264596d
JS
292#define CSR_HW_REV_TYPE_6x00 (0x0000070)
293#define CSR_HW_REV_TYPE_6x50 (0x0000080)
14a75766
WYG
294#define CSR_HW_REV_TYPE_6150 (0x0000084)
295#define CSR_HW_REV_TYPE_6x05 (0x00000B0)
296#define CSR_HW_REV_TYPE_6x30 CSR_HW_REV_TYPE_6x05
fcdf1f73
WYG
297#define CSR_HW_REV_TYPE_6x35 CSR_HW_REV_TYPE_6x05
298#define CSR_HW_REV_TYPE_2x30 (0x00000C0)
299#define CSR_HW_REV_TYPE_2x00 (0x0000100)
8c3d1161
WYG
300#define CSR_HW_REV_TYPE_105 (0x0000110)
301#define CSR_HW_REV_TYPE_135 (0x0000120)
fcdf1f73 302#define CSR_HW_REV_TYPE_NONE (0x00001F0)
b661c819 303
6f83eaa1
TW
304/* EEPROM REG */
305#define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
306#define CSR_EEPROM_REG_BIT_CMD (0x00000002)
3d5717ad
ZY
307#define CSR_EEPROM_REG_MSK_ADDR (0x0000FFFC)
308#define CSR_EEPROM_REG_MSK_DATA (0xFFFF0000)
6f83eaa1
TW
309
310/* EEPROM GP */
9e595d24 311#define CSR_EEPROM_GP_VALID_MSK (0x00000007) /* signature */
6f83eaa1 312#define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
9e595d24
BC
313#define CSR_EEPROM_GP_BAD_SIGNATURE_BOTH_EEP_AND_OTP (0x00000000)
314#define CSR_EEPROM_GP_BAD_SIG_EEP_GOOD_SIG_OTP (0x00000001)
315#define CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K (0x00000002)
316#define CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K (0x00000004)
317
318/* One-time-programmable memory general purpose reg */
0848e297
WYG
319#define CSR_OTP_GP_REG_DEVICE_SELECT (0x00010000) /* 0 - EEPROM, 1 - OTP */
320#define CSR_OTP_GP_REG_OTP_ACCESS_MODE (0x00020000) /* 0 - absolute, 1 - relative */
321#define CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK (0x00100000) /* bit 20 */
322#define CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK (0x00200000) /* bit 21 */
9e595d24
BC
323
324/* GP REG */
c09430ab
WYG
325#define CSR_GP_REG_POWER_SAVE_STATUS_MSK (0x03000000) /* bit 24/25 */
326#define CSR_GP_REG_NO_POWER_SAVE (0x00000000)
327#define CSR_GP_REG_MAC_POWER_SAVE (0x01000000)
328#define CSR_GP_REG_PHY_POWER_SAVE (0x02000000)
329#define CSR_GP_REG_POWER_SAVE_ERROR (0x03000000)
6f83eaa1 330
f41bb897 331
8f061891
TW
332/* CSR GIO */
333#define CSR_GIO_REG_VAL_L0S_ENABLED (0x00000002)
334
9e595d24
BC
335/*
336 * UCODE-DRIVER GP (general purpose) mailbox register 1
337 * Host driver and uCode write and/or read this register to communicate with
338 * each other.
339 * Bit fields:
340 * 4: UCODE_DISABLE
341 * Host sets this to request permanent halt of uCode, same as
342 * sending CARD_STATE command with "halt" bit set.
343 * 3: CT_KILL_EXIT
344 * Host sets this to request exit from CT_KILL state, i.e. host thinks
345 * device temperature is low enough to continue normal operation.
346 * 2: CMD_BLOCKED
347 * Host sets this during RF KILL power-down sequence (HW, SW, CT KILL)
348 * to release uCode to clear all Tx and command queues, enter
349 * unassociated mode, and power down.
350 * NOTE: Some devices also use HBUS_TARG_MBX_C register for this bit.
351 * 1: SW_BIT_RFKILL
352 * Host sets this when issuing CARD_STATE command to request
353 * device sleep.
354 * 0: MAC_SLEEP
355 * uCode sets this when preparing a power-saving power-down.
356 * uCode resets this when power-up is complete and SRAM is sane.
f7d046f9 357 * NOTE: device saves internal SRAM data to host when powering down,
9e595d24
BC
358 * and must restore this data after powering back up.
359 * MAC_SLEEP is the best indication that restore is complete.
360 * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
361 * do not need to save/restore it.
362 */
6f83eaa1
TW
363#define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
364#define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
365#define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
366#define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
c8ac61cf 367#define CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE (0x00000020)
6f83eaa1 368
65b7998a
WYG
369/* GP Driver */
370#define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_MSK (0x00000003)
371#define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_3x3_HYB (0x00000000)
372#define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_HYB (0x00000001)
373#define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_IPA (0x00000002)
02796d77
SZ
374#define CSR_GP_DRIVER_REG_BIT_CALIB_VERSION6 (0x00000004)
375#define CSR_GP_DRIVER_REG_BIT_6050_1x2 (0x00000008)
65b7998a 376
52e6b85f
WYG
377#define CSR_GP_DRIVER_REG_BIT_RADIO_IQ_INVER (0x00000080)
378
9e595d24 379/* GIO Chicken Bits (PCI Express bus link power management) */
6f83eaa1
TW
380#define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
381#define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
382
ab53d8af
MA
383/* LED */
384#define CSR_LED_BSM_CTRL_MSK (0xFFFFFFDF)
c8f9b0fe
EL
385#define CSR_LED_REG_TURN_ON (0x60)
386#define CSR_LED_REG_TURN_OFF (0x20)
ab53d8af 387
a693f187 388/* ANA_PLL */
a693f187
TW
389#define CSR50_ANA_PLL_CFG_VAL (0x00880300)
390
4c43e0d0
TW
391/* HPET MEM debug */
392#define CSR_DBG_HPET_MEM_REG_VAL (0xFFFF0000)
ef850d7c
MA
393
394/* DRAM INT TABLE */
395#define CSR_DRAM_INT_TBL_ENABLE (1 << 31)
396#define CSR_DRAM_INIT_TBL_WRAP_CHECK (1 << 27)
397
e2d6f4e7
EH
398/* SECURE boot registers */
399#define CSR_SECURE_BOOT_CONFIG_ADDR (0x100)
400enum secure_boot_config_reg {
401 CSR_SECURE_BOOT_CONFIG_INSPECTOR_BURNED_IN_OTP = 0x00000001,
402 CSR_SECURE_BOOT_CONFIG_INSPECTOR_NOT_REQ = 0x00000002,
403};
404
405#define CSR_SECURE_BOOT_CPU1_STATUS_ADDR (0x100)
406#define CSR_SECURE_BOOT_CPU2_STATUS_ADDR (0x100)
407enum secure_boot_status_reg {
408 CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS = 0x00000003,
409 CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED = 0x00000002,
410 CSR_SECURE_BOOT_CPU_STATUS_VERF_SUCCESS = 0x00000004,
411 CSR_SECURE_BOOT_CPU_STATUS_VERF_FAIL = 0x00000008,
412 CSR_SECURE_BOOT_CPU_STATUS_SIGN_VERF_FAIL = 0x00000010,
413};
414
415#define CSR_UCODE_LOAD_STATUS_ADDR (0x100)
416enum secure_load_status_reg {
417 CSR_CPU_STATUS_LOADING_STARTED = 0x00000001,
418 CSR_CPU_STATUS_LOADING_COMPLETED = 0x00000002,
419 CSR_CPU_STATUS_NUM_OF_LAST_COMPLETED = 0x000000F8,
420 CSR_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK = 0x0000FF00,
421};
422
423#define CSR_SECURE_INSPECTOR_CODE_ADDR (0x100)
424#define CSR_SECURE_INSPECTOR_DATA_ADDR (0x100)
425
426#define CSR_SECURE_TIME_OUT (100)
427
428#define FH_TCSR_0_REG0 (0x1D00)
429
9e595d24
BC
430/*
431 * HBUS (Host-side Bus)
432 *
433 * HBUS registers are mapped directly into PCI bus space, but are used
434 * to indirectly access device's internal memory or registers that
435 * may be powered-down.
436 *
437 * Use iwl_write_direct32()/iwl_read_direct32() family for these registers;
438 * host must "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ
439 * to make sure the MAC (uCode processor, etc.) is powered up for accessing
440 * internal resources.
441 *
442 * Do not use iwl_write32()/iwl_read32() family to access these registers;
443 * these provide only simple PCI bus access, without waking up the MAC.
444 */
750fe639 445#define HBUS_BASE (0x400)
9e595d24 446
750fe639
TW
447/*
448 * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
449 * structures, error log, event log, verifying uCode load).
450 * First write to address register, then read from or write to data register
451 * to complete the job. Once the address register is set up, accesses to
452 * data registers auto-increment the address by one dword.
453 * Bit usage for address registers (read or write):
454 * 0-31: memory address within device
455 */
456#define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
457#define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
458#define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
459#define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
460
9e595d24
BC
461/* Mailbox C, used as workaround alternative to CSR_UCODE_DRV_GP1 mailbox */
462#define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
463#define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)
464
750fe639
TW
465/*
466 * Registers for accessing device's internal peripheral registers
467 * (e.g. SCD, BSM, etc.). First write to address register,
468 * then read from or write to data register to complete the job.
469 * Bit usage for address registers (read or write):
470 * 0-15: register address (offset) within device
471 * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword)
472 */
473#define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
474#define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
475#define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
476#define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
477
f8c6c6b5
AB
478/* Used to enable DBGM */
479#define HBUS_TARG_TEST_REG (HBUS_BASE+0x05c)
480
750fe639 481/*
9e595d24 482 * Per-Tx-queue write pointer (index, really!)
750fe639
TW
483 * Indicates index to next TFD that driver will fill (1 past latest filled).
484 * Bit usage:
485 * 0-7: queue write index
486 * 11-8: queue selector
487 */
488#define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
750fe639 489
7a10e3e4
EG
490/**********************************************************
491 * CSR values
492 **********************************************************/
493 /*
494 * host interrupt timeout value
495 * used with setting interrupt coalescing timer
496 * the CSR_INT_COALESCING is an 8 bit register in 32-usec unit
497 *
498 * default interrupt coalescing timer is 64 x 32 = 2048 usecs
7a10e3e4
EG
499 */
500#define IWL_HOST_INT_TIMEOUT_MAX (0xFF)
501#define IWL_HOST_INT_TIMEOUT_DEF (0x40)
502#define IWL_HOST_INT_TIMEOUT_MIN (0x0)
6960a059 503#define IWL_HOST_INT_OPER_MODE BIT(31)
7a10e3e4 504
9ee718aa
EL
505/*****************************************************************************
506 * 7000/3000 series SHR DTS addresses *
507 *****************************************************************************/
508
509/* Diode Results Register Structure: */
510enum dtd_diode_reg {
511 DTS_DIODE_REG_DIG_VAL = 0x000000FF, /* bits [7:0] */
512 DTS_DIODE_REG_VREF_LOW = 0x0000FF00, /* bits [15:8] */
513 DTS_DIODE_REG_VREF_HIGH = 0x00FF0000, /* bits [23:16] */
514 DTS_DIODE_REG_VREF_ID = 0x03000000, /* bits [25:24] */
515 DTS_DIODE_REG_PASS_ONCE = 0x80000000, /* bits [31:31] */
516 DTS_DIODE_REG_FLAGS_MSK = 0xFF000000, /* bits [31:24] */
517/* Those are the masks INSIDE the flags bit-field: */
518 DTS_DIODE_REG_FLAGS_VREFS_ID_POS = 0,
519 DTS_DIODE_REG_FLAGS_VREFS_ID = 0x00000003, /* bits [1:0] */
520 DTS_DIODE_REG_FLAGS_PASS_ONCE_POS = 7,
521 DTS_DIODE_REG_FLAGS_PASS_ONCE = 0x00000080, /* bits [7:7] */
522};
523
65a0667b 524#endif /* !__iwl_csr_h__ */
This page took 0.74092 seconds and 5 git commands to generate.