iwlwifi: move iwl_have_debug_level
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / iwl-trans-pcie-tx.c
CommitLineData
1053d35f
RR
1/******************************************************************************
2 *
fb4961db 3 * Copyright(c) 2003 - 2012 Intel Corporation. All rights reserved.
1053d35f
RR
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
759ef89f 25 * Intel Linux Wireless <ilw@linux.intel.com>
1053d35f
RR
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
fd4abac5 29#include <linux/etherdevice.h>
5a0e3ad6 30#include <linux/slab.h>
253a634c 31#include <linux/sched.h>
253a634c 32
522376d2
EG
33#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
1053d35f 36#include "iwl-io.h"
522376d2 37#include "iwl-agn-hw.h"
ed277c93 38#include "iwl-op-mode.h"
c17d0681 39#include "iwl-trans-pcie-int.h"
1053d35f 40
522376d2
EG
41#define IWL_TX_CRC_SIZE 4
42#define IWL_TX_DELIMITER_SIZE 4
43
48d42c42
EG
44/**
45 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
46 */
6d8f6eeb 47void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
48d42c42
EG
48 struct iwl_tx_queue *txq,
49 u16 byte_cnt)
50{
105183b1 51 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
105183b1
EG
52 struct iwl_trans_pcie *trans_pcie =
53 IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
54 int write_ptr = txq->q.write_ptr;
55 int txq_id = txq->q.id;
56 u8 sec_ctl = 0;
57 u8 sta_id = 0;
58 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
59 __le16 bc_ent;
132f98c2 60 struct iwl_tx_cmd *tx_cmd =
bf8440e6 61 (void *) txq->entries[txq->q.write_ptr].cmd->payload;
48d42c42 62
105183b1
EG
63 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
64
48d42c42
EG
65 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
66
132f98c2
EG
67 sta_id = tx_cmd->sta_id;
68 sec_ctl = tx_cmd->sec_ctl;
48d42c42
EG
69
70 switch (sec_ctl & TX_CMD_SEC_MSK) {
71 case TX_CMD_SEC_CCM:
72 len += CCMP_MIC_LEN;
73 break;
74 case TX_CMD_SEC_TKIP:
75 len += TKIP_ICV_LEN;
76 break;
77 case TX_CMD_SEC_WEP:
78 len += WEP_IV_LEN + WEP_ICV_LEN;
79 break;
80 }
81
82 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
83
84 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
85
86 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
87 scd_bc_tbl[txq_id].
88 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
89}
90
fd4abac5
TW
91/**
92 * iwl_txq_update_write_ptr - Send new write index to hardware
93 */
fd656935 94void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
fd4abac5
TW
95{
96 u32 reg = 0;
fd4abac5
TW
97 int txq_id = txq->q.id;
98
99 if (txq->need_update == 0)
7bfedc59 100 return;
fd4abac5 101
035f7ff2 102 if (trans->cfg->base_params->shadow_reg_enable) {
f81c1f48 103 /* shadow register enabled */
1042db2a 104 iwl_write32(trans, HBUS_TARG_WRPTR,
f81c1f48
WYG
105 txq->q.write_ptr | (txq_id << 8));
106 } else {
47107e84
DF
107 struct iwl_trans_pcie *trans_pcie =
108 IWL_TRANS_GET_PCIE_TRANS(trans);
f81c1f48 109 /* if we're trying to save power */
01d651d4 110 if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
f81c1f48
WYG
111 /* wake up nic if it's powered down ...
112 * uCode will wake up, and interrupt us again, so next
113 * time we'll skip this part. */
1042db2a 114 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
fd4abac5 115
f81c1f48 116 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
fd656935 117 IWL_DEBUG_INFO(trans,
f81c1f48
WYG
118 "Tx queue %d requesting wakeup,"
119 " GP1 = 0x%x\n", txq_id, reg);
1042db2a 120 iwl_set_bit(trans, CSR_GP_CNTRL,
f81c1f48
WYG
121 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
122 return;
123 }
fd4abac5 124
1042db2a 125 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
fd4abac5 126 txq->q.write_ptr | (txq_id << 8));
fd4abac5 127
f81c1f48
WYG
128 /*
129 * else not in power-save mode,
130 * uCode will never sleep when we're
131 * trying to tx (during RFKILL, we're not trying to tx).
132 */
133 } else
1042db2a 134 iwl_write32(trans, HBUS_TARG_WRPTR,
f81c1f48
WYG
135 txq->q.write_ptr | (txq_id << 8));
136 }
fd4abac5 137 txq->need_update = 0;
fd4abac5 138}
fd4abac5 139
214d14d4
JB
140static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
141{
142 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
143
144 dma_addr_t addr = get_unaligned_le32(&tb->lo);
145 if (sizeof(dma_addr_t) > sizeof(u32))
146 addr |=
147 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
148
149 return addr;
150}
151
152static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
153{
154 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
155
156 return le16_to_cpu(tb->hi_n_len) >> 4;
157}
158
159static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
160 dma_addr_t addr, u16 len)
161{
162 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
163 u16 hi_n_len = len << 4;
164
165 put_unaligned_le32(addr, &tb->lo);
166 if (sizeof(dma_addr_t) > sizeof(u32))
167 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
168
169 tb->hi_n_len = cpu_to_le16(hi_n_len);
170
171 tfd->num_tbs = idx + 1;
172}
173
174static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
175{
176 return tfd->num_tbs & 0x1f;
177}
178
6d8f6eeb 179static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
253a634c 180 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
214d14d4 181{
214d14d4
JB
182 int i;
183 int num_tbs;
184
214d14d4
JB
185 /* Sanity check on number of chunks */
186 num_tbs = iwl_tfd_get_num_tbs(tfd);
187
188 if (num_tbs >= IWL_NUM_OF_TBS) {
6d8f6eeb 189 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
214d14d4
JB
190 /* @todo issue fatal error, it is quite serious situation */
191 return;
192 }
193
194 /* Unmap tx_cmd */
195 if (num_tbs)
1042db2a 196 dma_unmap_single(trans->dev,
4ce7cc2b
JB
197 dma_unmap_addr(meta, mapping),
198 dma_unmap_len(meta, len),
795414db 199 DMA_BIDIRECTIONAL);
214d14d4
JB
200
201 /* Unmap chunks, if any. */
202 for (i = 1; i < num_tbs; i++)
1042db2a 203 dma_unmap_single(trans->dev, iwl_tfd_tb_get_addr(tfd, i),
e815407d 204 iwl_tfd_tb_get_len(tfd, i), dma_dir);
4ce7cc2b
JB
205}
206
207/**
208 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
6d8f6eeb 209 * @trans - transport private data
4ce7cc2b 210 * @txq - tx queue
1359ca4f 211 * @index - the index of the TFD to be freed
39644e9a 212 *@dma_dir - the direction of the DMA mapping
4ce7cc2b
JB
213 *
214 * Does NOT advance any TFD circular buffer read/write indexes
215 * Does NOT free the TFD itself (which is within circular buffer)
216 */
6d8f6eeb 217void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
39644e9a 218 int index, enum dma_data_direction dma_dir)
4ce7cc2b
JB
219{
220 struct iwl_tfd *tfd_tmp = txq->tfds;
4ce7cc2b 221
015c15e1
JB
222 lockdep_assert_held(&txq->lock);
223
bf8440e6
JB
224 iwlagn_unmap_tfd(trans, &txq->entries[index].meta,
225 &tfd_tmp[index], dma_dir);
214d14d4
JB
226
227 /* free SKB */
bf8440e6 228 if (txq->entries) {
214d14d4
JB
229 struct sk_buff *skb;
230
bf8440e6 231 skb = txq->entries[index].skb;
214d14d4 232
909e9b23
EG
233 /* Can be called from irqs-disabled context
234 * If skb is not NULL, it means that the whole queue is being
235 * freed and that the queue is not empty - free the skb
236 */
214d14d4 237 if (skb) {
ed277c93 238 iwl_op_mode_free_skb(trans->op_mode, skb);
bf8440e6 239 txq->entries[index].skb = NULL;
214d14d4
JB
240 }
241 }
242}
243
6d8f6eeb 244int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
214d14d4
JB
245 struct iwl_tx_queue *txq,
246 dma_addr_t addr, u16 len,
4c42db0f 247 u8 reset)
214d14d4
JB
248{
249 struct iwl_queue *q;
250 struct iwl_tfd *tfd, *tfd_tmp;
251 u32 num_tbs;
252
253 q = &txq->q;
4ce7cc2b 254 tfd_tmp = txq->tfds;
214d14d4
JB
255 tfd = &tfd_tmp[q->write_ptr];
256
257 if (reset)
258 memset(tfd, 0, sizeof(*tfd));
259
260 num_tbs = iwl_tfd_get_num_tbs(tfd);
261
262 /* Each TFD can point to a maximum 20 Tx buffers */
263 if (num_tbs >= IWL_NUM_OF_TBS) {
6d8f6eeb 264 IWL_ERR(trans, "Error can not send more than %d chunks\n",
214d14d4
JB
265 IWL_NUM_OF_TBS);
266 return -EINVAL;
267 }
268
269 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
270 return -EINVAL;
271
272 if (unlikely(addr & ~IWL_TX_DMA_MASK))
6d8f6eeb 273 IWL_ERR(trans, "Unaligned address = %llx\n",
214d14d4
JB
274 (unsigned long long)addr);
275
276 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
277
278 return 0;
279}
280
fd4abac5
TW
281/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
282 * DMA services
283 *
284 * Theory of operation
285 *
286 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
287 * of buffer descriptors, each of which points to one or more data buffers for
288 * the device to read from or fill. Driver and device exchange status of each
289 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
290 * entries in each circular buffer, to protect against confusing empty and full
291 * queue states.
292 *
293 * The device reads or writes the data in the queues via the device's several
294 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
295 *
296 * For Tx queue, there are low mark and high mark limits. If, after queuing
297 * the packet for Tx, free space become < low mark, Tx queue stopped. When
298 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
299 * Tx queue resumed.
300 *
fd4abac5
TW
301 ***************************************************/
302
303int iwl_queue_space(const struct iwl_queue *q)
304{
305 int s = q->read_ptr - q->write_ptr;
306
307 if (q->read_ptr > q->write_ptr)
308 s -= q->n_bd;
309
310 if (s <= 0)
311 s += q->n_window;
312 /* keep some reserve to not confuse empty and full situations */
313 s -= 2;
314 if (s < 0)
315 s = 0;
316 return s;
317}
fd4abac5 318
1053d35f
RR
319/**
320 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
321 */
6d8f6eeb 322int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
1053d35f
RR
323{
324 q->n_bd = count;
325 q->n_window = slots_num;
326 q->id = id;
327
328 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
329 * and iwl_queue_dec_wrap are broken. */
3e41ace5
JB
330 if (WARN_ON(!is_power_of_2(count)))
331 return -EINVAL;
1053d35f
RR
332
333 /* slots_num must be power-of-two size, otherwise
334 * get_cmd_index is broken. */
3e41ace5
JB
335 if (WARN_ON(!is_power_of_2(slots_num)))
336 return -EINVAL;
1053d35f
RR
337
338 q->low_mark = q->n_window / 4;
339 if (q->low_mark < 4)
340 q->low_mark = 4;
341
342 q->high_mark = q->n_window / 8;
343 if (q->high_mark < 2)
344 q->high_mark = 2;
345
346 q->write_ptr = q->read_ptr = 0;
347
348 return 0;
349}
350
6d8f6eeb 351static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
48d42c42
EG
352 struct iwl_tx_queue *txq)
353{
105183b1
EG
354 struct iwl_trans_pcie *trans_pcie =
355 IWL_TRANS_GET_PCIE_TRANS(trans);
6d8f6eeb 356 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
48d42c42
EG
357 int txq_id = txq->q.id;
358 int read_ptr = txq->q.read_ptr;
359 u8 sta_id = 0;
360 __le16 bc_ent;
132f98c2 361 struct iwl_tx_cmd *tx_cmd =
bf8440e6 362 (void *)txq->entries[txq->q.read_ptr].cmd->payload;
48d42c42
EG
363
364 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
365
c6f600fc 366 if (txq_id != trans_pcie->cmd_queue)
132f98c2 367 sta_id = tx_cmd->sta_id;
48d42c42
EG
368
369 bc_ent = cpu_to_le16(1 | (sta_id << 12));
370 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
371
372 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
373 scd_bc_tbl[txq_id].
374 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
375}
376
6d8f6eeb 377static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
48d42c42
EG
378 u16 txq_id)
379{
380 u32 tbl_dw_addr;
381 u32 tbl_dw;
382 u16 scd_q2ratid;
383
105183b1
EG
384 struct iwl_trans_pcie *trans_pcie =
385 IWL_TRANS_GET_PCIE_TRANS(trans);
386
48d42c42
EG
387 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
388
105183b1 389 tbl_dw_addr = trans_pcie->scd_base_addr +
48d42c42
EG
390 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
391
1042db2a 392 tbl_dw = iwl_read_targ_mem(trans, tbl_dw_addr);
48d42c42
EG
393
394 if (txq_id & 0x1)
395 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
396 else
397 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
398
1042db2a 399 iwl_write_targ_mem(trans, tbl_dw_addr, tbl_dw);
48d42c42
EG
400
401 return 0;
402}
403
6d8f6eeb 404static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
48d42c42
EG
405{
406 /* Simply stop the queue, but don't change any configuration;
407 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
1042db2a 408 iwl_write_prph(trans,
48d42c42
EG
409 SCD_QUEUE_STATUS_BITS(txq_id),
410 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
411 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
412}
413
6d8f6eeb 414void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
48d42c42
EG
415 int txq_id, u32 index)
416{
0ca24daf 417 IWL_DEBUG_TX_QUEUES(trans, "Q %d WrPtr: %d\n", txq_id, index & 0xff);
1042db2a 418 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
48d42c42 419 (index & 0xff) | (txq_id << 8));
1042db2a 420 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), index);
48d42c42
EG
421}
422
c91bd124 423void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
9eae88fa
JB
424 struct iwl_tx_queue *txq,
425 int tx_fifo_id, bool active)
48d42c42
EG
426{
427 int txq_id = txq->q.id;
48d42c42 428
1042db2a 429 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
48d42c42
EG
430 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
431 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
432 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
433 SCD_QUEUE_STTS_REG_MSK);
434
1dcedc8e 435 if (active)
9eae88fa
JB
436 IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d\n",
437 txq_id, tx_fifo_id);
1dcedc8e 438 else
9eae88fa 439 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
76bc10fc
EG
440}
441
9eae88fa
JB
442void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans, int txq_id, int fifo,
443 int sta_id, int tid, int frame_limit, u16 ssn)
48d42c42 444{
9eae88fa 445 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42 446 unsigned long flags;
9eae88fa 447 u16 ra_tid = BUILD_RAxTID(sta_id, tid);
48d42c42 448
9eae88fa
JB
449 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
450 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
48d42c42 451
7b11488f 452 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
48d42c42
EG
453
454 /* Stop this Tx queue before configuring it */
6d8f6eeb 455 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
48d42c42
EG
456
457 /* Map receiver-address / traffic-ID to this queue */
6d8f6eeb 458 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
48d42c42
EG
459
460 /* Set this queue as a chain-building queue */
9eae88fa 461 iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id));
48d42c42
EG
462
463 /* enable aggregations for the queue */
9eae88fa 464 iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
48d42c42
EG
465
466 /* Place first TFD at index corresponding to start sequence number.
467 * Assumes that ssn_idx is valid (!= 0xFFF) */
822e8b2a
EG
468 trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
469 trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
470 iwl_trans_set_wr_ptrs(trans, txq_id, ssn);
48d42c42
EG
471
472 /* Set up Tx window size and frame limit for this queue */
1042db2a 473 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
9eae88fa
JB
474 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
475 ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
476 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
477 ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
478 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
48d42c42 479
1042db2a 480 iwl_set_bits_prph(trans, SCD_INTERRUPT_MASK, (1 << txq_id));
48d42c42
EG
481
482 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
8ad71bef 483 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
9eae88fa 484 fifo, true);
a0eaad71 485
7b11488f 486 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
48d42c42
EG
487}
488
9eae88fa 489void iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans, int txq_id)
288712a6 490{
8ad71bef 491 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
288712a6 492
9eae88fa
JB
493 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
494 WARN_ONCE(1, "queue %d not used", txq_id);
495 return;
48d42c42
EG
496 }
497
bc237730 498 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
7f01d567 499
9eae88fa 500 iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
48d42c42 501
bc237730
EG
502 trans_pcie->txq[txq_id].q.read_ptr = 0;
503 trans_pcie->txq[txq_id].q.write_ptr = 0;
bc237730 504 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
48d42c42 505
9eae88fa
JB
506 iwl_clear_bits_prph(trans, SCD_INTERRUPT_MASK, BIT(txq_id));
507
508 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
509 0, false);
48d42c42
EG
510}
511
fd4abac5
TW
512/*************** HOST COMMAND QUEUE FUNCTIONS *****/
513
514/**
515 * iwl_enqueue_hcmd - enqueue a uCode command
516 * @priv: device private data point
517 * @cmd: a point to the ucode command structure
518 *
519 * The function returns < 0 values to indicate the operation is
520 * failed. On success, it turns the index (> 0) of command in the
521 * command queue.
522 */
6d8f6eeb 523static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
fd4abac5 524{
8ad71bef 525 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
c6f600fc 526 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
fd4abac5 527 struct iwl_queue *q = &txq->q;
c2acea8e
JB
528 struct iwl_device_cmd *out_cmd;
529 struct iwl_cmd_meta *out_meta;
fd4abac5 530 dma_addr_t phys_addr;
f3674227 531 u32 idx;
4ce7cc2b 532 u16 copy_size, cmd_size;
4ce7cc2b
JB
533 bool had_nocopy = false;
534 int i;
535 u8 *cmd_dest;
536#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
537 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
538 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
539 int trace_idx;
540#endif
fd4abac5 541
4ce7cc2b
JB
542 copy_size = sizeof(out_cmd->hdr);
543 cmd_size = sizeof(out_cmd->hdr);
544
545 /* need one for the header if the first is NOCOPY */
546 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
547
548 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
549 if (!cmd->len[i])
550 continue;
551 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
552 had_nocopy = true;
553 } else {
554 /* NOCOPY must not be followed by normal! */
555 if (WARN_ON(had_nocopy))
556 return -EINVAL;
557 copy_size += cmd->len[i];
558 }
559 cmd_size += cmd->len[i];
560 }
fd4abac5 561
3e41ace5
JB
562 /*
563 * If any of the command structures end up being larger than
4ce7cc2b
JB
564 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
565 * allocated into separate TFDs, then we will need to
566 * increase the size of the buffers.
3e41ace5 567 */
4ce7cc2b 568 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
3e41ace5 569 return -EINVAL;
fd4abac5 570
015c15e1 571 spin_lock_bh(&txq->lock);
3598e177 572
c2acea8e 573 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
015c15e1 574 spin_unlock_bh(&txq->lock);
3598e177 575
6d8f6eeb 576 IWL_ERR(trans, "No space in command queue\n");
0e781842 577 iwl_op_mode_cmd_queue_full(trans->op_mode);
fd4abac5
TW
578 return -ENOSPC;
579 }
580
4ce7cc2b 581 idx = get_cmd_index(q, q->write_ptr);
bf8440e6
JB
582 out_cmd = txq->entries[idx].cmd;
583 out_meta = &txq->entries[idx].meta;
c2acea8e 584
8ce73f3a 585 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
c2acea8e
JB
586 if (cmd->flags & CMD_WANT_SKB)
587 out_meta->source = cmd;
fd4abac5 588
4ce7cc2b 589 /* set up the header */
fd4abac5 590
4ce7cc2b 591 out_cmd->hdr.cmd = cmd->id;
fd4abac5 592 out_cmd->hdr.flags = 0;
cefeaa5f 593 out_cmd->hdr.sequence =
c6f600fc 594 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
cefeaa5f 595 INDEX_TO_SEQ(q->write_ptr));
4ce7cc2b
JB
596
597 /* and copy the data that needs to be copied */
598
132f98c2 599 cmd_dest = out_cmd->payload;
4ce7cc2b
JB
600 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
601 if (!cmd->len[i])
602 continue;
603 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
604 break;
605 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
606 cmd_dest += cmd->len[i];
ded2ae7c 607 }
4ce7cc2b 608
d9fb6465
JB
609 IWL_DEBUG_HC(trans,
610 "Sending command %s (#%x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
611 trans_pcie_get_cmd_string(trans_pcie, out_cmd->hdr.cmd),
612 out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
613 q->write_ptr, idx, trans_pcie->cmd_queue);
4ce7cc2b 614
1042db2a 615 phys_addr = dma_map_single(trans->dev, &out_cmd->hdr, copy_size,
795414db 616 DMA_BIDIRECTIONAL);
1042db2a 617 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
2c46f72e
JB
618 idx = -ENOMEM;
619 goto out;
620 }
621
2e724443 622 dma_unmap_addr_set(out_meta, mapping, phys_addr);
4ce7cc2b
JB
623 dma_unmap_len_set(out_meta, len, copy_size);
624
6d8f6eeb
EG
625 iwlagn_txq_attach_buf_to_tfd(trans, txq,
626 phys_addr, copy_size, 1);
4ce7cc2b
JB
627#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
628 trace_bufs[0] = &out_cmd->hdr;
629 trace_lens[0] = copy_size;
630 trace_idx = 1;
631#endif
632
633 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
634 if (!cmd->len[i])
635 continue;
636 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
637 continue;
1042db2a 638 phys_addr = dma_map_single(trans->dev,
6d8f6eeb 639 (void *)cmd->data[i],
3be3fdb5 640 cmd->len[i], DMA_BIDIRECTIONAL);
1042db2a 641 if (dma_mapping_error(trans->dev, phys_addr)) {
6d8f6eeb 642 iwlagn_unmap_tfd(trans, out_meta,
e815407d 643 &txq->tfds[q->write_ptr],
3be3fdb5 644 DMA_BIDIRECTIONAL);
4ce7cc2b
JB
645 idx = -ENOMEM;
646 goto out;
647 }
648
6d8f6eeb 649 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
4ce7cc2b
JB
650 cmd->len[i], 0);
651#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
652 trace_bufs[trace_idx] = cmd->data[i];
653 trace_lens[trace_idx] = cmd->len[i];
654 trace_idx++;
655#endif
656 }
df833b1d 657
afaf6b57 658 out_meta->flags = cmd->flags;
2c46f72e
JB
659
660 txq->need_update = 1;
661
4ce7cc2b
JB
662 /* check that tracing gets all possible blocks */
663 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
664#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
6c1011e1 665 trace_iwlwifi_dev_hcmd(trans->dev, cmd->flags,
4ce7cc2b
JB
666 trace_bufs[0], trace_lens[0],
667 trace_bufs[1], trace_lens[1],
668 trace_bufs[2], trace_lens[2]);
669#endif
df833b1d 670
7c5ba4a8
JB
671 /* start timer if queue currently empty */
672 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
673 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
674
fd4abac5
TW
675 /* Increment and update queue's write index */
676 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
fd656935 677 iwl_txq_update_write_ptr(trans, txq);
fd4abac5 678
2c46f72e 679 out:
015c15e1 680 spin_unlock_bh(&txq->lock);
7bfedc59 681 return idx;
fd4abac5
TW
682}
683
7c5ba4a8
JB
684static inline void iwl_queue_progress(struct iwl_trans_pcie *trans_pcie,
685 struct iwl_tx_queue *txq)
686{
687 if (!trans_pcie->wd_timeout)
688 return;
689
690 /*
691 * if empty delete timer, otherwise move timer forward
692 * since we're making progress on this queue
693 */
694 if (txq->q.read_ptr == txq->q.write_ptr)
695 del_timer(&txq->stuck_timer);
696 else
697 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
698}
699
17b88929
TW
700/**
701 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
702 *
703 * When FW advances 'R' index, all entries between old and new 'R' index
704 * need to be reclaimed. As result, some free space forms. If there is
705 * enough free space (> low mark), wake the stack that feeds us.
706 */
3e10caeb
EG
707static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
708 int idx)
17b88929 709{
3e10caeb 710 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
8ad71bef 711 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
17b88929
TW
712 struct iwl_queue *q = &txq->q;
713 int nfreed = 0;
714
015c15e1
JB
715 lockdep_assert_held(&txq->lock);
716
499b1883 717 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
3e10caeb 718 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
2e5d04da
DH
719 "index %d is out of range [0-%d] %d %d.\n", __func__,
720 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
17b88929
TW
721 return;
722 }
723
499b1883
TW
724 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
725 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
17b88929 726
499b1883 727 if (nfreed++ > 0) {
3e10caeb 728 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
17b88929 729 q->write_ptr, q->read_ptr);
bcb9321c 730 iwl_op_mode_nic_error(trans->op_mode);
17b88929 731 }
da99c4b6 732
17b88929 733 }
7c5ba4a8
JB
734
735 iwl_queue_progress(trans_pcie, txq);
17b88929
TW
736}
737
738/**
739 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
740 * @rxb: Rx buffer to reclaim
247c61d6
EG
741 * @handler_status: return value of the handler of the command
742 * (put in setup_rx_handlers)
17b88929
TW
743 *
744 * If an Rx buffer has an async callback associated with it the callback
745 * will be executed. The attached skb (if present) will only be freed
746 * if the callback returns 1
747 */
48a2d66f 748void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_cmd_buffer *rxb,
247c61d6 749 int handler_status)
17b88929 750{
2f301227 751 struct iwl_rx_packet *pkt = rxb_addr(rxb);
17b88929
TW
752 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
753 int txq_id = SEQ_TO_QUEUE(sequence);
754 int index = SEQ_TO_INDEX(sequence);
17b88929 755 int cmd_index;
c2acea8e
JB
756 struct iwl_device_cmd *cmd;
757 struct iwl_cmd_meta *meta;
8ad71bef 758 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
c6f600fc 759 struct iwl_tx_queue *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
17b88929
TW
760
761 /* If a Tx command is being handled and it isn't in the actual
762 * command queue then there a command routing bug has been introduced
763 * in the queue management code. */
c6f600fc 764 if (WARN(txq_id != trans_pcie->cmd_queue,
13bb9483 765 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
c6f600fc
MV
766 txq_id, trans_pcie->cmd_queue, sequence,
767 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
768 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
3e10caeb 769 iwl_print_hex_error(trans, pkt, 32);
55d6a3cd 770 return;
01ef9323 771 }
17b88929 772
015c15e1
JB
773 spin_lock(&txq->lock);
774
4ce7cc2b 775 cmd_index = get_cmd_index(&txq->q, index);
bf8440e6
JB
776 cmd = txq->entries[cmd_index].cmd;
777 meta = &txq->entries[cmd_index].meta;
17b88929 778
6d8f6eeb
EG
779 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
780 DMA_BIDIRECTIONAL);
c33de625 781
17b88929 782 /* Input error checking is done when commands are added to queue. */
c2acea8e 783 if (meta->flags & CMD_WANT_SKB) {
48a2d66f 784 struct page *p = rxb_steal_page(rxb);
65b94a4a 785
65b94a4a
JB
786 meta->source->resp_pkt = pkt;
787 meta->source->_rx_page_addr = (unsigned long)page_address(p);
b2cf410c 788 meta->source->_rx_page_order = trans_pcie->rx_page_order;
247c61d6 789 meta->source->handler_status = handler_status;
247c61d6 790 }
2624e96c 791
3e10caeb 792 iwl_hcmd_queue_reclaim(trans, txq_id, index);
17b88929 793
c2acea8e 794 if (!(meta->flags & CMD_ASYNC)) {
74fda971 795 if (!test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
05c89b91
WYG
796 IWL_WARN(trans,
797 "HCMD_ACTIVE already clear for command %s\n",
d9fb6465
JB
798 trans_pcie_get_cmd_string(trans_pcie,
799 cmd->hdr.cmd));
05c89b91 800 }
74fda971 801 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
6d8f6eeb 802 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
d9fb6465
JB
803 trans_pcie_get_cmd_string(trans_pcie,
804 cmd->hdr.cmd));
69a10b29 805 wake_up(&trans->wait_command_queue);
17b88929 806 }
3598e177 807
dd487449 808 meta->flags = 0;
3598e177 809
015c15e1 810 spin_unlock(&txq->lock);
17b88929 811}
253a634c 812
253a634c
EG
813#define HOST_COMPLETE_TIMEOUT (2 * HZ)
814
6d8f6eeb 815static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c 816{
d9fb6465 817 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253a634c
EG
818 int ret;
819
820 /* An asynchronous command can not expect an SKB to be set. */
821 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
822 return -EINVAL;
823
253a634c 824
6d8f6eeb 825 ret = iwl_enqueue_hcmd(trans, cmd);
253a634c 826 if (ret < 0) {
721c32f7 827 IWL_ERR(trans,
b36b110c 828 "Error sending %s: enqueue_hcmd failed: %d\n",
d9fb6465 829 trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret);
253a634c
EG
830 return ret;
831 }
832 return 0;
833}
834
6d8f6eeb 835static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c 836{
8ad71bef 837 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253a634c
EG
838 int cmd_idx;
839 int ret;
840
6d8f6eeb 841 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
d9fb6465 842 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
253a634c 843
2cc39c94 844 if (WARN_ON(test_and_set_bit(STATUS_HCMD_ACTIVE,
74fda971 845 &trans_pcie->status))) {
2cc39c94 846 IWL_ERR(trans, "Command %s: a command is already active!\n",
d9fb6465 847 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
2cc39c94
JB
848 return -EIO;
849 }
850
6d8f6eeb 851 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
d9fb6465 852 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
253a634c 853
6d8f6eeb 854 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
253a634c
EG
855 if (cmd_idx < 0) {
856 ret = cmd_idx;
74fda971 857 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
721c32f7 858 IWL_ERR(trans,
b36b110c 859 "Error sending %s: enqueue_hcmd failed: %d\n",
d9fb6465 860 trans_pcie_get_cmd_string(trans_pcie, cmd->id), ret);
253a634c
EG
861 return ret;
862 }
863
69a10b29 864 ret = wait_event_timeout(trans->wait_command_queue,
74fda971 865 !test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status),
253a634c
EG
866 HOST_COMPLETE_TIMEOUT);
867 if (!ret) {
74fda971 868 if (test_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status)) {
d10630af 869 struct iwl_tx_queue *txq =
c6f600fc 870 &trans_pcie->txq[trans_pcie->cmd_queue];
d10630af
WYG
871 struct iwl_queue *q = &txq->q;
872
721c32f7 873 IWL_ERR(trans,
253a634c 874 "Error sending %s: time out after %dms.\n",
d9fb6465 875 trans_pcie_get_cmd_string(trans_pcie, cmd->id),
253a634c
EG
876 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
877
721c32f7 878 IWL_ERR(trans,
d10630af
WYG
879 "Current CMD queue read_ptr %d write_ptr %d\n",
880 q->read_ptr, q->write_ptr);
881
74fda971 882 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
d9fb6465
JB
883 IWL_DEBUG_INFO(trans,
884 "Clearing HCMD_ACTIVE for command %s\n",
885 trans_pcie_get_cmd_string(trans_pcie,
886 cmd->id));
253a634c
EG
887 ret = -ETIMEDOUT;
888 goto cancel;
889 }
890 }
891
65b94a4a 892 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
6d8f6eeb 893 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
d9fb6465 894 trans_pcie_get_cmd_string(trans_pcie, cmd->id));
253a634c
EG
895 ret = -EIO;
896 goto cancel;
897 }
898
899 return 0;
900
901cancel:
902 if (cmd->flags & CMD_WANT_SKB) {
903 /*
904 * Cancel the CMD_WANT_SKB flag for the cmd in the
905 * TX cmd queue. Otherwise in case the cmd comes
906 * in later, it will possibly set an invalid
907 * address (cmd->meta.source).
908 */
bf8440e6
JB
909 trans_pcie->txq[trans_pcie->cmd_queue].
910 entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
253a634c 911 }
9cac4943 912
65b94a4a
JB
913 if (cmd->resp_pkt) {
914 iwl_free_resp(cmd);
915 cmd->resp_pkt = NULL;
253a634c
EG
916 }
917
918 return ret;
919}
920
6d8f6eeb 921int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c
EG
922{
923 if (cmd->flags & CMD_ASYNC)
6d8f6eeb 924 return iwl_send_cmd_async(trans, cmd);
253a634c 925
6d8f6eeb 926 return iwl_send_cmd_sync(trans, cmd);
253a634c
EG
927}
928
a0eaad71 929/* Frees buffers until index _not_ inclusive */
464021ff
EG
930int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
931 struct sk_buff_head *skbs)
a0eaad71 932{
8ad71bef
EG
933 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
934 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
a0eaad71 935 struct iwl_queue *q = &txq->q;
a0eaad71 936 int last_to_free;
464021ff 937 int freed = 0;
a0eaad71 938
39644e9a 939 /* This function is not meant to release cmd queue*/
c6f600fc 940 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
39644e9a
EG
941 return 0;
942
015c15e1
JB
943 lockdep_assert_held(&txq->lock);
944
a0eaad71
EG
945 /*Since we free until index _not_ inclusive, the one before index is
946 * the last we will free. This one must be used */
947 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
948
949 if ((index >= q->n_bd) ||
950 (iwl_queue_used(q, last_to_free) == 0)) {
951 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
952 "last_to_free %d is out of range [0-%d] %d %d.\n",
953 __func__, txq_id, last_to_free, q->n_bd,
954 q->write_ptr, q->read_ptr);
464021ff 955 return 0;
a0eaad71
EG
956 }
957
a0eaad71 958 if (WARN_ON(!skb_queue_empty(skbs)))
464021ff 959 return 0;
a0eaad71
EG
960
961 for (;
962 q->read_ptr != index;
963 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
964
bf8440e6 965 if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL))
a0eaad71
EG
966 continue;
967
bf8440e6 968 __skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb);
a0eaad71 969
bf8440e6 970 txq->entries[txq->q.read_ptr].skb = NULL;
a0eaad71 971
6d8f6eeb 972 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
a0eaad71 973
39644e9a 974 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
464021ff 975 freed++;
a0eaad71 976 }
7c5ba4a8
JB
977
978 iwl_queue_progress(trans_pcie, txq);
979
464021ff 980 return freed;
a0eaad71 981}
This page took 0.649914 seconds and 5 git commands to generate.