iwlwifi: check status before send command
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / iwl-trans-pcie-tx.c
CommitLineData
1053d35f
RR
1/******************************************************************************
2 *
901069c7 3 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
1053d35f
RR
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
759ef89f 25 * Intel Linux Wireless <ilw@linux.intel.com>
1053d35f
RR
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
fd4abac5 29#include <linux/etherdevice.h>
5a0e3ad6 30#include <linux/slab.h>
253a634c 31#include <linux/sched.h>
253a634c 32
522376d2
EG
33#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
1053d35f 36#include "iwl-io.h"
522376d2 37#include "iwl-agn-hw.h"
c17d0681 38#include "iwl-trans-pcie-int.h"
1053d35f 39
522376d2
EG
40#define IWL_TX_CRC_SIZE 4
41#define IWL_TX_DELIMITER_SIZE 4
42
48d42c42
EG
43/**
44 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
45 */
6d8f6eeb 46void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
48d42c42
EG
47 struct iwl_tx_queue *txq,
48 u16 byte_cnt)
49{
105183b1 50 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
105183b1
EG
51 struct iwl_trans_pcie *trans_pcie =
52 IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
53 int write_ptr = txq->q.write_ptr;
54 int txq_id = txq->q.id;
55 u8 sec_ctl = 0;
56 u8 sta_id = 0;
57 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
58 __le16 bc_ent;
132f98c2
EG
59 struct iwl_tx_cmd *tx_cmd =
60 (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
48d42c42 61
105183b1
EG
62 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
63
48d42c42
EG
64 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
65
132f98c2
EG
66 sta_id = tx_cmd->sta_id;
67 sec_ctl = tx_cmd->sec_ctl;
48d42c42
EG
68
69 switch (sec_ctl & TX_CMD_SEC_MSK) {
70 case TX_CMD_SEC_CCM:
71 len += CCMP_MIC_LEN;
72 break;
73 case TX_CMD_SEC_TKIP:
74 len += TKIP_ICV_LEN;
75 break;
76 case TX_CMD_SEC_WEP:
77 len += WEP_IV_LEN + WEP_ICV_LEN;
78 break;
79 }
80
81 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
82
83 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
84
85 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
86 scd_bc_tbl[txq_id].
87 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
88}
89
fd4abac5
TW
90/**
91 * iwl_txq_update_write_ptr - Send new write index to hardware
92 */
fd656935 93void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
fd4abac5
TW
94{
95 u32 reg = 0;
fd4abac5
TW
96 int txq_id = txq->q.id;
97
98 if (txq->need_update == 0)
7bfedc59 99 return;
fd4abac5 100
fd656935 101 if (hw_params(trans).shadow_reg_enable) {
f81c1f48 102 /* shadow register enabled */
fd656935 103 iwl_write32(bus(trans), HBUS_TARG_WRPTR,
f81c1f48
WYG
104 txq->q.write_ptr | (txq_id << 8));
105 } else {
106 /* if we're trying to save power */
fd656935 107 if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
f81c1f48
WYG
108 /* wake up nic if it's powered down ...
109 * uCode will wake up, and interrupt us again, so next
110 * time we'll skip this part. */
fd656935 111 reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1);
fd4abac5 112
f81c1f48 113 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
fd656935 114 IWL_DEBUG_INFO(trans,
f81c1f48
WYG
115 "Tx queue %d requesting wakeup,"
116 " GP1 = 0x%x\n", txq_id, reg);
fd656935 117 iwl_set_bit(bus(trans), CSR_GP_CNTRL,
f81c1f48
WYG
118 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
119 return;
120 }
fd4abac5 121
fd656935 122 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
fd4abac5 123 txq->q.write_ptr | (txq_id << 8));
fd4abac5 124
f81c1f48
WYG
125 /*
126 * else not in power-save mode,
127 * uCode will never sleep when we're
128 * trying to tx (during RFKILL, we're not trying to tx).
129 */
130 } else
fd656935 131 iwl_write32(bus(trans), HBUS_TARG_WRPTR,
f81c1f48
WYG
132 txq->q.write_ptr | (txq_id << 8));
133 }
fd4abac5 134 txq->need_update = 0;
fd4abac5 135}
fd4abac5 136
214d14d4
JB
137static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
138{
139 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
140
141 dma_addr_t addr = get_unaligned_le32(&tb->lo);
142 if (sizeof(dma_addr_t) > sizeof(u32))
143 addr |=
144 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
145
146 return addr;
147}
148
149static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
150{
151 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
152
153 return le16_to_cpu(tb->hi_n_len) >> 4;
154}
155
156static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
157 dma_addr_t addr, u16 len)
158{
159 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
160 u16 hi_n_len = len << 4;
161
162 put_unaligned_le32(addr, &tb->lo);
163 if (sizeof(dma_addr_t) > sizeof(u32))
164 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
165
166 tb->hi_n_len = cpu_to_le16(hi_n_len);
167
168 tfd->num_tbs = idx + 1;
169}
170
171static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
172{
173 return tfd->num_tbs & 0x1f;
174}
175
6d8f6eeb 176static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
253a634c 177 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
214d14d4 178{
214d14d4
JB
179 int i;
180 int num_tbs;
181
214d14d4
JB
182 /* Sanity check on number of chunks */
183 num_tbs = iwl_tfd_get_num_tbs(tfd);
184
185 if (num_tbs >= IWL_NUM_OF_TBS) {
6d8f6eeb 186 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
214d14d4
JB
187 /* @todo issue fatal error, it is quite serious situation */
188 return;
189 }
190
191 /* Unmap tx_cmd */
192 if (num_tbs)
6d8f6eeb 193 dma_unmap_single(bus(trans)->dev,
4ce7cc2b
JB
194 dma_unmap_addr(meta, mapping),
195 dma_unmap_len(meta, len),
795414db 196 DMA_BIDIRECTIONAL);
214d14d4
JB
197
198 /* Unmap chunks, if any. */
199 for (i = 1; i < num_tbs; i++)
6d8f6eeb 200 dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i),
e815407d 201 iwl_tfd_tb_get_len(tfd, i), dma_dir);
4ce7cc2b
JB
202}
203
204/**
205 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
6d8f6eeb 206 * @trans - transport private data
4ce7cc2b 207 * @txq - tx queue
1359ca4f 208 * @index - the index of the TFD to be freed
39644e9a 209 *@dma_dir - the direction of the DMA mapping
4ce7cc2b
JB
210 *
211 * Does NOT advance any TFD circular buffer read/write indexes
212 * Does NOT free the TFD itself (which is within circular buffer)
213 */
6d8f6eeb 214void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
39644e9a 215 int index, enum dma_data_direction dma_dir)
4ce7cc2b
JB
216{
217 struct iwl_tfd *tfd_tmp = txq->tfds;
4ce7cc2b 218
39644e9a 219 iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
214d14d4
JB
220
221 /* free SKB */
2c452297 222 if (txq->skbs) {
214d14d4
JB
223 struct sk_buff *skb;
224
2c452297 225 skb = txq->skbs[index];
214d14d4 226
909e9b23
EG
227 /* Can be called from irqs-disabled context
228 * If skb is not NULL, it means that the whole queue is being
229 * freed and that the queue is not empty - free the skb
230 */
214d14d4 231 if (skb) {
909e9b23 232 iwl_free_skb(priv(trans), skb);
2c452297 233 txq->skbs[index] = NULL;
214d14d4
JB
234 }
235 }
236}
237
6d8f6eeb 238int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
214d14d4
JB
239 struct iwl_tx_queue *txq,
240 dma_addr_t addr, u16 len,
4c42db0f 241 u8 reset)
214d14d4
JB
242{
243 struct iwl_queue *q;
244 struct iwl_tfd *tfd, *tfd_tmp;
245 u32 num_tbs;
246
247 q = &txq->q;
4ce7cc2b 248 tfd_tmp = txq->tfds;
214d14d4
JB
249 tfd = &tfd_tmp[q->write_ptr];
250
251 if (reset)
252 memset(tfd, 0, sizeof(*tfd));
253
254 num_tbs = iwl_tfd_get_num_tbs(tfd);
255
256 /* Each TFD can point to a maximum 20 Tx buffers */
257 if (num_tbs >= IWL_NUM_OF_TBS) {
6d8f6eeb 258 IWL_ERR(trans, "Error can not send more than %d chunks\n",
214d14d4
JB
259 IWL_NUM_OF_TBS);
260 return -EINVAL;
261 }
262
263 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
264 return -EINVAL;
265
266 if (unlikely(addr & ~IWL_TX_DMA_MASK))
6d8f6eeb 267 IWL_ERR(trans, "Unaligned address = %llx\n",
214d14d4
JB
268 (unsigned long long)addr);
269
270 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
271
272 return 0;
273}
274
fd4abac5
TW
275/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
276 * DMA services
277 *
278 * Theory of operation
279 *
280 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
281 * of buffer descriptors, each of which points to one or more data buffers for
282 * the device to read from or fill. Driver and device exchange status of each
283 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
284 * entries in each circular buffer, to protect against confusing empty and full
285 * queue states.
286 *
287 * The device reads or writes the data in the queues via the device's several
288 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
289 *
290 * For Tx queue, there are low mark and high mark limits. If, after queuing
291 * the packet for Tx, free space become < low mark, Tx queue stopped. When
292 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
293 * Tx queue resumed.
294 *
fd4abac5
TW
295 ***************************************************/
296
297int iwl_queue_space(const struct iwl_queue *q)
298{
299 int s = q->read_ptr - q->write_ptr;
300
301 if (q->read_ptr > q->write_ptr)
302 s -= q->n_bd;
303
304 if (s <= 0)
305 s += q->n_window;
306 /* keep some reserve to not confuse empty and full situations */
307 s -= 2;
308 if (s < 0)
309 s = 0;
310 return s;
311}
fd4abac5 312
1053d35f
RR
313/**
314 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
315 */
6d8f6eeb 316int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
1053d35f
RR
317{
318 q->n_bd = count;
319 q->n_window = slots_num;
320 q->id = id;
321
322 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
323 * and iwl_queue_dec_wrap are broken. */
3e41ace5
JB
324 if (WARN_ON(!is_power_of_2(count)))
325 return -EINVAL;
1053d35f
RR
326
327 /* slots_num must be power-of-two size, otherwise
328 * get_cmd_index is broken. */
3e41ace5
JB
329 if (WARN_ON(!is_power_of_2(slots_num)))
330 return -EINVAL;
1053d35f
RR
331
332 q->low_mark = q->n_window / 4;
333 if (q->low_mark < 4)
334 q->low_mark = 4;
335
336 q->high_mark = q->n_window / 8;
337 if (q->high_mark < 2)
338 q->high_mark = 2;
339
340 q->write_ptr = q->read_ptr = 0;
341
342 return 0;
343}
344
6d8f6eeb 345static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
48d42c42
EG
346 struct iwl_tx_queue *txq)
347{
105183b1
EG
348 struct iwl_trans_pcie *trans_pcie =
349 IWL_TRANS_GET_PCIE_TRANS(trans);
6d8f6eeb 350 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
48d42c42
EG
351 int txq_id = txq->q.id;
352 int read_ptr = txq->q.read_ptr;
353 u8 sta_id = 0;
354 __le16 bc_ent;
132f98c2
EG
355 struct iwl_tx_cmd *tx_cmd =
356 (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
48d42c42
EG
357
358 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
359
6d8f6eeb 360 if (txq_id != trans->shrd->cmd_queue)
132f98c2 361 sta_id = tx_cmd->sta_id;
48d42c42
EG
362
363 bc_ent = cpu_to_le16(1 | (sta_id << 12));
364 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
365
366 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
367 scd_bc_tbl[txq_id].
368 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
369}
370
6d8f6eeb 371static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
48d42c42
EG
372 u16 txq_id)
373{
374 u32 tbl_dw_addr;
375 u32 tbl_dw;
376 u16 scd_q2ratid;
377
105183b1
EG
378 struct iwl_trans_pcie *trans_pcie =
379 IWL_TRANS_GET_PCIE_TRANS(trans);
380
48d42c42
EG
381 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
382
105183b1 383 tbl_dw_addr = trans_pcie->scd_base_addr +
48d42c42
EG
384 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
385
83ed9015 386 tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr);
48d42c42
EG
387
388 if (txq_id & 0x1)
389 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
390 else
391 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
392
83ed9015 393 iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw);
48d42c42
EG
394
395 return 0;
396}
397
6d8f6eeb 398static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
48d42c42
EG
399{
400 /* Simply stop the queue, but don't change any configuration;
401 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
83ed9015 402 iwl_write_prph(bus(trans),
48d42c42
EG
403 SCD_QUEUE_STATUS_BITS(txq_id),
404 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
405 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
406}
407
6d8f6eeb 408void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
48d42c42
EG
409 int txq_id, u32 index)
410{
83ed9015 411 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
48d42c42 412 (index & 0xff) | (txq_id << 8));
83ed9015 413 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index);
48d42c42
EG
414}
415
c91bd124 416void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
48d42c42
EG
417 struct iwl_tx_queue *txq,
418 int tx_fifo_id, int scd_retry)
419{
8ad71bef 420 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42 421 int txq_id = txq->q.id;
c91bd124 422 int active =
8ad71bef 423 test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
48d42c42 424
c91bd124 425 iwl_write_prph(bus(trans), SCD_QUEUE_STATUS_BITS(txq_id),
48d42c42
EG
426 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
427 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
428 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
429 SCD_QUEUE_STTS_REG_MSK);
430
431 txq->sched_retry = scd_retry;
432
c91bd124 433 IWL_DEBUG_INFO(trans, "%s %s Queue %d on FIFO %d\n",
48d42c42
EG
434 active ? "Activate" : "Deactivate",
435 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
436}
437
e13c0c59
EG
438static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
439 u8 ctx, u16 tid)
ba562f71 440{
e13c0c59 441 const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
ba562f71 442 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
e13c0c59 443 return ac_to_fifo[tid_to_ac[tid]];
ba562f71
EG
444
445 /* no support for TIDs 8-15 yet */
446 return -EINVAL;
447}
448
c91bd124
EG
449void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
450 enum iwl_rxon_context_id ctx, int sta_id,
451 int tid, int frame_limit)
48d42c42
EG
452{
453 int tx_fifo, txq_id, ssn_idx;
454 u16 ra_tid;
455 unsigned long flags;
456 struct iwl_tid_data *tid_data;
457
105183b1
EG
458 struct iwl_trans_pcie *trans_pcie =
459 IWL_TRANS_GET_PCIE_TRANS(trans);
460
48d42c42
EG
461 if (WARN_ON(sta_id == IWL_INVALID_STATION))
462 return;
5f85a789 463 if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
48d42c42
EG
464 return;
465
e13c0c59 466 tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
ba562f71
EG
467 if (WARN_ON(tx_fifo < 0)) {
468 IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
469 return;
470 }
471
c91bd124
EG
472 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
473 tid_data = &trans->shrd->tid_data[sta_id][tid];
48d42c42
EG
474 ssn_idx = SEQ_TO_SN(tid_data->seq_number);
475 txq_id = tid_data->agg.txq_id;
c91bd124 476 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
48d42c42
EG
477
478 ra_tid = BUILD_RAxTID(sta_id, tid);
479
c91bd124 480 spin_lock_irqsave(&trans->shrd->lock, flags);
48d42c42
EG
481
482 /* Stop this Tx queue before configuring it */
6d8f6eeb 483 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
48d42c42
EG
484
485 /* Map receiver-address / traffic-ID to this queue */
6d8f6eeb 486 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
48d42c42
EG
487
488 /* Set this queue as a chain-building queue */
c91bd124 489 iwl_set_bits_prph(bus(trans), SCD_QUEUECHAIN_SEL, (1<<txq_id));
48d42c42
EG
490
491 /* enable aggregations for the queue */
c91bd124 492 iwl_set_bits_prph(bus(trans), SCD_AGGR_SEL, (1<<txq_id));
48d42c42
EG
493
494 /* Place first TFD at index corresponding to start sequence number.
495 * Assumes that ssn_idx is valid (!= 0xFFF) */
8ad71bef
EG
496 trans_pcie->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
497 trans_pcie->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
6d8f6eeb 498 iwl_trans_set_wr_ptrs(trans, txq_id, ssn_idx);
48d42c42
EG
499
500 /* Set up Tx window size and frame limit for this queue */
c91bd124 501 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
48d42c42
EG
502 SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
503 sizeof(u32),
504 ((frame_limit <<
505 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
506 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
507 ((frame_limit <<
508 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
509 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
510
c91bd124 511 iwl_set_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
48d42c42
EG
512
513 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
8ad71bef 514 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
c91bd124 515 tx_fifo, 1);
48d42c42 516
8ad71bef
EG
517 trans_pcie->txq[txq_id].sta_id = sta_id;
518 trans_pcie->txq[txq_id].tid = tid;
a0eaad71 519
c91bd124 520 spin_unlock_irqrestore(&trans->shrd->lock, flags);
48d42c42
EG
521}
522
288712a6
EG
523/*
524 * Find first available (lowest unused) Tx Queue, mark it "active".
525 * Called only when finding queue for aggregation.
526 * Should never return anything < 7, because they should already
527 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
528 */
529static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
530{
8ad71bef 531 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
288712a6
EG
532 int txq_id;
533
534 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
535 if (!test_and_set_bit(txq_id,
8ad71bef 536 &trans_pcie->txq_ctx_active_msk))
288712a6
EG
537 return txq_id;
538 return -1;
539}
540
541int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
542 enum iwl_rxon_context_id ctx, int sta_id,
543 int tid, u16 *ssn)
544{
8ad71bef 545 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
288712a6
EG
546 struct iwl_tid_data *tid_data;
547 unsigned long flags;
143bb15d 548 int txq_id;
288712a6
EG
549
550 txq_id = iwlagn_txq_ctx_activate_free(trans);
551 if (txq_id == -1) {
552 IWL_ERR(trans, "No free aggregation queue available\n");
553 return -ENXIO;
554 }
555
556 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
557 tid_data = &trans->shrd->tid_data[sta_id][tid];
558 *ssn = SEQ_TO_SN(tid_data->seq_number);
559 tid_data->agg.txq_id = txq_id;
8ad71bef 560 iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
288712a6
EG
561
562 tid_data = &trans->shrd->tid_data[sta_id][tid];
563 if (tid_data->tfds_in_queue == 0) {
564 IWL_DEBUG_HT(trans, "HW queue is empty\n");
565 tid_data->agg.state = IWL_AGG_ON;
566 iwl_start_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
567 } else {
568 IWL_DEBUG_HT(trans, "HW queue is NOT empty: %d packets in HW"
569 "queue\n", tid_data->tfds_in_queue);
570 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
571 }
3e10caeb 572 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
288712a6
EG
573
574 return 0;
575}
7f01d567
EG
576
577void iwl_trans_pcie_txq_agg_disable(struct iwl_trans *trans, int txq_id)
48d42c42 578{
8ad71bef 579 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
7f01d567
EG
580 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
581
582 iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id));
583
8ad71bef
EG
584 trans_pcie->txq[txq_id].q.read_ptr = 0;
585 trans_pcie->txq[txq_id].q.write_ptr = 0;
7f01d567
EG
586 /* supposes that ssn_idx is valid (!= 0xFFF) */
587 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
588
589 iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
8ad71bef
EG
590 iwl_txq_ctx_deactivate(trans_pcie, txq_id);
591 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
7f01d567
EG
592}
593
594int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans,
595 enum iwl_rxon_context_id ctx, int sta_id,
596 int tid)
597{
8ad71bef 598 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
7f01d567
EG
599 unsigned long flags;
600 int read_ptr, write_ptr;
601 struct iwl_tid_data *tid_data;
602 int txq_id;
603
604 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
605
606 tid_data = &trans->shrd->tid_data[sta_id][tid];
607 txq_id = tid_data->agg.txq_id;
608
48d42c42
EG
609 if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
610 (IWLAGN_FIRST_AMPDU_QUEUE +
7f01d567
EG
611 hw_params(trans).num_ampdu_queues <= txq_id)) {
612 IWL_ERR(trans,
48d42c42
EG
613 "queue number out of range: %d, must be %d to %d\n",
614 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
615 IWLAGN_FIRST_AMPDU_QUEUE +
7f01d567
EG
616 hw_params(trans).num_ampdu_queues - 1);
617 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
48d42c42
EG
618 return -EINVAL;
619 }
620
7f01d567
EG
621 switch (trans->shrd->tid_data[sta_id][tid].agg.state) {
622 case IWL_EMPTYING_HW_QUEUE_ADDBA:
623 /*
624 * This can happen if the peer stops aggregation
625 * again before we've had a chance to drain the
626 * queue we selected previously, i.e. before the
627 * session was really started completely.
628 */
629 IWL_DEBUG_HT(trans, "AGG stop before setup done\n");
630 goto turn_off;
631 case IWL_AGG_ON:
632 break;
633 default:
8921d4ca
WYG
634 IWL_WARN(trans, "Stopping AGG while state not ON "
635 "or starting for %d on %d (%d)\n", sta_id, tid,
636 trans->shrd->tid_data[sta_id][tid].agg.state);
281e27c8
WYG
637 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
638 return 0;
7f01d567 639 }
48d42c42 640
8ad71bef
EG
641 write_ptr = trans_pcie->txq[txq_id].q.write_ptr;
642 read_ptr = trans_pcie->txq[txq_id].q.read_ptr;
48d42c42 643
7f01d567
EG
644 /* The queue is not empty */
645 if (write_ptr != read_ptr) {
646 IWL_DEBUG_HT(trans, "Stopping a non empty AGG HW QUEUE\n");
647 trans->shrd->tid_data[sta_id][tid].agg.state =
648 IWL_EMPTYING_HW_QUEUE_DELBA;
649 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
650 return 0;
651 }
652
653 IWL_DEBUG_HT(trans, "HW queue is empty\n");
654turn_off:
655 trans->shrd->tid_data[sta_id][tid].agg.state = IWL_AGG_OFF;
656
657 /* do not restore/save irqs */
658 spin_unlock(&trans->shrd->sta_lock);
659 spin_lock(&trans->shrd->lock);
660
661 iwl_trans_pcie_txq_agg_disable(trans, txq_id);
662
663 spin_unlock_irqrestore(&trans->shrd->lock, flags);
48d42c42 664
7f01d567 665 iwl_stop_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
48d42c42
EG
666
667 return 0;
668}
669
fd4abac5
TW
670/*************** HOST COMMAND QUEUE FUNCTIONS *****/
671
672/**
673 * iwl_enqueue_hcmd - enqueue a uCode command
674 * @priv: device private data point
675 * @cmd: a point to the ucode command structure
676 *
677 * The function returns < 0 values to indicate the operation is
678 * failed. On success, it turns the index (> 0) of command in the
679 * command queue.
680 */
6d8f6eeb 681static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
fd4abac5 682{
8ad71bef
EG
683 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
684 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
fd4abac5 685 struct iwl_queue *q = &txq->q;
c2acea8e
JB
686 struct iwl_device_cmd *out_cmd;
687 struct iwl_cmd_meta *out_meta;
fd4abac5 688 dma_addr_t phys_addr;
fd4abac5 689 unsigned long flags;
f3674227 690 u32 idx;
4ce7cc2b 691 u16 copy_size, cmd_size;
0975cc8f 692 bool is_ct_kill = false;
4ce7cc2b
JB
693 bool had_nocopy = false;
694 int i;
695 u8 *cmd_dest;
696#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
697 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
698 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
699 int trace_idx;
700#endif
fd4abac5 701
6d8f6eeb
EG
702 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
703 IWL_WARN(trans, "fw recovery, no hcmd send\n");
3083d03c
WYG
704 return -EIO;
705 }
706
fd656935 707 if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
eedb6e35 708 !(cmd->flags & CMD_ON_DEMAND)) {
6d8f6eeb 709 IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
eedb6e35
WYG
710 return -EIO;
711 }
712
4ce7cc2b
JB
713 copy_size = sizeof(out_cmd->hdr);
714 cmd_size = sizeof(out_cmd->hdr);
715
716 /* need one for the header if the first is NOCOPY */
717 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
718
719 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
720 if (!cmd->len[i])
721 continue;
722 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
723 had_nocopy = true;
724 } else {
725 /* NOCOPY must not be followed by normal! */
726 if (WARN_ON(had_nocopy))
727 return -EINVAL;
728 copy_size += cmd->len[i];
729 }
730 cmd_size += cmd->len[i];
731 }
fd4abac5 732
3e41ace5
JB
733 /*
734 * If any of the command structures end up being larger than
4ce7cc2b
JB
735 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
736 * allocated into separate TFDs, then we will need to
737 * increase the size of the buffers.
3e41ace5 738 */
4ce7cc2b 739 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
3e41ace5 740 return -EINVAL;
fd4abac5 741
6d8f6eeb
EG
742 if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
743 IWL_WARN(trans, "Not sending command - %s KILL\n",
744 iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
fd4abac5
TW
745 return -EIO;
746 }
7b21f00e 747
72012474 748 spin_lock_irqsave(&trans->hcmd_lock, flags);
3598e177 749
c2acea8e 750 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
72012474 751 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
3598e177 752
6d8f6eeb 753 IWL_ERR(trans, "No space in command queue\n");
fd656935 754 is_ct_kill = iwl_check_for_ct_kill(priv(trans));
0975cc8f 755 if (!is_ct_kill) {
6d8f6eeb 756 IWL_ERR(trans, "Restarting adapter queue is full\n");
fd656935 757 iwlagn_fw_error(priv(trans), false);
7812b167 758 }
fd4abac5
TW
759 return -ENOSPC;
760 }
761
4ce7cc2b 762 idx = get_cmd_index(q, q->write_ptr);
da99c4b6 763 out_cmd = txq->cmd[idx];
c2acea8e
JB
764 out_meta = &txq->meta[idx];
765
8ce73f3a 766 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
c2acea8e
JB
767 if (cmd->flags & CMD_WANT_SKB)
768 out_meta->source = cmd;
fd4abac5 769
4ce7cc2b 770 /* set up the header */
fd4abac5 771
4ce7cc2b 772 out_cmd->hdr.cmd = cmd->id;
fd4abac5 773 out_cmd->hdr.flags = 0;
cefeaa5f 774 out_cmd->hdr.sequence =
6d8f6eeb 775 cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
cefeaa5f 776 INDEX_TO_SEQ(q->write_ptr));
4ce7cc2b
JB
777
778 /* and copy the data that needs to be copied */
779
132f98c2 780 cmd_dest = out_cmd->payload;
4ce7cc2b
JB
781 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
782 if (!cmd->len[i])
783 continue;
784 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
785 break;
786 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
787 cmd_dest += cmd->len[i];
ded2ae7c 788 }
4ce7cc2b 789
6d8f6eeb 790 IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
4ce7cc2b
JB
791 "%d bytes at %d[%d]:%d\n",
792 get_cmd_string(out_cmd->hdr.cmd),
793 out_cmd->hdr.cmd,
794 le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
6d8f6eeb 795 q->write_ptr, idx, trans->shrd->cmd_queue);
4ce7cc2b 796
6d8f6eeb 797 phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size,
795414db 798 DMA_BIDIRECTIONAL);
6d8f6eeb 799 if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
2c46f72e
JB
800 idx = -ENOMEM;
801 goto out;
802 }
803
2e724443 804 dma_unmap_addr_set(out_meta, mapping, phys_addr);
4ce7cc2b
JB
805 dma_unmap_len_set(out_meta, len, copy_size);
806
6d8f6eeb
EG
807 iwlagn_txq_attach_buf_to_tfd(trans, txq,
808 phys_addr, copy_size, 1);
4ce7cc2b
JB
809#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
810 trace_bufs[0] = &out_cmd->hdr;
811 trace_lens[0] = copy_size;
812 trace_idx = 1;
813#endif
814
815 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
816 if (!cmd->len[i])
817 continue;
818 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
819 continue;
6d8f6eeb
EG
820 phys_addr = dma_map_single(bus(trans)->dev,
821 (void *)cmd->data[i],
3be3fdb5 822 cmd->len[i], DMA_BIDIRECTIONAL);
6d8f6eeb
EG
823 if (dma_mapping_error(bus(trans)->dev, phys_addr)) {
824 iwlagn_unmap_tfd(trans, out_meta,
e815407d 825 &txq->tfds[q->write_ptr],
3be3fdb5 826 DMA_BIDIRECTIONAL);
4ce7cc2b
JB
827 idx = -ENOMEM;
828 goto out;
829 }
830
6d8f6eeb 831 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
4ce7cc2b
JB
832 cmd->len[i], 0);
833#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
834 trace_bufs[trace_idx] = cmd->data[i];
835 trace_lens[trace_idx] = cmd->len[i];
836 trace_idx++;
837#endif
838 }
df833b1d 839
afaf6b57 840 out_meta->flags = cmd->flags;
2c46f72e
JB
841
842 txq->need_update = 1;
843
4ce7cc2b
JB
844 /* check that tracing gets all possible blocks */
845 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
846#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
fd656935 847 trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
4ce7cc2b
JB
848 trace_bufs[0], trace_lens[0],
849 trace_bufs[1], trace_lens[1],
850 trace_bufs[2], trace_lens[2]);
851#endif
df833b1d 852
fd4abac5
TW
853 /* Increment and update queue's write index */
854 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
fd656935 855 iwl_txq_update_write_ptr(trans, txq);
fd4abac5 856
2c46f72e 857 out:
72012474 858 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
7bfedc59 859 return idx;
fd4abac5
TW
860}
861
17b88929
TW
862/**
863 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
864 *
865 * When FW advances 'R' index, all entries between old and new 'R' index
866 * need to be reclaimed. As result, some free space forms. If there is
867 * enough free space (> low mark), wake the stack that feeds us.
868 */
3e10caeb
EG
869static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
870 int idx)
17b88929 871{
3e10caeb 872 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
8ad71bef 873 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
17b88929
TW
874 struct iwl_queue *q = &txq->q;
875 int nfreed = 0;
876
499b1883 877 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
3e10caeb 878 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
2e5d04da
DH
879 "index %d is out of range [0-%d] %d %d.\n", __func__,
880 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
17b88929
TW
881 return;
882 }
883
499b1883
TW
884 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
885 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
17b88929 886
499b1883 887 if (nfreed++ > 0) {
3e10caeb 888 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
17b88929 889 q->write_ptr, q->read_ptr);
3e10caeb 890 iwlagn_fw_error(priv(trans), false);
17b88929 891 }
da99c4b6 892
17b88929
TW
893 }
894}
895
896/**
897 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
898 * @rxb: Rx buffer to reclaim
247c61d6
EG
899 * @handler_status: return value of the handler of the command
900 * (put in setup_rx_handlers)
17b88929
TW
901 *
902 * If an Rx buffer has an async callback associated with it the callback
903 * will be executed. The attached skb (if present) will only be freed
904 * if the callback returns 1
905 */
247c61d6
EG
906void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb,
907 int handler_status)
17b88929 908{
2f301227 909 struct iwl_rx_packet *pkt = rxb_addr(rxb);
17b88929
TW
910 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
911 int txq_id = SEQ_TO_QUEUE(sequence);
912 int index = SEQ_TO_INDEX(sequence);
17b88929 913 int cmd_index;
c2acea8e
JB
914 struct iwl_device_cmd *cmd;
915 struct iwl_cmd_meta *meta;
8ad71bef
EG
916 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
917 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
3598e177 918 unsigned long flags;
17b88929
TW
919
920 /* If a Tx command is being handled and it isn't in the actual
921 * command queue then there a command routing bug has been introduced
922 * in the queue management code. */
6d8f6eeb 923 if (WARN(txq_id != trans->shrd->cmd_queue,
13bb9483 924 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
6d8f6eeb 925 txq_id, trans->shrd->cmd_queue, sequence,
8ad71bef
EG
926 trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr,
927 trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) {
3e10caeb 928 iwl_print_hex_error(trans, pkt, 32);
55d6a3cd 929 return;
01ef9323 930 }
17b88929 931
4ce7cc2b 932 cmd_index = get_cmd_index(&txq->q, index);
dd487449
ZY
933 cmd = txq->cmd[cmd_index];
934 meta = &txq->meta[cmd_index];
17b88929 935
282cdb32
JB
936 txq->time_stamp = jiffies;
937
6d8f6eeb
EG
938 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
939 DMA_BIDIRECTIONAL);
c33de625 940
17b88929 941 /* Input error checking is done when commands are added to queue. */
c2acea8e 942 if (meta->flags & CMD_WANT_SKB) {
2f301227 943 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
247c61d6 944 meta->source->handler_status = handler_status;
2f301227 945 rxb->page = NULL;
247c61d6 946 }
2624e96c 947
72012474 948 spin_lock_irqsave(&trans->hcmd_lock, flags);
17b88929 949
3e10caeb 950 iwl_hcmd_queue_reclaim(trans, txq_id, index);
17b88929 951
c2acea8e 952 if (!(meta->flags & CMD_ASYNC)) {
05c89b91
WYG
953 if (!test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
954 IWL_WARN(trans,
955 "HCMD_ACTIVE already clear for command %s\n",
956 get_cmd_string(cmd->hdr.cmd));
957 }
6d8f6eeb
EG
958 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
959 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
d2dfe6df 960 get_cmd_string(cmd->hdr.cmd));
effd4d9a 961 wake_up(&trans->shrd->wait_command_queue);
17b88929 962 }
3598e177 963
dd487449 964 meta->flags = 0;
3598e177 965
72012474 966 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
17b88929 967}
253a634c 968
253a634c
EG
969#define HOST_COMPLETE_TIMEOUT (2 * HZ)
970
6d8f6eeb 971static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c
EG
972{
973 int ret;
974
975 /* An asynchronous command can not expect an SKB to be set. */
976 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
977 return -EINVAL;
978
253a634c 979
6d8f6eeb 980 if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
253a634c
EG
981 return -EBUSY;
982
6d8f6eeb 983 ret = iwl_enqueue_hcmd(trans, cmd);
253a634c 984 if (ret < 0) {
b36b110c
TP
985 IWL_DEBUG_QUIET_RFKILL(trans,
986 "Error sending %s: enqueue_hcmd failed: %d\n",
253a634c
EG
987 get_cmd_string(cmd->id), ret);
988 return ret;
989 }
990 return 0;
991}
992
6d8f6eeb 993static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c 994{
8ad71bef 995 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253a634c
EG
996 int cmd_idx;
997 int ret;
998
6d8f6eeb 999 lockdep_assert_held(&trans->shrd->mutex);
253a634c 1000
6d8f6eeb 1001 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
253a634c
EG
1002 get_cmd_string(cmd->id));
1003
94b3c45c
WYG
1004 if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
1005 return -EBUSY;
1006
1007
1008 if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
1009 IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
1010 get_cmd_string(cmd->id));
1011 return -ECANCELED;
1012 }
1013 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
1014 IWL_ERR(trans, "Command %s failed: FW Error\n",
1015 get_cmd_string(cmd->id));
1016 return -EIO;
1017 }
6d8f6eeb
EG
1018 set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1019 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
253a634c
EG
1020 get_cmd_string(cmd->id));
1021
6d8f6eeb 1022 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
253a634c
EG
1023 if (cmd_idx < 0) {
1024 ret = cmd_idx;
6d8f6eeb 1025 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
b36b110c
TP
1026 IWL_DEBUG_QUIET_RFKILL(trans,
1027 "Error sending %s: enqueue_hcmd failed: %d\n",
253a634c
EG
1028 get_cmd_string(cmd->id), ret);
1029 return ret;
1030 }
1031
effd4d9a 1032 ret = wait_event_timeout(trans->shrd->wait_command_queue,
6d8f6eeb 1033 !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
253a634c
EG
1034 HOST_COMPLETE_TIMEOUT);
1035 if (!ret) {
6d8f6eeb 1036 if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
d10630af 1037 struct iwl_tx_queue *txq =
397ede37 1038 &trans_pcie->txq[trans->shrd->cmd_queue];
d10630af
WYG
1039 struct iwl_queue *q = &txq->q;
1040
b36b110c 1041 IWL_DEBUG_QUIET_RFKILL(trans,
253a634c
EG
1042 "Error sending %s: time out after %dms.\n",
1043 get_cmd_string(cmd->id),
1044 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1045
b36b110c 1046 IWL_DEBUG_QUIET_RFKILL(trans,
d10630af
WYG
1047 "Current CMD queue read_ptr %d write_ptr %d\n",
1048 q->read_ptr, q->write_ptr);
1049
6d8f6eeb
EG
1050 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1051 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
253a634c
EG
1052 "%s\n", get_cmd_string(cmd->id));
1053 ret = -ETIMEDOUT;
1054 goto cancel;
1055 }
1056 }
1057
253a634c 1058 if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
6d8f6eeb 1059 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
253a634c
EG
1060 get_cmd_string(cmd->id));
1061 ret = -EIO;
1062 goto cancel;
1063 }
1064
1065 return 0;
1066
1067cancel:
1068 if (cmd->flags & CMD_WANT_SKB) {
1069 /*
1070 * Cancel the CMD_WANT_SKB flag for the cmd in the
1071 * TX cmd queue. Otherwise in case the cmd comes
1072 * in later, it will possibly set an invalid
1073 * address (cmd->meta.source).
1074 */
8ad71bef 1075 trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
253a634c
EG
1076 ~CMD_WANT_SKB;
1077 }
1078fail:
1079 if (cmd->reply_page) {
6d8f6eeb 1080 iwl_free_pages(trans->shrd, cmd->reply_page);
253a634c
EG
1081 cmd->reply_page = 0;
1082 }
1083
1084 return ret;
1085}
1086
6d8f6eeb 1087int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c
EG
1088{
1089 if (cmd->flags & CMD_ASYNC)
6d8f6eeb 1090 return iwl_send_cmd_async(trans, cmd);
253a634c 1091
6d8f6eeb 1092 return iwl_send_cmd_sync(trans, cmd);
253a634c
EG
1093}
1094
a0eaad71 1095/* Frees buffers until index _not_ inclusive */
464021ff
EG
1096int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
1097 struct sk_buff_head *skbs)
a0eaad71 1098{
8ad71bef
EG
1099 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1100 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
a0eaad71 1101 struct iwl_queue *q = &txq->q;
a0eaad71 1102 int last_to_free;
464021ff 1103 int freed = 0;
a0eaad71 1104
39644e9a
EG
1105 /* This function is not meant to release cmd queue*/
1106 if (WARN_ON(txq_id == trans->shrd->cmd_queue))
1107 return 0;
1108
a0eaad71
EG
1109 /*Since we free until index _not_ inclusive, the one before index is
1110 * the last we will free. This one must be used */
1111 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
1112
1113 if ((index >= q->n_bd) ||
1114 (iwl_queue_used(q, last_to_free) == 0)) {
1115 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
1116 "last_to_free %d is out of range [0-%d] %d %d.\n",
1117 __func__, txq_id, last_to_free, q->n_bd,
1118 q->write_ptr, q->read_ptr);
464021ff 1119 return 0;
a0eaad71
EG
1120 }
1121
1122 IWL_DEBUG_TX_REPLY(trans, "reclaim: [%d, %d, %d]\n", txq_id,
1123 q->read_ptr, index);
1124
1125 if (WARN_ON(!skb_queue_empty(skbs)))
464021ff 1126 return 0;
a0eaad71
EG
1127
1128 for (;
1129 q->read_ptr != index;
1130 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1131
2c452297 1132 if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
a0eaad71
EG
1133 continue;
1134
2c452297 1135 __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
a0eaad71 1136
2c452297 1137 txq->skbs[txq->q.read_ptr] = NULL;
a0eaad71 1138
6d8f6eeb 1139 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
a0eaad71 1140
39644e9a 1141 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
464021ff 1142 freed++;
a0eaad71 1143 }
464021ff 1144 return freed;
a0eaad71 1145}
This page took 0.656825 seconds and 5 git commands to generate.