iwlagn: add REPLY_ECHO host command
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / iwl-trans-pcie-tx.c
CommitLineData
1053d35f
RR
1/******************************************************************************
2 *
901069c7 3 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
1053d35f
RR
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
759ef89f 25 * Intel Linux Wireless <ilw@linux.intel.com>
1053d35f
RR
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
fd4abac5 29#include <linux/etherdevice.h>
5a0e3ad6 30#include <linux/slab.h>
253a634c 31#include <linux/sched.h>
253a634c 32
522376d2 33/* TODO: remove include to iwl-dev.h */
1053d35f 34#include "iwl-dev.h"
522376d2
EG
35#include "iwl-debug.h"
36#include "iwl-csr.h"
37#include "iwl-prph.h"
1053d35f 38#include "iwl-io.h"
522376d2 39#include "iwl-agn-hw.h"
1053d35f 40#include "iwl-helpers.h"
c17d0681 41#include "iwl-trans-pcie-int.h"
1053d35f 42
522376d2
EG
43#define IWL_TX_CRC_SIZE 4
44#define IWL_TX_DELIMITER_SIZE 4
45
48d42c42
EG
46/**
47 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
48 */
6d8f6eeb 49void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
48d42c42
EG
50 struct iwl_tx_queue *txq,
51 u16 byte_cnt)
52{
105183b1 53 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
105183b1
EG
54 struct iwl_trans_pcie *trans_pcie =
55 IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
56 int write_ptr = txq->q.write_ptr;
57 int txq_id = txq->q.id;
58 u8 sec_ctl = 0;
59 u8 sta_id = 0;
60 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
61 __le16 bc_ent;
132f98c2
EG
62 struct iwl_tx_cmd *tx_cmd =
63 (struct iwl_tx_cmd *) txq->cmd[txq->q.write_ptr]->payload;
48d42c42 64
105183b1
EG
65 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
66
48d42c42
EG
67 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
68
132f98c2
EG
69 sta_id = tx_cmd->sta_id;
70 sec_ctl = tx_cmd->sec_ctl;
48d42c42
EG
71
72 switch (sec_ctl & TX_CMD_SEC_MSK) {
73 case TX_CMD_SEC_CCM:
74 len += CCMP_MIC_LEN;
75 break;
76 case TX_CMD_SEC_TKIP:
77 len += TKIP_ICV_LEN;
78 break;
79 case TX_CMD_SEC_WEP:
80 len += WEP_IV_LEN + WEP_ICV_LEN;
81 break;
82 }
83
84 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
85
86 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
87
88 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
89 scd_bc_tbl[txq_id].
90 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
91}
92
fd4abac5
TW
93/**
94 * iwl_txq_update_write_ptr - Send new write index to hardware
95 */
fd656935 96void iwl_txq_update_write_ptr(struct iwl_trans *trans, struct iwl_tx_queue *txq)
fd4abac5
TW
97{
98 u32 reg = 0;
fd4abac5
TW
99 int txq_id = txq->q.id;
100
101 if (txq->need_update == 0)
7bfedc59 102 return;
fd4abac5 103
fd656935 104 if (hw_params(trans).shadow_reg_enable) {
f81c1f48 105 /* shadow register enabled */
fd656935 106 iwl_write32(bus(trans), HBUS_TARG_WRPTR,
f81c1f48
WYG
107 txq->q.write_ptr | (txq_id << 8));
108 } else {
109 /* if we're trying to save power */
fd656935 110 if (test_bit(STATUS_POWER_PMI, &trans->shrd->status)) {
f81c1f48
WYG
111 /* wake up nic if it's powered down ...
112 * uCode will wake up, and interrupt us again, so next
113 * time we'll skip this part. */
fd656935 114 reg = iwl_read32(bus(trans), CSR_UCODE_DRV_GP1);
fd4abac5 115
f81c1f48 116 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
fd656935 117 IWL_DEBUG_INFO(trans,
f81c1f48
WYG
118 "Tx queue %d requesting wakeup,"
119 " GP1 = 0x%x\n", txq_id, reg);
fd656935 120 iwl_set_bit(bus(trans), CSR_GP_CNTRL,
f81c1f48
WYG
121 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
122 return;
123 }
fd4abac5 124
fd656935 125 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
fd4abac5 126 txq->q.write_ptr | (txq_id << 8));
fd4abac5 127
f81c1f48
WYG
128 /*
129 * else not in power-save mode,
130 * uCode will never sleep when we're
131 * trying to tx (during RFKILL, we're not trying to tx).
132 */
133 } else
fd656935 134 iwl_write32(bus(trans), HBUS_TARG_WRPTR,
f81c1f48
WYG
135 txq->q.write_ptr | (txq_id << 8));
136 }
fd4abac5 137 txq->need_update = 0;
fd4abac5 138}
fd4abac5 139
214d14d4
JB
140static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
141{
142 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
143
144 dma_addr_t addr = get_unaligned_le32(&tb->lo);
145 if (sizeof(dma_addr_t) > sizeof(u32))
146 addr |=
147 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
148
149 return addr;
150}
151
152static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
153{
154 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
155
156 return le16_to_cpu(tb->hi_n_len) >> 4;
157}
158
159static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
160 dma_addr_t addr, u16 len)
161{
162 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
163 u16 hi_n_len = len << 4;
164
165 put_unaligned_le32(addr, &tb->lo);
166 if (sizeof(dma_addr_t) > sizeof(u32))
167 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
168
169 tb->hi_n_len = cpu_to_le16(hi_n_len);
170
171 tfd->num_tbs = idx + 1;
172}
173
174static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
175{
176 return tfd->num_tbs & 0x1f;
177}
178
6d8f6eeb 179static void iwlagn_unmap_tfd(struct iwl_trans *trans, struct iwl_cmd_meta *meta,
253a634c 180 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
214d14d4 181{
214d14d4
JB
182 int i;
183 int num_tbs;
184
214d14d4
JB
185 /* Sanity check on number of chunks */
186 num_tbs = iwl_tfd_get_num_tbs(tfd);
187
188 if (num_tbs >= IWL_NUM_OF_TBS) {
6d8f6eeb 189 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
214d14d4
JB
190 /* @todo issue fatal error, it is quite serious situation */
191 return;
192 }
193
194 /* Unmap tx_cmd */
195 if (num_tbs)
6d8f6eeb 196 dma_unmap_single(bus(trans)->dev,
4ce7cc2b
JB
197 dma_unmap_addr(meta, mapping),
198 dma_unmap_len(meta, len),
795414db 199 DMA_BIDIRECTIONAL);
214d14d4
JB
200
201 /* Unmap chunks, if any. */
202 for (i = 1; i < num_tbs; i++)
6d8f6eeb 203 dma_unmap_single(bus(trans)->dev, iwl_tfd_tb_get_addr(tfd, i),
e815407d 204 iwl_tfd_tb_get_len(tfd, i), dma_dir);
4ce7cc2b
JB
205}
206
207/**
208 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
6d8f6eeb 209 * @trans - transport private data
4ce7cc2b 210 * @txq - tx queue
1359ca4f 211 * @index - the index of the TFD to be freed
39644e9a 212 *@dma_dir - the direction of the DMA mapping
4ce7cc2b
JB
213 *
214 * Does NOT advance any TFD circular buffer read/write indexes
215 * Does NOT free the TFD itself (which is within circular buffer)
216 */
6d8f6eeb 217void iwlagn_txq_free_tfd(struct iwl_trans *trans, struct iwl_tx_queue *txq,
39644e9a 218 int index, enum dma_data_direction dma_dir)
4ce7cc2b
JB
219{
220 struct iwl_tfd *tfd_tmp = txq->tfds;
4ce7cc2b 221
39644e9a 222 iwlagn_unmap_tfd(trans, &txq->meta[index], &tfd_tmp[index], dma_dir);
214d14d4
JB
223
224 /* free SKB */
2c452297 225 if (txq->skbs) {
214d14d4
JB
226 struct sk_buff *skb;
227
2c452297 228 skb = txq->skbs[index];
214d14d4 229
909e9b23
EG
230 /* Can be called from irqs-disabled context
231 * If skb is not NULL, it means that the whole queue is being
232 * freed and that the queue is not empty - free the skb
233 */
214d14d4 234 if (skb) {
909e9b23 235 iwl_free_skb(priv(trans), skb);
2c452297 236 txq->skbs[index] = NULL;
214d14d4
JB
237 }
238 }
239}
240
6d8f6eeb 241int iwlagn_txq_attach_buf_to_tfd(struct iwl_trans *trans,
214d14d4
JB
242 struct iwl_tx_queue *txq,
243 dma_addr_t addr, u16 len,
4c42db0f 244 u8 reset)
214d14d4
JB
245{
246 struct iwl_queue *q;
247 struct iwl_tfd *tfd, *tfd_tmp;
248 u32 num_tbs;
249
250 q = &txq->q;
4ce7cc2b 251 tfd_tmp = txq->tfds;
214d14d4
JB
252 tfd = &tfd_tmp[q->write_ptr];
253
254 if (reset)
255 memset(tfd, 0, sizeof(*tfd));
256
257 num_tbs = iwl_tfd_get_num_tbs(tfd);
258
259 /* Each TFD can point to a maximum 20 Tx buffers */
260 if (num_tbs >= IWL_NUM_OF_TBS) {
6d8f6eeb 261 IWL_ERR(trans, "Error can not send more than %d chunks\n",
214d14d4
JB
262 IWL_NUM_OF_TBS);
263 return -EINVAL;
264 }
265
266 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
267 return -EINVAL;
268
269 if (unlikely(addr & ~IWL_TX_DMA_MASK))
6d8f6eeb 270 IWL_ERR(trans, "Unaligned address = %llx\n",
214d14d4
JB
271 (unsigned long long)addr);
272
273 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
274
275 return 0;
276}
277
fd4abac5
TW
278/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
279 * DMA services
280 *
281 * Theory of operation
282 *
283 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
284 * of buffer descriptors, each of which points to one or more data buffers for
285 * the device to read from or fill. Driver and device exchange status of each
286 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
287 * entries in each circular buffer, to protect against confusing empty and full
288 * queue states.
289 *
290 * The device reads or writes the data in the queues via the device's several
291 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
292 *
293 * For Tx queue, there are low mark and high mark limits. If, after queuing
294 * the packet for Tx, free space become < low mark, Tx queue stopped. When
295 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
296 * Tx queue resumed.
297 *
fd4abac5
TW
298 ***************************************************/
299
300int iwl_queue_space(const struct iwl_queue *q)
301{
302 int s = q->read_ptr - q->write_ptr;
303
304 if (q->read_ptr > q->write_ptr)
305 s -= q->n_bd;
306
307 if (s <= 0)
308 s += q->n_window;
309 /* keep some reserve to not confuse empty and full situations */
310 s -= 2;
311 if (s < 0)
312 s = 0;
313 return s;
314}
fd4abac5 315
1053d35f
RR
316/**
317 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
318 */
6d8f6eeb 319int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
1053d35f
RR
320{
321 q->n_bd = count;
322 q->n_window = slots_num;
323 q->id = id;
324
325 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
326 * and iwl_queue_dec_wrap are broken. */
3e41ace5
JB
327 if (WARN_ON(!is_power_of_2(count)))
328 return -EINVAL;
1053d35f
RR
329
330 /* slots_num must be power-of-two size, otherwise
331 * get_cmd_index is broken. */
3e41ace5
JB
332 if (WARN_ON(!is_power_of_2(slots_num)))
333 return -EINVAL;
1053d35f
RR
334
335 q->low_mark = q->n_window / 4;
336 if (q->low_mark < 4)
337 q->low_mark = 4;
338
339 q->high_mark = q->n_window / 8;
340 if (q->high_mark < 2)
341 q->high_mark = 2;
342
343 q->write_ptr = q->read_ptr = 0;
344
345 return 0;
346}
347
6d8f6eeb 348static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
48d42c42
EG
349 struct iwl_tx_queue *txq)
350{
105183b1
EG
351 struct iwl_trans_pcie *trans_pcie =
352 IWL_TRANS_GET_PCIE_TRANS(trans);
6d8f6eeb 353 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
48d42c42
EG
354 int txq_id = txq->q.id;
355 int read_ptr = txq->q.read_ptr;
356 u8 sta_id = 0;
357 __le16 bc_ent;
132f98c2
EG
358 struct iwl_tx_cmd *tx_cmd =
359 (struct iwl_tx_cmd *) txq->cmd[txq->q.read_ptr]->payload;
48d42c42
EG
360
361 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
362
6d8f6eeb 363 if (txq_id != trans->shrd->cmd_queue)
132f98c2 364 sta_id = tx_cmd->sta_id;
48d42c42
EG
365
366 bc_ent = cpu_to_le16(1 | (sta_id << 12));
367 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
368
369 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
370 scd_bc_tbl[txq_id].
371 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
372}
373
6d8f6eeb 374static int iwlagn_tx_queue_set_q2ratid(struct iwl_trans *trans, u16 ra_tid,
48d42c42
EG
375 u16 txq_id)
376{
377 u32 tbl_dw_addr;
378 u32 tbl_dw;
379 u16 scd_q2ratid;
380
105183b1
EG
381 struct iwl_trans_pcie *trans_pcie =
382 IWL_TRANS_GET_PCIE_TRANS(trans);
383
48d42c42
EG
384 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
385
105183b1 386 tbl_dw_addr = trans_pcie->scd_base_addr +
48d42c42
EG
387 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
388
83ed9015 389 tbl_dw = iwl_read_targ_mem(bus(trans), tbl_dw_addr);
48d42c42
EG
390
391 if (txq_id & 0x1)
392 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
393 else
394 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
395
83ed9015 396 iwl_write_targ_mem(bus(trans), tbl_dw_addr, tbl_dw);
48d42c42
EG
397
398 return 0;
399}
400
6d8f6eeb 401static void iwlagn_tx_queue_stop_scheduler(struct iwl_trans *trans, u16 txq_id)
48d42c42
EG
402{
403 /* Simply stop the queue, but don't change any configuration;
404 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
83ed9015 405 iwl_write_prph(bus(trans),
48d42c42
EG
406 SCD_QUEUE_STATUS_BITS(txq_id),
407 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
408 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
409}
410
6d8f6eeb 411void iwl_trans_set_wr_ptrs(struct iwl_trans *trans,
48d42c42
EG
412 int txq_id, u32 index)
413{
83ed9015 414 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR,
48d42c42 415 (index & 0xff) | (txq_id << 8));
83ed9015 416 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(txq_id), index);
48d42c42
EG
417}
418
c91bd124 419void iwl_trans_tx_queue_set_status(struct iwl_trans *trans,
48d42c42
EG
420 struct iwl_tx_queue *txq,
421 int tx_fifo_id, int scd_retry)
422{
8ad71bef 423 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42 424 int txq_id = txq->q.id;
c91bd124 425 int active =
8ad71bef 426 test_bit(txq_id, &trans_pcie->txq_ctx_active_msk) ? 1 : 0;
48d42c42 427
c91bd124 428 iwl_write_prph(bus(trans), SCD_QUEUE_STATUS_BITS(txq_id),
48d42c42
EG
429 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
430 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
431 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
432 SCD_QUEUE_STTS_REG_MSK);
433
434 txq->sched_retry = scd_retry;
435
c91bd124 436 IWL_DEBUG_INFO(trans, "%s %s Queue %d on FIFO %d\n",
48d42c42
EG
437 active ? "Activate" : "Deactivate",
438 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
439}
440
e13c0c59
EG
441static inline int get_fifo_from_tid(struct iwl_trans_pcie *trans_pcie,
442 u8 ctx, u16 tid)
ba562f71 443{
e13c0c59 444 const u8 *ac_to_fifo = trans_pcie->ac_to_fifo[ctx];
ba562f71 445 if (likely(tid < ARRAY_SIZE(tid_to_ac)))
e13c0c59 446 return ac_to_fifo[tid_to_ac[tid]];
ba562f71
EG
447
448 /* no support for TIDs 8-15 yet */
449 return -EINVAL;
450}
451
c91bd124
EG
452void iwl_trans_pcie_tx_agg_setup(struct iwl_trans *trans,
453 enum iwl_rxon_context_id ctx, int sta_id,
454 int tid, int frame_limit)
48d42c42
EG
455{
456 int tx_fifo, txq_id, ssn_idx;
457 u16 ra_tid;
458 unsigned long flags;
459 struct iwl_tid_data *tid_data;
460
105183b1
EG
461 struct iwl_trans_pcie *trans_pcie =
462 IWL_TRANS_GET_PCIE_TRANS(trans);
463
48d42c42
EG
464 if (WARN_ON(sta_id == IWL_INVALID_STATION))
465 return;
5f85a789 466 if (WARN_ON(tid >= IWL_MAX_TID_COUNT))
48d42c42
EG
467 return;
468
e13c0c59 469 tx_fifo = get_fifo_from_tid(trans_pcie, ctx, tid);
ba562f71
EG
470 if (WARN_ON(tx_fifo < 0)) {
471 IWL_ERR(trans, "txq_agg_setup, bad fifo: %d\n", tx_fifo);
472 return;
473 }
474
c91bd124
EG
475 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
476 tid_data = &trans->shrd->tid_data[sta_id][tid];
48d42c42
EG
477 ssn_idx = SEQ_TO_SN(tid_data->seq_number);
478 txq_id = tid_data->agg.txq_id;
c91bd124 479 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
48d42c42
EG
480
481 ra_tid = BUILD_RAxTID(sta_id, tid);
482
c91bd124 483 spin_lock_irqsave(&trans->shrd->lock, flags);
48d42c42
EG
484
485 /* Stop this Tx queue before configuring it */
6d8f6eeb 486 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
48d42c42
EG
487
488 /* Map receiver-address / traffic-ID to this queue */
6d8f6eeb 489 iwlagn_tx_queue_set_q2ratid(trans, ra_tid, txq_id);
48d42c42
EG
490
491 /* Set this queue as a chain-building queue */
c91bd124 492 iwl_set_bits_prph(bus(trans), SCD_QUEUECHAIN_SEL, (1<<txq_id));
48d42c42
EG
493
494 /* enable aggregations for the queue */
c91bd124 495 iwl_set_bits_prph(bus(trans), SCD_AGGR_SEL, (1<<txq_id));
48d42c42
EG
496
497 /* Place first TFD at index corresponding to start sequence number.
498 * Assumes that ssn_idx is valid (!= 0xFFF) */
8ad71bef
EG
499 trans_pcie->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
500 trans_pcie->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
6d8f6eeb 501 iwl_trans_set_wr_ptrs(trans, txq_id, ssn_idx);
48d42c42
EG
502
503 /* Set up Tx window size and frame limit for this queue */
c91bd124 504 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
48d42c42
EG
505 SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
506 sizeof(u32),
507 ((frame_limit <<
508 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
509 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
510 ((frame_limit <<
511 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
512 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
513
c91bd124 514 iwl_set_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
48d42c42
EG
515
516 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
8ad71bef 517 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id],
c91bd124 518 tx_fifo, 1);
48d42c42 519
8ad71bef
EG
520 trans_pcie->txq[txq_id].sta_id = sta_id;
521 trans_pcie->txq[txq_id].tid = tid;
a0eaad71 522
c91bd124 523 spin_unlock_irqrestore(&trans->shrd->lock, flags);
48d42c42
EG
524}
525
288712a6
EG
526/*
527 * Find first available (lowest unused) Tx Queue, mark it "active".
528 * Called only when finding queue for aggregation.
529 * Should never return anything < 7, because they should already
530 * be in use as EDCA AC (0-3), Command (4), reserved (5, 6)
531 */
532static int iwlagn_txq_ctx_activate_free(struct iwl_trans *trans)
533{
8ad71bef 534 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
288712a6
EG
535 int txq_id;
536
537 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
538 if (!test_and_set_bit(txq_id,
8ad71bef 539 &trans_pcie->txq_ctx_active_msk))
288712a6
EG
540 return txq_id;
541 return -1;
542}
543
544int iwl_trans_pcie_tx_agg_alloc(struct iwl_trans *trans,
545 enum iwl_rxon_context_id ctx, int sta_id,
546 int tid, u16 *ssn)
547{
8ad71bef 548 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
288712a6
EG
549 struct iwl_tid_data *tid_data;
550 unsigned long flags;
143bb15d 551 int txq_id;
288712a6
EG
552
553 txq_id = iwlagn_txq_ctx_activate_free(trans);
554 if (txq_id == -1) {
555 IWL_ERR(trans, "No free aggregation queue available\n");
556 return -ENXIO;
557 }
558
559 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
560 tid_data = &trans->shrd->tid_data[sta_id][tid];
561 *ssn = SEQ_TO_SN(tid_data->seq_number);
562 tid_data->agg.txq_id = txq_id;
8ad71bef 563 iwl_set_swq_id(&trans_pcie->txq[txq_id], get_ac_from_tid(tid), txq_id);
288712a6
EG
564
565 tid_data = &trans->shrd->tid_data[sta_id][tid];
566 if (tid_data->tfds_in_queue == 0) {
567 IWL_DEBUG_HT(trans, "HW queue is empty\n");
568 tid_data->agg.state = IWL_AGG_ON;
569 iwl_start_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
570 } else {
571 IWL_DEBUG_HT(trans, "HW queue is NOT empty: %d packets in HW"
572 "queue\n", tid_data->tfds_in_queue);
573 tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
574 }
3e10caeb 575 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
288712a6
EG
576
577 return 0;
578}
7f01d567
EG
579
580void iwl_trans_pcie_txq_agg_disable(struct iwl_trans *trans, int txq_id)
48d42c42 581{
8ad71bef 582 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
7f01d567
EG
583 iwlagn_tx_queue_stop_scheduler(trans, txq_id);
584
585 iwl_clear_bits_prph(bus(trans), SCD_AGGR_SEL, (1 << txq_id));
586
8ad71bef
EG
587 trans_pcie->txq[txq_id].q.read_ptr = 0;
588 trans_pcie->txq[txq_id].q.write_ptr = 0;
7f01d567
EG
589 /* supposes that ssn_idx is valid (!= 0xFFF) */
590 iwl_trans_set_wr_ptrs(trans, txq_id, 0);
591
592 iwl_clear_bits_prph(bus(trans), SCD_INTERRUPT_MASK, (1 << txq_id));
8ad71bef
EG
593 iwl_txq_ctx_deactivate(trans_pcie, txq_id);
594 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[txq_id], 0, 0);
7f01d567
EG
595}
596
597int iwl_trans_pcie_tx_agg_disable(struct iwl_trans *trans,
598 enum iwl_rxon_context_id ctx, int sta_id,
599 int tid)
600{
8ad71bef 601 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
7f01d567
EG
602 unsigned long flags;
603 int read_ptr, write_ptr;
604 struct iwl_tid_data *tid_data;
605 int txq_id;
606
607 spin_lock_irqsave(&trans->shrd->sta_lock, flags);
608
609 tid_data = &trans->shrd->tid_data[sta_id][tid];
610 txq_id = tid_data->agg.txq_id;
611
48d42c42
EG
612 if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
613 (IWLAGN_FIRST_AMPDU_QUEUE +
7f01d567
EG
614 hw_params(trans).num_ampdu_queues <= txq_id)) {
615 IWL_ERR(trans,
48d42c42
EG
616 "queue number out of range: %d, must be %d to %d\n",
617 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
618 IWLAGN_FIRST_AMPDU_QUEUE +
7f01d567
EG
619 hw_params(trans).num_ampdu_queues - 1);
620 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
48d42c42
EG
621 return -EINVAL;
622 }
623
7f01d567
EG
624 switch (trans->shrd->tid_data[sta_id][tid].agg.state) {
625 case IWL_EMPTYING_HW_QUEUE_ADDBA:
626 /*
627 * This can happen if the peer stops aggregation
628 * again before we've had a chance to drain the
629 * queue we selected previously, i.e. before the
630 * session was really started completely.
631 */
632 IWL_DEBUG_HT(trans, "AGG stop before setup done\n");
633 goto turn_off;
634 case IWL_AGG_ON:
635 break;
636 default:
637 IWL_WARN(trans, "Stopping AGG while state not ON"
638 "or starting\n");
639 }
48d42c42 640
8ad71bef
EG
641 write_ptr = trans_pcie->txq[txq_id].q.write_ptr;
642 read_ptr = trans_pcie->txq[txq_id].q.read_ptr;
48d42c42 643
7f01d567
EG
644 /* The queue is not empty */
645 if (write_ptr != read_ptr) {
646 IWL_DEBUG_HT(trans, "Stopping a non empty AGG HW QUEUE\n");
647 trans->shrd->tid_data[sta_id][tid].agg.state =
648 IWL_EMPTYING_HW_QUEUE_DELBA;
649 spin_unlock_irqrestore(&trans->shrd->sta_lock, flags);
650 return 0;
651 }
652
653 IWL_DEBUG_HT(trans, "HW queue is empty\n");
654turn_off:
655 trans->shrd->tid_data[sta_id][tid].agg.state = IWL_AGG_OFF;
656
657 /* do not restore/save irqs */
658 spin_unlock(&trans->shrd->sta_lock);
659 spin_lock(&trans->shrd->lock);
660
661 iwl_trans_pcie_txq_agg_disable(trans, txq_id);
662
663 spin_unlock_irqrestore(&trans->shrd->lock, flags);
48d42c42 664
7f01d567 665 iwl_stop_tx_ba_trans_ready(priv(trans), ctx, sta_id, tid);
48d42c42
EG
666
667 return 0;
668}
669
fd4abac5
TW
670/*************** HOST COMMAND QUEUE FUNCTIONS *****/
671
672/**
673 * iwl_enqueue_hcmd - enqueue a uCode command
674 * @priv: device private data point
675 * @cmd: a point to the ucode command structure
676 *
677 * The function returns < 0 values to indicate the operation is
678 * failed. On success, it turns the index (> 0) of command in the
679 * command queue.
680 */
6d8f6eeb 681static int iwl_enqueue_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
fd4abac5 682{
8ad71bef
EG
683 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
684 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
fd4abac5 685 struct iwl_queue *q = &txq->q;
c2acea8e
JB
686 struct iwl_device_cmd *out_cmd;
687 struct iwl_cmd_meta *out_meta;
fd4abac5 688 dma_addr_t phys_addr;
fd4abac5 689 unsigned long flags;
f3674227 690 u32 idx;
4ce7cc2b 691 u16 copy_size, cmd_size;
0975cc8f 692 bool is_ct_kill = false;
4ce7cc2b
JB
693 bool had_nocopy = false;
694 int i;
695 u8 *cmd_dest;
696#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
697 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
698 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
699 int trace_idx;
700#endif
fd4abac5 701
6d8f6eeb
EG
702 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
703 IWL_WARN(trans, "fw recovery, no hcmd send\n");
3083d03c
WYG
704 return -EIO;
705 }
706
fd656935 707 if ((trans->shrd->ucode_owner == IWL_OWNERSHIP_TM) &&
eedb6e35 708 !(cmd->flags & CMD_ON_DEMAND)) {
6d8f6eeb 709 IWL_DEBUG_HC(trans, "tm own the uCode, no regular hcmd send\n");
eedb6e35
WYG
710 return -EIO;
711 }
712
4ce7cc2b
JB
713 copy_size = sizeof(out_cmd->hdr);
714 cmd_size = sizeof(out_cmd->hdr);
715
716 /* need one for the header if the first is NOCOPY */
717 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
718
719 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
720 if (!cmd->len[i])
721 continue;
722 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
723 had_nocopy = true;
724 } else {
725 /* NOCOPY must not be followed by normal! */
726 if (WARN_ON(had_nocopy))
727 return -EINVAL;
728 copy_size += cmd->len[i];
729 }
730 cmd_size += cmd->len[i];
731 }
fd4abac5 732
3e41ace5
JB
733 /*
734 * If any of the command structures end up being larger than
4ce7cc2b
JB
735 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
736 * allocated into separate TFDs, then we will need to
737 * increase the size of the buffers.
3e41ace5 738 */
4ce7cc2b 739 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
3e41ace5 740 return -EINVAL;
fd4abac5 741
6d8f6eeb
EG
742 if (iwl_is_rfkill(trans->shrd) || iwl_is_ctkill(trans->shrd)) {
743 IWL_WARN(trans, "Not sending command - %s KILL\n",
744 iwl_is_rfkill(trans->shrd) ? "RF" : "CT");
fd4abac5
TW
745 return -EIO;
746 }
7b21f00e 747
72012474 748 spin_lock_irqsave(&trans->hcmd_lock, flags);
3598e177 749
c2acea8e 750 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
72012474 751 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
3598e177 752
6d8f6eeb 753 IWL_ERR(trans, "No space in command queue\n");
fd656935 754 is_ct_kill = iwl_check_for_ct_kill(priv(trans));
0975cc8f 755 if (!is_ct_kill) {
6d8f6eeb 756 IWL_ERR(trans, "Restarting adapter queue is full\n");
fd656935 757 iwlagn_fw_error(priv(trans), false);
7812b167 758 }
fd4abac5
TW
759 return -ENOSPC;
760 }
761
4ce7cc2b 762 idx = get_cmd_index(q, q->write_ptr);
da99c4b6 763 out_cmd = txq->cmd[idx];
c2acea8e
JB
764 out_meta = &txq->meta[idx];
765
8ce73f3a 766 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
c2acea8e
JB
767 if (cmd->flags & CMD_WANT_SKB)
768 out_meta->source = cmd;
fd4abac5 769
4ce7cc2b 770 /* set up the header */
fd4abac5 771
4ce7cc2b 772 out_cmd->hdr.cmd = cmd->id;
fd4abac5 773 out_cmd->hdr.flags = 0;
cefeaa5f 774 out_cmd->hdr.sequence =
6d8f6eeb 775 cpu_to_le16(QUEUE_TO_SEQ(trans->shrd->cmd_queue) |
cefeaa5f 776 INDEX_TO_SEQ(q->write_ptr));
4ce7cc2b
JB
777
778 /* and copy the data that needs to be copied */
779
132f98c2 780 cmd_dest = out_cmd->payload;
4ce7cc2b
JB
781 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
782 if (!cmd->len[i])
783 continue;
784 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
785 break;
786 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
787 cmd_dest += cmd->len[i];
ded2ae7c 788 }
4ce7cc2b 789
6d8f6eeb 790 IWL_DEBUG_HC(trans, "Sending command %s (#%x), seq: 0x%04X, "
4ce7cc2b
JB
791 "%d bytes at %d[%d]:%d\n",
792 get_cmd_string(out_cmd->hdr.cmd),
793 out_cmd->hdr.cmd,
794 le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
6d8f6eeb 795 q->write_ptr, idx, trans->shrd->cmd_queue);
4ce7cc2b 796
6d8f6eeb 797 phys_addr = dma_map_single(bus(trans)->dev, &out_cmd->hdr, copy_size,
795414db 798 DMA_BIDIRECTIONAL);
6d8f6eeb 799 if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
2c46f72e
JB
800 idx = -ENOMEM;
801 goto out;
802 }
803
2e724443 804 dma_unmap_addr_set(out_meta, mapping, phys_addr);
4ce7cc2b
JB
805 dma_unmap_len_set(out_meta, len, copy_size);
806
6d8f6eeb
EG
807 iwlagn_txq_attach_buf_to_tfd(trans, txq,
808 phys_addr, copy_size, 1);
4ce7cc2b
JB
809#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
810 trace_bufs[0] = &out_cmd->hdr;
811 trace_lens[0] = copy_size;
812 trace_idx = 1;
813#endif
814
815 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
816 if (!cmd->len[i])
817 continue;
818 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
819 continue;
6d8f6eeb
EG
820 phys_addr = dma_map_single(bus(trans)->dev,
821 (void *)cmd->data[i],
3be3fdb5 822 cmd->len[i], DMA_BIDIRECTIONAL);
6d8f6eeb
EG
823 if (dma_mapping_error(bus(trans)->dev, phys_addr)) {
824 iwlagn_unmap_tfd(trans, out_meta,
e815407d 825 &txq->tfds[q->write_ptr],
3be3fdb5 826 DMA_BIDIRECTIONAL);
4ce7cc2b
JB
827 idx = -ENOMEM;
828 goto out;
829 }
830
6d8f6eeb 831 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
4ce7cc2b
JB
832 cmd->len[i], 0);
833#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
834 trace_bufs[trace_idx] = cmd->data[i];
835 trace_lens[trace_idx] = cmd->len[i];
836 trace_idx++;
837#endif
838 }
df833b1d 839
afaf6b57 840 out_meta->flags = cmd->flags;
2c46f72e
JB
841
842 txq->need_update = 1;
843
4ce7cc2b
JB
844 /* check that tracing gets all possible blocks */
845 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
846#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
fd656935 847 trace_iwlwifi_dev_hcmd(priv(trans), cmd->flags,
4ce7cc2b
JB
848 trace_bufs[0], trace_lens[0],
849 trace_bufs[1], trace_lens[1],
850 trace_bufs[2], trace_lens[2]);
851#endif
df833b1d 852
fd4abac5
TW
853 /* Increment and update queue's write index */
854 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
fd656935 855 iwl_txq_update_write_ptr(trans, txq);
fd4abac5 856
2c46f72e 857 out:
72012474 858 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
7bfedc59 859 return idx;
fd4abac5
TW
860}
861
17b88929
TW
862/**
863 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
864 *
865 * When FW advances 'R' index, all entries between old and new 'R' index
866 * need to be reclaimed. As result, some free space forms. If there is
867 * enough free space (> low mark), wake the stack that feeds us.
868 */
3e10caeb
EG
869static void iwl_hcmd_queue_reclaim(struct iwl_trans *trans, int txq_id,
870 int idx)
17b88929 871{
3e10caeb 872 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
8ad71bef 873 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
17b88929
TW
874 struct iwl_queue *q = &txq->q;
875 int nfreed = 0;
876
499b1883 877 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
3e10caeb 878 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
2e5d04da
DH
879 "index %d is out of range [0-%d] %d %d.\n", __func__,
880 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
17b88929
TW
881 return;
882 }
883
499b1883
TW
884 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
885 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
17b88929 886
499b1883 887 if (nfreed++ > 0) {
3e10caeb 888 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", idx,
17b88929 889 q->write_ptr, q->read_ptr);
3e10caeb 890 iwlagn_fw_error(priv(trans), false);
17b88929 891 }
da99c4b6 892
17b88929
TW
893 }
894}
895
896/**
897 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
898 * @rxb: Rx buffer to reclaim
247c61d6
EG
899 * @handler_status: return value of the handler of the command
900 * (put in setup_rx_handlers)
17b88929
TW
901 *
902 * If an Rx buffer has an async callback associated with it the callback
903 * will be executed. The attached skb (if present) will only be freed
904 * if the callback returns 1
905 */
247c61d6
EG
906void iwl_tx_cmd_complete(struct iwl_trans *trans, struct iwl_rx_mem_buffer *rxb,
907 int handler_status)
17b88929 908{
2f301227 909 struct iwl_rx_packet *pkt = rxb_addr(rxb);
17b88929
TW
910 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
911 int txq_id = SEQ_TO_QUEUE(sequence);
912 int index = SEQ_TO_INDEX(sequence);
17b88929 913 int cmd_index;
c2acea8e
JB
914 struct iwl_device_cmd *cmd;
915 struct iwl_cmd_meta *meta;
8ad71bef
EG
916 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
917 struct iwl_tx_queue *txq = &trans_pcie->txq[trans->shrd->cmd_queue];
3598e177 918 unsigned long flags;
17b88929
TW
919
920 /* If a Tx command is being handled and it isn't in the actual
921 * command queue then there a command routing bug has been introduced
922 * in the queue management code. */
6d8f6eeb 923 if (WARN(txq_id != trans->shrd->cmd_queue,
13bb9483 924 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
6d8f6eeb 925 txq_id, trans->shrd->cmd_queue, sequence,
8ad71bef
EG
926 trans_pcie->txq[trans->shrd->cmd_queue].q.read_ptr,
927 trans_pcie->txq[trans->shrd->cmd_queue].q.write_ptr)) {
3e10caeb 928 iwl_print_hex_error(trans, pkt, 32);
55d6a3cd 929 return;
01ef9323 930 }
17b88929 931
4ce7cc2b 932 cmd_index = get_cmd_index(&txq->q, index);
dd487449
ZY
933 cmd = txq->cmd[cmd_index];
934 meta = &txq->meta[cmd_index];
17b88929 935
282cdb32
JB
936 txq->time_stamp = jiffies;
937
6d8f6eeb
EG
938 iwlagn_unmap_tfd(trans, meta, &txq->tfds[index],
939 DMA_BIDIRECTIONAL);
c33de625 940
17b88929 941 /* Input error checking is done when commands are added to queue. */
c2acea8e 942 if (meta->flags & CMD_WANT_SKB) {
2f301227 943 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
247c61d6 944 meta->source->handler_status = handler_status;
2f301227 945 rxb->page = NULL;
247c61d6 946 }
2624e96c 947
72012474 948 spin_lock_irqsave(&trans->hcmd_lock, flags);
17b88929 949
3e10caeb 950 iwl_hcmd_queue_reclaim(trans, txq_id, index);
17b88929 951
c2acea8e 952 if (!(meta->flags & CMD_ASYNC)) {
6d8f6eeb
EG
953 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
954 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
d2dfe6df 955 get_cmd_string(cmd->hdr.cmd));
effd4d9a 956 wake_up(&trans->shrd->wait_command_queue);
17b88929 957 }
3598e177 958
dd487449 959 meta->flags = 0;
3598e177 960
72012474 961 spin_unlock_irqrestore(&trans->hcmd_lock, flags);
17b88929 962}
253a634c 963
253a634c
EG
964#define HOST_COMPLETE_TIMEOUT (2 * HZ)
965
6d8f6eeb 966static int iwl_send_cmd_async(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c
EG
967{
968 int ret;
969
970 /* An asynchronous command can not expect an SKB to be set. */
971 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
972 return -EINVAL;
973
253a634c 974
6d8f6eeb 975 if (test_bit(STATUS_EXIT_PENDING, &trans->shrd->status))
253a634c
EG
976 return -EBUSY;
977
6d8f6eeb 978 ret = iwl_enqueue_hcmd(trans, cmd);
253a634c 979 if (ret < 0) {
6d8f6eeb 980 IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
253a634c
EG
981 get_cmd_string(cmd->id), ret);
982 return ret;
983 }
984 return 0;
985}
986
6d8f6eeb 987static int iwl_send_cmd_sync(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c 988{
8ad71bef 989 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253a634c
EG
990 int cmd_idx;
991 int ret;
992
6d8f6eeb 993 lockdep_assert_held(&trans->shrd->mutex);
253a634c 994
6d8f6eeb 995 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
253a634c
EG
996 get_cmd_string(cmd->id));
997
6d8f6eeb
EG
998 set_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
999 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
253a634c
EG
1000 get_cmd_string(cmd->id));
1001
6d8f6eeb 1002 cmd_idx = iwl_enqueue_hcmd(trans, cmd);
253a634c
EG
1003 if (cmd_idx < 0) {
1004 ret = cmd_idx;
6d8f6eeb
EG
1005 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1006 IWL_ERR(trans, "Error sending %s: enqueue_hcmd failed: %d\n",
253a634c
EG
1007 get_cmd_string(cmd->id), ret);
1008 return ret;
1009 }
1010
effd4d9a 1011 ret = wait_event_timeout(trans->shrd->wait_command_queue,
6d8f6eeb 1012 !test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status),
253a634c
EG
1013 HOST_COMPLETE_TIMEOUT);
1014 if (!ret) {
6d8f6eeb 1015 if (test_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status)) {
d10630af
WYG
1016 struct iwl_priv *priv = priv(trans);
1017 struct iwl_tx_queue *txq =
1018 &trans_pcie->txq[priv->shrd->cmd_queue];
1019 struct iwl_queue *q = &txq->q;
1020
6d8f6eeb 1021 IWL_ERR(trans,
253a634c
EG
1022 "Error sending %s: time out after %dms.\n",
1023 get_cmd_string(cmd->id),
1024 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
1025
d10630af
WYG
1026 IWL_ERR(trans,
1027 "Current CMD queue read_ptr %d write_ptr %d\n",
1028 q->read_ptr, q->write_ptr);
1029
6d8f6eeb
EG
1030 clear_bit(STATUS_HCMD_ACTIVE, &trans->shrd->status);
1031 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command"
253a634c
EG
1032 "%s\n", get_cmd_string(cmd->id));
1033 ret = -ETIMEDOUT;
1034 goto cancel;
1035 }
1036 }
1037
6d8f6eeb
EG
1038 if (test_bit(STATUS_RF_KILL_HW, &trans->shrd->status)) {
1039 IWL_ERR(trans, "Command %s aborted: RF KILL Switch\n",
253a634c
EG
1040 get_cmd_string(cmd->id));
1041 ret = -ECANCELED;
1042 goto fail;
1043 }
6d8f6eeb
EG
1044 if (test_bit(STATUS_FW_ERROR, &trans->shrd->status)) {
1045 IWL_ERR(trans, "Command %s failed: FW Error\n",
253a634c
EG
1046 get_cmd_string(cmd->id));
1047 ret = -EIO;
1048 goto fail;
1049 }
1050 if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
6d8f6eeb 1051 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
253a634c
EG
1052 get_cmd_string(cmd->id));
1053 ret = -EIO;
1054 goto cancel;
1055 }
1056
1057 return 0;
1058
1059cancel:
1060 if (cmd->flags & CMD_WANT_SKB) {
1061 /*
1062 * Cancel the CMD_WANT_SKB flag for the cmd in the
1063 * TX cmd queue. Otherwise in case the cmd comes
1064 * in later, it will possibly set an invalid
1065 * address (cmd->meta.source).
1066 */
8ad71bef 1067 trans_pcie->txq[trans->shrd->cmd_queue].meta[cmd_idx].flags &=
253a634c
EG
1068 ~CMD_WANT_SKB;
1069 }
1070fail:
1071 if (cmd->reply_page) {
6d8f6eeb 1072 iwl_free_pages(trans->shrd, cmd->reply_page);
253a634c
EG
1073 cmd->reply_page = 0;
1074 }
1075
1076 return ret;
1077}
1078
6d8f6eeb 1079int iwl_trans_pcie_send_cmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c
EG
1080{
1081 if (cmd->flags & CMD_ASYNC)
6d8f6eeb 1082 return iwl_send_cmd_async(trans, cmd);
253a634c 1083
6d8f6eeb 1084 return iwl_send_cmd_sync(trans, cmd);
253a634c
EG
1085}
1086
a0eaad71 1087/* Frees buffers until index _not_ inclusive */
464021ff
EG
1088int iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
1089 struct sk_buff_head *skbs)
a0eaad71 1090{
8ad71bef
EG
1091 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1092 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
a0eaad71 1093 struct iwl_queue *q = &txq->q;
a0eaad71 1094 int last_to_free;
464021ff 1095 int freed = 0;
a0eaad71 1096
39644e9a
EG
1097 /* This function is not meant to release cmd queue*/
1098 if (WARN_ON(txq_id == trans->shrd->cmd_queue))
1099 return 0;
1100
a0eaad71
EG
1101 /*Since we free until index _not_ inclusive, the one before index is
1102 * the last we will free. This one must be used */
1103 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
1104
1105 if ((index >= q->n_bd) ||
1106 (iwl_queue_used(q, last_to_free) == 0)) {
1107 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
1108 "last_to_free %d is out of range [0-%d] %d %d.\n",
1109 __func__, txq_id, last_to_free, q->n_bd,
1110 q->write_ptr, q->read_ptr);
464021ff 1111 return 0;
a0eaad71
EG
1112 }
1113
1114 IWL_DEBUG_TX_REPLY(trans, "reclaim: [%d, %d, %d]\n", txq_id,
1115 q->read_ptr, index);
1116
1117 if (WARN_ON(!skb_queue_empty(skbs)))
464021ff 1118 return 0;
a0eaad71
EG
1119
1120 for (;
1121 q->read_ptr != index;
1122 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1123
2c452297 1124 if (WARN_ON_ONCE(txq->skbs[txq->q.read_ptr] == NULL))
a0eaad71
EG
1125 continue;
1126
2c452297 1127 __skb_queue_tail(skbs, txq->skbs[txq->q.read_ptr]);
a0eaad71 1128
2c452297 1129 txq->skbs[txq->q.read_ptr] = NULL;
a0eaad71 1130
6d8f6eeb 1131 iwlagn_txq_inval_byte_cnt_tbl(trans, txq);
a0eaad71 1132
39644e9a 1133 iwlagn_txq_free_tfd(trans, txq, txq->q.read_ptr, DMA_TO_DEVICE);
464021ff 1134 freed++;
a0eaad71 1135 }
464021ff 1136 return freed;
a0eaad71 1137}
This page took 0.757473 seconds and 5 git commands to generate.