iwlagn: move dump_csr and dump_fh to transport layer
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / iwl-trans.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
8 * Copyright(c) 2007 - 2011 Intel Corporation. All rights reserved.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
33 * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved.
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
e6bb4c9c 63#include <linux/interrupt.h>
87e5666c 64#include <linux/debugfs.h>
6d8f6eeb
EG
65#include <linux/bitops.h>
66#include <linux/gfp.h>
e6bb4c9c 67
a0f6b0a2 68#include "iwl-dev.h"
c85eb619 69#include "iwl-trans.h"
02aca585
EG
70#include "iwl-core.h"
71#include "iwl-helpers.h"
ab697a9f 72#include "iwl-trans-int-pcie.h"
02aca585
EG
73/*TODO remove uneeded includes when the transport layer tx_free will be here */
74#include "iwl-agn.h"
e419d62d 75#include "iwl-core.h"
48f20d35 76#include "iwl-shared.h"
c85eb619 77
5a878bf6 78static int iwl_trans_rx_alloc(struct iwl_trans *trans)
c85eb619 79{
5a878bf6
EG
80 struct iwl_trans_pcie *trans_pcie =
81 IWL_TRANS_GET_PCIE_TRANS(trans);
82 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
83 struct device *dev = bus(trans)->dev;
c85eb619 84
5a878bf6 85 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
c85eb619
EG
86
87 spin_lock_init(&rxq->lock);
88 INIT_LIST_HEAD(&rxq->rx_free);
89 INIT_LIST_HEAD(&rxq->rx_used);
90
91 if (WARN_ON(rxq->bd || rxq->rb_stts))
92 return -EINVAL;
93
94 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
a0f6b0a2
EG
95 rxq->bd = dma_alloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
96 &rxq->bd_dma, GFP_KERNEL);
c85eb619
EG
97 if (!rxq->bd)
98 goto err_bd;
a0f6b0a2 99 memset(rxq->bd, 0, sizeof(__le32) * RX_QUEUE_SIZE);
c85eb619
EG
100
101 /*Allocate the driver's pointer to receive buffer status */
102 rxq->rb_stts = dma_alloc_coherent(dev, sizeof(*rxq->rb_stts),
103 &rxq->rb_stts_dma, GFP_KERNEL);
104 if (!rxq->rb_stts)
105 goto err_rb_stts;
106 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
107
108 return 0;
109
110err_rb_stts:
a0f6b0a2
EG
111 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
112 rxq->bd, rxq->bd_dma);
c85eb619
EG
113 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
114 rxq->bd = NULL;
115err_bd:
116 return -ENOMEM;
117}
118
5a878bf6 119static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
c85eb619 120{
5a878bf6
EG
121 struct iwl_trans_pcie *trans_pcie =
122 IWL_TRANS_GET_PCIE_TRANS(trans);
123 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
a0f6b0a2 124 int i;
c85eb619
EG
125
126 /* Fill the rx_used queue with _all_ of the Rx buffers */
127 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
128 /* In the reset function, these buffers may have been allocated
129 * to an SKB, so we need to unmap and free potential storage */
130 if (rxq->pool[i].page != NULL) {
5a878bf6
EG
131 dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
132 PAGE_SIZE << hw_params(trans).rx_page_order,
c85eb619 133 DMA_FROM_DEVICE);
790428b6
EG
134 __free_pages(rxq->pool[i].page,
135 hw_params(trans).rx_page_order);
c85eb619
EG
136 rxq->pool[i].page = NULL;
137 }
138 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
139 }
a0f6b0a2
EG
140}
141
ab697a9f
EG
142static void iwl_trans_rx_hw_init(struct iwl_priv *priv,
143 struct iwl_rx_queue *rxq)
144{
145 u32 rb_size;
146 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
147 u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
148
149 rb_timeout = RX_RB_TIMEOUT;
150
151 if (iwlagn_mod_params.amsdu_size_8K)
152 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
153 else
154 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
155
156 /* Stop Rx DMA */
157 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
158
159 /* Reset driver's Rx queue write index */
160 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
161
162 /* Tell device where to find RBD circular buffer in DRAM */
163 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
164 (u32)(rxq->bd_dma >> 8));
165
166 /* Tell device where in DRAM to update its Rx status */
167 iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
168 rxq->rb_stts_dma >> 4);
169
170 /* Enable Rx DMA
171 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
172 * the credit mechanism in 5000 HW RX FIFO
173 * Direct rx interrupts to hosts
174 * Rx buffer size 4 or 8k
175 * RB timeout 0x10
176 * 256 RBDs
177 */
178 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
179 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
180 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
181 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
182 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
183 rb_size|
184 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
185 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
186
187 /* Set interrupt coalescing timer to default (2048 usecs) */
188 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
189}
190
5a878bf6 191static int iwl_rx_init(struct iwl_trans *trans)
a0f6b0a2 192{
5a878bf6
EG
193 struct iwl_trans_pcie *trans_pcie =
194 IWL_TRANS_GET_PCIE_TRANS(trans);
195 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
196
a0f6b0a2
EG
197 int i, err;
198 unsigned long flags;
199
200 if (!rxq->bd) {
5a878bf6 201 err = iwl_trans_rx_alloc(trans);
a0f6b0a2
EG
202 if (err)
203 return err;
204 }
205
206 spin_lock_irqsave(&rxq->lock, flags);
207 INIT_LIST_HEAD(&rxq->rx_free);
208 INIT_LIST_HEAD(&rxq->rx_used);
209
5a878bf6 210 iwl_trans_rxq_free_rx_bufs(trans);
c85eb619
EG
211
212 for (i = 0; i < RX_QUEUE_SIZE; i++)
213 rxq->queue[i] = NULL;
214
215 /* Set us so that we have processed and used all buffers, but have
216 * not restocked the Rx queue with fresh buffers */
217 rxq->read = rxq->write = 0;
218 rxq->write_actual = 0;
219 rxq->free_count = 0;
220 spin_unlock_irqrestore(&rxq->lock, flags);
221
5a878bf6 222 iwlagn_rx_replenish(trans);
ab697a9f 223
5a878bf6 224 iwl_trans_rx_hw_init(priv(trans), rxq);
ab697a9f 225
5a878bf6 226 spin_lock_irqsave(&trans->shrd->lock, flags);
ab697a9f 227 rxq->need_update = 1;
5a878bf6
EG
228 iwl_rx_queue_update_write_ptr(trans, rxq);
229 spin_unlock_irqrestore(&trans->shrd->lock, flags);
ab697a9f 230
c85eb619
EG
231 return 0;
232}
233
5a878bf6 234static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
a0f6b0a2 235{
5a878bf6
EG
236 struct iwl_trans_pcie *trans_pcie =
237 IWL_TRANS_GET_PCIE_TRANS(trans);
238 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
239
a0f6b0a2
EG
240 unsigned long flags;
241
242 /*if rxq->bd is NULL, it means that nothing has been allocated,
243 * exit now */
244 if (!rxq->bd) {
5a878bf6 245 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
a0f6b0a2
EG
246 return;
247 }
248
249 spin_lock_irqsave(&rxq->lock, flags);
5a878bf6 250 iwl_trans_rxq_free_rx_bufs(trans);
a0f6b0a2
EG
251 spin_unlock_irqrestore(&rxq->lock, flags);
252
5a878bf6 253 dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
a0f6b0a2
EG
254 rxq->bd, rxq->bd_dma);
255 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
256 rxq->bd = NULL;
257
258 if (rxq->rb_stts)
5a878bf6 259 dma_free_coherent(bus(trans)->dev,
a0f6b0a2
EG
260 sizeof(struct iwl_rb_status),
261 rxq->rb_stts, rxq->rb_stts_dma);
262 else
5a878bf6 263 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
a0f6b0a2
EG
264 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
265 rxq->rb_stts = NULL;
266}
267
6d8f6eeb 268static int iwl_trans_rx_stop(struct iwl_trans *trans)
c2c52e8b
EG
269{
270
271 /* stop Rx DMA */
6d8f6eeb
EG
272 iwl_write_direct32(priv(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
273 return iwl_poll_direct_bit(priv(trans), FH_MEM_RSSR_RX_STATUS_REG,
c2c52e8b
EG
274 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
275}
276
6d8f6eeb 277static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
02aca585
EG
278 struct iwl_dma_ptr *ptr, size_t size)
279{
280 if (WARN_ON(ptr->addr))
281 return -EINVAL;
282
6d8f6eeb 283 ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
02aca585
EG
284 &ptr->dma, GFP_KERNEL);
285 if (!ptr->addr)
286 return -ENOMEM;
287 ptr->size = size;
288 return 0;
289}
290
6d8f6eeb 291static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
1359ca4f
EG
292 struct iwl_dma_ptr *ptr)
293{
294 if (unlikely(!ptr->addr))
295 return;
296
6d8f6eeb 297 dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
1359ca4f
EG
298 memset(ptr, 0, sizeof(*ptr));
299}
300
6d8f6eeb
EG
301static int iwl_trans_txq_alloc(struct iwl_trans *trans,
302 struct iwl_tx_queue *txq, int slots_num,
303 u32 txq_id)
02aca585 304{
6d8f6eeb 305 size_t tfd_sz = hw_params(trans).tfd_size * TFD_QUEUE_SIZE_MAX;
02aca585
EG
306 int i;
307
308 if (WARN_ON(txq->meta || txq->cmd || txq->txb || txq->tfds))
309 return -EINVAL;
310
1359ca4f
EG
311 txq->q.n_window = slots_num;
312
02aca585
EG
313 txq->meta = kzalloc(sizeof(txq->meta[0]) * slots_num,
314 GFP_KERNEL);
315 txq->cmd = kzalloc(sizeof(txq->cmd[0]) * slots_num,
316 GFP_KERNEL);
317
318 if (!txq->meta || !txq->cmd)
319 goto error;
320
321 for (i = 0; i < slots_num; i++) {
322 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
323 GFP_KERNEL);
324 if (!txq->cmd[i])
325 goto error;
326 }
327
328 /* Alloc driver data array and TFD circular buffer */
329 /* Driver private data, only for Tx (not command) queues,
330 * not shared with device. */
6d8f6eeb 331 if (txq_id != trans->shrd->cmd_queue) {
02aca585
EG
332 txq->txb = kzalloc(sizeof(txq->txb[0]) *
333 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
334 if (!txq->txb) {
6d8f6eeb 335 IWL_ERR(trans, "kmalloc for auxiliary BD "
02aca585
EG
336 "structures failed\n");
337 goto error;
338 }
339 } else {
340 txq->txb = NULL;
341 }
342
343 /* Circular buffer of transmit frame descriptors (TFDs),
344 * shared with device */
6d8f6eeb
EG
345 txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
346 &txq->q.dma_addr, GFP_KERNEL);
02aca585 347 if (!txq->tfds) {
6d8f6eeb 348 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
02aca585
EG
349 goto error;
350 }
351 txq->q.id = txq_id;
352
353 return 0;
354error:
355 kfree(txq->txb);
356 txq->txb = NULL;
357 /* since txq->cmd has been zeroed,
358 * all non allocated cmd[i] will be NULL */
359 if (txq->cmd)
360 for (i = 0; i < slots_num; i++)
361 kfree(txq->cmd[i]);
362 kfree(txq->meta);
363 kfree(txq->cmd);
364 txq->meta = NULL;
365 txq->cmd = NULL;
366
367 return -ENOMEM;
368
369}
370
6d8f6eeb 371static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
02aca585
EG
372 int slots_num, u32 txq_id)
373{
374 int ret;
375
376 txq->need_update = 0;
377 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
378
379 /*
380 * For the default queues 0-3, set up the swq_id
381 * already -- all others need to get one later
382 * (if they need one at all).
383 */
384 if (txq_id < 4)
385 iwl_set_swq_id(txq, txq_id, txq_id);
386
387 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
388 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
389 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
390
391 /* Initialize queue's high/low-water marks, and head/tail indexes */
6d8f6eeb 392 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
02aca585
EG
393 txq_id);
394 if (ret)
395 return ret;
396
397 /*
398 * Tell nic where to find circular buffer of Tx Frame Descriptors for
399 * given Tx queue, and enable the DMA channel used for that queue.
400 * Circular buffer (TFD queue in DRAM) physical base address */
6d8f6eeb 401 iwl_write_direct32(priv(trans), FH_MEM_CBBC_QUEUE(txq_id),
02aca585
EG
402 txq->q.dma_addr >> 8);
403
404 return 0;
405}
406
c170b867
EG
407/**
408 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
409 */
6d8f6eeb 410static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
c170b867 411{
6d8f6eeb 412 struct iwl_priv *priv = priv(trans);
c170b867
EG
413 struct iwl_tx_queue *txq = &priv->txq[txq_id];
414 struct iwl_queue *q = &txq->q;
415
416 if (!q->n_bd)
417 return;
418
419 while (q->write_ptr != q->read_ptr) {
420 /* The read_ptr needs to bound by q->n_window */
6d8f6eeb 421 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr));
c170b867
EG
422 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
423 }
424}
425
1359ca4f
EG
426/**
427 * iwl_tx_queue_free - Deallocate DMA queue.
428 * @txq: Transmit queue to deallocate.
429 *
430 * Empty queue by removing and destroying all BD's.
431 * Free all buffers.
432 * 0-fill, but do not free "txq" descriptor structure.
433 */
6d8f6eeb 434static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
1359ca4f 435{
6d8f6eeb 436 struct iwl_priv *priv = priv(trans);
1359ca4f 437 struct iwl_tx_queue *txq = &priv->txq[txq_id];
6d8f6eeb 438 struct device *dev = bus(trans)->dev;
1359ca4f
EG
439 int i;
440 if (WARN_ON(!txq))
441 return;
442
6d8f6eeb 443 iwl_tx_queue_unmap(trans, txq_id);
1359ca4f
EG
444
445 /* De-alloc array of command/tx buffers */
446 for (i = 0; i < txq->q.n_window; i++)
447 kfree(txq->cmd[i]);
448
449 /* De-alloc circular buffer of TFDs */
450 if (txq->q.n_bd) {
6d8f6eeb 451 dma_free_coherent(dev, hw_params(trans).tfd_size *
1359ca4f
EG
452 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
453 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
454 }
455
456 /* De-alloc array of per-TFD driver data */
457 kfree(txq->txb);
458 txq->txb = NULL;
459
460 /* deallocate arrays */
461 kfree(txq->cmd);
462 kfree(txq->meta);
463 txq->cmd = NULL;
464 txq->meta = NULL;
465
466 /* 0-fill queue descriptor structure */
467 memset(txq, 0, sizeof(*txq));
468}
469
470/**
471 * iwl_trans_tx_free - Free TXQ Context
472 *
473 * Destroy all TX DMA queues and structures
474 */
6d8f6eeb 475static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
1359ca4f
EG
476{
477 int txq_id;
105183b1
EG
478 struct iwl_trans_pcie *trans_pcie =
479 IWL_TRANS_GET_PCIE_TRANS(trans);
6d8f6eeb 480 struct iwl_priv *priv = priv(trans);
1359ca4f
EG
481
482 /* Tx queues */
483 if (priv->txq) {
d6189124 484 for (txq_id = 0;
6d8f6eeb
EG
485 txq_id < hw_params(trans).max_txq_num; txq_id++)
486 iwl_tx_queue_free(trans, txq_id);
1359ca4f
EG
487 }
488
489 kfree(priv->txq);
490 priv->txq = NULL;
491
6d8f6eeb 492 iwlagn_free_dma_ptr(trans, &priv->kw);
1359ca4f 493
6d8f6eeb 494 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
1359ca4f
EG
495}
496
02aca585
EG
497/**
498 * iwl_trans_tx_alloc - allocate TX context
499 * Allocate all Tx DMA structures and initialize them
500 *
501 * @param priv
502 * @return error code
503 */
6d8f6eeb 504static int iwl_trans_tx_alloc(struct iwl_trans *trans)
02aca585
EG
505{
506 int ret;
507 int txq_id, slots_num;
6d8f6eeb 508 struct iwl_priv *priv = priv(trans);
105183b1
EG
509 struct iwl_trans_pcie *trans_pcie =
510 IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585
EG
511
512 /*It is not allowed to alloc twice, so warn when this happens.
513 * We cannot rely on the previous allocation, so free and fail */
514 if (WARN_ON(priv->txq)) {
515 ret = -EINVAL;
516 goto error;
517 }
518
6d8f6eeb
EG
519 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
520 hw_params(trans).scd_bc_tbls_size);
02aca585 521 if (ret) {
6d8f6eeb 522 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
02aca585
EG
523 goto error;
524 }
525
526 /* Alloc keep-warm buffer */
6d8f6eeb 527 ret = iwlagn_alloc_dma_ptr(trans, &priv->kw, IWL_KW_SIZE);
02aca585 528 if (ret) {
6d8f6eeb 529 IWL_ERR(trans, "Keep Warm allocation failed\n");
02aca585
EG
530 goto error;
531 }
532
533 priv->txq = kzalloc(sizeof(struct iwl_tx_queue) *
534 priv->cfg->base_params->num_of_queues, GFP_KERNEL);
535 if (!priv->txq) {
6d8f6eeb 536 IWL_ERR(trans, "Not enough memory for txq\n");
02aca585
EG
537 ret = ENOMEM;
538 goto error;
539 }
540
541 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
6d8f6eeb
EG
542 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
543 slots_num = (txq_id == trans->shrd->cmd_queue) ?
02aca585 544 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
6d8f6eeb 545 ret = iwl_trans_txq_alloc(trans, &priv->txq[txq_id], slots_num,
02aca585
EG
546 txq_id);
547 if (ret) {
6d8f6eeb 548 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
02aca585
EG
549 goto error;
550 }
551 }
552
553 return 0;
554
555error:
6d8f6eeb 556 iwl_trans_tx_free(trans);
02aca585
EG
557
558 return ret;
559}
6d8f6eeb 560static int iwl_tx_init(struct iwl_trans *trans)
02aca585
EG
561{
562 int ret;
563 int txq_id, slots_num;
564 unsigned long flags;
565 bool alloc = false;
6d8f6eeb 566 struct iwl_priv *priv = priv(trans);
02aca585
EG
567
568 if (!priv->txq) {
6d8f6eeb 569 ret = iwl_trans_tx_alloc(trans);
02aca585
EG
570 if (ret)
571 goto error;
572 alloc = true;
573 }
574
6d8f6eeb 575 spin_lock_irqsave(&trans->shrd->lock, flags);
02aca585
EG
576
577 /* Turn off all Tx DMA fifos */
b3c2ce13 578 iwl_write_prph(priv, SCD_TXFACT, 0);
02aca585
EG
579
580 /* Tell NIC where to find the "keep warm" buffer */
581 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
582
6d8f6eeb 583 spin_unlock_irqrestore(&trans->shrd->lock, flags);
02aca585
EG
584
585 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
6d8f6eeb
EG
586 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
587 slots_num = (txq_id == trans->shrd->cmd_queue) ?
02aca585 588 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
6d8f6eeb 589 ret = iwl_trans_txq_init(trans, &priv->txq[txq_id], slots_num,
02aca585
EG
590 txq_id);
591 if (ret) {
6d8f6eeb 592 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
02aca585
EG
593 goto error;
594 }
595 }
596
597 return 0;
598error:
599 /*Upon error, free only if we allocated something */
600 if (alloc)
6d8f6eeb 601 iwl_trans_tx_free(trans);
02aca585
EG
602 return ret;
603}
604
392f8b78
EG
605static void iwl_set_pwr_vmain(struct iwl_priv *priv)
606{
607/*
608 * (for documentation purposes)
609 * to set power to V_AUX, do:
610
611 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
612 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
613 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
614 ~APMG_PS_CTRL_MSK_PWR_SRC);
615 */
616
617 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
618 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
619 ~APMG_PS_CTRL_MSK_PWR_SRC);
620}
621
6d8f6eeb 622static int iwl_nic_init(struct iwl_trans *trans)
392f8b78
EG
623{
624 unsigned long flags;
6d8f6eeb 625 struct iwl_priv *priv = priv(trans);
392f8b78
EG
626
627 /* nic_init */
6d8f6eeb 628 spin_lock_irqsave(&trans->shrd->lock, flags);
392f8b78
EG
629 iwl_apm_init(priv);
630
631 /* Set interrupt coalescing calibration timer to default (512 usecs) */
632 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
633
6d8f6eeb 634 spin_unlock_irqrestore(&trans->shrd->lock, flags);
392f8b78
EG
635
636 iwl_set_pwr_vmain(priv);
637
638 priv->cfg->lib->nic_config(priv);
639
640 /* Allocate the RX queue, or reset if it is already allocated */
6d8f6eeb 641 iwl_rx_init(trans);
392f8b78
EG
642
643 /* Allocate or reset and init all Tx and Command queues */
6d8f6eeb 644 if (iwl_tx_init(trans))
392f8b78
EG
645 return -ENOMEM;
646
647 if (priv->cfg->base_params->shadow_reg_enable) {
648 /* enable shadow regs in HW */
649 iwl_set_bit(priv, CSR_MAC_SHADOW_REG_CTRL,
650 0x800FFFFF);
651 }
652
6d8f6eeb 653 set_bit(STATUS_INIT, &trans->shrd->status);
392f8b78
EG
654
655 return 0;
656}
657
658#define HW_READY_TIMEOUT (50)
659
660/* Note: returns poll_bit return value, which is >= 0 if success */
6d8f6eeb 661static int iwl_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
662{
663 int ret;
664
6d8f6eeb 665 iwl_set_bit(priv(trans), CSR_HW_IF_CONFIG_REG,
392f8b78
EG
666 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
667
668 /* See if we got it */
6d8f6eeb 669 ret = iwl_poll_bit(priv(trans), CSR_HW_IF_CONFIG_REG,
392f8b78
EG
670 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
671 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
672 HW_READY_TIMEOUT);
673
6d8f6eeb 674 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
675 return ret;
676}
677
678/* Note: returns standard 0/-ERROR code */
6d8f6eeb 679static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
680{
681 int ret;
682
6d8f6eeb 683 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 684
6d8f6eeb 685 ret = iwl_set_hw_ready(trans);
392f8b78
EG
686 if (ret >= 0)
687 return 0;
688
689 /* If HW is not ready, prepare the conditions to check again */
6d8f6eeb 690 iwl_set_bit(priv(trans), CSR_HW_IF_CONFIG_REG,
392f8b78
EG
691 CSR_HW_IF_CONFIG_REG_PREPARE);
692
6d8f6eeb 693 ret = iwl_poll_bit(priv(trans), CSR_HW_IF_CONFIG_REG,
392f8b78
EG
694 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
695 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
696
697 if (ret < 0)
698 return ret;
699
700 /* HW should be ready by now, check again. */
6d8f6eeb 701 ret = iwl_set_hw_ready(trans);
392f8b78
EG
702 if (ret >= 0)
703 return 0;
704 return ret;
705}
706
6d8f6eeb 707static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
392f8b78
EG
708{
709 int ret;
6d8f6eeb 710 struct iwl_priv *priv = priv(trans);
392f8b78
EG
711
712 priv->ucode_owner = IWL_OWNERSHIP_DRIVER;
713
714 if ((priv->cfg->sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
6d8f6eeb
EG
715 iwl_trans_pcie_prepare_card_hw(trans)) {
716 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
717 return -EIO;
718 }
719
720 /* If platform's RF_KILL switch is NOT set to KILL */
721 if (iwl_read32(priv, CSR_GP_CNTRL) &
722 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
6d8f6eeb 723 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
392f8b78 724 else
6d8f6eeb 725 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
392f8b78 726
6d8f6eeb 727 if (iwl_is_rfkill(trans->shrd)) {
392f8b78 728 wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
6d8f6eeb 729 iwl_enable_interrupts(trans);
392f8b78
EG
730 return -ERFKILL;
731 }
732
733 iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
734
6d8f6eeb 735 ret = iwl_nic_init(trans);
392f8b78 736 if (ret) {
6d8f6eeb 737 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
738 return ret;
739 }
740
741 /* make sure rfkill handshake bits are cleared */
742 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
743 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
744 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
745
746 /* clear (again), then enable host interrupts */
747 iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 748 iwl_enable_interrupts(trans);
392f8b78
EG
749
750 /* really make sure rfkill handshake bits are cleared */
751 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
752 iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
753
754 return 0;
755}
756
b3c2ce13
EG
757/*
758 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
10b15e6f 759 * must be called under priv->shrd->lock and mac access
b3c2ce13 760 */
6d8f6eeb 761static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
b3c2ce13 762{
6d8f6eeb 763 iwl_write_prph(priv(trans), SCD_TXFACT, mask);
b3c2ce13
EG
764}
765
766#define IWL_AC_UNSET -1
767
768struct queue_to_fifo_ac {
769 s8 fifo, ac;
770};
771
772static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
773 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
774 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
775 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
776 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
777 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
778 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
779 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
780 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
781 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
782 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
72c04ce0 783 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
b3c2ce13
EG
784};
785
786static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
787 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
788 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
789 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
790 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
791 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
792 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
793 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
794 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
795 { IWL_TX_FIFO_BE_IPAN, 2, },
796 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
72c04ce0 797 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
b3c2ce13 798};
6d8f6eeb 799static void iwl_trans_pcie_tx_start(struct iwl_trans *trans)
b3c2ce13
EG
800{
801 const struct queue_to_fifo_ac *queue_to_fifo;
802 struct iwl_rxon_context *ctx;
6d8f6eeb 803 struct iwl_priv *priv = priv(trans);
105183b1
EG
804 struct iwl_trans_pcie *trans_pcie =
805 IWL_TRANS_GET_PCIE_TRANS(trans);
b3c2ce13
EG
806 u32 a;
807 unsigned long flags;
808 int i, chan;
809 u32 reg_val;
810
105183b1 811 spin_lock_irqsave(&trans->shrd->lock, flags);
b3c2ce13 812
105183b1
EG
813 trans_pcie->scd_base_addr = iwl_read_prph(priv, SCD_SRAM_BASE_ADDR);
814 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
b3c2ce13 815 /* reset conext data memory */
105183b1 816 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
b3c2ce13
EG
817 a += 4)
818 iwl_write_targ_mem(priv, a, 0);
819 /* reset tx status memory */
105183b1 820 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
b3c2ce13
EG
821 a += 4)
822 iwl_write_targ_mem(priv, a, 0);
105183b1 823 for (; a < trans_pcie->scd_base_addr +
d6189124
EG
824 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(priv).max_txq_num);
825 a += 4)
b3c2ce13
EG
826 iwl_write_targ_mem(priv, a, 0);
827
828 iwl_write_prph(priv, SCD_DRAM_BASE_ADDR,
105183b1 829 trans_pcie->scd_bc_tbls.dma >> 10);
b3c2ce13
EG
830
831 /* Enable DMA channel */
832 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
833 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
834 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
835 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
836
837 /* Update FH chicken bits */
838 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
839 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
840 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
841
842 iwl_write_prph(priv, SCD_QUEUECHAIN_SEL,
843 SCD_QUEUECHAIN_SEL_ALL(priv));
844 iwl_write_prph(priv, SCD_AGGR_SEL, 0);
845
846 /* initiate the queues */
d6189124 847 for (i = 0; i < hw_params(priv).max_txq_num; i++) {
b3c2ce13
EG
848 iwl_write_prph(priv, SCD_QUEUE_RDPTR(i), 0);
849 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
105183b1 850 iwl_write_targ_mem(priv, trans_pcie->scd_base_addr +
b3c2ce13 851 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
105183b1 852 iwl_write_targ_mem(priv, trans_pcie->scd_base_addr +
b3c2ce13
EG
853 SCD_CONTEXT_QUEUE_OFFSET(i) +
854 sizeof(u32),
855 ((SCD_WIN_SIZE <<
856 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
857 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
858 ((SCD_FRAME_LIMIT <<
859 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
860 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
861 }
862
863 iwl_write_prph(priv, SCD_INTERRUPT_MASK,
105183b1 864 IWL_MASK(0, hw_params(trans).max_txq_num));
b3c2ce13
EG
865
866 /* Activate all Tx DMA/FIFO channels */
6d8f6eeb 867 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
b3c2ce13
EG
868
869 /* map queues to FIFOs */
870 if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
871 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
872 else
873 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
874
6d8f6eeb 875 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
b3c2ce13
EG
876
877 /* make sure all queue are not stopped */
878 memset(&priv->queue_stopped[0], 0, sizeof(priv->queue_stopped));
879 for (i = 0; i < 4; i++)
880 atomic_set(&priv->queue_stop_count[i], 0);
881 for_each_context(priv, ctx)
882 ctx->last_tx_rejected = false;
883
884 /* reset to 0 to enable all the queue first */
885 priv->txq_ctx_active_msk = 0;
886
effcea16 887 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
72c04ce0 888 IWLAGN_FIRST_AMPDU_QUEUE);
effcea16 889 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
72c04ce0 890 IWLAGN_FIRST_AMPDU_QUEUE);
b3c2ce13 891
72c04ce0 892 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
b3c2ce13
EG
893 int fifo = queue_to_fifo[i].fifo;
894 int ac = queue_to_fifo[i].ac;
895
896 iwl_txq_ctx_activate(priv, i);
897
898 if (fifo == IWL_TX_FIFO_UNUSED)
899 continue;
900
901 if (ac != IWL_AC_UNSET)
902 iwl_set_swq_id(&priv->txq[i], ac, i);
48d42c42 903 iwl_trans_tx_queue_set_status(priv, &priv->txq[i], fifo, 0);
b3c2ce13
EG
904 }
905
6d8f6eeb 906 spin_unlock_irqrestore(&trans->shrd->lock, flags);
b3c2ce13
EG
907
908 /* Enable L1-Active */
909 iwl_clear_bits_prph(priv, APMG_PCIDEV_STT_REG,
910 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
911}
912
c170b867
EG
913/**
914 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
915 */
6d8f6eeb 916static int iwl_trans_tx_stop(struct iwl_trans *trans)
c170b867
EG
917{
918 int ch, txq_id;
919 unsigned long flags;
6d8f6eeb 920 struct iwl_priv *priv = priv(trans);
c170b867
EG
921
922 /* Turn off all Tx DMA fifos */
6d8f6eeb 923 spin_lock_irqsave(&trans->shrd->lock, flags);
c170b867 924
6d8f6eeb 925 iwl_trans_txq_set_sched(trans, 0);
c170b867
EG
926
927 /* Stop each Tx DMA channel, and wait for it to be idle */
02f6f659 928 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
6d8f6eeb
EG
929 iwl_write_direct32(priv(trans),
930 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
931 if (iwl_poll_direct_bit(priv(trans), FH_TSSR_TX_STATUS_REG,
c170b867
EG
932 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
933 1000))
6d8f6eeb 934 IWL_ERR(trans, "Failing on timeout while stopping"
c170b867 935 " DMA channel %d [0x%08x]", ch,
6d8f6eeb
EG
936 iwl_read_direct32(priv(trans),
937 FH_TSSR_TX_STATUS_REG));
c170b867 938 }
6d8f6eeb 939 spin_unlock_irqrestore(&trans->shrd->lock, flags);
c170b867
EG
940
941 if (!priv->txq) {
6d8f6eeb 942 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
c170b867
EG
943 return 0;
944 }
945
946 /* Unmap DMA from host system and free skb's */
6d8f6eeb
EG
947 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
948 iwl_tx_queue_unmap(trans, txq_id);
c170b867
EG
949
950 return 0;
951}
952
6d8f6eeb 953static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ab6cf8e8 954{
ab6cf8e8 955 /* stop and reset the on-board processor */
6d8f6eeb 956 iwl_write32(priv(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
ab6cf8e8
EG
957
958 /* tell the device to stop sending interrupts */
6d8f6eeb 959 iwl_trans_disable_sync_irq(trans);
ab6cf8e8
EG
960
961 /* device going down, Stop using ICT table */
6d8f6eeb 962 iwl_disable_ict(trans);
ab6cf8e8
EG
963
964 /*
965 * If a HW restart happens during firmware loading,
966 * then the firmware loading might call this function
967 * and later it might be called again due to the
968 * restart. So don't process again if the device is
969 * already dead.
970 */
6d8f6eeb
EG
971 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
972 iwl_trans_tx_stop(trans);
973 iwl_trans_rx_stop(trans);
ab6cf8e8
EG
974
975 /* Power-down device's busmaster DMA clocks */
6d8f6eeb 976 iwl_write_prph(priv(trans), APMG_CLK_DIS_REG,
ab6cf8e8
EG
977 APMG_CLK_VAL_DMA_CLK_RQT);
978 udelay(5);
979 }
980
981 /* Make sure (redundant) we've released our request to stay awake */
6d8f6eeb
EG
982 iwl_clear_bit(priv(trans), CSR_GP_CNTRL,
983 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
984
985 /* Stop the device, and put it in low power state */
6d8f6eeb 986 iwl_apm_stop(priv(trans));
ab6cf8e8
EG
987}
988
6d8f6eeb 989static struct iwl_tx_cmd *iwl_trans_pcie_get_tx_cmd(struct iwl_trans *trans,
47c1b496
EG
990 int txq_id)
991{
6d8f6eeb 992 struct iwl_priv *priv = priv(trans);
47c1b496
EG
993 struct iwl_tx_queue *txq = &priv->txq[txq_id];
994 struct iwl_queue *q = &txq->q;
995 struct iwl_device_cmd *dev_cmd;
996
997 if (unlikely(iwl_queue_space(q) < q->high_mark))
998 return NULL;
999
1000 /*
1001 * Set up the Tx-command (not MAC!) header.
1002 * Store the chosen Tx queue and TFD index within the sequence field;
1003 * after Tx, uCode's Tx response will return this value so driver can
1004 * locate the frame within the tx queue and do post-tx processing.
1005 */
1006 dev_cmd = txq->cmd[q->write_ptr];
1007 memset(dev_cmd, 0, sizeof(*dev_cmd));
1008 dev_cmd->hdr.cmd = REPLY_TX;
1009 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1010 INDEX_TO_SEQ(q->write_ptr)));
1011 return &dev_cmd->cmd.tx;
1012}
1013
e6bb4c9c 1014static int iwl_trans_pcie_tx(struct iwl_priv *priv, struct sk_buff *skb,
47c1b496
EG
1015 struct iwl_tx_cmd *tx_cmd, int txq_id, __le16 fc, bool ampdu,
1016 struct iwl_rxon_context *ctx)
1017{
1018 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1019 struct iwl_queue *q = &txq->q;
1020 struct iwl_device_cmd *dev_cmd = txq->cmd[q->write_ptr];
1021 struct iwl_cmd_meta *out_meta;
1022
1023 dma_addr_t phys_addr = 0;
1024 dma_addr_t txcmd_phys;
1025 dma_addr_t scratch_phys;
1026 u16 len, firstlen, secondlen;
1027 u8 wait_write_ptr = 0;
1028 u8 hdr_len = ieee80211_hdrlen(fc);
1029
1030 /* Set up driver data for this TFD */
1031 memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
1032 txq->txb[q->write_ptr].skb = skb;
1033 txq->txb[q->write_ptr].ctx = ctx;
1034
1035 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1036 out_meta = &txq->meta[q->write_ptr];
1037
1038 /*
1039 * Use the first empty entry in this queue's command buffer array
1040 * to contain the Tx command and MAC header concatenated together
1041 * (payload data will be in another buffer).
1042 * Size of this varies, due to varying MAC header length.
1043 * If end is not dword aligned, we'll have 2 extra bytes at the end
1044 * of the MAC header (device reads on dword boundaries).
1045 * We'll tell device about this padding later.
1046 */
1047 len = sizeof(struct iwl_tx_cmd) +
1048 sizeof(struct iwl_cmd_header) + hdr_len;
1049 firstlen = (len + 3) & ~3;
1050
1051 /* Tell NIC about any 2-byte padding after MAC header */
1052 if (firstlen != len)
1053 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1054
1055 /* Physical address of this Tx command's header (not MAC header!),
1056 * within command buffer array. */
d5934110 1057 txcmd_phys = dma_map_single(priv->bus->dev,
47c1b496
EG
1058 &dev_cmd->hdr, firstlen,
1059 DMA_BIDIRECTIONAL);
d5934110 1060 if (unlikely(dma_mapping_error(priv->bus->dev, txcmd_phys)))
47c1b496
EG
1061 return -1;
1062 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1063 dma_unmap_len_set(out_meta, len, firstlen);
1064
1065 if (!ieee80211_has_morefrags(fc)) {
1066 txq->need_update = 1;
1067 } else {
1068 wait_write_ptr = 1;
1069 txq->need_update = 0;
1070 }
1071
1072 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1073 * if any (802.11 null frames have no payload). */
1074 secondlen = skb->len - hdr_len;
1075 if (secondlen > 0) {
d5934110 1076 phys_addr = dma_map_single(priv->bus->dev, skb->data + hdr_len,
47c1b496 1077 secondlen, DMA_TO_DEVICE);
d5934110
EG
1078 if (unlikely(dma_mapping_error(priv->bus->dev, phys_addr))) {
1079 dma_unmap_single(priv->bus->dev,
47c1b496
EG
1080 dma_unmap_addr(out_meta, mapping),
1081 dma_unmap_len(out_meta, len),
1082 DMA_BIDIRECTIONAL);
1083 return -1;
1084 }
1085 }
1086
1087 /* Attach buffers to TFD */
6d8f6eeb
EG
1088 iwlagn_txq_attach_buf_to_tfd(trans(priv), txq, txcmd_phys,
1089 firstlen, 1);
47c1b496 1090 if (secondlen > 0)
6d8f6eeb 1091 iwlagn_txq_attach_buf_to_tfd(trans(priv), txq, phys_addr,
47c1b496
EG
1092 secondlen, 0);
1093
1094 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1095 offsetof(struct iwl_tx_cmd, scratch);
1096
1097 /* take back ownership of DMA buffer to enable update */
d5934110 1098 dma_sync_single_for_cpu(priv->bus->dev, txcmd_phys, firstlen,
47c1b496
EG
1099 DMA_BIDIRECTIONAL);
1100 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1101 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1102
1103 IWL_DEBUG_TX(priv, "sequence nr = 0X%x\n",
1104 le16_to_cpu(dev_cmd->hdr.sequence));
1105 IWL_DEBUG_TX(priv, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1106 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1107 iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
1108
1109 /* Set up entry for this TFD in Tx byte-count array */
1110 if (ampdu)
6d8f6eeb 1111 iwl_trans_txq_update_byte_cnt_tbl(trans(priv), txq,
47c1b496
EG
1112 le16_to_cpu(tx_cmd->len));
1113
d5934110 1114 dma_sync_single_for_device(priv->bus->dev, txcmd_phys, firstlen,
47c1b496
EG
1115 DMA_BIDIRECTIONAL);
1116
1117 trace_iwlwifi_dev_tx(priv,
1118 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1119 sizeof(struct iwl_tfd),
1120 &dev_cmd->hdr, firstlen,
1121 skb->data + hdr_len, secondlen);
1122
1123 /* Tell device the write index *just past* this latest filled TFD */
1124 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1125 iwl_txq_update_write_ptr(priv, txq);
1126
1127 /*
1128 * At this point the frame is "transmitted" successfully
1129 * and we will get a TX status notification eventually,
1130 * regardless of the value of ret. "ret" only indicates
1131 * whether or not we should update the write pointer.
1132 */
a0eaad71 1133 if (iwl_queue_space(q) < q->high_mark) {
47c1b496
EG
1134 if (wait_write_ptr) {
1135 txq->need_update = 1;
1136 iwl_txq_update_write_ptr(priv, txq);
1137 } else {
1138 iwl_stop_queue(priv, txq);
1139 }
1140 }
1141 return 0;
1142}
1143
6d8f6eeb 1144static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
56d90f4c
EG
1145{
1146 /* Remove all resets to allow NIC to operate */
6d8f6eeb 1147 iwl_write32(priv(trans), CSR_RESET, 0);
56d90f4c
EG
1148}
1149
e6bb4c9c
EG
1150static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
1151{
5a878bf6
EG
1152 struct iwl_trans_pcie *trans_pcie =
1153 IWL_TRANS_GET_PCIE_TRANS(trans);
e6bb4c9c
EG
1154 int err;
1155
0c325769
EG
1156 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1157
1158 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1159 iwl_irq_tasklet, (unsigned long)trans);
e6bb4c9c 1160
0c325769 1161 iwl_alloc_isr_ict(trans);
e6bb4c9c
EG
1162
1163 err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED,
0c325769 1164 DRV_NAME, trans);
e6bb4c9c 1165 if (err) {
0c325769
EG
1166 IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq);
1167 iwl_free_isr_ict(trans);
e6bb4c9c
EG
1168 return err;
1169 }
1170
5a878bf6 1171 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
e6bb4c9c
EG
1172 return 0;
1173}
1174
a0eaad71
EG
1175static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id,
1176 int ssn, u32 status, struct sk_buff_head *skbs)
1177{
1178 struct iwl_priv *priv = priv(trans);
1179 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1180 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1181 int tfd_num = ssn & (txq->q.n_bd - 1);
1182 u8 agg_state;
1183 bool cond;
1184
1185 if (txq->sched_retry) {
1186 agg_state =
1187 priv->stations[txq->sta_id].tid[txq->tid].agg.state;
1188 cond = (agg_state != IWL_EMPTYING_HW_QUEUE_DELBA);
1189 } else {
1190 cond = (status != TX_STATUS_FAIL_PASSIVE_NO_RX);
1191 }
1192
1193 if (txq->q.read_ptr != tfd_num) {
1194 IWL_DEBUG_TX_REPLY(trans, "Retry scheduler reclaim "
1195 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1196 ssn , tfd_num, txq_id, txq->swq_id);
1197 iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
1198 if (iwl_queue_space(&txq->q) > txq->q.low_mark && cond)
1199 iwl_wake_queue(priv, txq);
1200 }
1201}
1202
0c325769 1203static void iwl_trans_pcie_disable_sync_irq(struct iwl_trans *trans)
a27367d2 1204{
0c325769
EG
1205 unsigned long flags;
1206 struct iwl_trans_pcie *trans_pcie =
1207 IWL_TRANS_GET_PCIE_TRANS(trans);
1208
1209 spin_lock_irqsave(&trans->shrd->lock, flags);
1210 iwl_disable_interrupts(trans);
1211 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1212
a27367d2 1213 /* wait to make sure we flush pending tasklet*/
0c325769
EG
1214 synchronize_irq(bus(trans)->irq);
1215 tasklet_kill(&trans_pcie->irq_tasklet);
a27367d2
EG
1216}
1217
6d8f6eeb 1218static void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1219{
6d8f6eeb
EG
1220 free_irq(bus(trans)->irq, trans);
1221 iwl_free_isr_ict(trans);
1222 trans->shrd->trans = NULL;
1223 kfree(trans);
34c1b7ba
EG
1224}
1225
57210f7c
EG
1226#ifdef CONFIG_PM
1227
1228static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1229{
1230 /*
1231 * This function is called when system goes into suspend state
1232 * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
1233 * first but since iwl_mac_stop() has no knowledge of who the caller is,
1234 * it will not call apm_ops.stop() to stop the DMA operation.
1235 * Calling apm_ops.stop here to make sure we stop the DMA.
1236 *
1237 * But of course ... if we have configured WoWLAN then we did other
1238 * things already :-)
1239 */
1240 if (!trans->shrd->wowlan)
1241 iwl_apm_stop(priv(trans));
1242
1243 return 0;
1244}
1245
1246static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1247{
1248 bool hw_rfkill = false;
1249
0c325769 1250 iwl_enable_interrupts(trans);
57210f7c
EG
1251
1252 if (!(iwl_read32(priv(trans), CSR_GP_CNTRL) &
1253 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1254 hw_rfkill = true;
1255
1256 if (hw_rfkill)
1257 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1258 else
1259 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1260
1261 wiphy_rfkill_set_hw_state(priv(trans)->hw->wiphy, hw_rfkill);
1262
1263 return 0;
1264}
1265#else /* CONFIG_PM */
1266static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1267{ return 0; }
1268
1269static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1270{ return 0; }
1271
1272#endif /* CONFIG_PM */
1273
e6bb4c9c 1274const struct iwl_trans_ops trans_ops_pcie;
e419d62d 1275
e6bb4c9c
EG
1276static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd)
1277{
1278 struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) +
1279 sizeof(struct iwl_trans_pcie),
1280 GFP_KERNEL);
1281 if (iwl_trans) {
5a878bf6
EG
1282 struct iwl_trans_pcie *trans_pcie =
1283 IWL_TRANS_GET_PCIE_TRANS(iwl_trans);
e6bb4c9c
EG
1284 iwl_trans->ops = &trans_ops_pcie;
1285 iwl_trans->shrd = shrd;
5a878bf6 1286 trans_pcie->trans = iwl_trans;
72012474 1287 spin_lock_init(&iwl_trans->hcmd_lock);
e6bb4c9c 1288 }
ab6cf8e8 1289
e6bb4c9c
EG
1290 return iwl_trans;
1291}
47c1b496 1292
87e5666c
EG
1293#ifdef CONFIG_IWLWIFI_DEBUGFS
1294/* create and remove of files */
1295#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1296 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c
EG
1297 &iwl_dbgfs_##name##_ops)) \
1298 return -ENOMEM; \
1299} while (0)
1300
1301/* file operation */
1302#define DEBUGFS_READ_FUNC(name) \
1303static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1304 char __user *user_buf, \
1305 size_t count, loff_t *ppos);
1306
1307#define DEBUGFS_WRITE_FUNC(name) \
1308static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1309 const char __user *user_buf, \
1310 size_t count, loff_t *ppos);
1311
1312
1313static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1314{
1315 file->private_data = inode->i_private;
1316 return 0;
1317}
1318
1319#define DEBUGFS_READ_FILE_OPS(name) \
1320 DEBUGFS_READ_FUNC(name); \
1321static const struct file_operations iwl_dbgfs_##name##_ops = { \
1322 .read = iwl_dbgfs_##name##_read, \
1323 .open = iwl_dbgfs_open_file_generic, \
1324 .llseek = generic_file_llseek, \
1325};
1326
16db88ba
EG
1327#define DEBUGFS_WRITE_FILE_OPS(name) \
1328 DEBUGFS_WRITE_FUNC(name); \
1329static const struct file_operations iwl_dbgfs_##name##_ops = { \
1330 .write = iwl_dbgfs_##name##_write, \
1331 .open = iwl_dbgfs_open_file_generic, \
1332 .llseek = generic_file_llseek, \
1333};
1334
87e5666c
EG
1335#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1336 DEBUGFS_READ_FUNC(name); \
1337 DEBUGFS_WRITE_FUNC(name); \
1338static const struct file_operations iwl_dbgfs_##name##_ops = { \
1339 .write = iwl_dbgfs_##name##_write, \
1340 .read = iwl_dbgfs_##name##_read, \
1341 .open = iwl_dbgfs_open_file_generic, \
1342 .llseek = generic_file_llseek, \
1343};
1344
1345static ssize_t iwl_dbgfs_traffic_log_read(struct file *file,
1346 char __user *user_buf,
1347 size_t count, loff_t *ppos)
1348{
5a878bf6
EG
1349 struct iwl_trans *trans = file->private_data;
1350 struct iwl_priv *priv = priv(trans);
87e5666c
EG
1351 int pos = 0, ofs = 0;
1352 int cnt = 0, entry;
5a878bf6
EG
1353 struct iwl_trans_pcie *trans_pcie =
1354 IWL_TRANS_GET_PCIE_TRANS(trans);
87e5666c
EG
1355 struct iwl_tx_queue *txq;
1356 struct iwl_queue *q;
5a878bf6 1357 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
87e5666c
EG
1358 char *buf;
1359 int bufsz = ((IWL_TRAFFIC_ENTRIES * IWL_TRAFFIC_ENTRY_SIZE * 64) * 2) +
1360 (priv->cfg->base_params->num_of_queues * 32 * 8) + 400;
1361 const u8 *ptr;
1362 ssize_t ret;
1363
1364 if (!priv->txq) {
5a878bf6 1365 IWL_ERR(trans, "txq not ready\n");
87e5666c
EG
1366 return -EAGAIN;
1367 }
1368 buf = kzalloc(bufsz, GFP_KERNEL);
1369 if (!buf) {
5a878bf6 1370 IWL_ERR(trans, "Can not allocate buffer\n");
87e5666c
EG
1371 return -ENOMEM;
1372 }
1373 pos += scnprintf(buf + pos, bufsz - pos, "Tx Queue\n");
5a878bf6 1374 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
87e5666c
EG
1375 txq = &priv->txq[cnt];
1376 q = &txq->q;
1377 pos += scnprintf(buf + pos, bufsz - pos,
1378 "q[%d]: read_ptr: %u, write_ptr: %u\n",
1379 cnt, q->read_ptr, q->write_ptr);
1380 }
1381 if (priv->tx_traffic &&
5a878bf6 1382 (iwl_get_debug_level(trans->shrd) & IWL_DL_TX)) {
87e5666c
EG
1383 ptr = priv->tx_traffic;
1384 pos += scnprintf(buf + pos, bufsz - pos,
5a878bf6 1385 "Tx Traffic idx: %u\n", priv->tx_traffic_idx);
87e5666c
EG
1386 for (cnt = 0, ofs = 0; cnt < IWL_TRAFFIC_ENTRIES; cnt++) {
1387 for (entry = 0; entry < IWL_TRAFFIC_ENTRY_SIZE / 16;
1388 entry++, ofs += 16) {
1389 pos += scnprintf(buf + pos, bufsz - pos,
1390 "0x%.4x ", ofs);
1391 hex_dump_to_buffer(ptr + ofs, 16, 16, 2,
1392 buf + pos, bufsz - pos, 0);
1393 pos += strlen(buf + pos);
1394 if (bufsz - pos > 0)
1395 buf[pos++] = '\n';
1396 }
1397 }
1398 }
1399
1400 pos += scnprintf(buf + pos, bufsz - pos, "Rx Queue\n");
1401 pos += scnprintf(buf + pos, bufsz - pos,
1402 "read: %u, write: %u\n",
1403 rxq->read, rxq->write);
1404
1405 if (priv->rx_traffic &&
5a878bf6 1406 (iwl_get_debug_level(trans->shrd) & IWL_DL_RX)) {
87e5666c
EG
1407 ptr = priv->rx_traffic;
1408 pos += scnprintf(buf + pos, bufsz - pos,
5a878bf6 1409 "Rx Traffic idx: %u\n", priv->rx_traffic_idx);
87e5666c
EG
1410 for (cnt = 0, ofs = 0; cnt < IWL_TRAFFIC_ENTRIES; cnt++) {
1411 for (entry = 0; entry < IWL_TRAFFIC_ENTRY_SIZE / 16;
1412 entry++, ofs += 16) {
1413 pos += scnprintf(buf + pos, bufsz - pos,
1414 "0x%.4x ", ofs);
1415 hex_dump_to_buffer(ptr + ofs, 16, 16, 2,
1416 buf + pos, bufsz - pos, 0);
1417 pos += strlen(buf + pos);
1418 if (bufsz - pos > 0)
1419 buf[pos++] = '\n';
1420 }
1421 }
1422 }
1423
1424 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1425 kfree(buf);
1426 return ret;
1427}
1428
1429static ssize_t iwl_dbgfs_traffic_log_write(struct file *file,
1430 const char __user *user_buf,
1431 size_t count, loff_t *ppos)
1432{
5a878bf6 1433 struct iwl_trans *trans = file->private_data;
87e5666c
EG
1434 char buf[8];
1435 int buf_size;
1436 int traffic_log;
1437
1438 memset(buf, 0, sizeof(buf));
1439 buf_size = min(count, sizeof(buf) - 1);
1440 if (copy_from_user(buf, user_buf, buf_size))
1441 return -EFAULT;
1442 if (sscanf(buf, "%d", &traffic_log) != 1)
1443 return -EFAULT;
1444 if (traffic_log == 0)
5a878bf6 1445 iwl_reset_traffic_log(priv(trans));
87e5666c
EG
1446
1447 return count;
1448}
1449
1450static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1451 char __user *user_buf,
1452 size_t count, loff_t *ppos) {
1453
5a878bf6
EG
1454 struct iwl_trans *trans = file->private_data;
1455 struct iwl_priv *priv = priv(trans);
87e5666c
EG
1456 struct iwl_tx_queue *txq;
1457 struct iwl_queue *q;
1458 char *buf;
1459 int pos = 0;
1460 int cnt;
1461 int ret;
1462 const size_t bufsz = sizeof(char) * 64 *
1463 priv->cfg->base_params->num_of_queues;
1464
1465 if (!priv->txq) {
1466 IWL_ERR(priv, "txq not ready\n");
1467 return -EAGAIN;
1468 }
1469 buf = kzalloc(bufsz, GFP_KERNEL);
1470 if (!buf)
1471 return -ENOMEM;
1472
5a878bf6 1473 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
87e5666c
EG
1474 txq = &priv->txq[cnt];
1475 q = &txq->q;
1476 pos += scnprintf(buf + pos, bufsz - pos,
1477 "hwq %.2d: read=%u write=%u stop=%d"
1478 " swq_id=%#.2x (ac %d/hwq %d)\n",
1479 cnt, q->read_ptr, q->write_ptr,
1480 !!test_bit(cnt, priv->queue_stopped),
1481 txq->swq_id, txq->swq_id & 3,
1482 (txq->swq_id >> 2) & 0x1f);
1483 if (cnt >= 4)
1484 continue;
1485 /* for the ACs, display the stop count too */
1486 pos += scnprintf(buf + pos, bufsz - pos,
1487 " stop-count: %d\n",
1488 atomic_read(&priv->queue_stop_count[cnt]));
1489 }
1490 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1491 kfree(buf);
1492 return ret;
1493}
1494
1495static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1496 char __user *user_buf,
1497 size_t count, loff_t *ppos) {
5a878bf6
EG
1498 struct iwl_trans *trans = file->private_data;
1499 struct iwl_trans_pcie *trans_pcie =
1500 IWL_TRANS_GET_PCIE_TRANS(trans);
1501 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
87e5666c
EG
1502 char buf[256];
1503 int pos = 0;
1504 const size_t bufsz = sizeof(buf);
1505
1506 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1507 rxq->read);
1508 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1509 rxq->write);
1510 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1511 rxq->free_count);
1512 if (rxq->rb_stts) {
1513 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1514 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1515 } else {
1516 pos += scnprintf(buf + pos, bufsz - pos,
1517 "closed_rb_num: Not Allocated\n");
1518 }
1519 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1520}
1521
7ff94706
EG
1522static ssize_t iwl_dbgfs_log_event_read(struct file *file,
1523 char __user *user_buf,
1524 size_t count, loff_t *ppos)
1525{
1526 struct iwl_trans *trans = file->private_data;
1527 char *buf;
1528 int pos = 0;
1529 ssize_t ret = -ENOMEM;
1530
1531 ret = pos = iwl_dump_nic_event_log(priv(trans), true, &buf, true);
1532 if (buf) {
1533 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1534 kfree(buf);
1535 }
1536 return ret;
1537}
1538
1539static ssize_t iwl_dbgfs_log_event_write(struct file *file,
1540 const char __user *user_buf,
1541 size_t count, loff_t *ppos)
1542{
1543 struct iwl_trans *trans = file->private_data;
1544 u32 event_log_flag;
1545 char buf[8];
1546 int buf_size;
1547
1548 memset(buf, 0, sizeof(buf));
1549 buf_size = min(count, sizeof(buf) - 1);
1550 if (copy_from_user(buf, user_buf, buf_size))
1551 return -EFAULT;
1552 if (sscanf(buf, "%d", &event_log_flag) != 1)
1553 return -EFAULT;
1554 if (event_log_flag == 1)
1555 iwl_dump_nic_event_log(priv(trans), true, NULL, false);
1556
1557 return count;
1558}
1559
1f7b6172
EG
1560static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1561 char __user *user_buf,
1562 size_t count, loff_t *ppos) {
1563
1564 struct iwl_trans *trans = file->private_data;
1565 struct iwl_trans_pcie *trans_pcie =
1566 IWL_TRANS_GET_PCIE_TRANS(trans);
1567 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1568
1569 int pos = 0;
1570 char *buf;
1571 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1572 ssize_t ret;
1573
1574 buf = kzalloc(bufsz, GFP_KERNEL);
1575 if (!buf) {
1576 IWL_ERR(trans, "Can not allocate Buffer\n");
1577 return -ENOMEM;
1578 }
1579
1580 pos += scnprintf(buf + pos, bufsz - pos,
1581 "Interrupt Statistics Report:\n");
1582
1583 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1584 isr_stats->hw);
1585 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1586 isr_stats->sw);
1587 if (isr_stats->sw || isr_stats->hw) {
1588 pos += scnprintf(buf + pos, bufsz - pos,
1589 "\tLast Restarting Code: 0x%X\n",
1590 isr_stats->err_code);
1591 }
1592#ifdef CONFIG_IWLWIFI_DEBUG
1593 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1594 isr_stats->sch);
1595 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1596 isr_stats->alive);
1597#endif
1598 pos += scnprintf(buf + pos, bufsz - pos,
1599 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1600
1601 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1602 isr_stats->ctkill);
1603
1604 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1605 isr_stats->wakeup);
1606
1607 pos += scnprintf(buf + pos, bufsz - pos,
1608 "Rx command responses:\t\t %u\n", isr_stats->rx);
1609
1610 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1611 isr_stats->tx);
1612
1613 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1614 isr_stats->unhandled);
1615
1616 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1617 kfree(buf);
1618 return ret;
1619}
1620
1621static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1622 const char __user *user_buf,
1623 size_t count, loff_t *ppos)
1624{
1625 struct iwl_trans *trans = file->private_data;
1626 struct iwl_trans_pcie *trans_pcie =
1627 IWL_TRANS_GET_PCIE_TRANS(trans);
1628 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1629
1630 char buf[8];
1631 int buf_size;
1632 u32 reset_flag;
1633
1634 memset(buf, 0, sizeof(buf));
1635 buf_size = min(count, sizeof(buf) - 1);
1636 if (copy_from_user(buf, user_buf, buf_size))
1637 return -EFAULT;
1638 if (sscanf(buf, "%x", &reset_flag) != 1)
1639 return -EFAULT;
1640 if (reset_flag == 0)
1641 memset(isr_stats, 0, sizeof(*isr_stats));
1642
1643 return count;
1644}
1645
16db88ba
EG
1646static const char *get_csr_string(int cmd)
1647{
1648 switch (cmd) {
1649 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1650 IWL_CMD(CSR_INT_COALESCING);
1651 IWL_CMD(CSR_INT);
1652 IWL_CMD(CSR_INT_MASK);
1653 IWL_CMD(CSR_FH_INT_STATUS);
1654 IWL_CMD(CSR_GPIO_IN);
1655 IWL_CMD(CSR_RESET);
1656 IWL_CMD(CSR_GP_CNTRL);
1657 IWL_CMD(CSR_HW_REV);
1658 IWL_CMD(CSR_EEPROM_REG);
1659 IWL_CMD(CSR_EEPROM_GP);
1660 IWL_CMD(CSR_OTP_GP_REG);
1661 IWL_CMD(CSR_GIO_REG);
1662 IWL_CMD(CSR_GP_UCODE_REG);
1663 IWL_CMD(CSR_GP_DRIVER_REG);
1664 IWL_CMD(CSR_UCODE_DRV_GP1);
1665 IWL_CMD(CSR_UCODE_DRV_GP2);
1666 IWL_CMD(CSR_LED_REG);
1667 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1668 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1669 IWL_CMD(CSR_ANA_PLL_CFG);
1670 IWL_CMD(CSR_HW_REV_WA_REG);
1671 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1672 default:
1673 return "UNKNOWN";
1674 }
1675}
1676
1677void iwl_dump_csr(struct iwl_trans *trans)
1678{
1679 int i;
1680 static const u32 csr_tbl[] = {
1681 CSR_HW_IF_CONFIG_REG,
1682 CSR_INT_COALESCING,
1683 CSR_INT,
1684 CSR_INT_MASK,
1685 CSR_FH_INT_STATUS,
1686 CSR_GPIO_IN,
1687 CSR_RESET,
1688 CSR_GP_CNTRL,
1689 CSR_HW_REV,
1690 CSR_EEPROM_REG,
1691 CSR_EEPROM_GP,
1692 CSR_OTP_GP_REG,
1693 CSR_GIO_REG,
1694 CSR_GP_UCODE_REG,
1695 CSR_GP_DRIVER_REG,
1696 CSR_UCODE_DRV_GP1,
1697 CSR_UCODE_DRV_GP2,
1698 CSR_LED_REG,
1699 CSR_DRAM_INT_TBL_REG,
1700 CSR_GIO_CHICKEN_BITS,
1701 CSR_ANA_PLL_CFG,
1702 CSR_HW_REV_WA_REG,
1703 CSR_DBG_HPET_MEM_REG
1704 };
1705 IWL_ERR(trans, "CSR values:\n");
1706 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1707 "CSR_INT_PERIODIC_REG)\n");
1708 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1709 IWL_ERR(trans, " %25s: 0X%08x\n",
1710 get_csr_string(csr_tbl[i]),
1711 iwl_read32(priv(trans), csr_tbl[i]));
1712 }
1713}
1714
1715static ssize_t iwl_dbgfs_csr_write(struct file *file,
1716 const char __user *user_buf,
1717 size_t count, loff_t *ppos)
1718{
1719 struct iwl_trans *trans = file->private_data;
1720 char buf[8];
1721 int buf_size;
1722 int csr;
1723
1724 memset(buf, 0, sizeof(buf));
1725 buf_size = min(count, sizeof(buf) - 1);
1726 if (copy_from_user(buf, user_buf, buf_size))
1727 return -EFAULT;
1728 if (sscanf(buf, "%d", &csr) != 1)
1729 return -EFAULT;
1730
1731 iwl_dump_csr(trans);
1732
1733 return count;
1734}
1735
1736static const char *get_fh_string(int cmd)
1737{
1738 switch (cmd) {
1739 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1740 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1741 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1742 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1743 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1744 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1745 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1746 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1747 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1748 default:
1749 return "UNKNOWN";
1750 }
1751}
1752
1753int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1754{
1755 int i;
1756#ifdef CONFIG_IWLWIFI_DEBUG
1757 int pos = 0;
1758 size_t bufsz = 0;
1759#endif
1760 static const u32 fh_tbl[] = {
1761 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1762 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1763 FH_RSCSR_CHNL0_WPTR,
1764 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1765 FH_MEM_RSSR_SHARED_CTRL_REG,
1766 FH_MEM_RSSR_RX_STATUS_REG,
1767 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1768 FH_TSSR_TX_STATUS_REG,
1769 FH_TSSR_TX_ERROR_REG
1770 };
1771#ifdef CONFIG_IWLWIFI_DEBUG
1772 if (display) {
1773 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1774 *buf = kmalloc(bufsz, GFP_KERNEL);
1775 if (!*buf)
1776 return -ENOMEM;
1777 pos += scnprintf(*buf + pos, bufsz - pos,
1778 "FH register values:\n");
1779 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1780 pos += scnprintf(*buf + pos, bufsz - pos,
1781 " %34s: 0X%08x\n",
1782 get_fh_string(fh_tbl[i]),
1783 iwl_read_direct32(priv(trans), fh_tbl[i]));
1784 }
1785 return pos;
1786 }
1787#endif
1788 IWL_ERR(trans, "FH register values:\n");
1789 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1790 IWL_ERR(trans, " %34s: 0X%08x\n",
1791 get_fh_string(fh_tbl[i]),
1792 iwl_read_direct32(priv(trans), fh_tbl[i]));
1793 }
1794 return 0;
1795}
1796
1797static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1798 char __user *user_buf,
1799 size_t count, loff_t *ppos)
1800{
1801 struct iwl_trans *trans = file->private_data;
1802 char *buf;
1803 int pos = 0;
1804 ssize_t ret = -EFAULT;
1805
1806 ret = pos = iwl_dump_fh(trans, &buf, true);
1807 if (buf) {
1808 ret = simple_read_from_buffer(user_buf,
1809 count, ppos, buf, pos);
1810 kfree(buf);
1811 }
1812
1813 return ret;
1814}
1815
87e5666c 1816DEBUGFS_READ_WRITE_FILE_OPS(traffic_log);
7ff94706 1817DEBUGFS_READ_WRITE_FILE_OPS(log_event);
1f7b6172 1818DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 1819DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
1820DEBUGFS_READ_FILE_OPS(rx_queue);
1821DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 1822DEBUGFS_WRITE_FILE_OPS(csr);
87e5666c
EG
1823
1824/*
1825 * Create the debugfs files and directories
1826 *
1827 */
1828static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1829 struct dentry *dir)
1830{
87e5666c
EG
1831 DEBUGFS_ADD_FILE(traffic_log, dir, S_IWUSR | S_IRUSR);
1832 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1833 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
7ff94706 1834 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
1f7b6172 1835 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
1836 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1837 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
87e5666c
EG
1838 return 0;
1839}
1840#else
1841static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1842 struct dentry *dir)
1843{ return 0; }
1844
1845#endif /*CONFIG_IWLWIFI_DEBUGFS */
1846
e6bb4c9c
EG
1847const struct iwl_trans_ops trans_ops_pcie = {
1848 .alloc = iwl_trans_pcie_alloc,
1849 .request_irq = iwl_trans_pcie_request_irq,
1850 .start_device = iwl_trans_pcie_start_device,
1851 .prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
1852 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 1853
e6bb4c9c 1854 .tx_start = iwl_trans_pcie_tx_start,
48d42c42 1855
e6bb4c9c
EG
1856 .rx_free = iwl_trans_pcie_rx_free,
1857 .tx_free = iwl_trans_pcie_tx_free,
34c1b7ba 1858
e6bb4c9c
EG
1859 .send_cmd = iwl_trans_pcie_send_cmd,
1860 .send_cmd_pdu = iwl_trans_pcie_send_cmd_pdu,
c85eb619 1861
e6bb4c9c
EG
1862 .get_tx_cmd = iwl_trans_pcie_get_tx_cmd,
1863 .tx = iwl_trans_pcie_tx,
a0eaad71 1864 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 1865
e6bb4c9c
EG
1866 .txq_agg_disable = iwl_trans_pcie_txq_agg_disable,
1867 .txq_agg_setup = iwl_trans_pcie_txq_agg_setup,
34c1b7ba 1868
e6bb4c9c 1869 .kick_nic = iwl_trans_pcie_kick_nic,
1e89cbac 1870
0c325769 1871 .disable_sync_irq = iwl_trans_pcie_disable_sync_irq,
e6bb4c9c 1872 .free = iwl_trans_pcie_free,
87e5666c
EG
1873
1874 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
57210f7c
EG
1875 .suspend = iwl_trans_pcie_suspend,
1876 .resume = iwl_trans_pcie_resume,
e6bb4c9c 1877};
ab697a9f 1878
This page took 0.204744 seconds and 5 git commands to generate.