Commit | Line | Data |
---|---|---|
c85eb619 EG |
1 | /****************************************************************************** |
2 | * | |
3 | * This file is provided under a dual BSD/GPLv2 license. When using or | |
4 | * redistributing this file, you may do so under either license. | |
5 | * | |
6 | * GPL LICENSE SUMMARY | |
7 | * | |
51368bf7 | 8 | * Copyright(c) 2007 - 2014 Intel Corporation. All rights reserved. |
c85eb619 EG |
9 | * |
10 | * This program is free software; you can redistribute it and/or modify | |
11 | * it under the terms of version 2 of the GNU General Public License as | |
12 | * published by the Free Software Foundation. | |
13 | * | |
14 | * This program is distributed in the hope that it will be useful, but | |
15 | * WITHOUT ANY WARRANTY; without even the implied warranty of | |
16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
17 | * General Public License for more details. | |
18 | * | |
19 | * You should have received a copy of the GNU General Public License | |
20 | * along with this program; if not, write to the Free Software | |
21 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110, | |
22 | * USA | |
23 | * | |
24 | * The full GNU General Public License is included in this distribution | |
410dc5aa | 25 | * in the file called COPYING. |
c85eb619 EG |
26 | * |
27 | * Contact Information: | |
28 | * Intel Linux Wireless <ilw@linux.intel.com> | |
29 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | |
30 | * | |
31 | * BSD LICENSE | |
32 | * | |
51368bf7 | 33 | * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved. |
c85eb619 EG |
34 | * All rights reserved. |
35 | * | |
36 | * Redistribution and use in source and binary forms, with or without | |
37 | * modification, are permitted provided that the following conditions | |
38 | * are met: | |
39 | * | |
40 | * * Redistributions of source code must retain the above copyright | |
41 | * notice, this list of conditions and the following disclaimer. | |
42 | * * Redistributions in binary form must reproduce the above copyright | |
43 | * notice, this list of conditions and the following disclaimer in | |
44 | * the documentation and/or other materials provided with the | |
45 | * distribution. | |
46 | * * Neither the name Intel Corporation nor the names of its | |
47 | * contributors may be used to endorse or promote products derived | |
48 | * from this software without specific prior written permission. | |
49 | * | |
50 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS | |
51 | * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT | |
52 | * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR | |
53 | * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT | |
54 | * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, | |
55 | * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT | |
56 | * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, | |
57 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY | |
58 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | |
59 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE | |
60 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | |
61 | * | |
62 | *****************************************************************************/ | |
a42a1844 EG |
63 | #include <linux/pci.h> |
64 | #include <linux/pci-aspm.h> | |
e6bb4c9c | 65 | #include <linux/interrupt.h> |
87e5666c | 66 | #include <linux/debugfs.h> |
cf614297 | 67 | #include <linux/sched.h> |
6d8f6eeb EG |
68 | #include <linux/bitops.h> |
69 | #include <linux/gfp.h> | |
e6bb4c9c | 70 | |
82575102 | 71 | #include "iwl-drv.h" |
c85eb619 | 72 | #include "iwl-trans.h" |
522376d2 EG |
73 | #include "iwl-csr.h" |
74 | #include "iwl-prph.h" | |
7a10e3e4 | 75 | #include "iwl-agn-hw.h" |
6468a01a | 76 | #include "internal.h" |
0439bb62 | 77 | |
ddaf5a5b | 78 | static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux) |
392f8b78 | 79 | { |
ddaf5a5b JB |
80 | if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold)) |
81 | iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG, | |
82 | APMG_PS_CTRL_VAL_PWR_SRC_VAUX, | |
83 | ~APMG_PS_CTRL_MSK_PWR_SRC); | |
84 | else | |
85 | iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG, | |
86 | APMG_PS_CTRL_VAL_PWR_SRC_VMAIN, | |
87 | ~APMG_PS_CTRL_MSK_PWR_SRC); | |
392f8b78 EG |
88 | } |
89 | ||
af634bee EG |
90 | /* PCI registers */ |
91 | #define PCI_CFG_RETRY_TIMEOUT 0x041 | |
af634bee | 92 | |
7afe3705 | 93 | static void iwl_pcie_apm_config(struct iwl_trans *trans) |
af634bee | 94 | { |
20d3b647 | 95 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
7afe3705 | 96 | u16 lctl; |
af634bee | 97 | |
af634bee EG |
98 | /* |
99 | * HW bug W/A for instability in PCIe bus L0S->L1 transition. | |
100 | * Check if BIOS (or OS) enabled L1-ASPM on this device. | |
101 | * If so (likely), disable L0S, so device moves directly L0->L1; | |
102 | * costs negligible amount of power savings. | |
103 | * If not (unlikely), enable L0S, so there is at least some | |
104 | * power savings, even without L1. | |
105 | */ | |
7afe3705 | 106 | pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl); |
438a0f0a | 107 | if (lctl & PCI_EXP_LNKCTL_ASPM_L1) { |
af634bee EG |
108 | /* L1-ASPM enabled; disable(!) L0S */ |
109 | iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); | |
6a4b09f8 | 110 | dev_info(trans->dev, "L1 Enabled; Disabling L0S\n"); |
af634bee EG |
111 | } else { |
112 | /* L1-ASPM disabled; enable(!) L0S */ | |
113 | iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); | |
6a4b09f8 | 114 | dev_info(trans->dev, "L1 Disabled; Enabling L0S\n"); |
af634bee | 115 | } |
438a0f0a | 116 | trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S); |
af634bee EG |
117 | } |
118 | ||
a6c684ee EG |
119 | /* |
120 | * Start up NIC's basic functionality after it has been reset | |
7afe3705 | 121 | * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop()) |
a6c684ee EG |
122 | * NOTE: This does not load uCode nor start the embedded processor |
123 | */ | |
7afe3705 | 124 | static int iwl_pcie_apm_init(struct iwl_trans *trans) |
a6c684ee EG |
125 | { |
126 | int ret = 0; | |
127 | IWL_DEBUG_INFO(trans, "Init card's basic functions\n"); | |
128 | ||
129 | /* | |
130 | * Use "set_bit" below rather than "write", to preserve any hardware | |
131 | * bits already set by default after reset. | |
132 | */ | |
133 | ||
134 | /* Disable L0S exit timer (platform NMI Work/Around) */ | |
e4a9f8ce EH |
135 | if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) |
136 | iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS, | |
137 | CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER); | |
a6c684ee EG |
138 | |
139 | /* | |
140 | * Disable L0s without affecting L1; | |
141 | * don't wait for ICH L0s (ICH bug W/A) | |
142 | */ | |
143 | iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS, | |
20d3b647 | 144 | CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX); |
a6c684ee EG |
145 | |
146 | /* Set FH wait threshold to maximum (HW error during stress W/A) */ | |
147 | iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL); | |
148 | ||
149 | /* | |
150 | * Enable HAP INTA (interrupt from management bus) to | |
151 | * wake device's PCI Express link L1a -> L0s | |
152 | */ | |
153 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, | |
20d3b647 | 154 | CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A); |
a6c684ee | 155 | |
7afe3705 | 156 | iwl_pcie_apm_config(trans); |
a6c684ee EG |
157 | |
158 | /* Configure analog phase-lock-loop before activating to D0A */ | |
035f7ff2 | 159 | if (trans->cfg->base_params->pll_cfg_val) |
a6c684ee | 160 | iwl_set_bit(trans, CSR_ANA_PLL_CFG, |
035f7ff2 | 161 | trans->cfg->base_params->pll_cfg_val); |
a6c684ee EG |
162 | |
163 | /* | |
164 | * Set "initialization complete" bit to move adapter from | |
165 | * D0U* --> D0A* (powered-up active) state. | |
166 | */ | |
167 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); | |
168 | ||
169 | /* | |
170 | * Wait for clock stabilization; once stabilized, access to | |
171 | * device-internal resources is supported, e.g. iwl_write_prph() | |
172 | * and accesses to uCode SRAM. | |
173 | */ | |
174 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, | |
20d3b647 JB |
175 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
176 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000); | |
a6c684ee EG |
177 | if (ret < 0) { |
178 | IWL_DEBUG_INFO(trans, "Failed to init the card\n"); | |
179 | goto out; | |
180 | } | |
181 | ||
2d93aee1 EG |
182 | if (trans->cfg->host_interrupt_operation_mode) { |
183 | /* | |
184 | * This is a bit of an abuse - This is needed for 7260 / 3160 | |
185 | * only check host_interrupt_operation_mode even if this is | |
186 | * not related to host_interrupt_operation_mode. | |
187 | * | |
188 | * Enable the oscillator to count wake up time for L1 exit. This | |
189 | * consumes slightly more power (100uA) - but allows to be sure | |
190 | * that we wake up from L1 on time. | |
191 | * | |
192 | * This looks weird: read twice the same register, discard the | |
193 | * value, set a bit, and yet again, read that same register | |
194 | * just to discard the value. But that's the way the hardware | |
195 | * seems to like it. | |
196 | */ | |
197 | iwl_read_prph(trans, OSC_CLK); | |
198 | iwl_read_prph(trans, OSC_CLK); | |
199 | iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL); | |
200 | iwl_read_prph(trans, OSC_CLK); | |
201 | iwl_read_prph(trans, OSC_CLK); | |
202 | } | |
203 | ||
a6c684ee EG |
204 | /* |
205 | * Enable DMA clock and wait for it to stabilize. | |
206 | * | |
3073d8c0 EH |
207 | * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" |
208 | * bits do not disable clocks. This preserves any hardware | |
209 | * bits already set by default in "CLK_CTRL_REG" after reset. | |
a6c684ee | 210 | */ |
3073d8c0 EH |
211 | if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) { |
212 | iwl_write_prph(trans, APMG_CLK_EN_REG, | |
213 | APMG_CLK_VAL_DMA_CLK_RQT); | |
214 | udelay(20); | |
215 | ||
216 | /* Disable L1-Active */ | |
217 | iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG, | |
218 | APMG_PCIDEV_STT_VAL_L1_ACT_DIS); | |
219 | ||
220 | /* Clear the interrupt in APMG if the NIC is in RFKILL */ | |
221 | iwl_write_prph(trans, APMG_RTC_INT_STT_REG, | |
222 | APMG_RTC_INT_STT_RFKILL); | |
223 | } | |
889b1696 | 224 | |
eb7ff77e | 225 | set_bit(STATUS_DEVICE_ENABLED, &trans->status); |
a6c684ee EG |
226 | |
227 | out: | |
228 | return ret; | |
229 | } | |
230 | ||
7afe3705 | 231 | static int iwl_pcie_apm_stop_master(struct iwl_trans *trans) |
cc56feb2 EG |
232 | { |
233 | int ret = 0; | |
234 | ||
235 | /* stop device's busmaster DMA activity */ | |
236 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER); | |
237 | ||
238 | ret = iwl_poll_bit(trans, CSR_RESET, | |
20d3b647 JB |
239 | CSR_RESET_REG_FLAG_MASTER_DISABLED, |
240 | CSR_RESET_REG_FLAG_MASTER_DISABLED, 100); | |
cc56feb2 EG |
241 | if (ret) |
242 | IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n"); | |
243 | ||
244 | IWL_DEBUG_INFO(trans, "stop master\n"); | |
245 | ||
246 | return ret; | |
247 | } | |
248 | ||
7afe3705 | 249 | static void iwl_pcie_apm_stop(struct iwl_trans *trans) |
cc56feb2 EG |
250 | { |
251 | IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n"); | |
252 | ||
eb7ff77e | 253 | clear_bit(STATUS_DEVICE_ENABLED, &trans->status); |
cc56feb2 EG |
254 | |
255 | /* Stop device's DMA activity */ | |
7afe3705 | 256 | iwl_pcie_apm_stop_master(trans); |
cc56feb2 EG |
257 | |
258 | /* Reset the entire device */ | |
259 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); | |
260 | ||
261 | udelay(10); | |
262 | ||
263 | /* | |
264 | * Clear "initialization complete" bit to move adapter from | |
265 | * D0A* (powered-up Active) --> D0U* (Uninitialized) state. | |
266 | */ | |
267 | iwl_clear_bit(trans, CSR_GP_CNTRL, | |
268 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); | |
269 | } | |
270 | ||
7afe3705 | 271 | static int iwl_pcie_nic_init(struct iwl_trans *trans) |
392f8b78 | 272 | { |
7b11488f | 273 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
392f8b78 EG |
274 | |
275 | /* nic_init */ | |
7b70bd63 | 276 | spin_lock(&trans_pcie->irq_lock); |
7afe3705 | 277 | iwl_pcie_apm_init(trans); |
392f8b78 | 278 | |
7b70bd63 | 279 | spin_unlock(&trans_pcie->irq_lock); |
392f8b78 | 280 | |
3073d8c0 EH |
281 | if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) |
282 | iwl_pcie_set_pwr(trans, false); | |
392f8b78 | 283 | |
ecdb975c | 284 | iwl_op_mode_nic_config(trans->op_mode); |
392f8b78 EG |
285 | |
286 | /* Allocate the RX queue, or reset if it is already allocated */ | |
9805c446 | 287 | iwl_pcie_rx_init(trans); |
392f8b78 EG |
288 | |
289 | /* Allocate or reset and init all Tx and Command queues */ | |
f02831be | 290 | if (iwl_pcie_tx_init(trans)) |
392f8b78 EG |
291 | return -ENOMEM; |
292 | ||
035f7ff2 | 293 | if (trans->cfg->base_params->shadow_reg_enable) { |
392f8b78 | 294 | /* enable shadow regs in HW */ |
20d3b647 | 295 | iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF); |
d38069d1 | 296 | IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n"); |
392f8b78 EG |
297 | } |
298 | ||
392f8b78 EG |
299 | return 0; |
300 | } | |
301 | ||
302 | #define HW_READY_TIMEOUT (50) | |
303 | ||
304 | /* Note: returns poll_bit return value, which is >= 0 if success */ | |
7afe3705 | 305 | static int iwl_pcie_set_hw_ready(struct iwl_trans *trans) |
392f8b78 EG |
306 | { |
307 | int ret; | |
308 | ||
1042db2a | 309 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
20d3b647 | 310 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY); |
392f8b78 EG |
311 | |
312 | /* See if we got it */ | |
1042db2a | 313 | ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG, |
20d3b647 JB |
314 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, |
315 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, | |
316 | HW_READY_TIMEOUT); | |
392f8b78 | 317 | |
6d8f6eeb | 318 | IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : ""); |
392f8b78 EG |
319 | return ret; |
320 | } | |
321 | ||
322 | /* Note: returns standard 0/-ERROR code */ | |
7afe3705 | 323 | static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans) |
392f8b78 EG |
324 | { |
325 | int ret; | |
289e5501 | 326 | int t = 0; |
392f8b78 | 327 | |
6d8f6eeb | 328 | IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n"); |
392f8b78 | 329 | |
7afe3705 | 330 | ret = iwl_pcie_set_hw_ready(trans); |
ebb7678d | 331 | /* If the card is ready, exit 0 */ |
392f8b78 EG |
332 | if (ret >= 0) |
333 | return 0; | |
334 | ||
335 | /* If HW is not ready, prepare the conditions to check again */ | |
1042db2a | 336 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
20d3b647 | 337 | CSR_HW_IF_CONFIG_REG_PREPARE); |
392f8b78 | 338 | |
289e5501 | 339 | do { |
7afe3705 | 340 | ret = iwl_pcie_set_hw_ready(trans); |
289e5501 EG |
341 | if (ret >= 0) |
342 | return 0; | |
392f8b78 | 343 | |
289e5501 EG |
344 | usleep_range(200, 1000); |
345 | t += 200; | |
346 | } while (t < 150000); | |
392f8b78 | 347 | |
392f8b78 EG |
348 | return ret; |
349 | } | |
350 | ||
cf614297 EG |
351 | /* |
352 | * ucode | |
353 | */ | |
7afe3705 | 354 | static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr, |
83f84d7b | 355 | dma_addr_t phy_addr, u32 byte_cnt) |
cf614297 | 356 | { |
13df1aab | 357 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
cf614297 EG |
358 | int ret; |
359 | ||
13df1aab | 360 | trans_pcie->ucode_write_complete = false; |
cf614297 EG |
361 | |
362 | iwl_write_direct32(trans, | |
20d3b647 JB |
363 | FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), |
364 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE); | |
cf614297 EG |
365 | |
366 | iwl_write_direct32(trans, | |
20d3b647 JB |
367 | FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), |
368 | dst_addr); | |
cf614297 EG |
369 | |
370 | iwl_write_direct32(trans, | |
83f84d7b JB |
371 | FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL), |
372 | phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK); | |
cf614297 EG |
373 | |
374 | iwl_write_direct32(trans, | |
20d3b647 JB |
375 | FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL), |
376 | (iwl_get_dma_hi_addr(phy_addr) | |
377 | << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt); | |
cf614297 EG |
378 | |
379 | iwl_write_direct32(trans, | |
20d3b647 JB |
380 | FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL), |
381 | 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM | | |
382 | 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX | | |
383 | FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID); | |
cf614297 EG |
384 | |
385 | iwl_write_direct32(trans, | |
20d3b647 JB |
386 | FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), |
387 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE | | |
388 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE | | |
389 | FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD); | |
cf614297 | 390 | |
13df1aab JB |
391 | ret = wait_event_timeout(trans_pcie->ucode_write_waitq, |
392 | trans_pcie->ucode_write_complete, 5 * HZ); | |
cf614297 | 393 | if (!ret) { |
83f84d7b | 394 | IWL_ERR(trans, "Failed to load firmware chunk!\n"); |
cf614297 EG |
395 | return -ETIMEDOUT; |
396 | } | |
397 | ||
398 | return 0; | |
399 | } | |
400 | ||
7afe3705 | 401 | static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num, |
83f84d7b | 402 | const struct fw_desc *section) |
cf614297 | 403 | { |
83f84d7b JB |
404 | u8 *v_addr; |
405 | dma_addr_t p_addr; | |
c571573a | 406 | u32 offset, chunk_sz = section->len; |
cf614297 EG |
407 | int ret = 0; |
408 | ||
83f84d7b JB |
409 | IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n", |
410 | section_num); | |
411 | ||
c571573a EG |
412 | v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr, |
413 | GFP_KERNEL | __GFP_NOWARN); | |
414 | if (!v_addr) { | |
415 | IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n"); | |
416 | chunk_sz = PAGE_SIZE; | |
417 | v_addr = dma_alloc_coherent(trans->dev, chunk_sz, | |
418 | &p_addr, GFP_KERNEL); | |
419 | if (!v_addr) | |
420 | return -ENOMEM; | |
421 | } | |
83f84d7b | 422 | |
c571573a | 423 | for (offset = 0; offset < section->len; offset += chunk_sz) { |
83f84d7b JB |
424 | u32 copy_size; |
425 | ||
c571573a | 426 | copy_size = min_t(u32, chunk_sz, section->len - offset); |
cf614297 | 427 | |
83f84d7b | 428 | memcpy(v_addr, (u8 *)section->data + offset, copy_size); |
7afe3705 EG |
429 | ret = iwl_pcie_load_firmware_chunk(trans, |
430 | section->offset + offset, | |
431 | p_addr, copy_size); | |
83f84d7b JB |
432 | if (ret) { |
433 | IWL_ERR(trans, | |
434 | "Could not load the [%d] uCode section\n", | |
435 | section_num); | |
436 | break; | |
6dfa8d01 | 437 | } |
83f84d7b JB |
438 | } |
439 | ||
c571573a | 440 | dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr); |
83f84d7b JB |
441 | return ret; |
442 | } | |
443 | ||
189fa2fa EH |
444 | static int iwl_pcie_load_cpu_secured_sections(struct iwl_trans *trans, |
445 | const struct fw_img *image, | |
446 | int cpu) | |
e2d6f4e7 EH |
447 | { |
448 | int shift_param; | |
189fa2fa EH |
449 | u32 first_idx, last_idx; |
450 | int i, ret = 0; | |
e2d6f4e7 EH |
451 | |
452 | if (cpu == 1) { | |
453 | shift_param = 0; | |
189fa2fa EH |
454 | first_idx = 0; |
455 | last_idx = 2; | |
e2d6f4e7 EH |
456 | } else { |
457 | shift_param = 16; | |
189fa2fa EH |
458 | first_idx = 3; |
459 | last_idx = 5; | |
e2d6f4e7 EH |
460 | } |
461 | ||
189fa2fa EH |
462 | for (i = first_idx; i <= last_idx; i++) { |
463 | if (!image->sec[i].data) | |
464 | break; | |
465 | if (i == first_idx + 1) | |
466 | /* set CPU to started */ | |
467 | iwl_set_bits_prph(trans, | |
468 | CSR_UCODE_LOAD_STATUS_ADDR, | |
469 | LMPM_CPU_HDRS_LOADING_COMPLETED | |
470 | << shift_param); | |
e2d6f4e7 | 471 | |
189fa2fa EH |
472 | ret = iwl_pcie_load_section(trans, i, &image->sec[i]); |
473 | if (ret) | |
474 | return ret; | |
e2d6f4e7 | 475 | } |
189fa2fa EH |
476 | /* image loading complete */ |
477 | iwl_set_bits_prph(trans, | |
478 | CSR_UCODE_LOAD_STATUS_ADDR, | |
479 | LMPM_CPU_UCODE_LOADING_COMPLETED << shift_param); | |
e2d6f4e7 | 480 | |
189fa2fa EH |
481 | return 0; |
482 | } | |
e2d6f4e7 | 483 | |
189fa2fa EH |
484 | static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans, |
485 | const struct fw_img *image, | |
486 | int cpu) | |
487 | { | |
488 | int shift_param; | |
489 | u32 first_idx, last_idx; | |
490 | int i, ret = 0; | |
491 | ||
492 | if (cpu == 1) { | |
493 | shift_param = 0; | |
494 | first_idx = 0; | |
495 | last_idx = 1; | |
496 | } else { | |
497 | shift_param = 16; | |
498 | first_idx = 2; | |
499 | last_idx = 3; | |
500 | } | |
501 | ||
502 | for (i = first_idx; i <= last_idx; i++) { | |
503 | if (!image->sec[i].data) | |
504 | break; | |
505 | ret = iwl_pcie_load_section(trans, i, &image->sec[i]); | |
506 | if (ret) | |
507 | return ret; | |
e2d6f4e7 EH |
508 | } |
509 | ||
189fa2fa EH |
510 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) |
511 | iwl_set_bits_prph(trans, | |
512 | CSR_UCODE_LOAD_STATUS_ADDR, | |
513 | (LMPM_CPU_UCODE_LOADING_COMPLETED | | |
514 | LMPM_CPU_HDRS_LOADING_COMPLETED | | |
515 | LMPM_CPU_UCODE_LOADING_STARTED) << | |
516 | shift_param); | |
517 | ||
e2d6f4e7 EH |
518 | return 0; |
519 | } | |
520 | ||
7afe3705 | 521 | static int iwl_pcie_load_given_ucode(struct iwl_trans *trans, |
0692fe41 | 522 | const struct fw_img *image) |
cf614297 | 523 | { |
189fa2fa | 524 | int ret = 0; |
cf614297 | 525 | |
e2d6f4e7 EH |
526 | IWL_DEBUG_FW(trans, |
527 | "working with %s image\n", | |
528 | image->is_secure ? "Secured" : "Non Secured"); | |
529 | IWL_DEBUG_FW(trans, | |
530 | "working with %s CPU\n", | |
531 | image->is_dual_cpus ? "Dual" : "Single"); | |
532 | ||
533 | /* configure the ucode to be ready to get the secured image */ | |
534 | if (image->is_secure) { | |
535 | /* set secure boot inspector addresses */ | |
189fa2fa EH |
536 | iwl_write_prph(trans, |
537 | LMPM_SECURE_INSPECTOR_CODE_ADDR, | |
538 | LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE); | |
e2d6f4e7 | 539 | |
189fa2fa EH |
540 | iwl_write_prph(trans, |
541 | LMPM_SECURE_INSPECTOR_DATA_ADDR, | |
542 | LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE); | |
e2d6f4e7 | 543 | |
189fa2fa EH |
544 | /* set CPU1 header address */ |
545 | iwl_write_prph(trans, | |
546 | LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR, | |
547 | LMPM_SECURE_CPU1_HDR_MEM_SPACE); | |
548 | ||
549 | /* load to FW the binary Secured sections of CPU1 */ | |
550 | ret = iwl_pcie_load_cpu_secured_sections(trans, image, 1); | |
2d1c0044 JB |
551 | if (ret) |
552 | return ret; | |
cf614297 | 553 | |
189fa2fa EH |
554 | } else { |
555 | /* load to FW the binary Non secured sections of CPU1 */ | |
556 | ret = iwl_pcie_load_cpu_sections(trans, image, 1); | |
e2d6f4e7 EH |
557 | if (ret) |
558 | return ret; | |
e2d6f4e7 EH |
559 | } |
560 | ||
561 | if (image->is_dual_cpus) { | |
189fa2fa EH |
562 | /* set CPU2 header address */ |
563 | iwl_write_prph(trans, | |
564 | LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR, | |
565 | LMPM_SECURE_CPU2_HDR_MEM_SPACE); | |
e2d6f4e7 | 566 | |
189fa2fa EH |
567 | /* load to FW the binary sections of CPU2 */ |
568 | if (image->is_secure) | |
569 | ret = iwl_pcie_load_cpu_secured_sections(trans, | |
570 | image, | |
571 | 2); | |
572 | else | |
573 | ret = iwl_pcie_load_cpu_sections(trans, image, 2); | |
574 | if (ret) | |
575 | return ret; | |
e2d6f4e7 | 576 | } |
cf614297 | 577 | |
e12ba844 EH |
578 | /* release CPU reset */ |
579 | if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) | |
580 | iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT); | |
581 | else | |
582 | iwl_write32(trans, CSR_RESET, 0); | |
583 | ||
189fa2fa EH |
584 | if (image->is_secure) { |
585 | /* wait for image verification to complete */ | |
586 | ret = iwl_poll_prph_bit(trans, | |
587 | LMPM_SECURE_BOOT_CPU1_STATUS_ADDR, | |
588 | LMPM_SECURE_BOOT_STATUS_SUCCESS, | |
589 | LMPM_SECURE_BOOT_STATUS_SUCCESS, | |
590 | LMPM_SECURE_TIME_OUT); | |
591 | ||
592 | if (ret < 0) { | |
593 | IWL_ERR(trans, "Time out on secure boot process\n"); | |
594 | return ret; | |
595 | } | |
596 | } | |
597 | ||
cf614297 EG |
598 | return 0; |
599 | } | |
600 | ||
0692fe41 | 601 | static int iwl_trans_pcie_start_fw(struct iwl_trans *trans, |
6ae02f3e | 602 | const struct fw_img *fw, bool run_in_rfkill) |
392f8b78 EG |
603 | { |
604 | int ret; | |
c9eec95c | 605 | bool hw_rfkill; |
392f8b78 | 606 | |
496bab39 | 607 | /* This may fail if AMT took ownership of the device */ |
7afe3705 | 608 | if (iwl_pcie_prepare_card_hw(trans)) { |
6d8f6eeb | 609 | IWL_WARN(trans, "Exit HW not ready\n"); |
392f8b78 EG |
610 | return -EIO; |
611 | } | |
612 | ||
8c46bb70 EG |
613 | iwl_enable_rfkill_int(trans); |
614 | ||
392f8b78 | 615 | /* If platform's RF_KILL switch is NOT set to KILL */ |
8d425517 | 616 | hw_rfkill = iwl_is_rfkill_set(trans); |
4620020b | 617 | if (hw_rfkill) |
eb7ff77e | 618 | set_bit(STATUS_RFKILL, &trans->status); |
4620020b | 619 | else |
eb7ff77e | 620 | clear_bit(STATUS_RFKILL, &trans->status); |
c9eec95c | 621 | iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill); |
6ae02f3e | 622 | if (hw_rfkill && !run_in_rfkill) |
392f8b78 | 623 | return -ERFKILL; |
392f8b78 | 624 | |
1042db2a | 625 | iwl_write32(trans, CSR_INT, 0xFFFFFFFF); |
392f8b78 | 626 | |
7afe3705 | 627 | ret = iwl_pcie_nic_init(trans); |
392f8b78 | 628 | if (ret) { |
6d8f6eeb | 629 | IWL_ERR(trans, "Unable to init nic\n"); |
392f8b78 EG |
630 | return ret; |
631 | } | |
632 | ||
633 | /* make sure rfkill handshake bits are cleared */ | |
1042db2a EG |
634 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
635 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, | |
392f8b78 EG |
636 | CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED); |
637 | ||
638 | /* clear (again), then enable host interrupts */ | |
1042db2a | 639 | iwl_write32(trans, CSR_INT, 0xFFFFFFFF); |
6d8f6eeb | 640 | iwl_enable_interrupts(trans); |
392f8b78 EG |
641 | |
642 | /* really make sure rfkill handshake bits are cleared */ | |
1042db2a EG |
643 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
644 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); | |
392f8b78 | 645 | |
cf614297 | 646 | /* Load the given image to the HW */ |
7afe3705 | 647 | return iwl_pcie_load_given_ucode(trans, fw); |
b3c2ce13 EG |
648 | } |
649 | ||
adca1235 | 650 | static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr) |
ed6a3803 | 651 | { |
990aa6d7 | 652 | iwl_pcie_reset_ict(trans); |
f02831be | 653 | iwl_pcie_tx_start(trans, scd_addr); |
c170b867 EG |
654 | } |
655 | ||
43e58856 | 656 | static void iwl_trans_pcie_stop_device(struct iwl_trans *trans) |
ae2c30bf | 657 | { |
43e58856 | 658 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
3dc3374f EG |
659 | bool hw_rfkill, was_hw_rfkill; |
660 | ||
661 | was_hw_rfkill = iwl_is_rfkill_set(trans); | |
ae2c30bf | 662 | |
43e58856 | 663 | /* tell the device to stop sending interrupts */ |
7b70bd63 | 664 | spin_lock(&trans_pcie->irq_lock); |
ae2c30bf | 665 | iwl_disable_interrupts(trans); |
7b70bd63 | 666 | spin_unlock(&trans_pcie->irq_lock); |
ae2c30bf | 667 | |
ab6cf8e8 | 668 | /* device going down, Stop using ICT table */ |
990aa6d7 | 669 | iwl_pcie_disable_ict(trans); |
ab6cf8e8 EG |
670 | |
671 | /* | |
672 | * If a HW restart happens during firmware loading, | |
673 | * then the firmware loading might call this function | |
674 | * and later it might be called again due to the | |
675 | * restart. So don't process again if the device is | |
676 | * already dead. | |
677 | */ | |
eb7ff77e | 678 | if (test_bit(STATUS_DEVICE_ENABLED, &trans->status)) { |
f02831be | 679 | iwl_pcie_tx_stop(trans); |
9805c446 | 680 | iwl_pcie_rx_stop(trans); |
6379103e | 681 | |
ab6cf8e8 | 682 | /* Power-down device's busmaster DMA clocks */ |
1042db2a | 683 | iwl_write_prph(trans, APMG_CLK_DIS_REG, |
ab6cf8e8 EG |
684 | APMG_CLK_VAL_DMA_CLK_RQT); |
685 | udelay(5); | |
686 | } | |
687 | ||
688 | /* Make sure (redundant) we've released our request to stay awake */ | |
1042db2a | 689 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
20d3b647 | 690 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
ab6cf8e8 EG |
691 | |
692 | /* Stop the device, and put it in low power state */ | |
7afe3705 | 693 | iwl_pcie_apm_stop(trans); |
43e58856 EG |
694 | |
695 | /* Upon stop, the APM issues an interrupt if HW RF kill is set. | |
696 | * Clean again the interrupt here | |
697 | */ | |
7b70bd63 | 698 | spin_lock(&trans_pcie->irq_lock); |
43e58856 | 699 | iwl_disable_interrupts(trans); |
7b70bd63 | 700 | spin_unlock(&trans_pcie->irq_lock); |
43e58856 | 701 | |
43e58856 | 702 | /* stop and reset the on-board processor */ |
1042db2a | 703 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET); |
74fda971 DF |
704 | |
705 | /* clear all status bits */ | |
eb7ff77e AN |
706 | clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status); |
707 | clear_bit(STATUS_INT_ENABLED, &trans->status); | |
708 | clear_bit(STATUS_DEVICE_ENABLED, &trans->status); | |
709 | clear_bit(STATUS_TPOWER_PMI, &trans->status); | |
710 | clear_bit(STATUS_RFKILL, &trans->status); | |
a4082843 AN |
711 | |
712 | /* | |
713 | * Even if we stop the HW, we still want the RF kill | |
714 | * interrupt | |
715 | */ | |
716 | iwl_enable_rfkill_int(trans); | |
717 | ||
718 | /* | |
719 | * Check again since the RF kill state may have changed while | |
720 | * all the interrupts were disabled, in this case we couldn't | |
721 | * receive the RF kill interrupt and update the state in the | |
722 | * op_mode. | |
3dc3374f EG |
723 | * Don't call the op_mode if the rkfill state hasn't changed. |
724 | * This allows the op_mode to call stop_device from the rfkill | |
725 | * notification without endless recursion. Under very rare | |
726 | * circumstances, we might have a small recursion if the rfkill | |
727 | * state changed exactly now while we were called from stop_device. | |
728 | * This is very unlikely but can happen and is supported. | |
a4082843 AN |
729 | */ |
730 | hw_rfkill = iwl_is_rfkill_set(trans); | |
731 | if (hw_rfkill) | |
eb7ff77e | 732 | set_bit(STATUS_RFKILL, &trans->status); |
a4082843 | 733 | else |
eb7ff77e | 734 | clear_bit(STATUS_RFKILL, &trans->status); |
3dc3374f EG |
735 | if (hw_rfkill != was_hw_rfkill) |
736 | iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill); | |
ab6cf8e8 EG |
737 | } |
738 | ||
debff618 | 739 | static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test) |
2dd4f9f7 | 740 | { |
2dd4f9f7 | 741 | iwl_disable_interrupts(trans); |
debff618 JB |
742 | |
743 | /* | |
744 | * in testing mode, the host stays awake and the | |
745 | * hardware won't be reset (not even partially) | |
746 | */ | |
747 | if (test) | |
748 | return; | |
749 | ||
ddaf5a5b JB |
750 | iwl_pcie_disable_ict(trans); |
751 | ||
2dd4f9f7 JB |
752 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
753 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); | |
ddaf5a5b JB |
754 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
755 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); | |
756 | ||
757 | /* | |
758 | * reset TX queues -- some of their registers reset during S3 | |
759 | * so if we don't reset everything here the D3 image would try | |
760 | * to execute some invalid memory upon resume | |
761 | */ | |
762 | iwl_trans_pcie_tx_reset(trans); | |
763 | ||
764 | iwl_pcie_set_pwr(trans, true); | |
765 | } | |
766 | ||
767 | static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans, | |
debff618 JB |
768 | enum iwl_d3_status *status, |
769 | bool test) | |
ddaf5a5b JB |
770 | { |
771 | u32 val; | |
772 | int ret; | |
773 | ||
debff618 JB |
774 | if (test) { |
775 | iwl_enable_interrupts(trans); | |
776 | *status = IWL_D3_STATUS_ALIVE; | |
777 | return 0; | |
778 | } | |
779 | ||
ddaf5a5b JB |
780 | iwl_pcie_set_pwr(trans, false); |
781 | ||
782 | val = iwl_read32(trans, CSR_RESET); | |
783 | if (val & CSR_RESET_REG_FLAG_NEVO_RESET) { | |
784 | *status = IWL_D3_STATUS_RESET; | |
785 | return 0; | |
786 | } | |
787 | ||
788 | /* | |
789 | * Also enables interrupts - none will happen as the device doesn't | |
790 | * know we're waking it up, only when the opmode actually tells it | |
791 | * after this call. | |
792 | */ | |
793 | iwl_pcie_reset_ict(trans); | |
794 | ||
795 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); | |
796 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); | |
797 | ||
798 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, | |
799 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, | |
800 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, | |
801 | 25000); | |
802 | if (ret) { | |
803 | IWL_ERR(trans, "Failed to resume the device (mac ready)\n"); | |
804 | return ret; | |
805 | } | |
806 | ||
807 | iwl_trans_pcie_tx_reset(trans); | |
808 | ||
809 | ret = iwl_pcie_rx_init(trans); | |
810 | if (ret) { | |
811 | IWL_ERR(trans, "Failed to resume the device (RX reset)\n"); | |
812 | return ret; | |
813 | } | |
814 | ||
ddaf5a5b JB |
815 | *status = IWL_D3_STATUS_ALIVE; |
816 | return 0; | |
2dd4f9f7 JB |
817 | } |
818 | ||
57a1dc89 | 819 | static int iwl_trans_pcie_start_hw(struct iwl_trans *trans) |
e6bb4c9c | 820 | { |
c9eec95c | 821 | bool hw_rfkill; |
a8b691e6 | 822 | int err; |
e6bb4c9c | 823 | |
7afe3705 | 824 | err = iwl_pcie_prepare_card_hw(trans); |
ebb7678d | 825 | if (err) { |
d6f1c316 | 826 | IWL_ERR(trans, "Error while preparing HW: %d\n", err); |
a8b691e6 | 827 | return err; |
ebb7678d | 828 | } |
a6c684ee | 829 | |
2997494f | 830 | /* Reset the entire device */ |
ce836c76 | 831 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); |
2997494f EG |
832 | |
833 | usleep_range(10, 15); | |
834 | ||
7afe3705 | 835 | iwl_pcie_apm_init(trans); |
a6c684ee | 836 | |
226c02ca EG |
837 | /* From now on, the op_mode will be kept updated about RF kill state */ |
838 | iwl_enable_rfkill_int(trans); | |
839 | ||
8d425517 | 840 | hw_rfkill = iwl_is_rfkill_set(trans); |
4620020b | 841 | if (hw_rfkill) |
eb7ff77e | 842 | set_bit(STATUS_RFKILL, &trans->status); |
4620020b | 843 | else |
eb7ff77e | 844 | clear_bit(STATUS_RFKILL, &trans->status); |
c9eec95c | 845 | iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill); |
d48e2074 | 846 | |
a8b691e6 | 847 | return 0; |
e6bb4c9c EG |
848 | } |
849 | ||
a4082843 | 850 | static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans) |
cc56feb2 | 851 | { |
20d3b647 | 852 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
d23f78e6 | 853 | |
a4082843 | 854 | /* disable interrupts - don't enable HW RF kill interrupt */ |
7b70bd63 | 855 | spin_lock(&trans_pcie->irq_lock); |
ee7d737c | 856 | iwl_disable_interrupts(trans); |
7b70bd63 | 857 | spin_unlock(&trans_pcie->irq_lock); |
ee7d737c | 858 | |
7afe3705 | 859 | iwl_pcie_apm_stop(trans); |
cc56feb2 | 860 | |
7b70bd63 | 861 | spin_lock(&trans_pcie->irq_lock); |
218733cf | 862 | iwl_disable_interrupts(trans); |
7b70bd63 | 863 | spin_unlock(&trans_pcie->irq_lock); |
1df06bdc | 864 | |
8d96bb61 | 865 | iwl_pcie_disable_ict(trans); |
cc56feb2 EG |
866 | } |
867 | ||
03905495 EG |
868 | static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val) |
869 | { | |
05f5b97e | 870 | writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
03905495 EG |
871 | } |
872 | ||
873 | static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val) | |
874 | { | |
05f5b97e | 875 | writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
03905495 EG |
876 | } |
877 | ||
878 | static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs) | |
879 | { | |
05f5b97e | 880 | return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
03905495 EG |
881 | } |
882 | ||
6a06b6c1 EG |
883 | static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg) |
884 | { | |
f9477c17 AP |
885 | iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR, |
886 | ((reg & 0x000FFFFF) | (3 << 24))); | |
6a06b6c1 EG |
887 | return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT); |
888 | } | |
889 | ||
890 | static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr, | |
891 | u32 val) | |
892 | { | |
893 | iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR, | |
f9477c17 | 894 | ((addr & 0x000FFFFF) | (3 << 24))); |
6a06b6c1 EG |
895 | iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val); |
896 | } | |
897 | ||
c6f600fc | 898 | static void iwl_trans_pcie_configure(struct iwl_trans *trans, |
9eae88fa | 899 | const struct iwl_trans_config *trans_cfg) |
c6f600fc MV |
900 | { |
901 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
902 | ||
903 | trans_pcie->cmd_queue = trans_cfg->cmd_queue; | |
b04db9ac | 904 | trans_pcie->cmd_fifo = trans_cfg->cmd_fifo; |
d663ee73 JB |
905 | if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS)) |
906 | trans_pcie->n_no_reclaim_cmds = 0; | |
907 | else | |
908 | trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds; | |
909 | if (trans_pcie->n_no_reclaim_cmds) | |
910 | memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds, | |
911 | trans_pcie->n_no_reclaim_cmds * sizeof(u8)); | |
9eae88fa | 912 | |
b2cf410c JB |
913 | trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k; |
914 | if (trans_pcie->rx_buf_size_8k) | |
915 | trans_pcie->rx_page_order = get_order(8 * 1024); | |
916 | else | |
917 | trans_pcie->rx_page_order = get_order(4 * 1024); | |
7c5ba4a8 JB |
918 | |
919 | trans_pcie->wd_timeout = | |
920 | msecs_to_jiffies(trans_cfg->queue_watchdog_timeout); | |
d9fb6465 JB |
921 | |
922 | trans_pcie->command_names = trans_cfg->command_names; | |
046db346 | 923 | trans_pcie->bc_table_dword = trans_cfg->bc_table_dword; |
c6f600fc MV |
924 | } |
925 | ||
d1ff5253 | 926 | void iwl_trans_pcie_free(struct iwl_trans *trans) |
34c1b7ba | 927 | { |
20d3b647 | 928 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
a42a1844 | 929 | |
0aa86df6 | 930 | synchronize_irq(trans_pcie->pci_dev->irq); |
0aa86df6 | 931 | |
f02831be | 932 | iwl_pcie_tx_free(trans); |
9805c446 | 933 | iwl_pcie_rx_free(trans); |
6379103e | 934 | |
a8b691e6 JB |
935 | free_irq(trans_pcie->pci_dev->irq, trans); |
936 | iwl_pcie_free_ict(trans); | |
a42a1844 EG |
937 | |
938 | pci_disable_msi(trans_pcie->pci_dev); | |
05f5b97e | 939 | iounmap(trans_pcie->hw_base); |
a42a1844 EG |
940 | pci_release_regions(trans_pcie->pci_dev); |
941 | pci_disable_device(trans_pcie->pci_dev); | |
59c647b6 | 942 | kmem_cache_destroy(trans->dev_cmd_pool); |
a42a1844 | 943 | |
6d8f6eeb | 944 | kfree(trans); |
34c1b7ba EG |
945 | } |
946 | ||
47107e84 DF |
947 | static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state) |
948 | { | |
47107e84 | 949 | if (state) |
eb7ff77e | 950 | set_bit(STATUS_TPOWER_PMI, &trans->status); |
47107e84 | 951 | else |
eb7ff77e | 952 | clear_bit(STATUS_TPOWER_PMI, &trans->status); |
47107e84 DF |
953 | } |
954 | ||
e56b04ef LE |
955 | static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent, |
956 | unsigned long *flags) | |
7a65d170 EG |
957 | { |
958 | int ret; | |
cfb4e624 JB |
959 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
960 | ||
961 | spin_lock_irqsave(&trans_pcie->reg_lock, *flags); | |
7a65d170 | 962 | |
b9439491 EG |
963 | if (trans_pcie->cmd_in_flight) |
964 | goto out; | |
965 | ||
7a65d170 | 966 | /* this bit wakes up the NIC */ |
e139dc4a LE |
967 | __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL, |
968 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); | |
7a65d170 EG |
969 | |
970 | /* | |
971 | * These bits say the device is running, and should keep running for | |
972 | * at least a short while (at least as long as MAC_ACCESS_REQ stays 1), | |
973 | * but they do not indicate that embedded SRAM is restored yet; | |
974 | * 3945 and 4965 have volatile SRAM, and must save/restore contents | |
975 | * to/from host DRAM when sleeping/waking for power-saving. | |
976 | * Each direction takes approximately 1/4 millisecond; with this | |
977 | * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a | |
978 | * series of register accesses are expected (e.g. reading Event Log), | |
979 | * to keep device from sleeping. | |
980 | * | |
981 | * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that | |
982 | * SRAM is okay/restored. We don't check that here because this call | |
983 | * is just for hardware register access; but GP1 MAC_SLEEP check is a | |
984 | * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log). | |
985 | * | |
986 | * 5000 series and later (including 1000 series) have non-volatile SRAM, | |
987 | * and do not save/restore SRAM when power cycling. | |
988 | */ | |
989 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, | |
990 | CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN, | |
991 | (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY | | |
992 | CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000); | |
993 | if (unlikely(ret < 0)) { | |
994 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI); | |
995 | if (!silent) { | |
996 | u32 val = iwl_read32(trans, CSR_GP_CNTRL); | |
997 | WARN_ONCE(1, | |
998 | "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n", | |
999 | val); | |
cfb4e624 | 1000 | spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags); |
7a65d170 EG |
1001 | return false; |
1002 | } | |
1003 | } | |
1004 | ||
b9439491 | 1005 | out: |
e56b04ef LE |
1006 | /* |
1007 | * Fool sparse by faking we release the lock - sparse will | |
1008 | * track nic_access anyway. | |
1009 | */ | |
cfb4e624 | 1010 | __release(&trans_pcie->reg_lock); |
7a65d170 EG |
1011 | return true; |
1012 | } | |
1013 | ||
e56b04ef LE |
1014 | static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans, |
1015 | unsigned long *flags) | |
7a65d170 | 1016 | { |
cfb4e624 | 1017 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
e56b04ef | 1018 | |
cfb4e624 | 1019 | lockdep_assert_held(&trans_pcie->reg_lock); |
e56b04ef LE |
1020 | |
1021 | /* | |
1022 | * Fool sparse by faking we acquiring the lock - sparse will | |
1023 | * track nic_access anyway. | |
1024 | */ | |
cfb4e624 | 1025 | __acquire(&trans_pcie->reg_lock); |
e56b04ef | 1026 | |
b9439491 EG |
1027 | if (trans_pcie->cmd_in_flight) |
1028 | goto out; | |
1029 | ||
e139dc4a LE |
1030 | __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, |
1031 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); | |
7a65d170 EG |
1032 | /* |
1033 | * Above we read the CSR_GP_CNTRL register, which will flush | |
1034 | * any previous writes, but we need the write that clears the | |
1035 | * MAC_ACCESS_REQ bit to be performed before any other writes | |
1036 | * scheduled on different CPUs (after we drop reg_lock). | |
1037 | */ | |
1038 | mmiowb(); | |
b9439491 | 1039 | out: |
cfb4e624 | 1040 | spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags); |
7a65d170 EG |
1041 | } |
1042 | ||
4fd442db EG |
1043 | static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr, |
1044 | void *buf, int dwords) | |
1045 | { | |
1046 | unsigned long flags; | |
1047 | int offs, ret = 0; | |
1048 | u32 *vals = buf; | |
1049 | ||
e56b04ef | 1050 | if (iwl_trans_grab_nic_access(trans, false, &flags)) { |
4fd442db EG |
1051 | iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr); |
1052 | for (offs = 0; offs < dwords; offs++) | |
1053 | vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT); | |
e56b04ef | 1054 | iwl_trans_release_nic_access(trans, &flags); |
4fd442db EG |
1055 | } else { |
1056 | ret = -EBUSY; | |
1057 | } | |
4fd442db EG |
1058 | return ret; |
1059 | } | |
1060 | ||
1061 | static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr, | |
bf0fd5da | 1062 | const void *buf, int dwords) |
4fd442db EG |
1063 | { |
1064 | unsigned long flags; | |
1065 | int offs, ret = 0; | |
bf0fd5da | 1066 | const u32 *vals = buf; |
4fd442db | 1067 | |
e56b04ef | 1068 | if (iwl_trans_grab_nic_access(trans, false, &flags)) { |
4fd442db EG |
1069 | iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr); |
1070 | for (offs = 0; offs < dwords; offs++) | |
01387ffd EG |
1071 | iwl_write32(trans, HBUS_TARG_MEM_WDAT, |
1072 | vals ? vals[offs] : 0); | |
e56b04ef | 1073 | iwl_trans_release_nic_access(trans, &flags); |
4fd442db EG |
1074 | } else { |
1075 | ret = -EBUSY; | |
1076 | } | |
4fd442db EG |
1077 | return ret; |
1078 | } | |
7a65d170 | 1079 | |
5f178cd2 EG |
1080 | #define IWL_FLUSH_WAIT_MS 2000 |
1081 | ||
990aa6d7 | 1082 | static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans) |
5f178cd2 | 1083 | { |
8ad71bef | 1084 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 1085 | struct iwl_txq *txq; |
5f178cd2 EG |
1086 | struct iwl_queue *q; |
1087 | int cnt; | |
1088 | unsigned long now = jiffies; | |
1c3fea82 EG |
1089 | u32 scd_sram_addr; |
1090 | u8 buf[16]; | |
5f178cd2 EG |
1091 | int ret = 0; |
1092 | ||
1093 | /* waiting for all the tx frames complete might take a while */ | |
035f7ff2 | 1094 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
9ba1947a | 1095 | if (cnt == trans_pcie->cmd_queue) |
5f178cd2 | 1096 | continue; |
8ad71bef | 1097 | txq = &trans_pcie->txq[cnt]; |
5f178cd2 EG |
1098 | q = &txq->q; |
1099 | while (q->read_ptr != q->write_ptr && !time_after(jiffies, | |
1100 | now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) | |
1101 | msleep(1); | |
1102 | ||
1103 | if (q->read_ptr != q->write_ptr) { | |
1c3fea82 EG |
1104 | IWL_ERR(trans, |
1105 | "fail to flush all tx fifo queues Q %d\n", cnt); | |
5f178cd2 EG |
1106 | ret = -ETIMEDOUT; |
1107 | break; | |
1108 | } | |
1109 | } | |
1c3fea82 EG |
1110 | |
1111 | if (!ret) | |
1112 | return 0; | |
1113 | ||
1114 | IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n", | |
1115 | txq->q.read_ptr, txq->q.write_ptr); | |
1116 | ||
1117 | scd_sram_addr = trans_pcie->scd_base_addr + | |
1118 | SCD_TX_STTS_QUEUE_OFFSET(txq->q.id); | |
1119 | iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf)); | |
1120 | ||
1121 | iwl_print_hex_error(trans, buf, sizeof(buf)); | |
1122 | ||
1123 | for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++) | |
1124 | IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt, | |
1125 | iwl_read_direct32(trans, FH_TX_TRB_REG(cnt))); | |
1126 | ||
1127 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { | |
1128 | u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt)); | |
1129 | u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7; | |
1130 | bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE)); | |
1131 | u32 tbl_dw = | |
1132 | iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr + | |
1133 | SCD_TRANS_TBL_OFFSET_QUEUE(cnt)); | |
1134 | ||
1135 | if (cnt & 0x1) | |
1136 | tbl_dw = (tbl_dw & 0xFFFF0000) >> 16; | |
1137 | else | |
1138 | tbl_dw = tbl_dw & 0x0000FFFF; | |
1139 | ||
1140 | IWL_ERR(trans, | |
1141 | "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n", | |
1142 | cnt, active ? "" : "in", fifo, tbl_dw, | |
1143 | iwl_read_prph(trans, | |
1144 | SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1), | |
1145 | iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt))); | |
1146 | } | |
1147 | ||
5f178cd2 EG |
1148 | return ret; |
1149 | } | |
1150 | ||
e139dc4a LE |
1151 | static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg, |
1152 | u32 mask, u32 value) | |
1153 | { | |
e56b04ef | 1154 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
e139dc4a LE |
1155 | unsigned long flags; |
1156 | ||
e56b04ef | 1157 | spin_lock_irqsave(&trans_pcie->reg_lock, flags); |
e139dc4a | 1158 | __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value); |
e56b04ef | 1159 | spin_unlock_irqrestore(&trans_pcie->reg_lock, flags); |
e139dc4a LE |
1160 | } |
1161 | ||
ff620849 EG |
1162 | static const char *get_csr_string(int cmd) |
1163 | { | |
d9fb6465 | 1164 | #define IWL_CMD(x) case x: return #x |
ff620849 EG |
1165 | switch (cmd) { |
1166 | IWL_CMD(CSR_HW_IF_CONFIG_REG); | |
1167 | IWL_CMD(CSR_INT_COALESCING); | |
1168 | IWL_CMD(CSR_INT); | |
1169 | IWL_CMD(CSR_INT_MASK); | |
1170 | IWL_CMD(CSR_FH_INT_STATUS); | |
1171 | IWL_CMD(CSR_GPIO_IN); | |
1172 | IWL_CMD(CSR_RESET); | |
1173 | IWL_CMD(CSR_GP_CNTRL); | |
1174 | IWL_CMD(CSR_HW_REV); | |
1175 | IWL_CMD(CSR_EEPROM_REG); | |
1176 | IWL_CMD(CSR_EEPROM_GP); | |
1177 | IWL_CMD(CSR_OTP_GP_REG); | |
1178 | IWL_CMD(CSR_GIO_REG); | |
1179 | IWL_CMD(CSR_GP_UCODE_REG); | |
1180 | IWL_CMD(CSR_GP_DRIVER_REG); | |
1181 | IWL_CMD(CSR_UCODE_DRV_GP1); | |
1182 | IWL_CMD(CSR_UCODE_DRV_GP2); | |
1183 | IWL_CMD(CSR_LED_REG); | |
1184 | IWL_CMD(CSR_DRAM_INT_TBL_REG); | |
1185 | IWL_CMD(CSR_GIO_CHICKEN_BITS); | |
1186 | IWL_CMD(CSR_ANA_PLL_CFG); | |
1187 | IWL_CMD(CSR_HW_REV_WA_REG); | |
1188 | IWL_CMD(CSR_DBG_HPET_MEM_REG); | |
1189 | default: | |
1190 | return "UNKNOWN"; | |
1191 | } | |
d9fb6465 | 1192 | #undef IWL_CMD |
ff620849 EG |
1193 | } |
1194 | ||
990aa6d7 | 1195 | void iwl_pcie_dump_csr(struct iwl_trans *trans) |
ff620849 EG |
1196 | { |
1197 | int i; | |
1198 | static const u32 csr_tbl[] = { | |
1199 | CSR_HW_IF_CONFIG_REG, | |
1200 | CSR_INT_COALESCING, | |
1201 | CSR_INT, | |
1202 | CSR_INT_MASK, | |
1203 | CSR_FH_INT_STATUS, | |
1204 | CSR_GPIO_IN, | |
1205 | CSR_RESET, | |
1206 | CSR_GP_CNTRL, | |
1207 | CSR_HW_REV, | |
1208 | CSR_EEPROM_REG, | |
1209 | CSR_EEPROM_GP, | |
1210 | CSR_OTP_GP_REG, | |
1211 | CSR_GIO_REG, | |
1212 | CSR_GP_UCODE_REG, | |
1213 | CSR_GP_DRIVER_REG, | |
1214 | CSR_UCODE_DRV_GP1, | |
1215 | CSR_UCODE_DRV_GP2, | |
1216 | CSR_LED_REG, | |
1217 | CSR_DRAM_INT_TBL_REG, | |
1218 | CSR_GIO_CHICKEN_BITS, | |
1219 | CSR_ANA_PLL_CFG, | |
1220 | CSR_HW_REV_WA_REG, | |
1221 | CSR_DBG_HPET_MEM_REG | |
1222 | }; | |
1223 | IWL_ERR(trans, "CSR values:\n"); | |
1224 | IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is " | |
1225 | "CSR_INT_PERIODIC_REG)\n"); | |
1226 | for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) { | |
1227 | IWL_ERR(trans, " %25s: 0X%08x\n", | |
1228 | get_csr_string(csr_tbl[i]), | |
1042db2a | 1229 | iwl_read32(trans, csr_tbl[i])); |
ff620849 EG |
1230 | } |
1231 | } | |
1232 | ||
87e5666c EG |
1233 | #ifdef CONFIG_IWLWIFI_DEBUGFS |
1234 | /* create and remove of files */ | |
1235 | #define DEBUGFS_ADD_FILE(name, parent, mode) do { \ | |
5a878bf6 | 1236 | if (!debugfs_create_file(#name, mode, parent, trans, \ |
87e5666c | 1237 | &iwl_dbgfs_##name##_ops)) \ |
9da987ac | 1238 | goto err; \ |
87e5666c EG |
1239 | } while (0) |
1240 | ||
1241 | /* file operation */ | |
87e5666c | 1242 | #define DEBUGFS_READ_FILE_OPS(name) \ |
87e5666c EG |
1243 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
1244 | .read = iwl_dbgfs_##name##_read, \ | |
234e3405 | 1245 | .open = simple_open, \ |
87e5666c EG |
1246 | .llseek = generic_file_llseek, \ |
1247 | }; | |
1248 | ||
16db88ba | 1249 | #define DEBUGFS_WRITE_FILE_OPS(name) \ |
16db88ba EG |
1250 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
1251 | .write = iwl_dbgfs_##name##_write, \ | |
234e3405 | 1252 | .open = simple_open, \ |
16db88ba EG |
1253 | .llseek = generic_file_llseek, \ |
1254 | }; | |
1255 | ||
87e5666c | 1256 | #define DEBUGFS_READ_WRITE_FILE_OPS(name) \ |
87e5666c EG |
1257 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ |
1258 | .write = iwl_dbgfs_##name##_write, \ | |
1259 | .read = iwl_dbgfs_##name##_read, \ | |
234e3405 | 1260 | .open = simple_open, \ |
87e5666c EG |
1261 | .llseek = generic_file_llseek, \ |
1262 | }; | |
1263 | ||
87e5666c | 1264 | static ssize_t iwl_dbgfs_tx_queue_read(struct file *file, |
20d3b647 JB |
1265 | char __user *user_buf, |
1266 | size_t count, loff_t *ppos) | |
8ad71bef | 1267 | { |
5a878bf6 | 1268 | struct iwl_trans *trans = file->private_data; |
8ad71bef | 1269 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 1270 | struct iwl_txq *txq; |
87e5666c EG |
1271 | struct iwl_queue *q; |
1272 | char *buf; | |
1273 | int pos = 0; | |
1274 | int cnt; | |
1275 | int ret; | |
1745e440 WYG |
1276 | size_t bufsz; |
1277 | ||
035f7ff2 | 1278 | bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues; |
87e5666c | 1279 | |
f9e75447 | 1280 | if (!trans_pcie->txq) |
87e5666c | 1281 | return -EAGAIN; |
f9e75447 | 1282 | |
87e5666c EG |
1283 | buf = kzalloc(bufsz, GFP_KERNEL); |
1284 | if (!buf) | |
1285 | return -ENOMEM; | |
1286 | ||
035f7ff2 | 1287 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
8ad71bef | 1288 | txq = &trans_pcie->txq[cnt]; |
87e5666c EG |
1289 | q = &txq->q; |
1290 | pos += scnprintf(buf + pos, bufsz - pos, | |
9eae88fa | 1291 | "hwq %.2d: read=%u write=%u use=%d stop=%d\n", |
87e5666c | 1292 | cnt, q->read_ptr, q->write_ptr, |
9eae88fa JB |
1293 | !!test_bit(cnt, trans_pcie->queue_used), |
1294 | !!test_bit(cnt, trans_pcie->queue_stopped)); | |
87e5666c EG |
1295 | } |
1296 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); | |
1297 | kfree(buf); | |
1298 | return ret; | |
1299 | } | |
1300 | ||
1301 | static ssize_t iwl_dbgfs_rx_queue_read(struct file *file, | |
20d3b647 JB |
1302 | char __user *user_buf, |
1303 | size_t count, loff_t *ppos) | |
1304 | { | |
5a878bf6 | 1305 | struct iwl_trans *trans = file->private_data; |
20d3b647 | 1306 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 1307 | struct iwl_rxq *rxq = &trans_pcie->rxq; |
87e5666c EG |
1308 | char buf[256]; |
1309 | int pos = 0; | |
1310 | const size_t bufsz = sizeof(buf); | |
1311 | ||
1312 | pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n", | |
1313 | rxq->read); | |
1314 | pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n", | |
1315 | rxq->write); | |
1316 | pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n", | |
1317 | rxq->free_count); | |
1318 | if (rxq->rb_stts) { | |
1319 | pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n", | |
1320 | le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF); | |
1321 | } else { | |
1322 | pos += scnprintf(buf + pos, bufsz - pos, | |
1323 | "closed_rb_num: Not Allocated\n"); | |
1324 | } | |
1325 | return simple_read_from_buffer(user_buf, count, ppos, buf, pos); | |
1326 | } | |
1327 | ||
1f7b6172 EG |
1328 | static ssize_t iwl_dbgfs_interrupt_read(struct file *file, |
1329 | char __user *user_buf, | |
20d3b647 JB |
1330 | size_t count, loff_t *ppos) |
1331 | { | |
1f7b6172 | 1332 | struct iwl_trans *trans = file->private_data; |
20d3b647 | 1333 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
1f7b6172 EG |
1334 | struct isr_statistics *isr_stats = &trans_pcie->isr_stats; |
1335 | ||
1336 | int pos = 0; | |
1337 | char *buf; | |
1338 | int bufsz = 24 * 64; /* 24 items * 64 char per item */ | |
1339 | ssize_t ret; | |
1340 | ||
1341 | buf = kzalloc(bufsz, GFP_KERNEL); | |
f9e75447 | 1342 | if (!buf) |
1f7b6172 | 1343 | return -ENOMEM; |
1f7b6172 EG |
1344 | |
1345 | pos += scnprintf(buf + pos, bufsz - pos, | |
1346 | "Interrupt Statistics Report:\n"); | |
1347 | ||
1348 | pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n", | |
1349 | isr_stats->hw); | |
1350 | pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n", | |
1351 | isr_stats->sw); | |
1352 | if (isr_stats->sw || isr_stats->hw) { | |
1353 | pos += scnprintf(buf + pos, bufsz - pos, | |
1354 | "\tLast Restarting Code: 0x%X\n", | |
1355 | isr_stats->err_code); | |
1356 | } | |
1357 | #ifdef CONFIG_IWLWIFI_DEBUG | |
1358 | pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n", | |
1359 | isr_stats->sch); | |
1360 | pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n", | |
1361 | isr_stats->alive); | |
1362 | #endif | |
1363 | pos += scnprintf(buf + pos, bufsz - pos, | |
1364 | "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill); | |
1365 | ||
1366 | pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n", | |
1367 | isr_stats->ctkill); | |
1368 | ||
1369 | pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n", | |
1370 | isr_stats->wakeup); | |
1371 | ||
1372 | pos += scnprintf(buf + pos, bufsz - pos, | |
1373 | "Rx command responses:\t\t %u\n", isr_stats->rx); | |
1374 | ||
1375 | pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n", | |
1376 | isr_stats->tx); | |
1377 | ||
1378 | pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n", | |
1379 | isr_stats->unhandled); | |
1380 | ||
1381 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); | |
1382 | kfree(buf); | |
1383 | return ret; | |
1384 | } | |
1385 | ||
1386 | static ssize_t iwl_dbgfs_interrupt_write(struct file *file, | |
1387 | const char __user *user_buf, | |
1388 | size_t count, loff_t *ppos) | |
1389 | { | |
1390 | struct iwl_trans *trans = file->private_data; | |
20d3b647 | 1391 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
1f7b6172 EG |
1392 | struct isr_statistics *isr_stats = &trans_pcie->isr_stats; |
1393 | ||
1394 | char buf[8]; | |
1395 | int buf_size; | |
1396 | u32 reset_flag; | |
1397 | ||
1398 | memset(buf, 0, sizeof(buf)); | |
1399 | buf_size = min(count, sizeof(buf) - 1); | |
1400 | if (copy_from_user(buf, user_buf, buf_size)) | |
1401 | return -EFAULT; | |
1402 | if (sscanf(buf, "%x", &reset_flag) != 1) | |
1403 | return -EFAULT; | |
1404 | if (reset_flag == 0) | |
1405 | memset(isr_stats, 0, sizeof(*isr_stats)); | |
1406 | ||
1407 | return count; | |
1408 | } | |
1409 | ||
16db88ba | 1410 | static ssize_t iwl_dbgfs_csr_write(struct file *file, |
20d3b647 JB |
1411 | const char __user *user_buf, |
1412 | size_t count, loff_t *ppos) | |
16db88ba EG |
1413 | { |
1414 | struct iwl_trans *trans = file->private_data; | |
1415 | char buf[8]; | |
1416 | int buf_size; | |
1417 | int csr; | |
1418 | ||
1419 | memset(buf, 0, sizeof(buf)); | |
1420 | buf_size = min(count, sizeof(buf) - 1); | |
1421 | if (copy_from_user(buf, user_buf, buf_size)) | |
1422 | return -EFAULT; | |
1423 | if (sscanf(buf, "%d", &csr) != 1) | |
1424 | return -EFAULT; | |
1425 | ||
990aa6d7 | 1426 | iwl_pcie_dump_csr(trans); |
16db88ba EG |
1427 | |
1428 | return count; | |
1429 | } | |
1430 | ||
16db88ba | 1431 | static ssize_t iwl_dbgfs_fh_reg_read(struct file *file, |
20d3b647 JB |
1432 | char __user *user_buf, |
1433 | size_t count, loff_t *ppos) | |
16db88ba EG |
1434 | { |
1435 | struct iwl_trans *trans = file->private_data; | |
94543a8d | 1436 | char *buf = NULL; |
16db88ba EG |
1437 | int pos = 0; |
1438 | ssize_t ret = -EFAULT; | |
1439 | ||
313b0a29 | 1440 | ret = pos = iwl_dump_fh(trans, &buf); |
16db88ba EG |
1441 | if (buf) { |
1442 | ret = simple_read_from_buffer(user_buf, | |
1443 | count, ppos, buf, pos); | |
1444 | kfree(buf); | |
1445 | } | |
1446 | ||
1447 | return ret; | |
1448 | } | |
1449 | ||
1f7b6172 | 1450 | DEBUGFS_READ_WRITE_FILE_OPS(interrupt); |
16db88ba | 1451 | DEBUGFS_READ_FILE_OPS(fh_reg); |
87e5666c EG |
1452 | DEBUGFS_READ_FILE_OPS(rx_queue); |
1453 | DEBUGFS_READ_FILE_OPS(tx_queue); | |
16db88ba | 1454 | DEBUGFS_WRITE_FILE_OPS(csr); |
87e5666c EG |
1455 | |
1456 | /* | |
1457 | * Create the debugfs files and directories | |
1458 | * | |
1459 | */ | |
1460 | static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans, | |
20d3b647 | 1461 | struct dentry *dir) |
87e5666c | 1462 | { |
87e5666c EG |
1463 | DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR); |
1464 | DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR); | |
1f7b6172 | 1465 | DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR); |
16db88ba EG |
1466 | DEBUGFS_ADD_FILE(csr, dir, S_IWUSR); |
1467 | DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR); | |
87e5666c | 1468 | return 0; |
9da987ac MV |
1469 | |
1470 | err: | |
1471 | IWL_ERR(trans, "failed to create the trans debugfs entry\n"); | |
1472 | return -ENOMEM; | |
87e5666c EG |
1473 | } |
1474 | #else | |
1475 | static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans, | |
20d3b647 JB |
1476 | struct dentry *dir) |
1477 | { | |
1478 | return 0; | |
1479 | } | |
87e5666c EG |
1480 | #endif /*CONFIG_IWLWIFI_DEBUGFS */ |
1481 | ||
d1ff5253 | 1482 | static const struct iwl_trans_ops trans_ops_pcie = { |
57a1dc89 | 1483 | .start_hw = iwl_trans_pcie_start_hw, |
a4082843 | 1484 | .op_mode_leave = iwl_trans_pcie_op_mode_leave, |
ed6a3803 | 1485 | .fw_alive = iwl_trans_pcie_fw_alive, |
cf614297 | 1486 | .start_fw = iwl_trans_pcie_start_fw, |
e6bb4c9c | 1487 | .stop_device = iwl_trans_pcie_stop_device, |
48d42c42 | 1488 | |
ddaf5a5b JB |
1489 | .d3_suspend = iwl_trans_pcie_d3_suspend, |
1490 | .d3_resume = iwl_trans_pcie_d3_resume, | |
2dd4f9f7 | 1491 | |
f02831be | 1492 | .send_cmd = iwl_trans_pcie_send_hcmd, |
c85eb619 | 1493 | |
e6bb4c9c | 1494 | .tx = iwl_trans_pcie_tx, |
a0eaad71 | 1495 | .reclaim = iwl_trans_pcie_reclaim, |
34c1b7ba | 1496 | |
d0624be6 | 1497 | .txq_disable = iwl_trans_pcie_txq_disable, |
4beaf6c2 | 1498 | .txq_enable = iwl_trans_pcie_txq_enable, |
34c1b7ba | 1499 | |
87e5666c | 1500 | .dbgfs_register = iwl_trans_pcie_dbgfs_register, |
5f178cd2 | 1501 | |
990aa6d7 | 1502 | .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty, |
5f178cd2 | 1503 | |
03905495 EG |
1504 | .write8 = iwl_trans_pcie_write8, |
1505 | .write32 = iwl_trans_pcie_write32, | |
1506 | .read32 = iwl_trans_pcie_read32, | |
6a06b6c1 EG |
1507 | .read_prph = iwl_trans_pcie_read_prph, |
1508 | .write_prph = iwl_trans_pcie_write_prph, | |
4fd442db EG |
1509 | .read_mem = iwl_trans_pcie_read_mem, |
1510 | .write_mem = iwl_trans_pcie_write_mem, | |
c6f600fc | 1511 | .configure = iwl_trans_pcie_configure, |
47107e84 | 1512 | .set_pmi = iwl_trans_pcie_set_pmi, |
7a65d170 | 1513 | .grab_nic_access = iwl_trans_pcie_grab_nic_access, |
e139dc4a LE |
1514 | .release_nic_access = iwl_trans_pcie_release_nic_access, |
1515 | .set_bits_mask = iwl_trans_pcie_set_bits_mask, | |
e6bb4c9c | 1516 | }; |
a42a1844 | 1517 | |
87ce05a2 | 1518 | struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev, |
035f7ff2 EG |
1519 | const struct pci_device_id *ent, |
1520 | const struct iwl_cfg *cfg) | |
a42a1844 | 1521 | { |
a42a1844 EG |
1522 | struct iwl_trans_pcie *trans_pcie; |
1523 | struct iwl_trans *trans; | |
1524 | u16 pci_cmd; | |
1525 | int err; | |
1526 | ||
1527 | trans = kzalloc(sizeof(struct iwl_trans) + | |
20d3b647 | 1528 | sizeof(struct iwl_trans_pcie), GFP_KERNEL); |
6965a354 LC |
1529 | if (!trans) { |
1530 | err = -ENOMEM; | |
1531 | goto out; | |
1532 | } | |
a42a1844 EG |
1533 | |
1534 | trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
1535 | ||
1536 | trans->ops = &trans_ops_pcie; | |
035f7ff2 | 1537 | trans->cfg = cfg; |
2bfb5092 | 1538 | trans_lockdep_init(trans); |
a42a1844 | 1539 | trans_pcie->trans = trans; |
7b11488f | 1540 | spin_lock_init(&trans_pcie->irq_lock); |
e56b04ef | 1541 | spin_lock_init(&trans_pcie->reg_lock); |
13df1aab | 1542 | init_waitqueue_head(&trans_pcie->ucode_write_waitq); |
a42a1844 | 1543 | |
d819c6cf JB |
1544 | err = pci_enable_device(pdev); |
1545 | if (err) | |
1546 | goto out_no_pci; | |
1547 | ||
f2532b04 EG |
1548 | if (!cfg->base_params->pcie_l1_allowed) { |
1549 | /* | |
1550 | * W/A - seems to solve weird behavior. We need to remove this | |
1551 | * if we don't want to stay in L1 all the time. This wastes a | |
1552 | * lot of power. | |
1553 | */ | |
1554 | pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | | |
1555 | PCIE_LINK_STATE_L1 | | |
1556 | PCIE_LINK_STATE_CLKPM); | |
1557 | } | |
a42a1844 | 1558 | |
a42a1844 EG |
1559 | pci_set_master(pdev); |
1560 | ||
1561 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36)); | |
1562 | if (!err) | |
1563 | err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36)); | |
1564 | if (err) { | |
1565 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); | |
1566 | if (!err) | |
1567 | err = pci_set_consistent_dma_mask(pdev, | |
20d3b647 | 1568 | DMA_BIT_MASK(32)); |
a42a1844 EG |
1569 | /* both attempts failed: */ |
1570 | if (err) { | |
6a4b09f8 | 1571 | dev_err(&pdev->dev, "No suitable DMA available\n"); |
a42a1844 EG |
1572 | goto out_pci_disable_device; |
1573 | } | |
1574 | } | |
1575 | ||
1576 | err = pci_request_regions(pdev, DRV_NAME); | |
1577 | if (err) { | |
6a4b09f8 | 1578 | dev_err(&pdev->dev, "pci_request_regions failed\n"); |
a42a1844 EG |
1579 | goto out_pci_disable_device; |
1580 | } | |
1581 | ||
05f5b97e | 1582 | trans_pcie->hw_base = pci_ioremap_bar(pdev, 0); |
a42a1844 | 1583 | if (!trans_pcie->hw_base) { |
6a4b09f8 | 1584 | dev_err(&pdev->dev, "pci_ioremap_bar failed\n"); |
a42a1844 EG |
1585 | err = -ENODEV; |
1586 | goto out_pci_release_regions; | |
1587 | } | |
1588 | ||
a42a1844 EG |
1589 | /* We disable the RETRY_TIMEOUT register (0x41) to keep |
1590 | * PCI Tx retries from interfering with C3 CPU state */ | |
1591 | pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00); | |
1592 | ||
1593 | err = pci_enable_msi(pdev); | |
9f904b38 | 1594 | if (err) { |
6a4b09f8 | 1595 | dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err); |
9f904b38 EG |
1596 | /* enable rfkill interrupt: hw bug w/a */ |
1597 | pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd); | |
1598 | if (pci_cmd & PCI_COMMAND_INTX_DISABLE) { | |
1599 | pci_cmd &= ~PCI_COMMAND_INTX_DISABLE; | |
1600 | pci_write_config_word(pdev, PCI_COMMAND, pci_cmd); | |
1601 | } | |
1602 | } | |
a42a1844 EG |
1603 | |
1604 | trans->dev = &pdev->dev; | |
a42a1844 | 1605 | trans_pcie->pci_dev = pdev; |
08079a49 | 1606 | trans->hw_rev = iwl_read32(trans, CSR_HW_REV); |
99673ee5 | 1607 | trans->hw_id = (pdev->device << 16) + pdev->subsystem_device; |
9ca85961 EG |
1608 | snprintf(trans->hw_id_str, sizeof(trans->hw_id_str), |
1609 | "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device); | |
a42a1844 | 1610 | |
69a10b29 | 1611 | /* Initialize the wait queue for commands */ |
f946b529 | 1612 | init_waitqueue_head(&trans_pcie->wait_command_queue); |
69a10b29 | 1613 | |
3ec45882 JB |
1614 | snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name), |
1615 | "iwl_cmd_pool:%s", dev_name(trans->dev)); | |
59c647b6 EG |
1616 | |
1617 | trans->dev_cmd_headroom = 0; | |
1618 | trans->dev_cmd_pool = | |
3ec45882 | 1619 | kmem_cache_create(trans->dev_cmd_pool_name, |
59c647b6 EG |
1620 | sizeof(struct iwl_device_cmd) |
1621 | + trans->dev_cmd_headroom, | |
1622 | sizeof(void *), | |
1623 | SLAB_HWCACHE_ALIGN, | |
1624 | NULL); | |
1625 | ||
6965a354 LC |
1626 | if (!trans->dev_cmd_pool) { |
1627 | err = -ENOMEM; | |
59c647b6 | 1628 | goto out_pci_disable_msi; |
6965a354 | 1629 | } |
59c647b6 | 1630 | |
a8b691e6 JB |
1631 | trans_pcie->inta_mask = CSR_INI_SET_MASK; |
1632 | ||
a8b691e6 JB |
1633 | if (iwl_pcie_alloc_ict(trans)) |
1634 | goto out_free_cmd_pool; | |
1635 | ||
85bf9da1 | 1636 | err = request_threaded_irq(pdev->irq, iwl_pcie_isr, |
6965a354 LC |
1637 | iwl_pcie_irq_handler, |
1638 | IRQF_SHARED, DRV_NAME, trans); | |
1639 | if (err) { | |
a8b691e6 JB |
1640 | IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq); |
1641 | goto out_free_ict; | |
1642 | } | |
1643 | ||
a42a1844 EG |
1644 | return trans; |
1645 | ||
a8b691e6 JB |
1646 | out_free_ict: |
1647 | iwl_pcie_free_ict(trans); | |
1648 | out_free_cmd_pool: | |
1649 | kmem_cache_destroy(trans->dev_cmd_pool); | |
59c647b6 EG |
1650 | out_pci_disable_msi: |
1651 | pci_disable_msi(pdev); | |
a42a1844 EG |
1652 | out_pci_release_regions: |
1653 | pci_release_regions(pdev); | |
1654 | out_pci_disable_device: | |
1655 | pci_disable_device(pdev); | |
1656 | out_no_pci: | |
1657 | kfree(trans); | |
6965a354 LC |
1658 | out: |
1659 | return ERR_PTR(err); | |
a42a1844 | 1660 | } |