iwlwifi: pcie: move interrupt prints to the common handler
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / pcie / tx.c
CommitLineData
1053d35f
RR
1/******************************************************************************
2 *
128e63ef 3 * Copyright(c) 2003 - 2013 Intel Corporation. All rights reserved.
1053d35f
RR
4 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
759ef89f 25 * Intel Linux Wireless <ilw@linux.intel.com>
1053d35f
RR
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
fd4abac5 29#include <linux/etherdevice.h>
5a0e3ad6 30#include <linux/slab.h>
253a634c 31#include <linux/sched.h>
253a634c 32
522376d2
EG
33#include "iwl-debug.h"
34#include "iwl-csr.h"
35#include "iwl-prph.h"
1053d35f 36#include "iwl-io.h"
ed277c93 37#include "iwl-op-mode.h"
6468a01a 38#include "internal.h"
6238b008 39/* FIXME: need to abstract out TX command (once we know what it looks like) */
1023fdc4 40#include "dvm/commands.h"
1053d35f 41
522376d2
EG
42#define IWL_TX_CRC_SIZE 4
43#define IWL_TX_DELIMITER_SIZE 4
44
f02831be
EG
45/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
46 * DMA services
47 *
48 * Theory of operation
49 *
50 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
51 * of buffer descriptors, each of which points to one or more data buffers for
52 * the device to read from or fill. Driver and device exchange status of each
53 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
54 * entries in each circular buffer, to protect against confusing empty and full
55 * queue states.
56 *
57 * The device reads or writes the data in the queues via the device's several
58 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
59 *
60 * For Tx queue, there are low mark and high mark limits. If, after queuing
61 * the packet for Tx, free space become < low mark, Tx queue stopped. When
62 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
63 * Tx queue resumed.
64 *
65 ***************************************************/
66static int iwl_queue_space(const struct iwl_queue *q)
67{
a9b29246
IY
68 unsigned int max;
69 unsigned int used;
f02831be 70
a9b29246
IY
71 /*
72 * To avoid ambiguity between empty and completely full queues, there
73 * should always be less than q->n_bd elements in the queue.
74 * If q->n_window is smaller than q->n_bd, there is no need to reserve
75 * any queue entries for this purpose.
76 */
77 if (q->n_window < q->n_bd)
78 max = q->n_window;
79 else
80 max = q->n_bd - 1;
f02831be 81
a9b29246
IY
82 /*
83 * q->n_bd is a power of 2, so the following is equivalent to modulo by
84 * q->n_bd and is well defined for negative dividends.
85 */
86 used = (q->write_ptr - q->read_ptr) & (q->n_bd - 1);
87
88 if (WARN_ON(used > max))
89 return 0;
90
91 return max - used;
f02831be
EG
92}
93
94/*
95 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
96 */
97static int iwl_queue_init(struct iwl_queue *q, int count, int slots_num, u32 id)
98{
99 q->n_bd = count;
100 q->n_window = slots_num;
101 q->id = id;
102
103 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
104 * and iwl_queue_dec_wrap are broken. */
105 if (WARN_ON(!is_power_of_2(count)))
106 return -EINVAL;
107
108 /* slots_num must be power-of-two size, otherwise
109 * get_cmd_index is broken. */
110 if (WARN_ON(!is_power_of_2(slots_num)))
111 return -EINVAL;
112
113 q->low_mark = q->n_window / 4;
114 if (q->low_mark < 4)
115 q->low_mark = 4;
116
117 q->high_mark = q->n_window / 8;
118 if (q->high_mark < 2)
119 q->high_mark = 2;
120
121 q->write_ptr = 0;
122 q->read_ptr = 0;
123
124 return 0;
125}
126
f02831be
EG
127static int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
128 struct iwl_dma_ptr *ptr, size_t size)
129{
130 if (WARN_ON(ptr->addr))
131 return -EINVAL;
132
133 ptr->addr = dma_alloc_coherent(trans->dev, size,
134 &ptr->dma, GFP_KERNEL);
135 if (!ptr->addr)
136 return -ENOMEM;
137 ptr->size = size;
138 return 0;
139}
140
141static void iwl_pcie_free_dma_ptr(struct iwl_trans *trans,
142 struct iwl_dma_ptr *ptr)
143{
144 if (unlikely(!ptr->addr))
145 return;
146
147 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
148 memset(ptr, 0, sizeof(*ptr));
149}
150
151static void iwl_pcie_txq_stuck_timer(unsigned long data)
152{
153 struct iwl_txq *txq = (void *)data;
154 struct iwl_queue *q = &txq->q;
155 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
156 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
157 u32 scd_sram_addr = trans_pcie->scd_base_addr +
158 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
159 u8 buf[16];
160 int i;
161
162 spin_lock(&txq->lock);
163 /* check if triggered erroneously */
164 if (txq->q.read_ptr == txq->q.write_ptr) {
165 spin_unlock(&txq->lock);
166 return;
167 }
168 spin_unlock(&txq->lock);
169
170 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
171 jiffies_to_msecs(trans_pcie->wd_timeout));
172 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
173 txq->q.read_ptr, txq->q.write_ptr);
174
4fd442db 175 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
f02831be
EG
176
177 iwl_print_hex_error(trans, buf, sizeof(buf));
178
179 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
180 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
181 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
182
183 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
184 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
185 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
186 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
187 u32 tbl_dw =
4fd442db
EG
188 iwl_trans_read_mem32(trans,
189 trans_pcie->scd_base_addr +
190 SCD_TRANS_TBL_OFFSET_QUEUE(i));
f02831be
EG
191
192 if (i & 0x1)
193 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
194 else
195 tbl_dw = tbl_dw & 0x0000FFFF;
196
197 IWL_ERR(trans,
198 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
199 i, active ? "" : "in", fifo, tbl_dw,
200 iwl_read_prph(trans,
201 SCD_QUEUE_RDPTR(i)) & (txq->q.n_bd - 1),
202 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
203 }
204
205 for (i = q->read_ptr; i != q->write_ptr;
38c0f334 206 i = iwl_queue_inc_wrap(i, q->n_bd))
f02831be 207 IWL_ERR(trans, "scratch %d = 0x%08x\n", i,
38c0f334 208 le32_to_cpu(txq->scratchbufs[i].scratch));
f02831be 209
2a988e98 210 iwl_trans_fw_error(trans);
f02831be
EG
211}
212
990aa6d7
EG
213/*
214 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
48d42c42 215 */
f02831be
EG
216static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
217 struct iwl_txq *txq, u16 byte_cnt)
48d42c42 218{
105183b1 219 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
20d3b647 220 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
221 int write_ptr = txq->q.write_ptr;
222 int txq_id = txq->q.id;
223 u8 sec_ctl = 0;
224 u8 sta_id = 0;
225 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
226 __le16 bc_ent;
132f98c2 227 struct iwl_tx_cmd *tx_cmd =
bf8440e6 228 (void *) txq->entries[txq->q.write_ptr].cmd->payload;
48d42c42 229
105183b1
EG
230 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
231
48d42c42
EG
232 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
233
132f98c2
EG
234 sta_id = tx_cmd->sta_id;
235 sec_ctl = tx_cmd->sec_ctl;
48d42c42
EG
236
237 switch (sec_ctl & TX_CMD_SEC_MSK) {
238 case TX_CMD_SEC_CCM:
4325f6ca 239 len += IEEE80211_CCMP_MIC_LEN;
48d42c42
EG
240 break;
241 case TX_CMD_SEC_TKIP:
4325f6ca 242 len += IEEE80211_TKIP_ICV_LEN;
48d42c42
EG
243 break;
244 case TX_CMD_SEC_WEP:
4325f6ca 245 len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
48d42c42
EG
246 break;
247 }
248
046db346
EG
249 if (trans_pcie->bc_table_dword)
250 len = DIV_ROUND_UP(len, 4);
251
252 bc_ent = cpu_to_le16(len | (sta_id << 12));
48d42c42
EG
253
254 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
255
256 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
257 scd_bc_tbl[txq_id].
258 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
259}
260
f02831be
EG
261static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
262 struct iwl_txq *txq)
263{
264 struct iwl_trans_pcie *trans_pcie =
265 IWL_TRANS_GET_PCIE_TRANS(trans);
266 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
267 int txq_id = txq->q.id;
268 int read_ptr = txq->q.read_ptr;
269 u8 sta_id = 0;
270 __le16 bc_ent;
271 struct iwl_tx_cmd *tx_cmd =
272 (void *)txq->entries[txq->q.read_ptr].cmd->payload;
273
274 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
275
276 if (txq_id != trans_pcie->cmd_queue)
277 sta_id = tx_cmd->sta_id;
278
279 bc_ent = cpu_to_le16(1 | (sta_id << 12));
280 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
281
282 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
283 scd_bc_tbl[txq_id].
284 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
285}
286
990aa6d7
EG
287/*
288 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
fd4abac5 289 */
990aa6d7 290void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans, struct iwl_txq *txq)
fd4abac5
TW
291{
292 u32 reg = 0;
fd4abac5
TW
293 int txq_id = txq->q.id;
294
295 if (txq->need_update == 0)
7bfedc59 296 return;
fd4abac5 297
035f7ff2 298 if (trans->cfg->base_params->shadow_reg_enable) {
f81c1f48 299 /* shadow register enabled */
1042db2a 300 iwl_write32(trans, HBUS_TARG_WRPTR,
f81c1f48
WYG
301 txq->q.write_ptr | (txq_id << 8));
302 } else {
303 /* if we're trying to save power */
eb7ff77e 304 if (test_bit(STATUS_TPOWER_PMI, &trans->status)) {
f81c1f48
WYG
305 /* wake up nic if it's powered down ...
306 * uCode will wake up, and interrupt us again, so next
307 * time we'll skip this part. */
1042db2a 308 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
fd4abac5 309
f81c1f48 310 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
fd656935 311 IWL_DEBUG_INFO(trans,
f81c1f48
WYG
312 "Tx queue %d requesting wakeup,"
313 " GP1 = 0x%x\n", txq_id, reg);
1042db2a 314 iwl_set_bit(trans, CSR_GP_CNTRL,
f81c1f48
WYG
315 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
316 return;
317 }
fd4abac5 318
1c3fea82
EG
319 IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id,
320 txq->q.write_ptr);
321
1042db2a 322 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
fd4abac5 323 txq->q.write_ptr | (txq_id << 8));
fd4abac5 324
f81c1f48
WYG
325 /*
326 * else not in power-save mode,
327 * uCode will never sleep when we're
328 * trying to tx (during RFKILL, we're not trying to tx).
329 */
330 } else
1042db2a 331 iwl_write32(trans, HBUS_TARG_WRPTR,
f81c1f48
WYG
332 txq->q.write_ptr | (txq_id << 8));
333 }
fd4abac5 334 txq->need_update = 0;
fd4abac5 335}
fd4abac5 336
f02831be 337static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
214d14d4
JB
338{
339 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
340
341 dma_addr_t addr = get_unaligned_le32(&tb->lo);
342 if (sizeof(dma_addr_t) > sizeof(u32))
343 addr |=
344 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
345
346 return addr;
347}
348
f02831be 349static inline u16 iwl_pcie_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
214d14d4
JB
350{
351 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
352
353 return le16_to_cpu(tb->hi_n_len) >> 4;
354}
355
f02831be
EG
356static inline void iwl_pcie_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
357 dma_addr_t addr, u16 len)
214d14d4
JB
358{
359 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
360 u16 hi_n_len = len << 4;
361
362 put_unaligned_le32(addr, &tb->lo);
363 if (sizeof(dma_addr_t) > sizeof(u32))
364 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
365
366 tb->hi_n_len = cpu_to_le16(hi_n_len);
367
368 tfd->num_tbs = idx + 1;
369}
370
f02831be 371static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_tfd *tfd)
214d14d4
JB
372{
373 return tfd->num_tbs & 0x1f;
374}
375
f02831be 376static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
98891754
JB
377 struct iwl_cmd_meta *meta,
378 struct iwl_tfd *tfd)
214d14d4 379{
214d14d4
JB
380 int i;
381 int num_tbs;
382
214d14d4 383 /* Sanity check on number of chunks */
f02831be 384 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
214d14d4
JB
385
386 if (num_tbs >= IWL_NUM_OF_TBS) {
6d8f6eeb 387 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
214d14d4
JB
388 /* @todo issue fatal error, it is quite serious situation */
389 return;
390 }
391
38c0f334 392 /* first TB is never freed - it's the scratchbuf data */
214d14d4 393
214d14d4 394 for (i = 1; i < num_tbs; i++)
f02831be 395 dma_unmap_single(trans->dev, iwl_pcie_tfd_tb_get_addr(tfd, i),
98891754
JB
396 iwl_pcie_tfd_tb_get_len(tfd, i),
397 DMA_TO_DEVICE);
ebed633c
EG
398
399 tfd->num_tbs = 0;
4ce7cc2b
JB
400}
401
990aa6d7
EG
402/*
403 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
6d8f6eeb 404 * @trans - transport private data
4ce7cc2b 405 * @txq - tx queue
ebed633c 406 * @dma_dir - the direction of the DMA mapping
4ce7cc2b
JB
407 *
408 * Does NOT advance any TFD circular buffer read/write indexes
409 * Does NOT free the TFD itself (which is within circular buffer)
410 */
98891754 411static void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
4ce7cc2b
JB
412{
413 struct iwl_tfd *tfd_tmp = txq->tfds;
4ce7cc2b 414
ebed633c
EG
415 /* rd_ptr is bounded by n_bd and idx is bounded by n_window */
416 int rd_ptr = txq->q.read_ptr;
417 int idx = get_cmd_index(&txq->q, rd_ptr);
418
015c15e1
JB
419 lockdep_assert_held(&txq->lock);
420
ebed633c 421 /* We have only q->n_window txq->entries, but we use q->n_bd tfds */
98891754 422 iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, &tfd_tmp[rd_ptr]);
214d14d4
JB
423
424 /* free SKB */
bf8440e6 425 if (txq->entries) {
214d14d4
JB
426 struct sk_buff *skb;
427
ebed633c 428 skb = txq->entries[idx].skb;
214d14d4 429
909e9b23
EG
430 /* Can be called from irqs-disabled context
431 * If skb is not NULL, it means that the whole queue is being
432 * freed and that the queue is not empty - free the skb
433 */
214d14d4 434 if (skb) {
ed277c93 435 iwl_op_mode_free_skb(trans->op_mode, skb);
ebed633c 436 txq->entries[idx].skb = NULL;
214d14d4
JB
437 }
438 }
439}
440
f02831be
EG
441static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
442 dma_addr_t addr, u16 len, u8 reset)
214d14d4
JB
443{
444 struct iwl_queue *q;
445 struct iwl_tfd *tfd, *tfd_tmp;
446 u32 num_tbs;
447
448 q = &txq->q;
4ce7cc2b 449 tfd_tmp = txq->tfds;
214d14d4
JB
450 tfd = &tfd_tmp[q->write_ptr];
451
f02831be
EG
452 if (reset)
453 memset(tfd, 0, sizeof(*tfd));
454
455 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
456
457 /* Each TFD can point to a maximum 20 Tx buffers */
458 if (num_tbs >= IWL_NUM_OF_TBS) {
459 IWL_ERR(trans, "Error can not send more than %d chunks\n",
460 IWL_NUM_OF_TBS);
461 return -EINVAL;
462 }
463
1092b9bc
EP
464 if (WARN(addr & ~IWL_TX_DMA_MASK,
465 "Unaligned address = %llx\n", (unsigned long long)addr))
f02831be
EG
466 return -EINVAL;
467
f02831be
EG
468 iwl_pcie_tfd_set_tb(tfd, num_tbs, addr, len);
469
470 return 0;
471}
472
473static int iwl_pcie_txq_alloc(struct iwl_trans *trans,
474 struct iwl_txq *txq, int slots_num,
475 u32 txq_id)
476{
477 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
478 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
38c0f334 479 size_t scratchbuf_sz;
f02831be
EG
480 int i;
481
482 if (WARN_ON(txq->entries || txq->tfds))
483 return -EINVAL;
484
485 setup_timer(&txq->stuck_timer, iwl_pcie_txq_stuck_timer,
486 (unsigned long)txq);
487 txq->trans_pcie = trans_pcie;
488
489 txq->q.n_window = slots_num;
490
491 txq->entries = kcalloc(slots_num,
492 sizeof(struct iwl_pcie_txq_entry),
493 GFP_KERNEL);
494
495 if (!txq->entries)
496 goto error;
497
498 if (txq_id == trans_pcie->cmd_queue)
499 for (i = 0; i < slots_num; i++) {
500 txq->entries[i].cmd =
501 kmalloc(sizeof(struct iwl_device_cmd),
502 GFP_KERNEL);
503 if (!txq->entries[i].cmd)
504 goto error;
505 }
506
507 /* Circular buffer of transmit frame descriptors (TFDs),
508 * shared with device */
509 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
510 &txq->q.dma_addr, GFP_KERNEL);
d0320f75 511 if (!txq->tfds)
f02831be 512 goto error;
38c0f334
JB
513
514 BUILD_BUG_ON(IWL_HCMD_SCRATCHBUF_SIZE != sizeof(*txq->scratchbufs));
515 BUILD_BUG_ON(offsetof(struct iwl_pcie_txq_scratch_buf, scratch) !=
516 sizeof(struct iwl_cmd_header) +
517 offsetof(struct iwl_tx_cmd, scratch));
518
519 scratchbuf_sz = sizeof(*txq->scratchbufs) * slots_num;
520
521 txq->scratchbufs = dma_alloc_coherent(trans->dev, scratchbuf_sz,
522 &txq->scratchbufs_dma,
523 GFP_KERNEL);
524 if (!txq->scratchbufs)
525 goto err_free_tfds;
526
f02831be
EG
527 txq->q.id = txq_id;
528
529 return 0;
38c0f334
JB
530err_free_tfds:
531 dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->q.dma_addr);
f02831be
EG
532error:
533 if (txq->entries && txq_id == trans_pcie->cmd_queue)
534 for (i = 0; i < slots_num; i++)
535 kfree(txq->entries[i].cmd);
536 kfree(txq->entries);
537 txq->entries = NULL;
538
539 return -ENOMEM;
540
541}
542
543static int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
544 int slots_num, u32 txq_id)
545{
546 int ret;
547
548 txq->need_update = 0;
549
550 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
551 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
552 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
553
554 /* Initialize queue's high/low-water marks, and head/tail indexes */
555 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
556 txq_id);
557 if (ret)
558 return ret;
559
560 spin_lock_init(&txq->lock);
561
562 /*
563 * Tell nic where to find circular buffer of Tx Frame Descriptors for
564 * given Tx queue, and enable the DMA channel used for that queue.
565 * Circular buffer (TFD queue in DRAM) physical base address */
566 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
567 txq->q.dma_addr >> 8);
568
569 return 0;
570}
571
572/*
573 * iwl_pcie_txq_unmap - Unmap any remaining DMA mappings and free skb's
574 */
575static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
576{
577 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
578 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
579 struct iwl_queue *q = &txq->q;
f02831be
EG
580
581 if (!q->n_bd)
582 return;
583
f02831be
EG
584 spin_lock_bh(&txq->lock);
585 while (q->write_ptr != q->read_ptr) {
b967613d
EG
586 IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
587 txq_id, q->read_ptr);
98891754 588 iwl_pcie_txq_free_tfd(trans, txq);
f02831be
EG
589 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
590 }
b967613d 591 txq->active = false;
f02831be 592 spin_unlock_bh(&txq->lock);
8a487b1a
EG
593
594 /* just in case - this queue may have been stopped */
595 iwl_wake_queue(trans, txq);
f02831be
EG
596}
597
598/*
599 * iwl_pcie_txq_free - Deallocate DMA queue.
600 * @txq: Transmit queue to deallocate.
601 *
602 * Empty queue by removing and destroying all BD's.
603 * Free all buffers.
604 * 0-fill, but do not free "txq" descriptor structure.
605 */
606static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
607{
608 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
609 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
610 struct device *dev = trans->dev;
611 int i;
612
613 if (WARN_ON(!txq))
614 return;
615
616 iwl_pcie_txq_unmap(trans, txq_id);
617
618 /* De-alloc array of command/tx buffers */
619 if (txq_id == trans_pcie->cmd_queue)
620 for (i = 0; i < txq->q.n_window; i++) {
621 kfree(txq->entries[i].cmd);
f02831be
EG
622 kfree(txq->entries[i].free_buf);
623 }
624
625 /* De-alloc circular buffer of TFDs */
626 if (txq->q.n_bd) {
627 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
628 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
d21fa2da 629 txq->q.dma_addr = 0;
38c0f334
JB
630
631 dma_free_coherent(dev,
632 sizeof(*txq->scratchbufs) * txq->q.n_window,
633 txq->scratchbufs, txq->scratchbufs_dma);
f02831be
EG
634 }
635
636 kfree(txq->entries);
637 txq->entries = NULL;
638
639 del_timer_sync(&txq->stuck_timer);
640
641 /* 0-fill queue descriptor structure */
642 memset(txq, 0, sizeof(*txq));
643}
644
645/*
646 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
647 */
648static void iwl_pcie_txq_set_sched(struct iwl_trans *trans, u32 mask)
649{
650 struct iwl_trans_pcie __maybe_unused *trans_pcie =
651 IWL_TRANS_GET_PCIE_TRANS(trans);
652
653 iwl_write_prph(trans, SCD_TXFACT, mask);
654}
655
656void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
657{
658 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
22dc3c95 659 int nq = trans->cfg->base_params->num_of_queues;
f02831be
EG
660 int chan;
661 u32 reg_val;
22dc3c95
JB
662 int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
663 SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
f02831be
EG
664
665 /* make sure all queue are not stopped/used */
666 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
667 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
668
669 trans_pcie->scd_base_addr =
670 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
671
672 WARN_ON(scd_base_addr != 0 &&
673 scd_base_addr != trans_pcie->scd_base_addr);
674
22dc3c95
JB
675 /* reset context data, TX status and translation data */
676 iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
677 SCD_CONTEXT_MEM_LOWER_BOUND,
678 NULL, clear_dwords);
f02831be
EG
679
680 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
681 trans_pcie->scd_bc_tbls.dma >> 10);
682
683 /* The chain extension of the SCD doesn't work well. This feature is
684 * enabled by default by the HW, so we need to disable it manually.
685 */
686 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
687
688 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
689 trans_pcie->cmd_fifo);
690
691 /* Activate all Tx DMA/FIFO channels */
692 iwl_pcie_txq_set_sched(trans, IWL_MASK(0, 7));
693
694 /* Enable DMA channel */
695 for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
696 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
697 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
698 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
699
700 /* Update FH chicken bits */
701 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
702 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
703 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
704
705 /* Enable L1-Active */
706 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
707 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
708}
709
ddaf5a5b
JB
710void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
711{
712 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
713 int txq_id;
714
715 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
716 txq_id++) {
717 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
718
719 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
720 txq->q.dma_addr >> 8);
721 iwl_pcie_txq_unmap(trans, txq_id);
722 txq->q.read_ptr = 0;
723 txq->q.write_ptr = 0;
724 }
725
726 /* Tell NIC where to find the "keep warm" buffer */
727 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
728 trans_pcie->kw.dma >> 4);
729
730 iwl_pcie_tx_start(trans, trans_pcie->scd_base_addr);
731}
732
f02831be
EG
733/*
734 * iwl_pcie_tx_stop - Stop all Tx DMA channels
735 */
736int iwl_pcie_tx_stop(struct iwl_trans *trans)
737{
738 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
739 int ch, txq_id, ret;
740 unsigned long flags;
741
742 /* Turn off all Tx DMA fifos */
743 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
744
745 iwl_pcie_txq_set_sched(trans, 0);
746
747 /* Stop each Tx DMA channel, and wait for it to be idle */
748 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
749 iwl_write_direct32(trans,
750 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
751 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
752 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
753 if (ret < 0)
754 IWL_ERR(trans,
755 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
756 ch,
757 iwl_read_direct32(trans,
758 FH_TSSR_TX_STATUS_REG));
759 }
760 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
761
762 if (!trans_pcie->txq) {
763 IWL_WARN(trans,
764 "Stopping tx queues that aren't allocated...\n");
765 return 0;
766 }
767
768 /* Unmap DMA from host system and free skb's */
769 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
770 txq_id++)
771 iwl_pcie_txq_unmap(trans, txq_id);
772
773 return 0;
774}
775
776/*
777 * iwl_trans_tx_free - Free TXQ Context
778 *
779 * Destroy all TX DMA queues and structures
780 */
781void iwl_pcie_tx_free(struct iwl_trans *trans)
782{
783 int txq_id;
784 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
785
786 /* Tx queues */
787 if (trans_pcie->txq) {
788 for (txq_id = 0;
789 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
790 iwl_pcie_txq_free(trans, txq_id);
791 }
792
793 kfree(trans_pcie->txq);
794 trans_pcie->txq = NULL;
795
796 iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);
797
798 iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
799}
800
801/*
802 * iwl_pcie_tx_alloc - allocate TX context
803 * Allocate all Tx DMA structures and initialize them
804 */
805static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
806{
807 int ret;
808 int txq_id, slots_num;
809 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
810
811 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
812 sizeof(struct iwlagn_scd_bc_tbl);
813
814 /*It is not allowed to alloc twice, so warn when this happens.
815 * We cannot rely on the previous allocation, so free and fail */
816 if (WARN_ON(trans_pcie->txq)) {
817 ret = -EINVAL;
818 goto error;
819 }
820
821 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
822 scd_bc_tbls_size);
823 if (ret) {
824 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
825 goto error;
826 }
827
828 /* Alloc keep-warm buffer */
829 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
830 if (ret) {
831 IWL_ERR(trans, "Keep Warm allocation failed\n");
832 goto error;
833 }
834
835 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
836 sizeof(struct iwl_txq), GFP_KERNEL);
837 if (!trans_pcie->txq) {
838 IWL_ERR(trans, "Not enough memory for txq\n");
2ab9ba0f 839 ret = -ENOMEM;
f02831be
EG
840 goto error;
841 }
842
843 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
844 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
845 txq_id++) {
846 slots_num = (txq_id == trans_pcie->cmd_queue) ?
847 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
848 ret = iwl_pcie_txq_alloc(trans, &trans_pcie->txq[txq_id],
849 slots_num, txq_id);
850 if (ret) {
851 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
852 goto error;
853 }
854 }
855
856 return 0;
857
858error:
859 iwl_pcie_tx_free(trans);
860
861 return ret;
862}
863int iwl_pcie_tx_init(struct iwl_trans *trans)
864{
865 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
866 int ret;
867 int txq_id, slots_num;
868 unsigned long flags;
869 bool alloc = false;
870
871 if (!trans_pcie->txq) {
872 ret = iwl_pcie_tx_alloc(trans);
873 if (ret)
874 goto error;
875 alloc = true;
876 }
877
878 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
879
880 /* Turn off all Tx DMA fifos */
881 iwl_write_prph(trans, SCD_TXFACT, 0);
882
883 /* Tell NIC where to find the "keep warm" buffer */
884 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
885 trans_pcie->kw.dma >> 4);
886
887 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
888
889 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
890 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
891 txq_id++) {
892 slots_num = (txq_id == trans_pcie->cmd_queue) ?
893 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
894 ret = iwl_pcie_txq_init(trans, &trans_pcie->txq[txq_id],
895 slots_num, txq_id);
896 if (ret) {
897 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
898 goto error;
899 }
900 }
901
902 return 0;
903error:
904 /*Upon error, free only if we allocated something */
905 if (alloc)
906 iwl_pcie_tx_free(trans);
907 return ret;
908}
909
910static inline void iwl_pcie_txq_progress(struct iwl_trans_pcie *trans_pcie,
911 struct iwl_txq *txq)
912{
913 if (!trans_pcie->wd_timeout)
914 return;
915
916 /*
917 * if empty delete timer, otherwise move timer forward
918 * since we're making progress on this queue
919 */
920 if (txq->q.read_ptr == txq->q.write_ptr)
921 del_timer(&txq->stuck_timer);
922 else
923 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
924}
925
926/* Frees buffers until index _not_ inclusive */
f6d497cd
EG
927void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
928 struct sk_buff_head *skbs)
f02831be
EG
929{
930 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
931 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
f6d497cd
EG
932 /* n_bd is usually 256 => n_bd - 1 = 0xff */
933 int tfd_num = ssn & (txq->q.n_bd - 1);
f02831be
EG
934 struct iwl_queue *q = &txq->q;
935 int last_to_free;
f02831be
EG
936
937 /* This function is not meant to release cmd queue*/
938 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
f6d497cd 939 return;
214d14d4 940
2bfb5092 941 spin_lock_bh(&txq->lock);
f6d497cd 942
b967613d
EG
943 if (!txq->active) {
944 IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
945 txq_id, ssn);
946 goto out;
947 }
948
f6d497cd
EG
949 if (txq->q.read_ptr == tfd_num)
950 goto out;
951
952 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
953 txq_id, txq->q.read_ptr, tfd_num, ssn);
214d14d4 954
f02831be
EG
955 /*Since we free until index _not_ inclusive, the one before index is
956 * the last we will free. This one must be used */
f6d497cd 957 last_to_free = iwl_queue_dec_wrap(tfd_num, q->n_bd);
f02831be 958
6ca6ebc1 959 if (!iwl_queue_used(q, last_to_free)) {
f02831be
EG
960 IWL_ERR(trans,
961 "%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
962 __func__, txq_id, last_to_free, q->n_bd,
963 q->write_ptr, q->read_ptr);
f6d497cd 964 goto out;
214d14d4
JB
965 }
966
f02831be 967 if (WARN_ON(!skb_queue_empty(skbs)))
f6d497cd 968 goto out;
214d14d4 969
f02831be 970 for (;
f6d497cd 971 q->read_ptr != tfd_num;
f02831be 972 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
214d14d4 973
f02831be
EG
974 if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL))
975 continue;
214d14d4 976
f02831be 977 __skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb);
214d14d4 978
f02831be 979 txq->entries[txq->q.read_ptr].skb = NULL;
fd4abac5 980
f02831be 981 iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
fd4abac5 982
98891754 983 iwl_pcie_txq_free_tfd(trans, txq);
f02831be 984 }
fd4abac5 985
f02831be
EG
986 iwl_pcie_txq_progress(trans_pcie, txq);
987
f6d497cd
EG
988 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
989 iwl_wake_queue(trans, txq);
990out:
2bfb5092 991 spin_unlock_bh(&txq->lock);
1053d35f
RR
992}
993
f02831be
EG
994/*
995 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
996 *
997 * When FW advances 'R' index, all entries between old and new 'R' index
998 * need to be reclaimed. As result, some free space forms. If there is
999 * enough free space (> low mark), wake the stack that feeds us.
1000 */
1001static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
48d42c42 1002{
f02831be
EG
1003 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1004 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1005 struct iwl_queue *q = &txq->q;
1006 int nfreed = 0;
48d42c42 1007
f02831be 1008 lockdep_assert_held(&txq->lock);
48d42c42 1009
6ca6ebc1 1010 if ((idx >= q->n_bd) || (!iwl_queue_used(q, idx))) {
f02831be
EG
1011 IWL_ERR(trans,
1012 "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
1013 __func__, txq_id, idx, q->n_bd,
1014 q->write_ptr, q->read_ptr);
1015 return;
1016 }
48d42c42 1017
f02831be
EG
1018 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
1019 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
48d42c42 1020
f02831be
EG
1021 if (nfreed++ > 0) {
1022 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1023 idx, q->write_ptr, q->read_ptr);
2a988e98 1024 iwl_trans_fw_error(trans);
f02831be
EG
1025 }
1026 }
1027
1028 iwl_pcie_txq_progress(trans_pcie, txq);
48d42c42
EG
1029}
1030
f02831be 1031static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1ce8658c 1032 u16 txq_id)
48d42c42 1033{
20d3b647 1034 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
1035 u32 tbl_dw_addr;
1036 u32 tbl_dw;
1037 u16 scd_q2ratid;
1038
1039 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
1040
105183b1 1041 tbl_dw_addr = trans_pcie->scd_base_addr +
48d42c42
EG
1042 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
1043
4fd442db 1044 tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
48d42c42
EG
1045
1046 if (txq_id & 0x1)
1047 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1048 else
1049 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1050
4fd442db 1051 iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
48d42c42
EG
1052
1053 return 0;
1054}
1055
f02831be
EG
1056static inline void iwl_pcie_txq_set_inactive(struct iwl_trans *trans,
1057 u16 txq_id)
48d42c42
EG
1058{
1059 /* Simply stop the queue, but don't change any configuration;
1060 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
1042db2a 1061 iwl_write_prph(trans,
48d42c42
EG
1062 SCD_QUEUE_STATUS_BITS(txq_id),
1063 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
1064 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
1065}
1066
bd5f6a34
EG
1067/* Receiver address (actually, Rx station's index into station table),
1068 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
1069#define BUILD_RAxTID(sta_id, tid) (((sta_id) << 4) + (tid))
1070
f02831be
EG
1071void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, int fifo,
1072 int sta_id, int tid, int frame_limit, u16 ssn)
48d42c42 1073{
9eae88fa 1074 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
4beaf6c2 1075
9eae88fa
JB
1076 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
1077 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
48d42c42 1078
48d42c42 1079 /* Stop this Tx queue before configuring it */
f02831be 1080 iwl_pcie_txq_set_inactive(trans, txq_id);
48d42c42 1081
4beaf6c2
EG
1082 /* Set this queue as a chain-building queue unless it is CMD queue */
1083 if (txq_id != trans_pcie->cmd_queue)
1084 iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id));
1085
1086 /* If this queue is mapped to a certain station: it is an AGG queue */
881acd89 1087 if (sta_id >= 0) {
4beaf6c2 1088 u16 ra_tid = BUILD_RAxTID(sta_id, tid);
48d42c42 1089
4beaf6c2 1090 /* Map receiver-address / traffic-ID to this queue */
f02831be 1091 iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
48d42c42 1092
4beaf6c2
EG
1093 /* enable aggregations for the queue */
1094 iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
68972c46 1095 trans_pcie->txq[txq_id].ampdu = true;
1ce8658c
EG
1096 } else {
1097 /*
1098 * disable aggregations for the queue, this will also make the
1099 * ra_tid mapping configuration irrelevant since it is now a
1100 * non-AGG queue.
1101 */
1102 iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id));
f4772520
EG
1103
1104 ssn = trans_pcie->txq[txq_id].q.read_ptr;
4beaf6c2 1105 }
48d42c42
EG
1106
1107 /* Place first TFD at index corresponding to start sequence number.
1108 * Assumes that ssn_idx is valid (!= 0xFFF) */
822e8b2a
EG
1109 trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
1110 trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
1ce8658c
EG
1111
1112 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
1113 (ssn & 0xff) | (txq_id << 8));
1114 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
48d42c42
EG
1115
1116 /* Set up Tx window size and frame limit for this queue */
4fd442db 1117 iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
4beaf6c2 1118 SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
4fd442db 1119 iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
9eae88fa
JB
1120 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1121 ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1122 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1123 ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1124 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
48d42c42 1125
48d42c42 1126 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
1ce8658c
EG
1127 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
1128 (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
1129 (fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
1130 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
1131 SCD_QUEUE_STTS_REG_MSK);
b967613d 1132 trans_pcie->txq[txq_id].active = true;
1ce8658c
EG
1133 IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d WrPtr: %d\n",
1134 txq_id, fifo, ssn & 0xff);
4beaf6c2
EG
1135}
1136
f02831be 1137void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id)
288712a6 1138{
8ad71bef 1139 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
986ea6c9
EG
1140 u32 stts_addr = trans_pcie->scd_base_addr +
1141 SCD_TX_STTS_QUEUE_OFFSET(txq_id);
1142 static const u32 zero_val[4] = {};
288712a6 1143
9eae88fa
JB
1144 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
1145 WARN_ONCE(1, "queue %d not used", txq_id);
1146 return;
48d42c42
EG
1147 }
1148
f02831be 1149 iwl_pcie_txq_set_inactive(trans, txq_id);
ac928f8d 1150
4fd442db
EG
1151 iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
1152 ARRAY_SIZE(zero_val));
986ea6c9 1153
990aa6d7 1154 iwl_pcie_txq_unmap(trans, txq_id);
68972c46 1155 trans_pcie->txq[txq_id].ampdu = false;
6c3fd3f0 1156
1ce8658c 1157 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
48d42c42
EG
1158}
1159
fd4abac5
TW
1160/*************** HOST COMMAND QUEUE FUNCTIONS *****/
1161
990aa6d7 1162/*
f02831be 1163 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
fd4abac5 1164 * @priv: device private data point
e89044d7 1165 * @cmd: a pointer to the ucode command structure
fd4abac5 1166 *
e89044d7
EP
1167 * The function returns < 0 values to indicate the operation
1168 * failed. On success, it returns the index (>= 0) of command in the
fd4abac5
TW
1169 * command queue.
1170 */
f02831be
EG
1171static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
1172 struct iwl_host_cmd *cmd)
fd4abac5 1173{
8ad71bef 1174 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1175 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
fd4abac5 1176 struct iwl_queue *q = &txq->q;
c2acea8e
JB
1177 struct iwl_device_cmd *out_cmd;
1178 struct iwl_cmd_meta *out_meta;
f4feb8ac 1179 void *dup_buf = NULL;
fd4abac5 1180 dma_addr_t phys_addr;
f4feb8ac 1181 int idx;
38c0f334 1182 u16 copy_size, cmd_size, scratch_size;
4ce7cc2b
JB
1183 bool had_nocopy = false;
1184 int i;
96791422 1185 u32 cmd_pos;
1afbfb60
JB
1186 const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
1187 u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
fd4abac5 1188
4ce7cc2b
JB
1189 copy_size = sizeof(out_cmd->hdr);
1190 cmd_size = sizeof(out_cmd->hdr);
1191
1192 /* need one for the header if the first is NOCOPY */
1afbfb60 1193 BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
4ce7cc2b 1194
1afbfb60 1195 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
8a964f44
JB
1196 cmddata[i] = cmd->data[i];
1197 cmdlen[i] = cmd->len[i];
1198
4ce7cc2b
JB
1199 if (!cmd->len[i])
1200 continue;
8a964f44 1201
38c0f334
JB
1202 /* need at least IWL_HCMD_SCRATCHBUF_SIZE copied */
1203 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1204 int copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
8a964f44
JB
1205
1206 if (copy > cmdlen[i])
1207 copy = cmdlen[i];
1208 cmdlen[i] -= copy;
1209 cmddata[i] += copy;
1210 copy_size += copy;
1211 }
1212
4ce7cc2b
JB
1213 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
1214 had_nocopy = true;
f4feb8ac
JB
1215 if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
1216 idx = -EINVAL;
1217 goto free_dup_buf;
1218 }
1219 } else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
1220 /*
1221 * This is also a chunk that isn't copied
1222 * to the static buffer so set had_nocopy.
1223 */
1224 had_nocopy = true;
1225
1226 /* only allowed once */
1227 if (WARN_ON(dup_buf)) {
1228 idx = -EINVAL;
1229 goto free_dup_buf;
1230 }
1231
8a964f44 1232 dup_buf = kmemdup(cmddata[i], cmdlen[i],
f4feb8ac
JB
1233 GFP_ATOMIC);
1234 if (!dup_buf)
1235 return -ENOMEM;
4ce7cc2b
JB
1236 } else {
1237 /* NOCOPY must not be followed by normal! */
f4feb8ac
JB
1238 if (WARN_ON(had_nocopy)) {
1239 idx = -EINVAL;
1240 goto free_dup_buf;
1241 }
8a964f44 1242 copy_size += cmdlen[i];
4ce7cc2b
JB
1243 }
1244 cmd_size += cmd->len[i];
1245 }
fd4abac5 1246
3e41ace5
JB
1247 /*
1248 * If any of the command structures end up being larger than
4ce7cc2b
JB
1249 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
1250 * allocated into separate TFDs, then we will need to
1251 * increase the size of the buffers.
3e41ace5 1252 */
2a79e45e
JB
1253 if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
1254 "Command %s (%#x) is too large (%d bytes)\n",
990aa6d7 1255 get_cmd_string(trans_pcie, cmd->id), cmd->id, copy_size)) {
f4feb8ac
JB
1256 idx = -EINVAL;
1257 goto free_dup_buf;
1258 }
fd4abac5 1259
015c15e1 1260 spin_lock_bh(&txq->lock);
3598e177 1261
c2acea8e 1262 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
015c15e1 1263 spin_unlock_bh(&txq->lock);
3598e177 1264
6d8f6eeb 1265 IWL_ERR(trans, "No space in command queue\n");
0e781842 1266 iwl_op_mode_cmd_queue_full(trans->op_mode);
f4feb8ac
JB
1267 idx = -ENOSPC;
1268 goto free_dup_buf;
fd4abac5
TW
1269 }
1270
4ce7cc2b 1271 idx = get_cmd_index(q, q->write_ptr);
bf8440e6
JB
1272 out_cmd = txq->entries[idx].cmd;
1273 out_meta = &txq->entries[idx].meta;
c2acea8e 1274
8ce73f3a 1275 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
c2acea8e
JB
1276 if (cmd->flags & CMD_WANT_SKB)
1277 out_meta->source = cmd;
fd4abac5 1278
4ce7cc2b 1279 /* set up the header */
fd4abac5 1280
4ce7cc2b 1281 out_cmd->hdr.cmd = cmd->id;
fd4abac5 1282 out_cmd->hdr.flags = 0;
cefeaa5f 1283 out_cmd->hdr.sequence =
c6f600fc 1284 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
cefeaa5f 1285 INDEX_TO_SEQ(q->write_ptr));
4ce7cc2b
JB
1286
1287 /* and copy the data that needs to be copied */
96791422 1288 cmd_pos = offsetof(struct iwl_device_cmd, payload);
8a964f44 1289 copy_size = sizeof(out_cmd->hdr);
1afbfb60 1290 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
8a964f44
JB
1291 int copy = 0;
1292
cc904c71 1293 if (!cmd->len[i])
4ce7cc2b 1294 continue;
8a964f44 1295
38c0f334
JB
1296 /* need at least IWL_HCMD_SCRATCHBUF_SIZE copied */
1297 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1298 copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
8a964f44
JB
1299
1300 if (copy > cmd->len[i])
1301 copy = cmd->len[i];
1302 }
1303
1304 /* copy everything if not nocopy/dup */
1305 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1306 IWL_HCMD_DFL_DUP)))
1307 copy = cmd->len[i];
1308
1309 if (copy) {
1310 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1311 cmd_pos += copy;
1312 copy_size += copy;
1313 }
96791422
EG
1314 }
1315
d9fb6465 1316 IWL_DEBUG_HC(trans,
20d3b647 1317 "Sending command %s (#%x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
990aa6d7 1318 get_cmd_string(trans_pcie, out_cmd->hdr.cmd),
20d3b647
JB
1319 out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence),
1320 cmd_size, q->write_ptr, idx, trans_pcie->cmd_queue);
4ce7cc2b 1321
38c0f334
JB
1322 /* start the TFD with the scratchbuf */
1323 scratch_size = min_t(int, copy_size, IWL_HCMD_SCRATCHBUF_SIZE);
1324 memcpy(&txq->scratchbufs[q->write_ptr], &out_cmd->hdr, scratch_size);
1325 iwl_pcie_txq_build_tfd(trans, txq,
1326 iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr),
1327 scratch_size, 1);
1328
1329 /* map first command fragment, if any remains */
1330 if (copy_size > scratch_size) {
1331 phys_addr = dma_map_single(trans->dev,
1332 ((u8 *)&out_cmd->hdr) + scratch_size,
1333 copy_size - scratch_size,
1334 DMA_TO_DEVICE);
1335 if (dma_mapping_error(trans->dev, phys_addr)) {
1336 iwl_pcie_tfd_unmap(trans, out_meta,
1337 &txq->tfds[q->write_ptr]);
1338 idx = -ENOMEM;
1339 goto out;
1340 }
8a964f44 1341
38c0f334
JB
1342 iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
1343 copy_size - scratch_size, 0);
2c46f72e
JB
1344 }
1345
8a964f44 1346 /* map the remaining (adjusted) nocopy/dup fragments */
1afbfb60 1347 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
8a964f44 1348 const void *data = cmddata[i];
f4feb8ac 1349
8a964f44 1350 if (!cmdlen[i])
4ce7cc2b 1351 continue;
f4feb8ac
JB
1352 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1353 IWL_HCMD_DFL_DUP)))
4ce7cc2b 1354 continue;
f4feb8ac
JB
1355 if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
1356 data = dup_buf;
1357 phys_addr = dma_map_single(trans->dev, (void *)data,
98891754 1358 cmdlen[i], DMA_TO_DEVICE);
1042db2a 1359 if (dma_mapping_error(trans->dev, phys_addr)) {
f02831be 1360 iwl_pcie_tfd_unmap(trans, out_meta,
98891754 1361 &txq->tfds[q->write_ptr]);
4ce7cc2b
JB
1362 idx = -ENOMEM;
1363 goto out;
1364 }
1365
8a964f44 1366 iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], 0);
4ce7cc2b 1367 }
df833b1d 1368
afaf6b57 1369 out_meta->flags = cmd->flags;
f4feb8ac
JB
1370 if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1371 kfree(txq->entries[idx].free_buf);
1372 txq->entries[idx].free_buf = dup_buf;
2c46f72e
JB
1373
1374 txq->need_update = 1;
1375
8a964f44 1376 trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr);
df833b1d 1377
7c5ba4a8
JB
1378 /* start timer if queue currently empty */
1379 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1380 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1381
fd4abac5
TW
1382 /* Increment and update queue's write index */
1383 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
990aa6d7 1384 iwl_pcie_txq_inc_wr_ptr(trans, txq);
fd4abac5 1385
2c46f72e 1386 out:
015c15e1 1387 spin_unlock_bh(&txq->lock);
f4feb8ac
JB
1388 free_dup_buf:
1389 if (idx < 0)
1390 kfree(dup_buf);
7bfedc59 1391 return idx;
fd4abac5
TW
1392}
1393
990aa6d7
EG
1394/*
1395 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
17b88929 1396 * @rxb: Rx buffer to reclaim
247c61d6
EG
1397 * @handler_status: return value of the handler of the command
1398 * (put in setup_rx_handlers)
17b88929
TW
1399 *
1400 * If an Rx buffer has an async callback associated with it the callback
1401 * will be executed. The attached skb (if present) will only be freed
1402 * if the callback returns 1
1403 */
990aa6d7
EG
1404void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1405 struct iwl_rx_cmd_buffer *rxb, int handler_status)
17b88929 1406{
2f301227 1407 struct iwl_rx_packet *pkt = rxb_addr(rxb);
17b88929
TW
1408 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1409 int txq_id = SEQ_TO_QUEUE(sequence);
1410 int index = SEQ_TO_INDEX(sequence);
17b88929 1411 int cmd_index;
c2acea8e
JB
1412 struct iwl_device_cmd *cmd;
1413 struct iwl_cmd_meta *meta;
8ad71bef 1414 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1415 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
17b88929
TW
1416
1417 /* If a Tx command is being handled and it isn't in the actual
1418 * command queue then there a command routing bug has been introduced
1419 * in the queue management code. */
c6f600fc 1420 if (WARN(txq_id != trans_pcie->cmd_queue,
13bb9483 1421 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
20d3b647
JB
1422 txq_id, trans_pcie->cmd_queue, sequence,
1423 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
1424 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
3e10caeb 1425 iwl_print_hex_error(trans, pkt, 32);
55d6a3cd 1426 return;
01ef9323 1427 }
17b88929 1428
2bfb5092 1429 spin_lock_bh(&txq->lock);
015c15e1 1430
4ce7cc2b 1431 cmd_index = get_cmd_index(&txq->q, index);
bf8440e6
JB
1432 cmd = txq->entries[cmd_index].cmd;
1433 meta = &txq->entries[cmd_index].meta;
17b88929 1434
98891754 1435 iwl_pcie_tfd_unmap(trans, meta, &txq->tfds[index]);
c33de625 1436
17b88929 1437 /* Input error checking is done when commands are added to queue. */
c2acea8e 1438 if (meta->flags & CMD_WANT_SKB) {
48a2d66f 1439 struct page *p = rxb_steal_page(rxb);
65b94a4a 1440
65b94a4a
JB
1441 meta->source->resp_pkt = pkt;
1442 meta->source->_rx_page_addr = (unsigned long)page_address(p);
b2cf410c 1443 meta->source->_rx_page_order = trans_pcie->rx_page_order;
247c61d6 1444 meta->source->handler_status = handler_status;
247c61d6 1445 }
2624e96c 1446
f02831be 1447 iwl_pcie_cmdq_reclaim(trans, txq_id, index);
17b88929 1448
c2acea8e 1449 if (!(meta->flags & CMD_ASYNC)) {
eb7ff77e 1450 if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
05c89b91
WYG
1451 IWL_WARN(trans,
1452 "HCMD_ACTIVE already clear for command %s\n",
990aa6d7 1453 get_cmd_string(trans_pcie, cmd->hdr.cmd));
05c89b91 1454 }
eb7ff77e 1455 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
6d8f6eeb 1456 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
990aa6d7 1457 get_cmd_string(trans_pcie, cmd->hdr.cmd));
f946b529 1458 wake_up(&trans_pcie->wait_command_queue);
17b88929 1459 }
3598e177 1460
dd487449 1461 meta->flags = 0;
3598e177 1462
2bfb5092 1463 spin_unlock_bh(&txq->lock);
17b88929 1464}
253a634c 1465
9439eac7
JB
1466#define HOST_COMPLETE_TIMEOUT (2 * HZ)
1467#define COMMAND_POKE_TIMEOUT (HZ / 10)
253a634c 1468
f02831be
EG
1469static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
1470 struct iwl_host_cmd *cmd)
253a634c 1471{
d9fb6465 1472 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253a634c
EG
1473 int ret;
1474
1475 /* An asynchronous command can not expect an SKB to be set. */
1476 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
1477 return -EINVAL;
1478
f02831be 1479 ret = iwl_pcie_enqueue_hcmd(trans, cmd);
253a634c 1480 if (ret < 0) {
721c32f7 1481 IWL_ERR(trans,
b36b110c 1482 "Error sending %s: enqueue_hcmd failed: %d\n",
990aa6d7 1483 get_cmd_string(trans_pcie, cmd->id), ret);
253a634c
EG
1484 return ret;
1485 }
1486 return 0;
1487}
1488
f02831be
EG
1489static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
1490 struct iwl_host_cmd *cmd)
253a634c 1491{
8ad71bef 1492 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253a634c
EG
1493 int cmd_idx;
1494 int ret;
9439eac7 1495 int timeout = HOST_COMPLETE_TIMEOUT;
253a634c 1496
6d8f6eeb 1497 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
990aa6d7 1498 get_cmd_string(trans_pcie, cmd->id));
253a634c 1499
eb7ff77e
AN
1500 if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
1501 &trans->status),
bcbb8c9c
JB
1502 "Command %s: a command is already active!\n",
1503 get_cmd_string(trans_pcie, cmd->id)))
2cc39c94 1504 return -EIO;
2cc39c94 1505
6d8f6eeb 1506 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
990aa6d7 1507 get_cmd_string(trans_pcie, cmd->id));
253a634c 1508
f02831be 1509 cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
253a634c
EG
1510 if (cmd_idx < 0) {
1511 ret = cmd_idx;
eb7ff77e 1512 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
721c32f7 1513 IWL_ERR(trans,
b36b110c 1514 "Error sending %s: enqueue_hcmd failed: %d\n",
990aa6d7 1515 get_cmd_string(trans_pcie, cmd->id), ret);
253a634c
EG
1516 return ret;
1517 }
1518
9439eac7
JB
1519 while (timeout > 0) {
1520 unsigned long flags;
1521
1522 timeout -= COMMAND_POKE_TIMEOUT;
1523 ret = wait_event_timeout(trans_pcie->wait_command_queue,
eb7ff77e
AN
1524 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
1525 &trans->status),
9439eac7
JB
1526 COMMAND_POKE_TIMEOUT);
1527 if (ret)
1528 break;
1529 /* poke the device - it may have lost the command */
1530 if (iwl_trans_grab_nic_access(trans, true, &flags)) {
1531 iwl_trans_release_nic_access(trans, &flags);
1532 IWL_DEBUG_INFO(trans,
1533 "Tried to wake NIC for command %s\n",
1534 get_cmd_string(trans_pcie, cmd->id));
1535 } else {
1536 IWL_ERR(trans, "Failed to poke NIC for command %s\n",
1537 get_cmd_string(trans_pcie, cmd->id));
1538 break;
1539 }
1540 }
1541
253a634c 1542 if (!ret) {
6dde8c48
JB
1543 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
1544 struct iwl_queue *q = &txq->q;
d10630af 1545
6dde8c48
JB
1546 IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
1547 get_cmd_string(trans_pcie, cmd->id),
1548 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
253a634c 1549
6dde8c48
JB
1550 IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1551 q->read_ptr, q->write_ptr);
d10630af 1552
eb7ff77e 1553 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
6dde8c48
JB
1554 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1555 get_cmd_string(trans_pcie, cmd->id));
1556 ret = -ETIMEDOUT;
42550a53 1557
2a988e98 1558 iwl_trans_fw_error(trans);
42550a53 1559
6dde8c48 1560 goto cancel;
253a634c
EG
1561 }
1562
eb7ff77e 1563 if (test_bit(STATUS_FW_ERROR, &trans->status)) {
d18aa87f 1564 IWL_ERR(trans, "FW error in SYNC CMD %s\n",
990aa6d7 1565 get_cmd_string(trans_pcie, cmd->id));
b656fa33 1566 dump_stack();
d18aa87f
JB
1567 ret = -EIO;
1568 goto cancel;
1569 }
1570
1094fa26 1571 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
eb7ff77e 1572 test_bit(STATUS_RFKILL, &trans->status)) {
f946b529
EG
1573 IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
1574 ret = -ERFKILL;
1575 goto cancel;
1576 }
1577
65b94a4a 1578 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
6d8f6eeb 1579 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
990aa6d7 1580 get_cmd_string(trans_pcie, cmd->id));
253a634c
EG
1581 ret = -EIO;
1582 goto cancel;
1583 }
1584
1585 return 0;
1586
1587cancel:
1588 if (cmd->flags & CMD_WANT_SKB) {
1589 /*
1590 * Cancel the CMD_WANT_SKB flag for the cmd in the
1591 * TX cmd queue. Otherwise in case the cmd comes
1592 * in later, it will possibly set an invalid
1593 * address (cmd->meta.source).
1594 */
bf8440e6
JB
1595 trans_pcie->txq[trans_pcie->cmd_queue].
1596 entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
253a634c 1597 }
9cac4943 1598
65b94a4a
JB
1599 if (cmd->resp_pkt) {
1600 iwl_free_resp(cmd);
1601 cmd->resp_pkt = NULL;
253a634c
EG
1602 }
1603
1604 return ret;
1605}
1606
f02831be 1607int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c 1608{
4f59334b 1609 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
eb7ff77e 1610 test_bit(STATUS_RFKILL, &trans->status)) {
754d7d9e
EG
1611 IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
1612 cmd->id);
f946b529 1613 return -ERFKILL;
754d7d9e 1614 }
f946b529 1615
253a634c 1616 if (cmd->flags & CMD_ASYNC)
f02831be 1617 return iwl_pcie_send_hcmd_async(trans, cmd);
253a634c 1618
f946b529 1619 /* We still can fail on RFKILL that can be asserted while we wait */
f02831be 1620 return iwl_pcie_send_hcmd_sync(trans, cmd);
253a634c
EG
1621}
1622
f02831be
EG
1623int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1624 struct iwl_device_cmd *dev_cmd, int txq_id)
a0eaad71 1625{
8ad71bef 1626 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
f02831be
EG
1627 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1628 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
1629 struct iwl_cmd_meta *out_meta;
1630 struct iwl_txq *txq;
1631 struct iwl_queue *q;
38c0f334
JB
1632 dma_addr_t tb0_phys, tb1_phys, scratch_phys;
1633 void *tb1_addr;
1634 u16 len, tb1_len, tb2_len;
f02831be
EG
1635 u8 wait_write_ptr = 0;
1636 __le16 fc = hdr->frame_control;
1637 u8 hdr_len = ieee80211_hdrlen(fc);
68972c46 1638 u16 wifi_seq;
f02831be
EG
1639
1640 txq = &trans_pcie->txq[txq_id];
1641 q = &txq->q;
a0eaad71 1642
961de6a5
JB
1643 if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
1644 "TX on unused queue %d\n", txq_id))
f02831be 1645 return -EINVAL;
39644e9a 1646
f02831be 1647 spin_lock(&txq->lock);
015c15e1 1648
f02831be
EG
1649 /* In AGG mode, the index in the ring must correspond to the WiFi
1650 * sequence number. This is a HW requirements to help the SCD to parse
1651 * the BA.
1652 * Check here that the packets are in the right place on the ring.
1653 */
9a886586 1654 wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1092b9bc 1655 WARN_ONCE(txq->ampdu &&
68972c46 1656 (wifi_seq & 0xff) != q->write_ptr,
f02831be
EG
1657 "Q: %d WiFi Seq %d tfdNum %d",
1658 txq_id, wifi_seq, q->write_ptr);
f02831be
EG
1659
1660 /* Set up driver data for this TFD */
1661 txq->entries[q->write_ptr].skb = skb;
1662 txq->entries[q->write_ptr].cmd = dev_cmd;
1663
f02831be
EG
1664 dev_cmd->hdr.sequence =
1665 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1666 INDEX_TO_SEQ(q->write_ptr)));
1667
38c0f334
JB
1668 tb0_phys = iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr);
1669 scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
1670 offsetof(struct iwl_tx_cmd, scratch);
1671
1672 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1673 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1674
f02831be
EG
1675 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1676 out_meta = &txq->entries[q->write_ptr].meta;
a0eaad71 1677
f02831be 1678 /*
38c0f334
JB
1679 * The second TB (tb1) points to the remainder of the TX command
1680 * and the 802.11 header - dword aligned size
1681 * (This calculation modifies the TX command, so do it before the
1682 * setup of the first TB)
f02831be 1683 */
38c0f334
JB
1684 len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
1685 hdr_len - IWL_HCMD_SCRATCHBUF_SIZE;
1092b9bc 1686 tb1_len = ALIGN(len, 4);
f02831be
EG
1687
1688 /* Tell NIC about any 2-byte padding after MAC header */
38c0f334 1689 if (tb1_len != len)
f02831be
EG
1690 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1691
38c0f334
JB
1692 /* The first TB points to the scratchbuf data - min_copy bytes */
1693 memcpy(&txq->scratchbufs[q->write_ptr], &dev_cmd->hdr,
1694 IWL_HCMD_SCRATCHBUF_SIZE);
1695 iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
1696 IWL_HCMD_SCRATCHBUF_SIZE, 1);
f02831be 1697
38c0f334
JB
1698 /* there must be data left over for TB1 or this code must be changed */
1699 BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_HCMD_SCRATCHBUF_SIZE);
1700
1701 /* map the data for TB1 */
1702 tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_HCMD_SCRATCHBUF_SIZE;
1703 tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
1704 if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
1705 goto out_err;
1706 iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, 0);
a0eaad71 1707
38c0f334
JB
1708 /*
1709 * Set up TFD's third entry to point directly to remainder
1710 * of skb, if any (802.11 null frames have no payload).
1711 */
1712 tb2_len = skb->len - hdr_len;
1713 if (tb2_len > 0) {
1714 dma_addr_t tb2_phys = dma_map_single(trans->dev,
1715 skb->data + hdr_len,
1716 tb2_len, DMA_TO_DEVICE);
1717 if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
1718 iwl_pcie_tfd_unmap(trans, out_meta,
1719 &txq->tfds[q->write_ptr]);
f02831be
EG
1720 goto out_err;
1721 }
38c0f334 1722 iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, 0);
f02831be 1723 }
a0eaad71 1724
f02831be
EG
1725 /* Set up entry for this TFD in Tx byte-count array */
1726 iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
a0eaad71 1727
f02831be
EG
1728 trace_iwlwifi_dev_tx(trans->dev, skb,
1729 &txq->tfds[txq->q.write_ptr],
1730 sizeof(struct iwl_tfd),
38c0f334
JB
1731 &dev_cmd->hdr, IWL_HCMD_SCRATCHBUF_SIZE + tb1_len,
1732 skb->data + hdr_len, tb2_len);
f02831be 1733 trace_iwlwifi_dev_tx_data(trans->dev, skb,
38c0f334
JB
1734 skb->data + hdr_len, tb2_len);
1735
1736 if (!ieee80211_has_morefrags(fc)) {
1737 txq->need_update = 1;
1738 } else {
1739 wait_write_ptr = 1;
1740 txq->need_update = 0;
1741 }
7c5ba4a8 1742
f02831be
EG
1743 /* start timer if queue currently empty */
1744 if (txq->need_update && q->read_ptr == q->write_ptr &&
1745 trans_pcie->wd_timeout)
1746 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1747
1748 /* Tell device the write index *just past* this latest filled TFD */
1749 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
1750 iwl_pcie_txq_inc_wr_ptr(trans, txq);
1751
1752 /*
1753 * At this point the frame is "transmitted" successfully
1754 * and we will get a TX status notification eventually,
1755 * regardless of the value of ret. "ret" only indicates
1756 * whether or not we should update the write pointer.
1757 */
1758 if (iwl_queue_space(q) < q->high_mark) {
1759 if (wait_write_ptr) {
1760 txq->need_update = 1;
1761 iwl_pcie_txq_inc_wr_ptr(trans, txq);
1762 } else {
1763 iwl_stop_queue(trans, txq);
1764 }
1765 }
1766 spin_unlock(&txq->lock);
1767 return 0;
1768out_err:
1769 spin_unlock(&txq->lock);
1770 return -1;
a0eaad71 1771}
This page took 0.892107 seconds and 5 git commands to generate.