Commit | Line | Data |
---|---|---|
1053d35f RR |
1 | /****************************************************************************** |
2 | * | |
51368bf7 | 3 | * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved. |
1053d35f RR |
4 | * |
5 | * Portions of this file are derived from the ipw3945 project, as well | |
6 | * as portions of the ieee80211 subsystem header files. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or modify it | |
9 | * under the terms of version 2 of the GNU General Public License as | |
10 | * published by the Free Software Foundation. | |
11 | * | |
12 | * This program is distributed in the hope that it will be useful, but WITHOUT | |
13 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
14 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
15 | * more details. | |
16 | * | |
17 | * You should have received a copy of the GNU General Public License along with | |
18 | * this program; if not, write to the Free Software Foundation, Inc., | |
19 | * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA | |
20 | * | |
21 | * The full GNU General Public License is included in this distribution in the | |
22 | * file called LICENSE. | |
23 | * | |
24 | * Contact Information: | |
759ef89f | 25 | * Intel Linux Wireless <ilw@linux.intel.com> |
1053d35f RR |
26 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
27 | * | |
28 | *****************************************************************************/ | |
fd4abac5 | 29 | #include <linux/etherdevice.h> |
5a0e3ad6 | 30 | #include <linux/slab.h> |
253a634c | 31 | #include <linux/sched.h> |
253a634c | 32 | |
522376d2 EG |
33 | #include "iwl-debug.h" |
34 | #include "iwl-csr.h" | |
35 | #include "iwl-prph.h" | |
1053d35f | 36 | #include "iwl-io.h" |
ed277c93 | 37 | #include "iwl-op-mode.h" |
6468a01a | 38 | #include "internal.h" |
6238b008 | 39 | /* FIXME: need to abstract out TX command (once we know what it looks like) */ |
1023fdc4 | 40 | #include "dvm/commands.h" |
1053d35f | 41 | |
522376d2 EG |
42 | #define IWL_TX_CRC_SIZE 4 |
43 | #define IWL_TX_DELIMITER_SIZE 4 | |
44 | ||
f02831be EG |
45 | /*************** DMA-QUEUE-GENERAL-FUNCTIONS ***** |
46 | * DMA services | |
47 | * | |
48 | * Theory of operation | |
49 | * | |
50 | * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer | |
51 | * of buffer descriptors, each of which points to one or more data buffers for | |
52 | * the device to read from or fill. Driver and device exchange status of each | |
53 | * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty | |
54 | * entries in each circular buffer, to protect against confusing empty and full | |
55 | * queue states. | |
56 | * | |
57 | * The device reads or writes the data in the queues via the device's several | |
58 | * DMA/FIFO channels. Each queue is mapped to a single DMA channel. | |
59 | * | |
60 | * For Tx queue, there are low mark and high mark limits. If, after queuing | |
61 | * the packet for Tx, free space become < low mark, Tx queue stopped. When | |
62 | * reclaiming packets (on 'tx done IRQ), if free space become > high mark, | |
63 | * Tx queue resumed. | |
64 | * | |
65 | ***************************************************/ | |
66 | static int iwl_queue_space(const struct iwl_queue *q) | |
67 | { | |
a9b29246 IY |
68 | unsigned int max; |
69 | unsigned int used; | |
f02831be | 70 | |
a9b29246 IY |
71 | /* |
72 | * To avoid ambiguity between empty and completely full queues, there | |
83f32a4b JB |
73 | * should always be less than TFD_QUEUE_SIZE_MAX elements in the queue. |
74 | * If q->n_window is smaller than TFD_QUEUE_SIZE_MAX, there is no need | |
75 | * to reserve any queue entries for this purpose. | |
a9b29246 | 76 | */ |
83f32a4b | 77 | if (q->n_window < TFD_QUEUE_SIZE_MAX) |
a9b29246 IY |
78 | max = q->n_window; |
79 | else | |
83f32a4b | 80 | max = TFD_QUEUE_SIZE_MAX - 1; |
f02831be | 81 | |
a9b29246 | 82 | /* |
83f32a4b JB |
83 | * TFD_QUEUE_SIZE_MAX is a power of 2, so the following is equivalent to |
84 | * modulo by TFD_QUEUE_SIZE_MAX and is well defined. | |
a9b29246 | 85 | */ |
83f32a4b | 86 | used = (q->write_ptr - q->read_ptr) & (TFD_QUEUE_SIZE_MAX - 1); |
a9b29246 IY |
87 | |
88 | if (WARN_ON(used > max)) | |
89 | return 0; | |
90 | ||
91 | return max - used; | |
f02831be EG |
92 | } |
93 | ||
94 | /* | |
95 | * iwl_queue_init - Initialize queue's high/low-water and read/write indexes | |
96 | */ | |
83f32a4b | 97 | static int iwl_queue_init(struct iwl_queue *q, int slots_num, u32 id) |
f02831be | 98 | { |
f02831be EG |
99 | q->n_window = slots_num; |
100 | q->id = id; | |
101 | ||
f02831be EG |
102 | /* slots_num must be power-of-two size, otherwise |
103 | * get_cmd_index is broken. */ | |
104 | if (WARN_ON(!is_power_of_2(slots_num))) | |
105 | return -EINVAL; | |
106 | ||
107 | q->low_mark = q->n_window / 4; | |
108 | if (q->low_mark < 4) | |
109 | q->low_mark = 4; | |
110 | ||
111 | q->high_mark = q->n_window / 8; | |
112 | if (q->high_mark < 2) | |
113 | q->high_mark = 2; | |
114 | ||
115 | q->write_ptr = 0; | |
116 | q->read_ptr = 0; | |
117 | ||
118 | return 0; | |
119 | } | |
120 | ||
f02831be EG |
121 | static int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans, |
122 | struct iwl_dma_ptr *ptr, size_t size) | |
123 | { | |
124 | if (WARN_ON(ptr->addr)) | |
125 | return -EINVAL; | |
126 | ||
127 | ptr->addr = dma_alloc_coherent(trans->dev, size, | |
128 | &ptr->dma, GFP_KERNEL); | |
129 | if (!ptr->addr) | |
130 | return -ENOMEM; | |
131 | ptr->size = size; | |
132 | return 0; | |
133 | } | |
134 | ||
135 | static void iwl_pcie_free_dma_ptr(struct iwl_trans *trans, | |
136 | struct iwl_dma_ptr *ptr) | |
137 | { | |
138 | if (unlikely(!ptr->addr)) | |
139 | return; | |
140 | ||
141 | dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma); | |
142 | memset(ptr, 0, sizeof(*ptr)); | |
143 | } | |
144 | ||
145 | static void iwl_pcie_txq_stuck_timer(unsigned long data) | |
146 | { | |
147 | struct iwl_txq *txq = (void *)data; | |
148 | struct iwl_queue *q = &txq->q; | |
149 | struct iwl_trans_pcie *trans_pcie = txq->trans_pcie; | |
150 | struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie); | |
151 | u32 scd_sram_addr = trans_pcie->scd_base_addr + | |
152 | SCD_TX_STTS_QUEUE_OFFSET(txq->q.id); | |
153 | u8 buf[16]; | |
154 | int i; | |
155 | ||
156 | spin_lock(&txq->lock); | |
157 | /* check if triggered erroneously */ | |
158 | if (txq->q.read_ptr == txq->q.write_ptr) { | |
159 | spin_unlock(&txq->lock); | |
160 | return; | |
161 | } | |
162 | spin_unlock(&txq->lock); | |
163 | ||
164 | IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id, | |
165 | jiffies_to_msecs(trans_pcie->wd_timeout)); | |
166 | IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n", | |
167 | txq->q.read_ptr, txq->q.write_ptr); | |
168 | ||
4fd442db | 169 | iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf)); |
f02831be EG |
170 | |
171 | iwl_print_hex_error(trans, buf, sizeof(buf)); | |
172 | ||
173 | for (i = 0; i < FH_TCSR_CHNL_NUM; i++) | |
174 | IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i, | |
175 | iwl_read_direct32(trans, FH_TX_TRB_REG(i))); | |
176 | ||
177 | for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) { | |
178 | u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i)); | |
179 | u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7; | |
180 | bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE)); | |
181 | u32 tbl_dw = | |
4fd442db EG |
182 | iwl_trans_read_mem32(trans, |
183 | trans_pcie->scd_base_addr + | |
184 | SCD_TRANS_TBL_OFFSET_QUEUE(i)); | |
f02831be EG |
185 | |
186 | if (i & 0x1) | |
187 | tbl_dw = (tbl_dw & 0xFFFF0000) >> 16; | |
188 | else | |
189 | tbl_dw = tbl_dw & 0x0000FFFF; | |
190 | ||
191 | IWL_ERR(trans, | |
192 | "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n", | |
193 | i, active ? "" : "in", fifo, tbl_dw, | |
83f32a4b JB |
194 | iwl_read_prph(trans, SCD_QUEUE_RDPTR(i)) & |
195 | (TFD_QUEUE_SIZE_MAX - 1), | |
f02831be EG |
196 | iwl_read_prph(trans, SCD_QUEUE_WRPTR(i))); |
197 | } | |
198 | ||
199 | for (i = q->read_ptr; i != q->write_ptr; | |
83f32a4b | 200 | i = iwl_queue_inc_wrap(i)) |
f02831be | 201 | IWL_ERR(trans, "scratch %d = 0x%08x\n", i, |
38c0f334 | 202 | le32_to_cpu(txq->scratchbufs[i].scratch)); |
f02831be | 203 | |
cfadc3ff | 204 | iwl_write_prph(trans, DEVICE_SET_NMI_REG, 1); |
f02831be EG |
205 | } |
206 | ||
990aa6d7 EG |
207 | /* |
208 | * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array | |
48d42c42 | 209 | */ |
f02831be EG |
210 | static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans, |
211 | struct iwl_txq *txq, u16 byte_cnt) | |
48d42c42 | 212 | { |
105183b1 | 213 | struct iwlagn_scd_bc_tbl *scd_bc_tbl; |
20d3b647 | 214 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
48d42c42 EG |
215 | int write_ptr = txq->q.write_ptr; |
216 | int txq_id = txq->q.id; | |
217 | u8 sec_ctl = 0; | |
218 | u8 sta_id = 0; | |
219 | u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE; | |
220 | __le16 bc_ent; | |
132f98c2 | 221 | struct iwl_tx_cmd *tx_cmd = |
bf8440e6 | 222 | (void *) txq->entries[txq->q.write_ptr].cmd->payload; |
48d42c42 | 223 | |
105183b1 EG |
224 | scd_bc_tbl = trans_pcie->scd_bc_tbls.addr; |
225 | ||
48d42c42 EG |
226 | WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX); |
227 | ||
132f98c2 EG |
228 | sta_id = tx_cmd->sta_id; |
229 | sec_ctl = tx_cmd->sec_ctl; | |
48d42c42 EG |
230 | |
231 | switch (sec_ctl & TX_CMD_SEC_MSK) { | |
232 | case TX_CMD_SEC_CCM: | |
4325f6ca | 233 | len += IEEE80211_CCMP_MIC_LEN; |
48d42c42 EG |
234 | break; |
235 | case TX_CMD_SEC_TKIP: | |
4325f6ca | 236 | len += IEEE80211_TKIP_ICV_LEN; |
48d42c42 EG |
237 | break; |
238 | case TX_CMD_SEC_WEP: | |
4325f6ca | 239 | len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN; |
48d42c42 EG |
240 | break; |
241 | } | |
242 | ||
046db346 EG |
243 | if (trans_pcie->bc_table_dword) |
244 | len = DIV_ROUND_UP(len, 4); | |
245 | ||
246 | bc_ent = cpu_to_le16(len | (sta_id << 12)); | |
48d42c42 EG |
247 | |
248 | scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent; | |
249 | ||
250 | if (write_ptr < TFD_QUEUE_SIZE_BC_DUP) | |
251 | scd_bc_tbl[txq_id]. | |
252 | tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent; | |
253 | } | |
254 | ||
f02831be EG |
255 | static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans, |
256 | struct iwl_txq *txq) | |
257 | { | |
258 | struct iwl_trans_pcie *trans_pcie = | |
259 | IWL_TRANS_GET_PCIE_TRANS(trans); | |
260 | struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr; | |
261 | int txq_id = txq->q.id; | |
262 | int read_ptr = txq->q.read_ptr; | |
263 | u8 sta_id = 0; | |
264 | __le16 bc_ent; | |
265 | struct iwl_tx_cmd *tx_cmd = | |
266 | (void *)txq->entries[txq->q.read_ptr].cmd->payload; | |
267 | ||
268 | WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX); | |
269 | ||
270 | if (txq_id != trans_pcie->cmd_queue) | |
271 | sta_id = tx_cmd->sta_id; | |
272 | ||
273 | bc_ent = cpu_to_le16(1 | (sta_id << 12)); | |
274 | scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent; | |
275 | ||
276 | if (read_ptr < TFD_QUEUE_SIZE_BC_DUP) | |
277 | scd_bc_tbl[txq_id]. | |
278 | tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent; | |
279 | } | |
280 | ||
990aa6d7 EG |
281 | /* |
282 | * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware | |
fd4abac5 | 283 | */ |
ea68f460 JB |
284 | static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans, |
285 | struct iwl_txq *txq) | |
fd4abac5 | 286 | { |
23e76d1a | 287 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
fd4abac5 | 288 | u32 reg = 0; |
fd4abac5 TW |
289 | int txq_id = txq->q.id; |
290 | ||
ea68f460 | 291 | lockdep_assert_held(&txq->lock); |
fd4abac5 | 292 | |
5045388c EP |
293 | /* |
294 | * explicitly wake up the NIC if: | |
295 | * 1. shadow registers aren't enabled | |
296 | * 2. NIC is woken up for CMD regardless of shadow outside this function | |
297 | * 3. there is a chance that the NIC is asleep | |
298 | */ | |
299 | if (!trans->cfg->base_params->shadow_reg_enable && | |
300 | txq_id != trans_pcie->cmd_queue && | |
301 | test_bit(STATUS_TPOWER_PMI, &trans->status)) { | |
f81c1f48 | 302 | /* |
5045388c EP |
303 | * wake up nic if it's powered down ... |
304 | * uCode will wake up, and interrupt us again, so next | |
305 | * time we'll skip this part. | |
f81c1f48 | 306 | */ |
5045388c EP |
307 | reg = iwl_read32(trans, CSR_UCODE_DRV_GP1); |
308 | ||
309 | if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) { | |
310 | IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n", | |
311 | txq_id, reg); | |
312 | iwl_set_bit(trans, CSR_GP_CNTRL, | |
313 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); | |
ea68f460 | 314 | txq->need_update = true; |
5045388c EP |
315 | return; |
316 | } | |
f81c1f48 | 317 | } |
5045388c EP |
318 | |
319 | /* | |
320 | * if not in power-save mode, uCode will never sleep when we're | |
321 | * trying to tx (during RFKILL, we're not trying to tx). | |
322 | */ | |
323 | IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->q.write_ptr); | |
324 | iwl_write32(trans, HBUS_TARG_WRPTR, txq->q.write_ptr | (txq_id << 8)); | |
ea68f460 | 325 | } |
5045388c | 326 | |
ea68f460 JB |
327 | void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans) |
328 | { | |
329 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
330 | int i; | |
331 | ||
332 | for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) { | |
333 | struct iwl_txq *txq = &trans_pcie->txq[i]; | |
334 | ||
d090f878 | 335 | spin_lock_bh(&txq->lock); |
ea68f460 JB |
336 | if (trans_pcie->txq[i].need_update) { |
337 | iwl_pcie_txq_inc_wr_ptr(trans, txq); | |
338 | trans_pcie->txq[i].need_update = false; | |
339 | } | |
d090f878 | 340 | spin_unlock_bh(&txq->lock); |
ea68f460 | 341 | } |
fd4abac5 | 342 | } |
fd4abac5 | 343 | |
f02831be | 344 | static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx) |
214d14d4 JB |
345 | { |
346 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; | |
347 | ||
348 | dma_addr_t addr = get_unaligned_le32(&tb->lo); | |
349 | if (sizeof(dma_addr_t) > sizeof(u32)) | |
350 | addr |= | |
351 | ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16; | |
352 | ||
353 | return addr; | |
354 | } | |
355 | ||
f02831be EG |
356 | static inline void iwl_pcie_tfd_set_tb(struct iwl_tfd *tfd, u8 idx, |
357 | dma_addr_t addr, u16 len) | |
214d14d4 JB |
358 | { |
359 | struct iwl_tfd_tb *tb = &tfd->tbs[idx]; | |
360 | u16 hi_n_len = len << 4; | |
361 | ||
362 | put_unaligned_le32(addr, &tb->lo); | |
363 | if (sizeof(dma_addr_t) > sizeof(u32)) | |
364 | hi_n_len |= ((addr >> 16) >> 16) & 0xF; | |
365 | ||
366 | tb->hi_n_len = cpu_to_le16(hi_n_len); | |
367 | ||
368 | tfd->num_tbs = idx + 1; | |
369 | } | |
370 | ||
f02831be | 371 | static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_tfd *tfd) |
214d14d4 JB |
372 | { |
373 | return tfd->num_tbs & 0x1f; | |
374 | } | |
375 | ||
f02831be | 376 | static void iwl_pcie_tfd_unmap(struct iwl_trans *trans, |
98891754 JB |
377 | struct iwl_cmd_meta *meta, |
378 | struct iwl_tfd *tfd) | |
214d14d4 | 379 | { |
214d14d4 JB |
380 | int i; |
381 | int num_tbs; | |
382 | ||
214d14d4 | 383 | /* Sanity check on number of chunks */ |
f02831be | 384 | num_tbs = iwl_pcie_tfd_get_num_tbs(tfd); |
214d14d4 JB |
385 | |
386 | if (num_tbs >= IWL_NUM_OF_TBS) { | |
6d8f6eeb | 387 | IWL_ERR(trans, "Too many chunks: %i\n", num_tbs); |
214d14d4 JB |
388 | /* @todo issue fatal error, it is quite serious situation */ |
389 | return; | |
390 | } | |
391 | ||
38c0f334 | 392 | /* first TB is never freed - it's the scratchbuf data */ |
214d14d4 | 393 | |
214d14d4 | 394 | for (i = 1; i < num_tbs; i++) |
f02831be | 395 | dma_unmap_single(trans->dev, iwl_pcie_tfd_tb_get_addr(tfd, i), |
98891754 JB |
396 | iwl_pcie_tfd_tb_get_len(tfd, i), |
397 | DMA_TO_DEVICE); | |
ebed633c EG |
398 | |
399 | tfd->num_tbs = 0; | |
4ce7cc2b JB |
400 | } |
401 | ||
990aa6d7 EG |
402 | /* |
403 | * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr] | |
6d8f6eeb | 404 | * @trans - transport private data |
4ce7cc2b | 405 | * @txq - tx queue |
ebed633c | 406 | * @dma_dir - the direction of the DMA mapping |
4ce7cc2b JB |
407 | * |
408 | * Does NOT advance any TFD circular buffer read/write indexes | |
409 | * Does NOT free the TFD itself (which is within circular buffer) | |
410 | */ | |
98891754 | 411 | static void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq) |
4ce7cc2b JB |
412 | { |
413 | struct iwl_tfd *tfd_tmp = txq->tfds; | |
4ce7cc2b | 414 | |
83f32a4b JB |
415 | /* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and |
416 | * idx is bounded by n_window | |
417 | */ | |
ebed633c EG |
418 | int rd_ptr = txq->q.read_ptr; |
419 | int idx = get_cmd_index(&txq->q, rd_ptr); | |
420 | ||
015c15e1 JB |
421 | lockdep_assert_held(&txq->lock); |
422 | ||
83f32a4b JB |
423 | /* We have only q->n_window txq->entries, but we use |
424 | * TFD_QUEUE_SIZE_MAX tfds | |
425 | */ | |
98891754 | 426 | iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, &tfd_tmp[rd_ptr]); |
214d14d4 JB |
427 | |
428 | /* free SKB */ | |
bf8440e6 | 429 | if (txq->entries) { |
214d14d4 JB |
430 | struct sk_buff *skb; |
431 | ||
ebed633c | 432 | skb = txq->entries[idx].skb; |
214d14d4 | 433 | |
909e9b23 EG |
434 | /* Can be called from irqs-disabled context |
435 | * If skb is not NULL, it means that the whole queue is being | |
436 | * freed and that the queue is not empty - free the skb | |
437 | */ | |
214d14d4 | 438 | if (skb) { |
ed277c93 | 439 | iwl_op_mode_free_skb(trans->op_mode, skb); |
ebed633c | 440 | txq->entries[idx].skb = NULL; |
214d14d4 JB |
441 | } |
442 | } | |
443 | } | |
444 | ||
f02831be | 445 | static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq, |
6d6e68f8 | 446 | dma_addr_t addr, u16 len, bool reset) |
214d14d4 JB |
447 | { |
448 | struct iwl_queue *q; | |
449 | struct iwl_tfd *tfd, *tfd_tmp; | |
450 | u32 num_tbs; | |
451 | ||
452 | q = &txq->q; | |
4ce7cc2b | 453 | tfd_tmp = txq->tfds; |
214d14d4 JB |
454 | tfd = &tfd_tmp[q->write_ptr]; |
455 | ||
f02831be EG |
456 | if (reset) |
457 | memset(tfd, 0, sizeof(*tfd)); | |
458 | ||
459 | num_tbs = iwl_pcie_tfd_get_num_tbs(tfd); | |
460 | ||
461 | /* Each TFD can point to a maximum 20 Tx buffers */ | |
462 | if (num_tbs >= IWL_NUM_OF_TBS) { | |
463 | IWL_ERR(trans, "Error can not send more than %d chunks\n", | |
464 | IWL_NUM_OF_TBS); | |
465 | return -EINVAL; | |
466 | } | |
467 | ||
1092b9bc EP |
468 | if (WARN(addr & ~IWL_TX_DMA_MASK, |
469 | "Unaligned address = %llx\n", (unsigned long long)addr)) | |
f02831be EG |
470 | return -EINVAL; |
471 | ||
f02831be EG |
472 | iwl_pcie_tfd_set_tb(tfd, num_tbs, addr, len); |
473 | ||
474 | return 0; | |
475 | } | |
476 | ||
477 | static int iwl_pcie_txq_alloc(struct iwl_trans *trans, | |
478 | struct iwl_txq *txq, int slots_num, | |
479 | u32 txq_id) | |
480 | { | |
481 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
482 | size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX; | |
38c0f334 | 483 | size_t scratchbuf_sz; |
f02831be EG |
484 | int i; |
485 | ||
486 | if (WARN_ON(txq->entries || txq->tfds)) | |
487 | return -EINVAL; | |
488 | ||
489 | setup_timer(&txq->stuck_timer, iwl_pcie_txq_stuck_timer, | |
490 | (unsigned long)txq); | |
491 | txq->trans_pcie = trans_pcie; | |
492 | ||
493 | txq->q.n_window = slots_num; | |
494 | ||
495 | txq->entries = kcalloc(slots_num, | |
496 | sizeof(struct iwl_pcie_txq_entry), | |
497 | GFP_KERNEL); | |
498 | ||
499 | if (!txq->entries) | |
500 | goto error; | |
501 | ||
502 | if (txq_id == trans_pcie->cmd_queue) | |
503 | for (i = 0; i < slots_num; i++) { | |
504 | txq->entries[i].cmd = | |
505 | kmalloc(sizeof(struct iwl_device_cmd), | |
506 | GFP_KERNEL); | |
507 | if (!txq->entries[i].cmd) | |
508 | goto error; | |
509 | } | |
510 | ||
511 | /* Circular buffer of transmit frame descriptors (TFDs), | |
512 | * shared with device */ | |
513 | txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz, | |
514 | &txq->q.dma_addr, GFP_KERNEL); | |
d0320f75 | 515 | if (!txq->tfds) |
f02831be | 516 | goto error; |
38c0f334 JB |
517 | |
518 | BUILD_BUG_ON(IWL_HCMD_SCRATCHBUF_SIZE != sizeof(*txq->scratchbufs)); | |
519 | BUILD_BUG_ON(offsetof(struct iwl_pcie_txq_scratch_buf, scratch) != | |
520 | sizeof(struct iwl_cmd_header) + | |
521 | offsetof(struct iwl_tx_cmd, scratch)); | |
522 | ||
523 | scratchbuf_sz = sizeof(*txq->scratchbufs) * slots_num; | |
524 | ||
525 | txq->scratchbufs = dma_alloc_coherent(trans->dev, scratchbuf_sz, | |
526 | &txq->scratchbufs_dma, | |
527 | GFP_KERNEL); | |
528 | if (!txq->scratchbufs) | |
529 | goto err_free_tfds; | |
530 | ||
f02831be EG |
531 | txq->q.id = txq_id; |
532 | ||
533 | return 0; | |
38c0f334 JB |
534 | err_free_tfds: |
535 | dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->q.dma_addr); | |
f02831be EG |
536 | error: |
537 | if (txq->entries && txq_id == trans_pcie->cmd_queue) | |
538 | for (i = 0; i < slots_num; i++) | |
539 | kfree(txq->entries[i].cmd); | |
540 | kfree(txq->entries); | |
541 | txq->entries = NULL; | |
542 | ||
543 | return -ENOMEM; | |
544 | ||
545 | } | |
546 | ||
547 | static int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq, | |
548 | int slots_num, u32 txq_id) | |
549 | { | |
550 | int ret; | |
551 | ||
43aa616f | 552 | txq->need_update = false; |
f02831be EG |
553 | |
554 | /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise | |
555 | * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */ | |
556 | BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1)); | |
557 | ||
558 | /* Initialize queue's high/low-water marks, and head/tail indexes */ | |
83f32a4b | 559 | ret = iwl_queue_init(&txq->q, slots_num, txq_id); |
f02831be EG |
560 | if (ret) |
561 | return ret; | |
562 | ||
563 | spin_lock_init(&txq->lock); | |
564 | ||
565 | /* | |
566 | * Tell nic where to find circular buffer of Tx Frame Descriptors for | |
567 | * given Tx queue, and enable the DMA channel used for that queue. | |
568 | * Circular buffer (TFD queue in DRAM) physical base address */ | |
569 | iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id), | |
570 | txq->q.dma_addr >> 8); | |
571 | ||
572 | return 0; | |
573 | } | |
574 | ||
575 | /* | |
576 | * iwl_pcie_txq_unmap - Unmap any remaining DMA mappings and free skb's | |
577 | */ | |
578 | static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id) | |
579 | { | |
580 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
581 | struct iwl_txq *txq = &trans_pcie->txq[txq_id]; | |
582 | struct iwl_queue *q = &txq->q; | |
f02831be | 583 | |
f02831be EG |
584 | spin_lock_bh(&txq->lock); |
585 | while (q->write_ptr != q->read_ptr) { | |
b967613d EG |
586 | IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n", |
587 | txq_id, q->read_ptr); | |
98891754 | 588 | iwl_pcie_txq_free_tfd(trans, txq); |
83f32a4b | 589 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr); |
f02831be | 590 | } |
b967613d | 591 | txq->active = false; |
f02831be | 592 | spin_unlock_bh(&txq->lock); |
8a487b1a EG |
593 | |
594 | /* just in case - this queue may have been stopped */ | |
595 | iwl_wake_queue(trans, txq); | |
f02831be EG |
596 | } |
597 | ||
598 | /* | |
599 | * iwl_pcie_txq_free - Deallocate DMA queue. | |
600 | * @txq: Transmit queue to deallocate. | |
601 | * | |
602 | * Empty queue by removing and destroying all BD's. | |
603 | * Free all buffers. | |
604 | * 0-fill, but do not free "txq" descriptor structure. | |
605 | */ | |
606 | static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id) | |
607 | { | |
608 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
609 | struct iwl_txq *txq = &trans_pcie->txq[txq_id]; | |
610 | struct device *dev = trans->dev; | |
611 | int i; | |
612 | ||
613 | if (WARN_ON(!txq)) | |
614 | return; | |
615 | ||
616 | iwl_pcie_txq_unmap(trans, txq_id); | |
617 | ||
618 | /* De-alloc array of command/tx buffers */ | |
619 | if (txq_id == trans_pcie->cmd_queue) | |
620 | for (i = 0; i < txq->q.n_window; i++) { | |
621 | kfree(txq->entries[i].cmd); | |
f02831be EG |
622 | kfree(txq->entries[i].free_buf); |
623 | } | |
624 | ||
625 | /* De-alloc circular buffer of TFDs */ | |
83f32a4b JB |
626 | if (txq->tfds) { |
627 | dma_free_coherent(dev, | |
628 | sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX, | |
629 | txq->tfds, txq->q.dma_addr); | |
d21fa2da | 630 | txq->q.dma_addr = 0; |
83f32a4b | 631 | txq->tfds = NULL; |
38c0f334 JB |
632 | |
633 | dma_free_coherent(dev, | |
634 | sizeof(*txq->scratchbufs) * txq->q.n_window, | |
635 | txq->scratchbufs, txq->scratchbufs_dma); | |
f02831be EG |
636 | } |
637 | ||
638 | kfree(txq->entries); | |
639 | txq->entries = NULL; | |
640 | ||
641 | del_timer_sync(&txq->stuck_timer); | |
642 | ||
643 | /* 0-fill queue descriptor structure */ | |
644 | memset(txq, 0, sizeof(*txq)); | |
645 | } | |
646 | ||
647 | /* | |
648 | * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask | |
649 | */ | |
650 | static void iwl_pcie_txq_set_sched(struct iwl_trans *trans, u32 mask) | |
651 | { | |
652 | struct iwl_trans_pcie __maybe_unused *trans_pcie = | |
653 | IWL_TRANS_GET_PCIE_TRANS(trans); | |
654 | ||
655 | iwl_write_prph(trans, SCD_TXFACT, mask); | |
656 | } | |
657 | ||
658 | void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr) | |
659 | { | |
660 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
22dc3c95 | 661 | int nq = trans->cfg->base_params->num_of_queues; |
f02831be EG |
662 | int chan; |
663 | u32 reg_val; | |
22dc3c95 JB |
664 | int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) - |
665 | SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32); | |
f02831be EG |
666 | |
667 | /* make sure all queue are not stopped/used */ | |
668 | memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped)); | |
669 | memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used)); | |
670 | ||
671 | trans_pcie->scd_base_addr = | |
672 | iwl_read_prph(trans, SCD_SRAM_BASE_ADDR); | |
673 | ||
674 | WARN_ON(scd_base_addr != 0 && | |
675 | scd_base_addr != trans_pcie->scd_base_addr); | |
676 | ||
22dc3c95 JB |
677 | /* reset context data, TX status and translation data */ |
678 | iwl_trans_write_mem(trans, trans_pcie->scd_base_addr + | |
679 | SCD_CONTEXT_MEM_LOWER_BOUND, | |
680 | NULL, clear_dwords); | |
f02831be EG |
681 | |
682 | iwl_write_prph(trans, SCD_DRAM_BASE_ADDR, | |
683 | trans_pcie->scd_bc_tbls.dma >> 10); | |
684 | ||
685 | /* The chain extension of the SCD doesn't work well. This feature is | |
686 | * enabled by default by the HW, so we need to disable it manually. | |
687 | */ | |
e03bbb62 EG |
688 | if (trans->cfg->base_params->scd_chain_ext_wa) |
689 | iwl_write_prph(trans, SCD_CHAINEXT_EN, 0); | |
f02831be EG |
690 | |
691 | iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue, | |
692 | trans_pcie->cmd_fifo); | |
693 | ||
694 | /* Activate all Tx DMA/FIFO channels */ | |
695 | iwl_pcie_txq_set_sched(trans, IWL_MASK(0, 7)); | |
696 | ||
697 | /* Enable DMA channel */ | |
698 | for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++) | |
699 | iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan), | |
700 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE | | |
701 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE); | |
702 | ||
703 | /* Update FH chicken bits */ | |
704 | reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG); | |
705 | iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG, | |
706 | reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN); | |
707 | ||
708 | /* Enable L1-Active */ | |
3073d8c0 EH |
709 | if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) |
710 | iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG, | |
711 | APMG_PCIDEV_STT_VAL_L1_ACT_DIS); | |
f02831be EG |
712 | } |
713 | ||
ddaf5a5b JB |
714 | void iwl_trans_pcie_tx_reset(struct iwl_trans *trans) |
715 | { | |
716 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
717 | int txq_id; | |
718 | ||
719 | for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues; | |
720 | txq_id++) { | |
721 | struct iwl_txq *txq = &trans_pcie->txq[txq_id]; | |
722 | ||
723 | iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id), | |
724 | txq->q.dma_addr >> 8); | |
725 | iwl_pcie_txq_unmap(trans, txq_id); | |
726 | txq->q.read_ptr = 0; | |
727 | txq->q.write_ptr = 0; | |
728 | } | |
729 | ||
730 | /* Tell NIC where to find the "keep warm" buffer */ | |
731 | iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG, | |
732 | trans_pcie->kw.dma >> 4); | |
733 | ||
734 | iwl_pcie_tx_start(trans, trans_pcie->scd_base_addr); | |
735 | } | |
736 | ||
f02831be EG |
737 | /* |
738 | * iwl_pcie_tx_stop - Stop all Tx DMA channels | |
739 | */ | |
740 | int iwl_pcie_tx_stop(struct iwl_trans *trans) | |
741 | { | |
742 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
743 | int ch, txq_id, ret; | |
f02831be EG |
744 | |
745 | /* Turn off all Tx DMA fifos */ | |
7b70bd63 | 746 | spin_lock(&trans_pcie->irq_lock); |
f02831be EG |
747 | |
748 | iwl_pcie_txq_set_sched(trans, 0); | |
749 | ||
750 | /* Stop each Tx DMA channel, and wait for it to be idle */ | |
751 | for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) { | |
752 | iwl_write_direct32(trans, | |
753 | FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0); | |
754 | ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG, | |
755 | FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000); | |
756 | if (ret < 0) | |
757 | IWL_ERR(trans, | |
758 | "Failing on timeout while stopping DMA channel %d [0x%08x]\n", | |
759 | ch, | |
760 | iwl_read_direct32(trans, | |
761 | FH_TSSR_TX_STATUS_REG)); | |
762 | } | |
7b70bd63 | 763 | spin_unlock(&trans_pcie->irq_lock); |
f02831be | 764 | |
fba1c627 EG |
765 | /* |
766 | * This function can be called before the op_mode disabled the | |
767 | * queues. This happens when we have an rfkill interrupt. | |
768 | * Since we stop Tx altogether - mark the queues as stopped. | |
769 | */ | |
770 | memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped)); | |
771 | memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used)); | |
772 | ||
773 | /* This can happen: start_hw, stop_device */ | |
774 | if (!trans_pcie->txq) | |
f02831be | 775 | return 0; |
f02831be EG |
776 | |
777 | /* Unmap DMA from host system and free skb's */ | |
778 | for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues; | |
779 | txq_id++) | |
780 | iwl_pcie_txq_unmap(trans, txq_id); | |
781 | ||
782 | return 0; | |
783 | } | |
784 | ||
785 | /* | |
786 | * iwl_trans_tx_free - Free TXQ Context | |
787 | * | |
788 | * Destroy all TX DMA queues and structures | |
789 | */ | |
790 | void iwl_pcie_tx_free(struct iwl_trans *trans) | |
791 | { | |
792 | int txq_id; | |
793 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
794 | ||
795 | /* Tx queues */ | |
796 | if (trans_pcie->txq) { | |
797 | for (txq_id = 0; | |
798 | txq_id < trans->cfg->base_params->num_of_queues; txq_id++) | |
799 | iwl_pcie_txq_free(trans, txq_id); | |
800 | } | |
801 | ||
802 | kfree(trans_pcie->txq); | |
803 | trans_pcie->txq = NULL; | |
804 | ||
805 | iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw); | |
806 | ||
807 | iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls); | |
808 | } | |
809 | ||
810 | /* | |
811 | * iwl_pcie_tx_alloc - allocate TX context | |
812 | * Allocate all Tx DMA structures and initialize them | |
813 | */ | |
814 | static int iwl_pcie_tx_alloc(struct iwl_trans *trans) | |
815 | { | |
816 | int ret; | |
817 | int txq_id, slots_num; | |
818 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
819 | ||
820 | u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues * | |
821 | sizeof(struct iwlagn_scd_bc_tbl); | |
822 | ||
823 | /*It is not allowed to alloc twice, so warn when this happens. | |
824 | * We cannot rely on the previous allocation, so free and fail */ | |
825 | if (WARN_ON(trans_pcie->txq)) { | |
826 | ret = -EINVAL; | |
827 | goto error; | |
828 | } | |
829 | ||
830 | ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls, | |
831 | scd_bc_tbls_size); | |
832 | if (ret) { | |
833 | IWL_ERR(trans, "Scheduler BC Table allocation failed\n"); | |
834 | goto error; | |
835 | } | |
836 | ||
837 | /* Alloc keep-warm buffer */ | |
838 | ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE); | |
839 | if (ret) { | |
840 | IWL_ERR(trans, "Keep Warm allocation failed\n"); | |
841 | goto error; | |
842 | } | |
843 | ||
844 | trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues, | |
845 | sizeof(struct iwl_txq), GFP_KERNEL); | |
846 | if (!trans_pcie->txq) { | |
847 | IWL_ERR(trans, "Not enough memory for txq\n"); | |
2ab9ba0f | 848 | ret = -ENOMEM; |
f02831be EG |
849 | goto error; |
850 | } | |
851 | ||
852 | /* Alloc and init all Tx queues, including the command queue (#4/#9) */ | |
853 | for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues; | |
854 | txq_id++) { | |
855 | slots_num = (txq_id == trans_pcie->cmd_queue) ? | |
856 | TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS; | |
857 | ret = iwl_pcie_txq_alloc(trans, &trans_pcie->txq[txq_id], | |
858 | slots_num, txq_id); | |
859 | if (ret) { | |
860 | IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id); | |
861 | goto error; | |
862 | } | |
863 | } | |
864 | ||
865 | return 0; | |
866 | ||
867 | error: | |
868 | iwl_pcie_tx_free(trans); | |
869 | ||
870 | return ret; | |
871 | } | |
872 | int iwl_pcie_tx_init(struct iwl_trans *trans) | |
873 | { | |
874 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
875 | int ret; | |
876 | int txq_id, slots_num; | |
f02831be EG |
877 | bool alloc = false; |
878 | ||
879 | if (!trans_pcie->txq) { | |
880 | ret = iwl_pcie_tx_alloc(trans); | |
881 | if (ret) | |
882 | goto error; | |
883 | alloc = true; | |
884 | } | |
885 | ||
7b70bd63 | 886 | spin_lock(&trans_pcie->irq_lock); |
f02831be EG |
887 | |
888 | /* Turn off all Tx DMA fifos */ | |
889 | iwl_write_prph(trans, SCD_TXFACT, 0); | |
890 | ||
891 | /* Tell NIC where to find the "keep warm" buffer */ | |
892 | iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG, | |
893 | trans_pcie->kw.dma >> 4); | |
894 | ||
7b70bd63 | 895 | spin_unlock(&trans_pcie->irq_lock); |
f02831be EG |
896 | |
897 | /* Alloc and init all Tx queues, including the command queue (#4/#9) */ | |
898 | for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues; | |
899 | txq_id++) { | |
900 | slots_num = (txq_id == trans_pcie->cmd_queue) ? | |
901 | TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS; | |
902 | ret = iwl_pcie_txq_init(trans, &trans_pcie->txq[txq_id], | |
903 | slots_num, txq_id); | |
904 | if (ret) { | |
905 | IWL_ERR(trans, "Tx %d queue init failed\n", txq_id); | |
906 | goto error; | |
907 | } | |
908 | } | |
909 | ||
910 | return 0; | |
911 | error: | |
912 | /*Upon error, free only if we allocated something */ | |
913 | if (alloc) | |
914 | iwl_pcie_tx_free(trans); | |
915 | return ret; | |
916 | } | |
917 | ||
918 | static inline void iwl_pcie_txq_progress(struct iwl_trans_pcie *trans_pcie, | |
919 | struct iwl_txq *txq) | |
920 | { | |
921 | if (!trans_pcie->wd_timeout) | |
922 | return; | |
923 | ||
924 | /* | |
925 | * if empty delete timer, otherwise move timer forward | |
926 | * since we're making progress on this queue | |
927 | */ | |
928 | if (txq->q.read_ptr == txq->q.write_ptr) | |
929 | del_timer(&txq->stuck_timer); | |
930 | else | |
931 | mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout); | |
932 | } | |
933 | ||
934 | /* Frees buffers until index _not_ inclusive */ | |
f6d497cd EG |
935 | void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn, |
936 | struct sk_buff_head *skbs) | |
f02831be EG |
937 | { |
938 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
939 | struct iwl_txq *txq = &trans_pcie->txq[txq_id]; | |
83f32a4b | 940 | int tfd_num = ssn & (TFD_QUEUE_SIZE_MAX - 1); |
f02831be EG |
941 | struct iwl_queue *q = &txq->q; |
942 | int last_to_free; | |
f02831be EG |
943 | |
944 | /* This function is not meant to release cmd queue*/ | |
945 | if (WARN_ON(txq_id == trans_pcie->cmd_queue)) | |
f6d497cd | 946 | return; |
214d14d4 | 947 | |
2bfb5092 | 948 | spin_lock_bh(&txq->lock); |
f6d497cd | 949 | |
b967613d EG |
950 | if (!txq->active) { |
951 | IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n", | |
952 | txq_id, ssn); | |
953 | goto out; | |
954 | } | |
955 | ||
f6d497cd EG |
956 | if (txq->q.read_ptr == tfd_num) |
957 | goto out; | |
958 | ||
959 | IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n", | |
960 | txq_id, txq->q.read_ptr, tfd_num, ssn); | |
214d14d4 | 961 | |
f02831be EG |
962 | /*Since we free until index _not_ inclusive, the one before index is |
963 | * the last we will free. This one must be used */ | |
83f32a4b | 964 | last_to_free = iwl_queue_dec_wrap(tfd_num); |
f02831be | 965 | |
6ca6ebc1 | 966 | if (!iwl_queue_used(q, last_to_free)) { |
f02831be EG |
967 | IWL_ERR(trans, |
968 | "%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n", | |
83f32a4b | 969 | __func__, txq_id, last_to_free, TFD_QUEUE_SIZE_MAX, |
f02831be | 970 | q->write_ptr, q->read_ptr); |
f6d497cd | 971 | goto out; |
214d14d4 JB |
972 | } |
973 | ||
f02831be | 974 | if (WARN_ON(!skb_queue_empty(skbs))) |
f6d497cd | 975 | goto out; |
214d14d4 | 976 | |
f02831be | 977 | for (; |
f6d497cd | 978 | q->read_ptr != tfd_num; |
83f32a4b | 979 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) { |
214d14d4 | 980 | |
f02831be EG |
981 | if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL)) |
982 | continue; | |
214d14d4 | 983 | |
f02831be | 984 | __skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb); |
214d14d4 | 985 | |
f02831be | 986 | txq->entries[txq->q.read_ptr].skb = NULL; |
fd4abac5 | 987 | |
f02831be | 988 | iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq); |
fd4abac5 | 989 | |
98891754 | 990 | iwl_pcie_txq_free_tfd(trans, txq); |
f02831be | 991 | } |
fd4abac5 | 992 | |
f02831be EG |
993 | iwl_pcie_txq_progress(trans_pcie, txq); |
994 | ||
f6d497cd EG |
995 | if (iwl_queue_space(&txq->q) > txq->q.low_mark) |
996 | iwl_wake_queue(trans, txq); | |
997 | out: | |
2bfb5092 | 998 | spin_unlock_bh(&txq->lock); |
1053d35f RR |
999 | } |
1000 | ||
f02831be EG |
1001 | /* |
1002 | * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd | |
1003 | * | |
1004 | * When FW advances 'R' index, all entries between old and new 'R' index | |
1005 | * need to be reclaimed. As result, some free space forms. If there is | |
1006 | * enough free space (> low mark), wake the stack that feeds us. | |
1007 | */ | |
1008 | static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx) | |
48d42c42 | 1009 | { |
f02831be EG |
1010 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
1011 | struct iwl_txq *txq = &trans_pcie->txq[txq_id]; | |
1012 | struct iwl_queue *q = &txq->q; | |
b9439491 | 1013 | unsigned long flags; |
f02831be | 1014 | int nfreed = 0; |
48d42c42 | 1015 | |
f02831be | 1016 | lockdep_assert_held(&txq->lock); |
48d42c42 | 1017 | |
83f32a4b | 1018 | if ((idx >= TFD_QUEUE_SIZE_MAX) || (!iwl_queue_used(q, idx))) { |
f02831be EG |
1019 | IWL_ERR(trans, |
1020 | "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n", | |
83f32a4b | 1021 | __func__, txq_id, idx, TFD_QUEUE_SIZE_MAX, |
f02831be EG |
1022 | q->write_ptr, q->read_ptr); |
1023 | return; | |
1024 | } | |
48d42c42 | 1025 | |
83f32a4b JB |
1026 | for (idx = iwl_queue_inc_wrap(idx); q->read_ptr != idx; |
1027 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) { | |
48d42c42 | 1028 | |
f02831be EG |
1029 | if (nfreed++ > 0) { |
1030 | IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n", | |
1031 | idx, q->write_ptr, q->read_ptr); | |
cfadc3ff | 1032 | iwl_write_prph(trans, DEVICE_SET_NMI_REG, 1); |
f02831be EG |
1033 | } |
1034 | } | |
1035 | ||
e7f76340 EG |
1036 | if (trans->cfg->base_params->apmg_wake_up_wa && |
1037 | q->read_ptr == q->write_ptr) { | |
b9439491 EG |
1038 | spin_lock_irqsave(&trans_pcie->reg_lock, flags); |
1039 | WARN_ON(!trans_pcie->cmd_in_flight); | |
1040 | trans_pcie->cmd_in_flight = false; | |
1041 | __iwl_trans_pcie_clear_bit(trans, | |
1042 | CSR_GP_CNTRL, | |
1043 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); | |
1044 | spin_unlock_irqrestore(&trans_pcie->reg_lock, flags); | |
1045 | } | |
1046 | ||
f02831be | 1047 | iwl_pcie_txq_progress(trans_pcie, txq); |
48d42c42 EG |
1048 | } |
1049 | ||
f02831be | 1050 | static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid, |
1ce8658c | 1051 | u16 txq_id) |
48d42c42 | 1052 | { |
20d3b647 | 1053 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
48d42c42 EG |
1054 | u32 tbl_dw_addr; |
1055 | u32 tbl_dw; | |
1056 | u16 scd_q2ratid; | |
1057 | ||
1058 | scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK; | |
1059 | ||
105183b1 | 1060 | tbl_dw_addr = trans_pcie->scd_base_addr + |
48d42c42 EG |
1061 | SCD_TRANS_TBL_OFFSET_QUEUE(txq_id); |
1062 | ||
4fd442db | 1063 | tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr); |
48d42c42 EG |
1064 | |
1065 | if (txq_id & 0x1) | |
1066 | tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF); | |
1067 | else | |
1068 | tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000); | |
1069 | ||
4fd442db | 1070 | iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw); |
48d42c42 EG |
1071 | |
1072 | return 0; | |
1073 | } | |
1074 | ||
f02831be EG |
1075 | static inline void iwl_pcie_txq_set_inactive(struct iwl_trans *trans, |
1076 | u16 txq_id) | |
48d42c42 EG |
1077 | { |
1078 | /* Simply stop the queue, but don't change any configuration; | |
1079 | * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */ | |
1042db2a | 1080 | iwl_write_prph(trans, |
48d42c42 EG |
1081 | SCD_QUEUE_STATUS_BITS(txq_id), |
1082 | (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)| | |
1083 | (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN)); | |
1084 | } | |
1085 | ||
bd5f6a34 EG |
1086 | /* Receiver address (actually, Rx station's index into station table), |
1087 | * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */ | |
1088 | #define BUILD_RAxTID(sta_id, tid) (((sta_id) << 4) + (tid)) | |
1089 | ||
f02831be EG |
1090 | void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, int fifo, |
1091 | int sta_id, int tid, int frame_limit, u16 ssn) | |
48d42c42 | 1092 | { |
9eae88fa | 1093 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
4beaf6c2 | 1094 | |
9eae88fa JB |
1095 | if (test_and_set_bit(txq_id, trans_pcie->queue_used)) |
1096 | WARN_ONCE(1, "queue %d already used - expect issues", txq_id); | |
48d42c42 | 1097 | |
48d42c42 | 1098 | /* Stop this Tx queue before configuring it */ |
f02831be | 1099 | iwl_pcie_txq_set_inactive(trans, txq_id); |
48d42c42 | 1100 | |
4beaf6c2 EG |
1101 | /* Set this queue as a chain-building queue unless it is CMD queue */ |
1102 | if (txq_id != trans_pcie->cmd_queue) | |
1103 | iwl_set_bits_prph(trans, SCD_QUEUECHAIN_SEL, BIT(txq_id)); | |
1104 | ||
1105 | /* If this queue is mapped to a certain station: it is an AGG queue */ | |
881acd89 | 1106 | if (sta_id >= 0) { |
4beaf6c2 | 1107 | u16 ra_tid = BUILD_RAxTID(sta_id, tid); |
48d42c42 | 1108 | |
4beaf6c2 | 1109 | /* Map receiver-address / traffic-ID to this queue */ |
f02831be | 1110 | iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id); |
48d42c42 | 1111 | |
4beaf6c2 EG |
1112 | /* enable aggregations for the queue */ |
1113 | iwl_set_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id)); | |
68972c46 | 1114 | trans_pcie->txq[txq_id].ampdu = true; |
1ce8658c EG |
1115 | } else { |
1116 | /* | |
1117 | * disable aggregations for the queue, this will also make the | |
1118 | * ra_tid mapping configuration irrelevant since it is now a | |
1119 | * non-AGG queue. | |
1120 | */ | |
1121 | iwl_clear_bits_prph(trans, SCD_AGGR_SEL, BIT(txq_id)); | |
f4772520 EG |
1122 | |
1123 | ssn = trans_pcie->txq[txq_id].q.read_ptr; | |
4beaf6c2 | 1124 | } |
48d42c42 EG |
1125 | |
1126 | /* Place first TFD at index corresponding to start sequence number. | |
1127 | * Assumes that ssn_idx is valid (!= 0xFFF) */ | |
822e8b2a EG |
1128 | trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff); |
1129 | trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff); | |
1ce8658c EG |
1130 | |
1131 | iwl_write_direct32(trans, HBUS_TARG_WRPTR, | |
1132 | (ssn & 0xff) | (txq_id << 8)); | |
1133 | iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn); | |
48d42c42 EG |
1134 | |
1135 | /* Set up Tx window size and frame limit for this queue */ | |
4fd442db | 1136 | iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr + |
4beaf6c2 | 1137 | SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0); |
4fd442db | 1138 | iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr + |
9eae88fa JB |
1139 | SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32), |
1140 | ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) & | |
1141 | SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) | | |
1142 | ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) & | |
1143 | SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK)); | |
48d42c42 | 1144 | |
48d42c42 | 1145 | /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */ |
1ce8658c EG |
1146 | iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id), |
1147 | (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) | | |
1148 | (fifo << SCD_QUEUE_STTS_REG_POS_TXF) | | |
1149 | (1 << SCD_QUEUE_STTS_REG_POS_WSL) | | |
1150 | SCD_QUEUE_STTS_REG_MSK); | |
b967613d | 1151 | trans_pcie->txq[txq_id].active = true; |
1ce8658c EG |
1152 | IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d WrPtr: %d\n", |
1153 | txq_id, fifo, ssn & 0xff); | |
4beaf6c2 EG |
1154 | } |
1155 | ||
f02831be | 1156 | void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id) |
288712a6 | 1157 | { |
8ad71bef | 1158 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
986ea6c9 EG |
1159 | u32 stts_addr = trans_pcie->scd_base_addr + |
1160 | SCD_TX_STTS_QUEUE_OFFSET(txq_id); | |
1161 | static const u32 zero_val[4] = {}; | |
288712a6 | 1162 | |
fba1c627 EG |
1163 | /* |
1164 | * Upon HW Rfkill - we stop the device, and then stop the queues | |
1165 | * in the op_mode. Just for the sake of the simplicity of the op_mode, | |
1166 | * allow the op_mode to call txq_disable after it already called | |
1167 | * stop_device. | |
1168 | */ | |
9eae88fa | 1169 | if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) { |
fba1c627 EG |
1170 | WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status), |
1171 | "queue %d not used", txq_id); | |
9eae88fa | 1172 | return; |
48d42c42 EG |
1173 | } |
1174 | ||
f02831be | 1175 | iwl_pcie_txq_set_inactive(trans, txq_id); |
ac928f8d | 1176 | |
4fd442db EG |
1177 | iwl_trans_write_mem(trans, stts_addr, (void *)zero_val, |
1178 | ARRAY_SIZE(zero_val)); | |
986ea6c9 | 1179 | |
990aa6d7 | 1180 | iwl_pcie_txq_unmap(trans, txq_id); |
68972c46 | 1181 | trans_pcie->txq[txq_id].ampdu = false; |
6c3fd3f0 | 1182 | |
1ce8658c | 1183 | IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id); |
48d42c42 EG |
1184 | } |
1185 | ||
fd4abac5 TW |
1186 | /*************** HOST COMMAND QUEUE FUNCTIONS *****/ |
1187 | ||
990aa6d7 | 1188 | /* |
f02831be | 1189 | * iwl_pcie_enqueue_hcmd - enqueue a uCode command |
fd4abac5 | 1190 | * @priv: device private data point |
e89044d7 | 1191 | * @cmd: a pointer to the ucode command structure |
fd4abac5 | 1192 | * |
e89044d7 EP |
1193 | * The function returns < 0 values to indicate the operation |
1194 | * failed. On success, it returns the index (>= 0) of command in the | |
fd4abac5 TW |
1195 | * command queue. |
1196 | */ | |
f02831be EG |
1197 | static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans, |
1198 | struct iwl_host_cmd *cmd) | |
fd4abac5 | 1199 | { |
8ad71bef | 1200 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 1201 | struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue]; |
fd4abac5 | 1202 | struct iwl_queue *q = &txq->q; |
c2acea8e JB |
1203 | struct iwl_device_cmd *out_cmd; |
1204 | struct iwl_cmd_meta *out_meta; | |
b9439491 | 1205 | unsigned long flags; |
f4feb8ac | 1206 | void *dup_buf = NULL; |
fd4abac5 | 1207 | dma_addr_t phys_addr; |
f4feb8ac | 1208 | int idx; |
38c0f334 | 1209 | u16 copy_size, cmd_size, scratch_size; |
4ce7cc2b | 1210 | bool had_nocopy = false; |
b9439491 | 1211 | int i, ret; |
96791422 | 1212 | u32 cmd_pos; |
1afbfb60 JB |
1213 | const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD]; |
1214 | u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD]; | |
fd4abac5 | 1215 | |
4ce7cc2b JB |
1216 | copy_size = sizeof(out_cmd->hdr); |
1217 | cmd_size = sizeof(out_cmd->hdr); | |
1218 | ||
1219 | /* need one for the header if the first is NOCOPY */ | |
1afbfb60 | 1220 | BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1); |
4ce7cc2b | 1221 | |
1afbfb60 | 1222 | for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) { |
8a964f44 JB |
1223 | cmddata[i] = cmd->data[i]; |
1224 | cmdlen[i] = cmd->len[i]; | |
1225 | ||
4ce7cc2b JB |
1226 | if (!cmd->len[i]) |
1227 | continue; | |
8a964f44 | 1228 | |
38c0f334 JB |
1229 | /* need at least IWL_HCMD_SCRATCHBUF_SIZE copied */ |
1230 | if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) { | |
1231 | int copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size; | |
8a964f44 JB |
1232 | |
1233 | if (copy > cmdlen[i]) | |
1234 | copy = cmdlen[i]; | |
1235 | cmdlen[i] -= copy; | |
1236 | cmddata[i] += copy; | |
1237 | copy_size += copy; | |
1238 | } | |
1239 | ||
4ce7cc2b JB |
1240 | if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) { |
1241 | had_nocopy = true; | |
f4feb8ac JB |
1242 | if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) { |
1243 | idx = -EINVAL; | |
1244 | goto free_dup_buf; | |
1245 | } | |
1246 | } else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) { | |
1247 | /* | |
1248 | * This is also a chunk that isn't copied | |
1249 | * to the static buffer so set had_nocopy. | |
1250 | */ | |
1251 | had_nocopy = true; | |
1252 | ||
1253 | /* only allowed once */ | |
1254 | if (WARN_ON(dup_buf)) { | |
1255 | idx = -EINVAL; | |
1256 | goto free_dup_buf; | |
1257 | } | |
1258 | ||
8a964f44 | 1259 | dup_buf = kmemdup(cmddata[i], cmdlen[i], |
f4feb8ac JB |
1260 | GFP_ATOMIC); |
1261 | if (!dup_buf) | |
1262 | return -ENOMEM; | |
4ce7cc2b JB |
1263 | } else { |
1264 | /* NOCOPY must not be followed by normal! */ | |
f4feb8ac JB |
1265 | if (WARN_ON(had_nocopy)) { |
1266 | idx = -EINVAL; | |
1267 | goto free_dup_buf; | |
1268 | } | |
8a964f44 | 1269 | copy_size += cmdlen[i]; |
4ce7cc2b JB |
1270 | } |
1271 | cmd_size += cmd->len[i]; | |
1272 | } | |
fd4abac5 | 1273 | |
3e41ace5 JB |
1274 | /* |
1275 | * If any of the command structures end up being larger than | |
4ce7cc2b JB |
1276 | * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically |
1277 | * allocated into separate TFDs, then we will need to | |
1278 | * increase the size of the buffers. | |
3e41ace5 | 1279 | */ |
2a79e45e JB |
1280 | if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE, |
1281 | "Command %s (%#x) is too large (%d bytes)\n", | |
990aa6d7 | 1282 | get_cmd_string(trans_pcie, cmd->id), cmd->id, copy_size)) { |
f4feb8ac JB |
1283 | idx = -EINVAL; |
1284 | goto free_dup_buf; | |
1285 | } | |
fd4abac5 | 1286 | |
015c15e1 | 1287 | spin_lock_bh(&txq->lock); |
3598e177 | 1288 | |
c2acea8e | 1289 | if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) { |
015c15e1 | 1290 | spin_unlock_bh(&txq->lock); |
3598e177 | 1291 | |
6d8f6eeb | 1292 | IWL_ERR(trans, "No space in command queue\n"); |
0e781842 | 1293 | iwl_op_mode_cmd_queue_full(trans->op_mode); |
f4feb8ac JB |
1294 | idx = -ENOSPC; |
1295 | goto free_dup_buf; | |
fd4abac5 TW |
1296 | } |
1297 | ||
4ce7cc2b | 1298 | idx = get_cmd_index(q, q->write_ptr); |
bf8440e6 JB |
1299 | out_cmd = txq->entries[idx].cmd; |
1300 | out_meta = &txq->entries[idx].meta; | |
c2acea8e | 1301 | |
8ce73f3a | 1302 | memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */ |
c2acea8e JB |
1303 | if (cmd->flags & CMD_WANT_SKB) |
1304 | out_meta->source = cmd; | |
fd4abac5 | 1305 | |
4ce7cc2b | 1306 | /* set up the header */ |
fd4abac5 | 1307 | |
4ce7cc2b | 1308 | out_cmd->hdr.cmd = cmd->id; |
fd4abac5 | 1309 | out_cmd->hdr.flags = 0; |
cefeaa5f | 1310 | out_cmd->hdr.sequence = |
c6f600fc | 1311 | cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) | |
cefeaa5f | 1312 | INDEX_TO_SEQ(q->write_ptr)); |
4ce7cc2b JB |
1313 | |
1314 | /* and copy the data that needs to be copied */ | |
96791422 | 1315 | cmd_pos = offsetof(struct iwl_device_cmd, payload); |
8a964f44 | 1316 | copy_size = sizeof(out_cmd->hdr); |
1afbfb60 | 1317 | for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) { |
4d075007 | 1318 | int copy; |
8a964f44 | 1319 | |
cc904c71 | 1320 | if (!cmd->len[i]) |
4ce7cc2b | 1321 | continue; |
8a964f44 | 1322 | |
8a964f44 JB |
1323 | /* copy everything if not nocopy/dup */ |
1324 | if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY | | |
4d075007 | 1325 | IWL_HCMD_DFL_DUP))) { |
8a964f44 JB |
1326 | copy = cmd->len[i]; |
1327 | ||
8a964f44 JB |
1328 | memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy); |
1329 | cmd_pos += copy; | |
1330 | copy_size += copy; | |
4d075007 JB |
1331 | continue; |
1332 | } | |
1333 | ||
1334 | /* | |
1335 | * Otherwise we need at least IWL_HCMD_SCRATCHBUF_SIZE copied | |
1336 | * in total (for the scratchbuf handling), but copy up to what | |
1337 | * we can fit into the payload for debug dump purposes. | |
1338 | */ | |
1339 | copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]); | |
1340 | ||
1341 | memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy); | |
1342 | cmd_pos += copy; | |
1343 | ||
1344 | /* However, treat copy_size the proper way, we need it below */ | |
1345 | if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) { | |
1346 | copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size; | |
1347 | ||
1348 | if (copy > cmd->len[i]) | |
1349 | copy = cmd->len[i]; | |
1350 | copy_size += copy; | |
8a964f44 | 1351 | } |
96791422 EG |
1352 | } |
1353 | ||
d9fb6465 | 1354 | IWL_DEBUG_HC(trans, |
20d3b647 | 1355 | "Sending command %s (#%x), seq: 0x%04X, %d bytes at %d[%d]:%d\n", |
990aa6d7 | 1356 | get_cmd_string(trans_pcie, out_cmd->hdr.cmd), |
20d3b647 JB |
1357 | out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence), |
1358 | cmd_size, q->write_ptr, idx, trans_pcie->cmd_queue); | |
4ce7cc2b | 1359 | |
38c0f334 JB |
1360 | /* start the TFD with the scratchbuf */ |
1361 | scratch_size = min_t(int, copy_size, IWL_HCMD_SCRATCHBUF_SIZE); | |
1362 | memcpy(&txq->scratchbufs[q->write_ptr], &out_cmd->hdr, scratch_size); | |
1363 | iwl_pcie_txq_build_tfd(trans, txq, | |
1364 | iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr), | |
6d6e68f8 | 1365 | scratch_size, true); |
38c0f334 JB |
1366 | |
1367 | /* map first command fragment, if any remains */ | |
1368 | if (copy_size > scratch_size) { | |
1369 | phys_addr = dma_map_single(trans->dev, | |
1370 | ((u8 *)&out_cmd->hdr) + scratch_size, | |
1371 | copy_size - scratch_size, | |
1372 | DMA_TO_DEVICE); | |
1373 | if (dma_mapping_error(trans->dev, phys_addr)) { | |
1374 | iwl_pcie_tfd_unmap(trans, out_meta, | |
1375 | &txq->tfds[q->write_ptr]); | |
1376 | idx = -ENOMEM; | |
1377 | goto out; | |
1378 | } | |
8a964f44 | 1379 | |
38c0f334 | 1380 | iwl_pcie_txq_build_tfd(trans, txq, phys_addr, |
6d6e68f8 | 1381 | copy_size - scratch_size, false); |
2c46f72e JB |
1382 | } |
1383 | ||
8a964f44 | 1384 | /* map the remaining (adjusted) nocopy/dup fragments */ |
1afbfb60 | 1385 | for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) { |
8a964f44 | 1386 | const void *data = cmddata[i]; |
f4feb8ac | 1387 | |
8a964f44 | 1388 | if (!cmdlen[i]) |
4ce7cc2b | 1389 | continue; |
f4feb8ac JB |
1390 | if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY | |
1391 | IWL_HCMD_DFL_DUP))) | |
4ce7cc2b | 1392 | continue; |
f4feb8ac JB |
1393 | if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) |
1394 | data = dup_buf; | |
1395 | phys_addr = dma_map_single(trans->dev, (void *)data, | |
98891754 | 1396 | cmdlen[i], DMA_TO_DEVICE); |
1042db2a | 1397 | if (dma_mapping_error(trans->dev, phys_addr)) { |
f02831be | 1398 | iwl_pcie_tfd_unmap(trans, out_meta, |
98891754 | 1399 | &txq->tfds[q->write_ptr]); |
4ce7cc2b JB |
1400 | idx = -ENOMEM; |
1401 | goto out; | |
1402 | } | |
1403 | ||
6d6e68f8 | 1404 | iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false); |
4ce7cc2b | 1405 | } |
df833b1d | 1406 | |
afaf6b57 | 1407 | out_meta->flags = cmd->flags; |
f4feb8ac JB |
1408 | if (WARN_ON_ONCE(txq->entries[idx].free_buf)) |
1409 | kfree(txq->entries[idx].free_buf); | |
1410 | txq->entries[idx].free_buf = dup_buf; | |
2c46f72e | 1411 | |
8a964f44 | 1412 | trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr); |
df833b1d | 1413 | |
7c5ba4a8 JB |
1414 | /* start timer if queue currently empty */ |
1415 | if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout) | |
1416 | mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout); | |
1417 | ||
b9439491 EG |
1418 | spin_lock_irqsave(&trans_pcie->reg_lock, flags); |
1419 | ||
1420 | /* | |
1421 | * wake up the NIC to make sure that the firmware will see the host | |
1422 | * command - we will let the NIC sleep once all the host commands | |
e7f76340 EG |
1423 | * returned. This needs to be done only on NICs that have |
1424 | * apmg_wake_up_wa set. | |
b9439491 | 1425 | */ |
e7f76340 EG |
1426 | if (trans->cfg->base_params->apmg_wake_up_wa && |
1427 | !trans_pcie->cmd_in_flight) { | |
b9439491 EG |
1428 | trans_pcie->cmd_in_flight = true; |
1429 | __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL, | |
1430 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); | |
1431 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, | |
1432 | CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN, | |
1433 | (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY | | |
1434 | CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), | |
1435 | 15000); | |
1436 | if (ret < 0) { | |
1437 | __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL, | |
1438 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); | |
1439 | spin_unlock_irqrestore(&trans_pcie->reg_lock, flags); | |
1440 | trans_pcie->cmd_in_flight = false; | |
1441 | idx = -EIO; | |
1442 | goto out; | |
1443 | } | |
1444 | } | |
1445 | ||
fd4abac5 | 1446 | /* Increment and update queue's write index */ |
83f32a4b | 1447 | q->write_ptr = iwl_queue_inc_wrap(q->write_ptr); |
990aa6d7 | 1448 | iwl_pcie_txq_inc_wr_ptr(trans, txq); |
fd4abac5 | 1449 | |
b9439491 EG |
1450 | spin_unlock_irqrestore(&trans_pcie->reg_lock, flags); |
1451 | ||
2c46f72e | 1452 | out: |
015c15e1 | 1453 | spin_unlock_bh(&txq->lock); |
f4feb8ac JB |
1454 | free_dup_buf: |
1455 | if (idx < 0) | |
1456 | kfree(dup_buf); | |
7bfedc59 | 1457 | return idx; |
fd4abac5 TW |
1458 | } |
1459 | ||
990aa6d7 EG |
1460 | /* |
1461 | * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them | |
17b88929 | 1462 | * @rxb: Rx buffer to reclaim |
247c61d6 EG |
1463 | * @handler_status: return value of the handler of the command |
1464 | * (put in setup_rx_handlers) | |
17b88929 TW |
1465 | * |
1466 | * If an Rx buffer has an async callback associated with it the callback | |
1467 | * will be executed. The attached skb (if present) will only be freed | |
1468 | * if the callback returns 1 | |
1469 | */ | |
990aa6d7 EG |
1470 | void iwl_pcie_hcmd_complete(struct iwl_trans *trans, |
1471 | struct iwl_rx_cmd_buffer *rxb, int handler_status) | |
17b88929 | 1472 | { |
2f301227 | 1473 | struct iwl_rx_packet *pkt = rxb_addr(rxb); |
17b88929 TW |
1474 | u16 sequence = le16_to_cpu(pkt->hdr.sequence); |
1475 | int txq_id = SEQ_TO_QUEUE(sequence); | |
1476 | int index = SEQ_TO_INDEX(sequence); | |
17b88929 | 1477 | int cmd_index; |
c2acea8e JB |
1478 | struct iwl_device_cmd *cmd; |
1479 | struct iwl_cmd_meta *meta; | |
8ad71bef | 1480 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 1481 | struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue]; |
17b88929 TW |
1482 | |
1483 | /* If a Tx command is being handled and it isn't in the actual | |
1484 | * command queue then there a command routing bug has been introduced | |
1485 | * in the queue management code. */ | |
c6f600fc | 1486 | if (WARN(txq_id != trans_pcie->cmd_queue, |
13bb9483 | 1487 | "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n", |
20d3b647 JB |
1488 | txq_id, trans_pcie->cmd_queue, sequence, |
1489 | trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr, | |
1490 | trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) { | |
3e10caeb | 1491 | iwl_print_hex_error(trans, pkt, 32); |
55d6a3cd | 1492 | return; |
01ef9323 | 1493 | } |
17b88929 | 1494 | |
2bfb5092 | 1495 | spin_lock_bh(&txq->lock); |
015c15e1 | 1496 | |
4ce7cc2b | 1497 | cmd_index = get_cmd_index(&txq->q, index); |
bf8440e6 JB |
1498 | cmd = txq->entries[cmd_index].cmd; |
1499 | meta = &txq->entries[cmd_index].meta; | |
17b88929 | 1500 | |
98891754 | 1501 | iwl_pcie_tfd_unmap(trans, meta, &txq->tfds[index]); |
c33de625 | 1502 | |
17b88929 | 1503 | /* Input error checking is done when commands are added to queue. */ |
c2acea8e | 1504 | if (meta->flags & CMD_WANT_SKB) { |
48a2d66f | 1505 | struct page *p = rxb_steal_page(rxb); |
65b94a4a | 1506 | |
65b94a4a JB |
1507 | meta->source->resp_pkt = pkt; |
1508 | meta->source->_rx_page_addr = (unsigned long)page_address(p); | |
b2cf410c | 1509 | meta->source->_rx_page_order = trans_pcie->rx_page_order; |
247c61d6 | 1510 | meta->source->handler_status = handler_status; |
247c61d6 | 1511 | } |
2624e96c | 1512 | |
f02831be | 1513 | iwl_pcie_cmdq_reclaim(trans, txq_id, index); |
17b88929 | 1514 | |
c2acea8e | 1515 | if (!(meta->flags & CMD_ASYNC)) { |
eb7ff77e | 1516 | if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) { |
05c89b91 WYG |
1517 | IWL_WARN(trans, |
1518 | "HCMD_ACTIVE already clear for command %s\n", | |
990aa6d7 | 1519 | get_cmd_string(trans_pcie, cmd->hdr.cmd)); |
05c89b91 | 1520 | } |
eb7ff77e | 1521 | clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status); |
6d8f6eeb | 1522 | IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n", |
990aa6d7 | 1523 | get_cmd_string(trans_pcie, cmd->hdr.cmd)); |
f946b529 | 1524 | wake_up(&trans_pcie->wait_command_queue); |
17b88929 | 1525 | } |
3598e177 | 1526 | |
dd487449 | 1527 | meta->flags = 0; |
3598e177 | 1528 | |
2bfb5092 | 1529 | spin_unlock_bh(&txq->lock); |
17b88929 | 1530 | } |
253a634c | 1531 | |
9439eac7 | 1532 | #define HOST_COMPLETE_TIMEOUT (2 * HZ) |
253a634c | 1533 | |
f02831be EG |
1534 | static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans, |
1535 | struct iwl_host_cmd *cmd) | |
253a634c | 1536 | { |
d9fb6465 | 1537 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
253a634c EG |
1538 | int ret; |
1539 | ||
1540 | /* An asynchronous command can not expect an SKB to be set. */ | |
1541 | if (WARN_ON(cmd->flags & CMD_WANT_SKB)) | |
1542 | return -EINVAL; | |
1543 | ||
f02831be | 1544 | ret = iwl_pcie_enqueue_hcmd(trans, cmd); |
253a634c | 1545 | if (ret < 0) { |
721c32f7 | 1546 | IWL_ERR(trans, |
b36b110c | 1547 | "Error sending %s: enqueue_hcmd failed: %d\n", |
990aa6d7 | 1548 | get_cmd_string(trans_pcie, cmd->id), ret); |
253a634c EG |
1549 | return ret; |
1550 | } | |
1551 | return 0; | |
1552 | } | |
1553 | ||
f02831be EG |
1554 | static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans, |
1555 | struct iwl_host_cmd *cmd) | |
253a634c | 1556 | { |
8ad71bef | 1557 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
253a634c EG |
1558 | int cmd_idx; |
1559 | int ret; | |
1560 | ||
6d8f6eeb | 1561 | IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n", |
990aa6d7 | 1562 | get_cmd_string(trans_pcie, cmd->id)); |
253a634c | 1563 | |
eb7ff77e AN |
1564 | if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE, |
1565 | &trans->status), | |
bcbb8c9c JB |
1566 | "Command %s: a command is already active!\n", |
1567 | get_cmd_string(trans_pcie, cmd->id))) | |
2cc39c94 | 1568 | return -EIO; |
2cc39c94 | 1569 | |
6d8f6eeb | 1570 | IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n", |
990aa6d7 | 1571 | get_cmd_string(trans_pcie, cmd->id)); |
253a634c | 1572 | |
f02831be | 1573 | cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd); |
253a634c EG |
1574 | if (cmd_idx < 0) { |
1575 | ret = cmd_idx; | |
eb7ff77e | 1576 | clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status); |
721c32f7 | 1577 | IWL_ERR(trans, |
b36b110c | 1578 | "Error sending %s: enqueue_hcmd failed: %d\n", |
990aa6d7 | 1579 | get_cmd_string(trans_pcie, cmd->id), ret); |
253a634c EG |
1580 | return ret; |
1581 | } | |
1582 | ||
b9439491 EG |
1583 | ret = wait_event_timeout(trans_pcie->wait_command_queue, |
1584 | !test_bit(STATUS_SYNC_HCMD_ACTIVE, | |
1585 | &trans->status), | |
1586 | HOST_COMPLETE_TIMEOUT); | |
253a634c | 1587 | if (!ret) { |
6dde8c48 JB |
1588 | struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue]; |
1589 | struct iwl_queue *q = &txq->q; | |
d10630af | 1590 | |
6dde8c48 JB |
1591 | IWL_ERR(trans, "Error sending %s: time out after %dms.\n", |
1592 | get_cmd_string(trans_pcie, cmd->id), | |
1593 | jiffies_to_msecs(HOST_COMPLETE_TIMEOUT)); | |
253a634c | 1594 | |
6dde8c48 JB |
1595 | IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n", |
1596 | q->read_ptr, q->write_ptr); | |
d10630af | 1597 | |
eb7ff77e | 1598 | clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status); |
6dde8c48 JB |
1599 | IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n", |
1600 | get_cmd_string(trans_pcie, cmd->id)); | |
1601 | ret = -ETIMEDOUT; | |
42550a53 | 1602 | |
cfadc3ff | 1603 | iwl_write_prph(trans, DEVICE_SET_NMI_REG, 1); |
2a988e98 | 1604 | iwl_trans_fw_error(trans); |
42550a53 | 1605 | |
6dde8c48 | 1606 | goto cancel; |
253a634c EG |
1607 | } |
1608 | ||
eb7ff77e | 1609 | if (test_bit(STATUS_FW_ERROR, &trans->status)) { |
d18aa87f | 1610 | IWL_ERR(trans, "FW error in SYNC CMD %s\n", |
990aa6d7 | 1611 | get_cmd_string(trans_pcie, cmd->id)); |
b656fa33 | 1612 | dump_stack(); |
d18aa87f JB |
1613 | ret = -EIO; |
1614 | goto cancel; | |
1615 | } | |
1616 | ||
1094fa26 | 1617 | if (!(cmd->flags & CMD_SEND_IN_RFKILL) && |
eb7ff77e | 1618 | test_bit(STATUS_RFKILL, &trans->status)) { |
f946b529 EG |
1619 | IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n"); |
1620 | ret = -ERFKILL; | |
1621 | goto cancel; | |
1622 | } | |
1623 | ||
65b94a4a | 1624 | if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) { |
6d8f6eeb | 1625 | IWL_ERR(trans, "Error: Response NULL in '%s'\n", |
990aa6d7 | 1626 | get_cmd_string(trans_pcie, cmd->id)); |
253a634c EG |
1627 | ret = -EIO; |
1628 | goto cancel; | |
1629 | } | |
1630 | ||
1631 | return 0; | |
1632 | ||
1633 | cancel: | |
1634 | if (cmd->flags & CMD_WANT_SKB) { | |
1635 | /* | |
1636 | * Cancel the CMD_WANT_SKB flag for the cmd in the | |
1637 | * TX cmd queue. Otherwise in case the cmd comes | |
1638 | * in later, it will possibly set an invalid | |
1639 | * address (cmd->meta.source). | |
1640 | */ | |
bf8440e6 JB |
1641 | trans_pcie->txq[trans_pcie->cmd_queue]. |
1642 | entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB; | |
253a634c | 1643 | } |
9cac4943 | 1644 | |
65b94a4a JB |
1645 | if (cmd->resp_pkt) { |
1646 | iwl_free_resp(cmd); | |
1647 | cmd->resp_pkt = NULL; | |
253a634c EG |
1648 | } |
1649 | ||
1650 | return ret; | |
1651 | } | |
1652 | ||
f02831be | 1653 | int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd) |
253a634c | 1654 | { |
4f59334b | 1655 | if (!(cmd->flags & CMD_SEND_IN_RFKILL) && |
eb7ff77e | 1656 | test_bit(STATUS_RFKILL, &trans->status)) { |
754d7d9e EG |
1657 | IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n", |
1658 | cmd->id); | |
f946b529 | 1659 | return -ERFKILL; |
754d7d9e | 1660 | } |
f946b529 | 1661 | |
253a634c | 1662 | if (cmd->flags & CMD_ASYNC) |
f02831be | 1663 | return iwl_pcie_send_hcmd_async(trans, cmd); |
253a634c | 1664 | |
f946b529 | 1665 | /* We still can fail on RFKILL that can be asserted while we wait */ |
f02831be | 1666 | return iwl_pcie_send_hcmd_sync(trans, cmd); |
253a634c EG |
1667 | } |
1668 | ||
f02831be EG |
1669 | int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb, |
1670 | struct iwl_device_cmd *dev_cmd, int txq_id) | |
a0eaad71 | 1671 | { |
8ad71bef | 1672 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
f02831be EG |
1673 | struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data; |
1674 | struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload; | |
1675 | struct iwl_cmd_meta *out_meta; | |
1676 | struct iwl_txq *txq; | |
1677 | struct iwl_queue *q; | |
38c0f334 JB |
1678 | dma_addr_t tb0_phys, tb1_phys, scratch_phys; |
1679 | void *tb1_addr; | |
1680 | u16 len, tb1_len, tb2_len; | |
ea68f460 | 1681 | bool wait_write_ptr; |
f02831be EG |
1682 | __le16 fc = hdr->frame_control; |
1683 | u8 hdr_len = ieee80211_hdrlen(fc); | |
68972c46 | 1684 | u16 wifi_seq; |
f02831be EG |
1685 | |
1686 | txq = &trans_pcie->txq[txq_id]; | |
1687 | q = &txq->q; | |
a0eaad71 | 1688 | |
961de6a5 JB |
1689 | if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used), |
1690 | "TX on unused queue %d\n", txq_id)) | |
f02831be | 1691 | return -EINVAL; |
39644e9a | 1692 | |
f02831be | 1693 | spin_lock(&txq->lock); |
015c15e1 | 1694 | |
f02831be EG |
1695 | /* In AGG mode, the index in the ring must correspond to the WiFi |
1696 | * sequence number. This is a HW requirements to help the SCD to parse | |
1697 | * the BA. | |
1698 | * Check here that the packets are in the right place on the ring. | |
1699 | */ | |
9a886586 | 1700 | wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl)); |
1092b9bc | 1701 | WARN_ONCE(txq->ampdu && |
68972c46 | 1702 | (wifi_seq & 0xff) != q->write_ptr, |
f02831be EG |
1703 | "Q: %d WiFi Seq %d tfdNum %d", |
1704 | txq_id, wifi_seq, q->write_ptr); | |
f02831be EG |
1705 | |
1706 | /* Set up driver data for this TFD */ | |
1707 | txq->entries[q->write_ptr].skb = skb; | |
1708 | txq->entries[q->write_ptr].cmd = dev_cmd; | |
1709 | ||
f02831be EG |
1710 | dev_cmd->hdr.sequence = |
1711 | cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) | | |
1712 | INDEX_TO_SEQ(q->write_ptr))); | |
1713 | ||
38c0f334 JB |
1714 | tb0_phys = iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr); |
1715 | scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) + | |
1716 | offsetof(struct iwl_tx_cmd, scratch); | |
1717 | ||
1718 | tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys); | |
1719 | tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys); | |
1720 | ||
f02831be EG |
1721 | /* Set up first empty entry in queue's array of Tx/cmd buffers */ |
1722 | out_meta = &txq->entries[q->write_ptr].meta; | |
a0eaad71 | 1723 | |
f02831be | 1724 | /* |
38c0f334 JB |
1725 | * The second TB (tb1) points to the remainder of the TX command |
1726 | * and the 802.11 header - dword aligned size | |
1727 | * (This calculation modifies the TX command, so do it before the | |
1728 | * setup of the first TB) | |
f02831be | 1729 | */ |
38c0f334 JB |
1730 | len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) + |
1731 | hdr_len - IWL_HCMD_SCRATCHBUF_SIZE; | |
1092b9bc | 1732 | tb1_len = ALIGN(len, 4); |
f02831be EG |
1733 | |
1734 | /* Tell NIC about any 2-byte padding after MAC header */ | |
38c0f334 | 1735 | if (tb1_len != len) |
f02831be EG |
1736 | tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK; |
1737 | ||
38c0f334 JB |
1738 | /* The first TB points to the scratchbuf data - min_copy bytes */ |
1739 | memcpy(&txq->scratchbufs[q->write_ptr], &dev_cmd->hdr, | |
1740 | IWL_HCMD_SCRATCHBUF_SIZE); | |
1741 | iwl_pcie_txq_build_tfd(trans, txq, tb0_phys, | |
6d6e68f8 | 1742 | IWL_HCMD_SCRATCHBUF_SIZE, true); |
f02831be | 1743 | |
38c0f334 JB |
1744 | /* there must be data left over for TB1 or this code must be changed */ |
1745 | BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_HCMD_SCRATCHBUF_SIZE); | |
1746 | ||
1747 | /* map the data for TB1 */ | |
1748 | tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_HCMD_SCRATCHBUF_SIZE; | |
1749 | tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE); | |
1750 | if (unlikely(dma_mapping_error(trans->dev, tb1_phys))) | |
1751 | goto out_err; | |
6d6e68f8 | 1752 | iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false); |
a0eaad71 | 1753 | |
38c0f334 JB |
1754 | /* |
1755 | * Set up TFD's third entry to point directly to remainder | |
1756 | * of skb, if any (802.11 null frames have no payload). | |
1757 | */ | |
1758 | tb2_len = skb->len - hdr_len; | |
1759 | if (tb2_len > 0) { | |
1760 | dma_addr_t tb2_phys = dma_map_single(trans->dev, | |
1761 | skb->data + hdr_len, | |
1762 | tb2_len, DMA_TO_DEVICE); | |
1763 | if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) { | |
1764 | iwl_pcie_tfd_unmap(trans, out_meta, | |
1765 | &txq->tfds[q->write_ptr]); | |
f02831be EG |
1766 | goto out_err; |
1767 | } | |
6d6e68f8 | 1768 | iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false); |
f02831be | 1769 | } |
a0eaad71 | 1770 | |
f02831be EG |
1771 | /* Set up entry for this TFD in Tx byte-count array */ |
1772 | iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len)); | |
a0eaad71 | 1773 | |
f02831be EG |
1774 | trace_iwlwifi_dev_tx(trans->dev, skb, |
1775 | &txq->tfds[txq->q.write_ptr], | |
1776 | sizeof(struct iwl_tfd), | |
38c0f334 JB |
1777 | &dev_cmd->hdr, IWL_HCMD_SCRATCHBUF_SIZE + tb1_len, |
1778 | skb->data + hdr_len, tb2_len); | |
f02831be | 1779 | trace_iwlwifi_dev_tx_data(trans->dev, skb, |
38c0f334 JB |
1780 | skb->data + hdr_len, tb2_len); |
1781 | ||
ea68f460 | 1782 | wait_write_ptr = ieee80211_has_morefrags(fc); |
7c5ba4a8 | 1783 | |
f02831be EG |
1784 | /* start timer if queue currently empty */ |
1785 | if (txq->need_update && q->read_ptr == q->write_ptr && | |
1786 | trans_pcie->wd_timeout) | |
1787 | mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout); | |
1788 | ||
1789 | /* Tell device the write index *just past* this latest filled TFD */ | |
83f32a4b | 1790 | q->write_ptr = iwl_queue_inc_wrap(q->write_ptr); |
ea68f460 JB |
1791 | if (!wait_write_ptr) |
1792 | iwl_pcie_txq_inc_wr_ptr(trans, txq); | |
f02831be EG |
1793 | |
1794 | /* | |
1795 | * At this point the frame is "transmitted" successfully | |
43aa616f | 1796 | * and we will get a TX status notification eventually. |
f02831be EG |
1797 | */ |
1798 | if (iwl_queue_space(q) < q->high_mark) { | |
ea68f460 | 1799 | if (wait_write_ptr) |
f02831be | 1800 | iwl_pcie_txq_inc_wr_ptr(trans, txq); |
ea68f460 | 1801 | else |
f02831be | 1802 | iwl_stop_queue(trans, txq); |
f02831be EG |
1803 | } |
1804 | spin_unlock(&txq->lock); | |
1805 | return 0; | |
1806 | out_err: | |
1807 | spin_unlock(&txq->lock); | |
1808 | return -1; | |
a0eaad71 | 1809 | } |