iwlwifi: mvm: disable aggregation queues in station DB in FW
[deliverable/linux.git] / drivers / net / wireless / iwlwifi / pcie / tx.c
CommitLineData
1053d35f
RR
1/******************************************************************************
2 *
51368bf7 3 * Copyright(c) 2003 - 2014 Intel Corporation. All rights reserved.
8b4139dc 4 * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
1053d35f
RR
5 *
6 * Portions of this file are derived from the ipw3945 project, as well
7 * as portions of the ieee80211 subsystem header files.
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of version 2 of the GNU General Public License as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program; if not, write to the Free Software Foundation, Inc.,
20 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
21 *
22 * The full GNU General Public License is included in this distribution in the
23 * file called LICENSE.
24 *
25 * Contact Information:
759ef89f 26 * Intel Linux Wireless <ilw@linux.intel.com>
1053d35f
RR
27 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
28 *
29 *****************************************************************************/
fd4abac5 30#include <linux/etherdevice.h>
5a0e3ad6 31#include <linux/slab.h>
253a634c 32#include <linux/sched.h>
253a634c 33
522376d2
EG
34#include "iwl-debug.h"
35#include "iwl-csr.h"
36#include "iwl-prph.h"
1053d35f 37#include "iwl-io.h"
680073b7 38#include "iwl-scd.h"
ed277c93 39#include "iwl-op-mode.h"
6468a01a 40#include "internal.h"
6238b008 41/* FIXME: need to abstract out TX command (once we know what it looks like) */
1023fdc4 42#include "dvm/commands.h"
1053d35f 43
522376d2
EG
44#define IWL_TX_CRC_SIZE 4
45#define IWL_TX_DELIMITER_SIZE 4
46
f02831be
EG
47/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
48 * DMA services
49 *
50 * Theory of operation
51 *
52 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
53 * of buffer descriptors, each of which points to one or more data buffers for
54 * the device to read from or fill. Driver and device exchange status of each
55 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
56 * entries in each circular buffer, to protect against confusing empty and full
57 * queue states.
58 *
59 * The device reads or writes the data in the queues via the device's several
60 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
61 *
62 * For Tx queue, there are low mark and high mark limits. If, after queuing
63 * the packet for Tx, free space become < low mark, Tx queue stopped. When
64 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
65 * Tx queue resumed.
66 *
67 ***************************************************/
68static int iwl_queue_space(const struct iwl_queue *q)
69{
a9b29246
IY
70 unsigned int max;
71 unsigned int used;
f02831be 72
a9b29246
IY
73 /*
74 * To avoid ambiguity between empty and completely full queues, there
83f32a4b
JB
75 * should always be less than TFD_QUEUE_SIZE_MAX elements in the queue.
76 * If q->n_window is smaller than TFD_QUEUE_SIZE_MAX, there is no need
77 * to reserve any queue entries for this purpose.
a9b29246 78 */
83f32a4b 79 if (q->n_window < TFD_QUEUE_SIZE_MAX)
a9b29246
IY
80 max = q->n_window;
81 else
83f32a4b 82 max = TFD_QUEUE_SIZE_MAX - 1;
f02831be 83
a9b29246 84 /*
83f32a4b
JB
85 * TFD_QUEUE_SIZE_MAX is a power of 2, so the following is equivalent to
86 * modulo by TFD_QUEUE_SIZE_MAX and is well defined.
a9b29246 87 */
83f32a4b 88 used = (q->write_ptr - q->read_ptr) & (TFD_QUEUE_SIZE_MAX - 1);
a9b29246
IY
89
90 if (WARN_ON(used > max))
91 return 0;
92
93 return max - used;
f02831be
EG
94}
95
96/*
97 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
98 */
83f32a4b 99static int iwl_queue_init(struct iwl_queue *q, int slots_num, u32 id)
f02831be 100{
f02831be
EG
101 q->n_window = slots_num;
102 q->id = id;
103
f02831be
EG
104 /* slots_num must be power-of-two size, otherwise
105 * get_cmd_index is broken. */
106 if (WARN_ON(!is_power_of_2(slots_num)))
107 return -EINVAL;
108
109 q->low_mark = q->n_window / 4;
110 if (q->low_mark < 4)
111 q->low_mark = 4;
112
113 q->high_mark = q->n_window / 8;
114 if (q->high_mark < 2)
115 q->high_mark = 2;
116
117 q->write_ptr = 0;
118 q->read_ptr = 0;
119
120 return 0;
121}
122
f02831be
EG
123static int iwl_pcie_alloc_dma_ptr(struct iwl_trans *trans,
124 struct iwl_dma_ptr *ptr, size_t size)
125{
126 if (WARN_ON(ptr->addr))
127 return -EINVAL;
128
129 ptr->addr = dma_alloc_coherent(trans->dev, size,
130 &ptr->dma, GFP_KERNEL);
131 if (!ptr->addr)
132 return -ENOMEM;
133 ptr->size = size;
134 return 0;
135}
136
137static void iwl_pcie_free_dma_ptr(struct iwl_trans *trans,
138 struct iwl_dma_ptr *ptr)
139{
140 if (unlikely(!ptr->addr))
141 return;
142
143 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
144 memset(ptr, 0, sizeof(*ptr));
145}
146
147static void iwl_pcie_txq_stuck_timer(unsigned long data)
148{
149 struct iwl_txq *txq = (void *)data;
150 struct iwl_queue *q = &txq->q;
151 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
152 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
153 u32 scd_sram_addr = trans_pcie->scd_base_addr +
154 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
155 u8 buf[16];
156 int i;
157
158 spin_lock(&txq->lock);
159 /* check if triggered erroneously */
160 if (txq->q.read_ptr == txq->q.write_ptr) {
161 spin_unlock(&txq->lock);
162 return;
163 }
164 spin_unlock(&txq->lock);
165
166 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
167 jiffies_to_msecs(trans_pcie->wd_timeout));
168 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
169 txq->q.read_ptr, txq->q.write_ptr);
170
4fd442db 171 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
f02831be
EG
172
173 iwl_print_hex_error(trans, buf, sizeof(buf));
174
175 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
176 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
177 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
178
179 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
180 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
181 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
182 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
183 u32 tbl_dw =
4fd442db
EG
184 iwl_trans_read_mem32(trans,
185 trans_pcie->scd_base_addr +
186 SCD_TRANS_TBL_OFFSET_QUEUE(i));
f02831be
EG
187
188 if (i & 0x1)
189 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
190 else
191 tbl_dw = tbl_dw & 0x0000FFFF;
192
193 IWL_ERR(trans,
194 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
195 i, active ? "" : "in", fifo, tbl_dw,
83f32a4b
JB
196 iwl_read_prph(trans, SCD_QUEUE_RDPTR(i)) &
197 (TFD_QUEUE_SIZE_MAX - 1),
f02831be
EG
198 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
199 }
200
201 for (i = q->read_ptr; i != q->write_ptr;
83f32a4b 202 i = iwl_queue_inc_wrap(i))
f02831be 203 IWL_ERR(trans, "scratch %d = 0x%08x\n", i,
38c0f334 204 le32_to_cpu(txq->scratchbufs[i].scratch));
f02831be 205
4c9706dc 206 iwl_force_nmi(trans);
f02831be
EG
207}
208
990aa6d7
EG
209/*
210 * iwl_pcie_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
48d42c42 211 */
f02831be
EG
212static void iwl_pcie_txq_update_byte_cnt_tbl(struct iwl_trans *trans,
213 struct iwl_txq *txq, u16 byte_cnt)
48d42c42 214{
105183b1 215 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
20d3b647 216 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
217 int write_ptr = txq->q.write_ptr;
218 int txq_id = txq->q.id;
219 u8 sec_ctl = 0;
220 u8 sta_id = 0;
221 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
222 __le16 bc_ent;
132f98c2 223 struct iwl_tx_cmd *tx_cmd =
bf8440e6 224 (void *) txq->entries[txq->q.write_ptr].cmd->payload;
48d42c42 225
105183b1
EG
226 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
227
48d42c42
EG
228 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
229
132f98c2
EG
230 sta_id = tx_cmd->sta_id;
231 sec_ctl = tx_cmd->sec_ctl;
48d42c42
EG
232
233 switch (sec_ctl & TX_CMD_SEC_MSK) {
234 case TX_CMD_SEC_CCM:
4325f6ca 235 len += IEEE80211_CCMP_MIC_LEN;
48d42c42
EG
236 break;
237 case TX_CMD_SEC_TKIP:
4325f6ca 238 len += IEEE80211_TKIP_ICV_LEN;
48d42c42
EG
239 break;
240 case TX_CMD_SEC_WEP:
4325f6ca 241 len += IEEE80211_WEP_IV_LEN + IEEE80211_WEP_ICV_LEN;
48d42c42
EG
242 break;
243 }
244
046db346
EG
245 if (trans_pcie->bc_table_dword)
246 len = DIV_ROUND_UP(len, 4);
247
248 bc_ent = cpu_to_le16(len | (sta_id << 12));
48d42c42
EG
249
250 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
251
252 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
253 scd_bc_tbl[txq_id].
254 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
255}
256
f02831be
EG
257static void iwl_pcie_txq_inval_byte_cnt_tbl(struct iwl_trans *trans,
258 struct iwl_txq *txq)
259{
260 struct iwl_trans_pcie *trans_pcie =
261 IWL_TRANS_GET_PCIE_TRANS(trans);
262 struct iwlagn_scd_bc_tbl *scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
263 int txq_id = txq->q.id;
264 int read_ptr = txq->q.read_ptr;
265 u8 sta_id = 0;
266 __le16 bc_ent;
267 struct iwl_tx_cmd *tx_cmd =
268 (void *)txq->entries[txq->q.read_ptr].cmd->payload;
269
270 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
271
272 if (txq_id != trans_pcie->cmd_queue)
273 sta_id = tx_cmd->sta_id;
274
275 bc_ent = cpu_to_le16(1 | (sta_id << 12));
276 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
277
278 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
279 scd_bc_tbl[txq_id].
280 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
281}
282
990aa6d7
EG
283/*
284 * iwl_pcie_txq_inc_wr_ptr - Send new write index to hardware
fd4abac5 285 */
ea68f460
JB
286static void iwl_pcie_txq_inc_wr_ptr(struct iwl_trans *trans,
287 struct iwl_txq *txq)
fd4abac5 288{
23e76d1a 289 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
fd4abac5 290 u32 reg = 0;
fd4abac5
TW
291 int txq_id = txq->q.id;
292
ea68f460 293 lockdep_assert_held(&txq->lock);
fd4abac5 294
5045388c
EP
295 /*
296 * explicitly wake up the NIC if:
297 * 1. shadow registers aren't enabled
298 * 2. NIC is woken up for CMD regardless of shadow outside this function
299 * 3. there is a chance that the NIC is asleep
300 */
301 if (!trans->cfg->base_params->shadow_reg_enable &&
302 txq_id != trans_pcie->cmd_queue &&
303 test_bit(STATUS_TPOWER_PMI, &trans->status)) {
f81c1f48 304 /*
5045388c
EP
305 * wake up nic if it's powered down ...
306 * uCode will wake up, and interrupt us again, so next
307 * time we'll skip this part.
f81c1f48 308 */
5045388c
EP
309 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
310
311 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
312 IWL_DEBUG_INFO(trans, "Tx queue %d requesting wakeup, GP1 = 0x%x\n",
313 txq_id, reg);
314 iwl_set_bit(trans, CSR_GP_CNTRL,
315 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ea68f460 316 txq->need_update = true;
5045388c
EP
317 return;
318 }
f81c1f48 319 }
5045388c
EP
320
321 /*
322 * if not in power-save mode, uCode will never sleep when we're
323 * trying to tx (during RFKILL, we're not trying to tx).
324 */
325 IWL_DEBUG_TX(trans, "Q:%d WR: 0x%x\n", txq_id, txq->q.write_ptr);
326 iwl_write32(trans, HBUS_TARG_WRPTR, txq->q.write_ptr | (txq_id << 8));
ea68f460 327}
5045388c 328
ea68f460
JB
329void iwl_pcie_txq_check_wrptrs(struct iwl_trans *trans)
330{
331 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
332 int i;
333
334 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
335 struct iwl_txq *txq = &trans_pcie->txq[i];
336
d090f878 337 spin_lock_bh(&txq->lock);
ea68f460
JB
338 if (trans_pcie->txq[i].need_update) {
339 iwl_pcie_txq_inc_wr_ptr(trans, txq);
340 trans_pcie->txq[i].need_update = false;
341 }
d090f878 342 spin_unlock_bh(&txq->lock);
ea68f460 343 }
fd4abac5 344}
fd4abac5 345
f02831be 346static inline dma_addr_t iwl_pcie_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
214d14d4
JB
347{
348 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
349
350 dma_addr_t addr = get_unaligned_le32(&tb->lo);
351 if (sizeof(dma_addr_t) > sizeof(u32))
352 addr |=
353 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
354
355 return addr;
356}
357
f02831be
EG
358static inline void iwl_pcie_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
359 dma_addr_t addr, u16 len)
214d14d4
JB
360{
361 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
362 u16 hi_n_len = len << 4;
363
364 put_unaligned_le32(addr, &tb->lo);
365 if (sizeof(dma_addr_t) > sizeof(u32))
366 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
367
368 tb->hi_n_len = cpu_to_le16(hi_n_len);
369
370 tfd->num_tbs = idx + 1;
371}
372
f02831be 373static inline u8 iwl_pcie_tfd_get_num_tbs(struct iwl_tfd *tfd)
214d14d4
JB
374{
375 return tfd->num_tbs & 0x1f;
376}
377
f02831be 378static void iwl_pcie_tfd_unmap(struct iwl_trans *trans,
98891754
JB
379 struct iwl_cmd_meta *meta,
380 struct iwl_tfd *tfd)
214d14d4 381{
214d14d4
JB
382 int i;
383 int num_tbs;
384
214d14d4 385 /* Sanity check on number of chunks */
f02831be 386 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
214d14d4
JB
387
388 if (num_tbs >= IWL_NUM_OF_TBS) {
6d8f6eeb 389 IWL_ERR(trans, "Too many chunks: %i\n", num_tbs);
214d14d4
JB
390 /* @todo issue fatal error, it is quite serious situation */
391 return;
392 }
393
38c0f334 394 /* first TB is never freed - it's the scratchbuf data */
214d14d4 395
214d14d4 396 for (i = 1; i < num_tbs; i++)
f02831be 397 dma_unmap_single(trans->dev, iwl_pcie_tfd_tb_get_addr(tfd, i),
98891754
JB
398 iwl_pcie_tfd_tb_get_len(tfd, i),
399 DMA_TO_DEVICE);
ebed633c
EG
400
401 tfd->num_tbs = 0;
4ce7cc2b
JB
402}
403
990aa6d7
EG
404/*
405 * iwl_pcie_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
6d8f6eeb 406 * @trans - transport private data
4ce7cc2b 407 * @txq - tx queue
ebed633c 408 * @dma_dir - the direction of the DMA mapping
4ce7cc2b
JB
409 *
410 * Does NOT advance any TFD circular buffer read/write indexes
411 * Does NOT free the TFD itself (which is within circular buffer)
412 */
98891754 413static void iwl_pcie_txq_free_tfd(struct iwl_trans *trans, struct iwl_txq *txq)
4ce7cc2b
JB
414{
415 struct iwl_tfd *tfd_tmp = txq->tfds;
4ce7cc2b 416
83f32a4b
JB
417 /* rd_ptr is bounded by TFD_QUEUE_SIZE_MAX and
418 * idx is bounded by n_window
419 */
ebed633c
EG
420 int rd_ptr = txq->q.read_ptr;
421 int idx = get_cmd_index(&txq->q, rd_ptr);
422
015c15e1
JB
423 lockdep_assert_held(&txq->lock);
424
83f32a4b
JB
425 /* We have only q->n_window txq->entries, but we use
426 * TFD_QUEUE_SIZE_MAX tfds
427 */
98891754 428 iwl_pcie_tfd_unmap(trans, &txq->entries[idx].meta, &tfd_tmp[rd_ptr]);
214d14d4
JB
429
430 /* free SKB */
bf8440e6 431 if (txq->entries) {
214d14d4
JB
432 struct sk_buff *skb;
433
ebed633c 434 skb = txq->entries[idx].skb;
214d14d4 435
909e9b23
EG
436 /* Can be called from irqs-disabled context
437 * If skb is not NULL, it means that the whole queue is being
438 * freed and that the queue is not empty - free the skb
439 */
214d14d4 440 if (skb) {
ed277c93 441 iwl_op_mode_free_skb(trans->op_mode, skb);
ebed633c 442 txq->entries[idx].skb = NULL;
214d14d4
JB
443 }
444 }
445}
446
f02831be 447static int iwl_pcie_txq_build_tfd(struct iwl_trans *trans, struct iwl_txq *txq,
6d6e68f8 448 dma_addr_t addr, u16 len, bool reset)
214d14d4
JB
449{
450 struct iwl_queue *q;
451 struct iwl_tfd *tfd, *tfd_tmp;
452 u32 num_tbs;
453
454 q = &txq->q;
4ce7cc2b 455 tfd_tmp = txq->tfds;
214d14d4
JB
456 tfd = &tfd_tmp[q->write_ptr];
457
f02831be
EG
458 if (reset)
459 memset(tfd, 0, sizeof(*tfd));
460
461 num_tbs = iwl_pcie_tfd_get_num_tbs(tfd);
462
463 /* Each TFD can point to a maximum 20 Tx buffers */
464 if (num_tbs >= IWL_NUM_OF_TBS) {
465 IWL_ERR(trans, "Error can not send more than %d chunks\n",
466 IWL_NUM_OF_TBS);
467 return -EINVAL;
468 }
469
1092b9bc
EP
470 if (WARN(addr & ~IWL_TX_DMA_MASK,
471 "Unaligned address = %llx\n", (unsigned long long)addr))
f02831be
EG
472 return -EINVAL;
473
f02831be
EG
474 iwl_pcie_tfd_set_tb(tfd, num_tbs, addr, len);
475
476 return 0;
477}
478
479static int iwl_pcie_txq_alloc(struct iwl_trans *trans,
480 struct iwl_txq *txq, int slots_num,
481 u32 txq_id)
482{
483 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
484 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
38c0f334 485 size_t scratchbuf_sz;
f02831be
EG
486 int i;
487
488 if (WARN_ON(txq->entries || txq->tfds))
489 return -EINVAL;
490
491 setup_timer(&txq->stuck_timer, iwl_pcie_txq_stuck_timer,
492 (unsigned long)txq);
493 txq->trans_pcie = trans_pcie;
494
495 txq->q.n_window = slots_num;
496
497 txq->entries = kcalloc(slots_num,
498 sizeof(struct iwl_pcie_txq_entry),
499 GFP_KERNEL);
500
501 if (!txq->entries)
502 goto error;
503
504 if (txq_id == trans_pcie->cmd_queue)
505 for (i = 0; i < slots_num; i++) {
506 txq->entries[i].cmd =
507 kmalloc(sizeof(struct iwl_device_cmd),
508 GFP_KERNEL);
509 if (!txq->entries[i].cmd)
510 goto error;
511 }
512
513 /* Circular buffer of transmit frame descriptors (TFDs),
514 * shared with device */
515 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
516 &txq->q.dma_addr, GFP_KERNEL);
d0320f75 517 if (!txq->tfds)
f02831be 518 goto error;
38c0f334
JB
519
520 BUILD_BUG_ON(IWL_HCMD_SCRATCHBUF_SIZE != sizeof(*txq->scratchbufs));
521 BUILD_BUG_ON(offsetof(struct iwl_pcie_txq_scratch_buf, scratch) !=
522 sizeof(struct iwl_cmd_header) +
523 offsetof(struct iwl_tx_cmd, scratch));
524
525 scratchbuf_sz = sizeof(*txq->scratchbufs) * slots_num;
526
527 txq->scratchbufs = dma_alloc_coherent(trans->dev, scratchbuf_sz,
528 &txq->scratchbufs_dma,
529 GFP_KERNEL);
530 if (!txq->scratchbufs)
531 goto err_free_tfds;
532
f02831be
EG
533 txq->q.id = txq_id;
534
535 return 0;
38c0f334
JB
536err_free_tfds:
537 dma_free_coherent(trans->dev, tfd_sz, txq->tfds, txq->q.dma_addr);
f02831be
EG
538error:
539 if (txq->entries && txq_id == trans_pcie->cmd_queue)
540 for (i = 0; i < slots_num; i++)
541 kfree(txq->entries[i].cmd);
542 kfree(txq->entries);
543 txq->entries = NULL;
544
545 return -ENOMEM;
546
547}
548
549static int iwl_pcie_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
550 int slots_num, u32 txq_id)
551{
552 int ret;
553
43aa616f 554 txq->need_update = false;
f02831be
EG
555
556 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
557 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
558 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
559
560 /* Initialize queue's high/low-water marks, and head/tail indexes */
83f32a4b 561 ret = iwl_queue_init(&txq->q, slots_num, txq_id);
f02831be
EG
562 if (ret)
563 return ret;
564
565 spin_lock_init(&txq->lock);
566
567 /*
568 * Tell nic where to find circular buffer of Tx Frame Descriptors for
569 * given Tx queue, and enable the DMA channel used for that queue.
570 * Circular buffer (TFD queue in DRAM) physical base address */
571 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
572 txq->q.dma_addr >> 8);
573
574 return 0;
575}
576
577/*
578 * iwl_pcie_txq_unmap - Unmap any remaining DMA mappings and free skb's
579 */
580static void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
581{
582 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
583 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
584 struct iwl_queue *q = &txq->q;
f02831be 585
f02831be
EG
586 spin_lock_bh(&txq->lock);
587 while (q->write_ptr != q->read_ptr) {
b967613d
EG
588 IWL_DEBUG_TX_REPLY(trans, "Q %d Free %d\n",
589 txq_id, q->read_ptr);
98891754 590 iwl_pcie_txq_free_tfd(trans, txq);
83f32a4b 591 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr);
f02831be 592 }
b967613d 593 txq->active = false;
f02831be 594 spin_unlock_bh(&txq->lock);
8a487b1a
EG
595
596 /* just in case - this queue may have been stopped */
597 iwl_wake_queue(trans, txq);
f02831be
EG
598}
599
600/*
601 * iwl_pcie_txq_free - Deallocate DMA queue.
602 * @txq: Transmit queue to deallocate.
603 *
604 * Empty queue by removing and destroying all BD's.
605 * Free all buffers.
606 * 0-fill, but do not free "txq" descriptor structure.
607 */
608static void iwl_pcie_txq_free(struct iwl_trans *trans, int txq_id)
609{
610 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
611 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
612 struct device *dev = trans->dev;
613 int i;
614
615 if (WARN_ON(!txq))
616 return;
617
618 iwl_pcie_txq_unmap(trans, txq_id);
619
620 /* De-alloc array of command/tx buffers */
621 if (txq_id == trans_pcie->cmd_queue)
622 for (i = 0; i < txq->q.n_window; i++) {
623 kfree(txq->entries[i].cmd);
f02831be
EG
624 kfree(txq->entries[i].free_buf);
625 }
626
627 /* De-alloc circular buffer of TFDs */
83f32a4b
JB
628 if (txq->tfds) {
629 dma_free_coherent(dev,
630 sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX,
631 txq->tfds, txq->q.dma_addr);
d21fa2da 632 txq->q.dma_addr = 0;
83f32a4b 633 txq->tfds = NULL;
38c0f334
JB
634
635 dma_free_coherent(dev,
636 sizeof(*txq->scratchbufs) * txq->q.n_window,
637 txq->scratchbufs, txq->scratchbufs_dma);
f02831be
EG
638 }
639
640 kfree(txq->entries);
641 txq->entries = NULL;
642
643 del_timer_sync(&txq->stuck_timer);
644
645 /* 0-fill queue descriptor structure */
646 memset(txq, 0, sizeof(*txq));
647}
648
f02831be
EG
649void iwl_pcie_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
650{
651 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
22dc3c95 652 int nq = trans->cfg->base_params->num_of_queues;
f02831be
EG
653 int chan;
654 u32 reg_val;
22dc3c95
JB
655 int clear_dwords = (SCD_TRANS_TBL_OFFSET_QUEUE(nq) -
656 SCD_CONTEXT_MEM_LOWER_BOUND) / sizeof(u32);
f02831be
EG
657
658 /* make sure all queue are not stopped/used */
659 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
660 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
661
662 trans_pcie->scd_base_addr =
663 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
664
665 WARN_ON(scd_base_addr != 0 &&
666 scd_base_addr != trans_pcie->scd_base_addr);
667
22dc3c95
JB
668 /* reset context data, TX status and translation data */
669 iwl_trans_write_mem(trans, trans_pcie->scd_base_addr +
670 SCD_CONTEXT_MEM_LOWER_BOUND,
671 NULL, clear_dwords);
f02831be
EG
672
673 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
674 trans_pcie->scd_bc_tbls.dma >> 10);
675
676 /* The chain extension of the SCD doesn't work well. This feature is
677 * enabled by default by the HW, so we need to disable it manually.
678 */
e03bbb62
EG
679 if (trans->cfg->base_params->scd_chain_ext_wa)
680 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
f02831be
EG
681
682 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
683 trans_pcie->cmd_fifo);
684
685 /* Activate all Tx DMA/FIFO channels */
680073b7 686 iwl_scd_activate_fifos(trans);
f02831be
EG
687
688 /* Enable DMA channel */
689 for (chan = 0; chan < FH_TCSR_CHNL_NUM; chan++)
690 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
691 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
692 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
693
694 /* Update FH chicken bits */
695 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
696 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
697 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
698
699 /* Enable L1-Active */
3073d8c0
EH
700 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
701 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
702 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
f02831be
EG
703}
704
ddaf5a5b
JB
705void iwl_trans_pcie_tx_reset(struct iwl_trans *trans)
706{
707 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
708 int txq_id;
709
710 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
711 txq_id++) {
712 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
713
714 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
715 txq->q.dma_addr >> 8);
716 iwl_pcie_txq_unmap(trans, txq_id);
717 txq->q.read_ptr = 0;
718 txq->q.write_ptr = 0;
719 }
720
721 /* Tell NIC where to find the "keep warm" buffer */
722 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
723 trans_pcie->kw.dma >> 4);
724
725 iwl_pcie_tx_start(trans, trans_pcie->scd_base_addr);
726}
727
f02831be
EG
728/*
729 * iwl_pcie_tx_stop - Stop all Tx DMA channels
730 */
731int iwl_pcie_tx_stop(struct iwl_trans *trans)
732{
733 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
734 int ch, txq_id, ret;
f02831be
EG
735
736 /* Turn off all Tx DMA fifos */
7b70bd63 737 spin_lock(&trans_pcie->irq_lock);
f02831be 738
680073b7 739 iwl_scd_deactivate_fifos(trans);
f02831be
EG
740
741 /* Stop each Tx DMA channel, and wait for it to be idle */
742 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
743 iwl_write_direct32(trans,
744 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
745 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
746 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
747 if (ret < 0)
748 IWL_ERR(trans,
749 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
750 ch,
751 iwl_read_direct32(trans,
752 FH_TSSR_TX_STATUS_REG));
753 }
7b70bd63 754 spin_unlock(&trans_pcie->irq_lock);
f02831be 755
fba1c627
EG
756 /*
757 * This function can be called before the op_mode disabled the
758 * queues. This happens when we have an rfkill interrupt.
759 * Since we stop Tx altogether - mark the queues as stopped.
760 */
761 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
762 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
763
764 /* This can happen: start_hw, stop_device */
765 if (!trans_pcie->txq)
f02831be 766 return 0;
f02831be
EG
767
768 /* Unmap DMA from host system and free skb's */
769 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
770 txq_id++)
771 iwl_pcie_txq_unmap(trans, txq_id);
772
773 return 0;
774}
775
776/*
777 * iwl_trans_tx_free - Free TXQ Context
778 *
779 * Destroy all TX DMA queues and structures
780 */
781void iwl_pcie_tx_free(struct iwl_trans *trans)
782{
783 int txq_id;
784 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
785
786 /* Tx queues */
787 if (trans_pcie->txq) {
788 for (txq_id = 0;
789 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
790 iwl_pcie_txq_free(trans, txq_id);
791 }
792
793 kfree(trans_pcie->txq);
794 trans_pcie->txq = NULL;
795
796 iwl_pcie_free_dma_ptr(trans, &trans_pcie->kw);
797
798 iwl_pcie_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
799}
800
801/*
802 * iwl_pcie_tx_alloc - allocate TX context
803 * Allocate all Tx DMA structures and initialize them
804 */
805static int iwl_pcie_tx_alloc(struct iwl_trans *trans)
806{
807 int ret;
808 int txq_id, slots_num;
809 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
810
811 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
812 sizeof(struct iwlagn_scd_bc_tbl);
813
814 /*It is not allowed to alloc twice, so warn when this happens.
815 * We cannot rely on the previous allocation, so free and fail */
816 if (WARN_ON(trans_pcie->txq)) {
817 ret = -EINVAL;
818 goto error;
819 }
820
821 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
822 scd_bc_tbls_size);
823 if (ret) {
824 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
825 goto error;
826 }
827
828 /* Alloc keep-warm buffer */
829 ret = iwl_pcie_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
830 if (ret) {
831 IWL_ERR(trans, "Keep Warm allocation failed\n");
832 goto error;
833 }
834
835 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
836 sizeof(struct iwl_txq), GFP_KERNEL);
837 if (!trans_pcie->txq) {
838 IWL_ERR(trans, "Not enough memory for txq\n");
2ab9ba0f 839 ret = -ENOMEM;
f02831be
EG
840 goto error;
841 }
842
843 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
844 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
845 txq_id++) {
846 slots_num = (txq_id == trans_pcie->cmd_queue) ?
847 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
848 ret = iwl_pcie_txq_alloc(trans, &trans_pcie->txq[txq_id],
849 slots_num, txq_id);
850 if (ret) {
851 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
852 goto error;
853 }
854 }
855
856 return 0;
857
858error:
859 iwl_pcie_tx_free(trans);
860
861 return ret;
862}
863int iwl_pcie_tx_init(struct iwl_trans *trans)
864{
865 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
866 int ret;
867 int txq_id, slots_num;
f02831be
EG
868 bool alloc = false;
869
870 if (!trans_pcie->txq) {
871 ret = iwl_pcie_tx_alloc(trans);
872 if (ret)
873 goto error;
874 alloc = true;
875 }
876
7b70bd63 877 spin_lock(&trans_pcie->irq_lock);
f02831be
EG
878
879 /* Turn off all Tx DMA fifos */
680073b7 880 iwl_scd_deactivate_fifos(trans);
f02831be
EG
881
882 /* Tell NIC where to find the "keep warm" buffer */
883 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
884 trans_pcie->kw.dma >> 4);
885
7b70bd63 886 spin_unlock(&trans_pcie->irq_lock);
f02831be
EG
887
888 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
889 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
890 txq_id++) {
891 slots_num = (txq_id == trans_pcie->cmd_queue) ?
892 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
893 ret = iwl_pcie_txq_init(trans, &trans_pcie->txq[txq_id],
894 slots_num, txq_id);
895 if (ret) {
896 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
897 goto error;
898 }
899 }
900
901 return 0;
902error:
903 /*Upon error, free only if we allocated something */
904 if (alloc)
905 iwl_pcie_tx_free(trans);
906 return ret;
907}
908
909static inline void iwl_pcie_txq_progress(struct iwl_trans_pcie *trans_pcie,
910 struct iwl_txq *txq)
911{
912 if (!trans_pcie->wd_timeout)
913 return;
914
915 /*
916 * if empty delete timer, otherwise move timer forward
917 * since we're making progress on this queue
918 */
919 if (txq->q.read_ptr == txq->q.write_ptr)
920 del_timer(&txq->stuck_timer);
921 else
922 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
923}
924
925/* Frees buffers until index _not_ inclusive */
f6d497cd
EG
926void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
927 struct sk_buff_head *skbs)
f02831be
EG
928{
929 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
930 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
83f32a4b 931 int tfd_num = ssn & (TFD_QUEUE_SIZE_MAX - 1);
f02831be
EG
932 struct iwl_queue *q = &txq->q;
933 int last_to_free;
f02831be
EG
934
935 /* This function is not meant to release cmd queue*/
936 if (WARN_ON(txq_id == trans_pcie->cmd_queue))
f6d497cd 937 return;
214d14d4 938
2bfb5092 939 spin_lock_bh(&txq->lock);
f6d497cd 940
b967613d
EG
941 if (!txq->active) {
942 IWL_DEBUG_TX_QUEUES(trans, "Q %d inactive - ignoring idx %d\n",
943 txq_id, ssn);
944 goto out;
945 }
946
f6d497cd
EG
947 if (txq->q.read_ptr == tfd_num)
948 goto out;
949
950 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
951 txq_id, txq->q.read_ptr, tfd_num, ssn);
214d14d4 952
f02831be
EG
953 /*Since we free until index _not_ inclusive, the one before index is
954 * the last we will free. This one must be used */
83f32a4b 955 last_to_free = iwl_queue_dec_wrap(tfd_num);
f02831be 956
6ca6ebc1 957 if (!iwl_queue_used(q, last_to_free)) {
f02831be
EG
958 IWL_ERR(trans,
959 "%s: Read index for DMA queue txq id (%d), last_to_free %d is out of range [0-%d] %d %d.\n",
83f32a4b 960 __func__, txq_id, last_to_free, TFD_QUEUE_SIZE_MAX,
f02831be 961 q->write_ptr, q->read_ptr);
f6d497cd 962 goto out;
214d14d4
JB
963 }
964
f02831be 965 if (WARN_ON(!skb_queue_empty(skbs)))
f6d497cd 966 goto out;
214d14d4 967
f02831be 968 for (;
f6d497cd 969 q->read_ptr != tfd_num;
83f32a4b 970 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
214d14d4 971
f02831be
EG
972 if (WARN_ON_ONCE(txq->entries[txq->q.read_ptr].skb == NULL))
973 continue;
214d14d4 974
f02831be 975 __skb_queue_tail(skbs, txq->entries[txq->q.read_ptr].skb);
214d14d4 976
f02831be 977 txq->entries[txq->q.read_ptr].skb = NULL;
fd4abac5 978
f02831be 979 iwl_pcie_txq_inval_byte_cnt_tbl(trans, txq);
fd4abac5 980
98891754 981 iwl_pcie_txq_free_tfd(trans, txq);
f02831be 982 }
fd4abac5 983
f02831be
EG
984 iwl_pcie_txq_progress(trans_pcie, txq);
985
f6d497cd
EG
986 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
987 iwl_wake_queue(trans, txq);
988out:
2bfb5092 989 spin_unlock_bh(&txq->lock);
1053d35f
RR
990}
991
f02831be
EG
992/*
993 * iwl_pcie_cmdq_reclaim - Reclaim TX command queue entries already Tx'd
994 *
995 * When FW advances 'R' index, all entries between old and new 'R' index
996 * need to be reclaimed. As result, some free space forms. If there is
997 * enough free space (> low mark), wake the stack that feeds us.
998 */
999static void iwl_pcie_cmdq_reclaim(struct iwl_trans *trans, int txq_id, int idx)
48d42c42 1000{
f02831be
EG
1001 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1002 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1003 struct iwl_queue *q = &txq->q;
b9439491 1004 unsigned long flags;
f02831be 1005 int nfreed = 0;
48d42c42 1006
f02831be 1007 lockdep_assert_held(&txq->lock);
48d42c42 1008
83f32a4b 1009 if ((idx >= TFD_QUEUE_SIZE_MAX) || (!iwl_queue_used(q, idx))) {
f02831be
EG
1010 IWL_ERR(trans,
1011 "%s: Read index for DMA queue txq id (%d), index %d is out of range [0-%d] %d %d.\n",
83f32a4b 1012 __func__, txq_id, idx, TFD_QUEUE_SIZE_MAX,
f02831be
EG
1013 q->write_ptr, q->read_ptr);
1014 return;
1015 }
48d42c42 1016
83f32a4b
JB
1017 for (idx = iwl_queue_inc_wrap(idx); q->read_ptr != idx;
1018 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr)) {
48d42c42 1019
f02831be
EG
1020 if (nfreed++ > 0) {
1021 IWL_ERR(trans, "HCMD skipped: index (%d) %d %d\n",
1022 idx, q->write_ptr, q->read_ptr);
4c9706dc 1023 iwl_force_nmi(trans);
f02831be
EG
1024 }
1025 }
1026
e7f76340
EG
1027 if (trans->cfg->base_params->apmg_wake_up_wa &&
1028 q->read_ptr == q->write_ptr) {
b9439491
EG
1029 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1030 WARN_ON(!trans_pcie->cmd_in_flight);
1031 trans_pcie->cmd_in_flight = false;
1032 __iwl_trans_pcie_clear_bit(trans,
1033 CSR_GP_CNTRL,
1034 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1035 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1036 }
1037
f02831be 1038 iwl_pcie_txq_progress(trans_pcie, txq);
48d42c42
EG
1039}
1040
f02831be 1041static int iwl_pcie_txq_set_ratid_map(struct iwl_trans *trans, u16 ra_tid,
1ce8658c 1042 u16 txq_id)
48d42c42 1043{
20d3b647 1044 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
48d42c42
EG
1045 u32 tbl_dw_addr;
1046 u32 tbl_dw;
1047 u16 scd_q2ratid;
1048
1049 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
1050
105183b1 1051 tbl_dw_addr = trans_pcie->scd_base_addr +
48d42c42
EG
1052 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
1053
4fd442db 1054 tbl_dw = iwl_trans_read_mem32(trans, tbl_dw_addr);
48d42c42
EG
1055
1056 if (txq_id & 0x1)
1057 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1058 else
1059 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1060
4fd442db 1061 iwl_trans_write_mem32(trans, tbl_dw_addr, tbl_dw);
48d42c42
EG
1062
1063 return 0;
1064}
1065
bd5f6a34
EG
1066/* Receiver address (actually, Rx station's index into station table),
1067 * combined with Traffic ID (QOS priority), in format used by Tx Scheduler */
1068#define BUILD_RAxTID(sta_id, tid) (((sta_id) << 4) + (tid))
1069
fea7795f
JB
1070void iwl_trans_pcie_txq_enable(struct iwl_trans *trans, int txq_id, u16 ssn,
1071 const struct iwl_trans_txq_scd_cfg *cfg)
48d42c42 1072{
9eae88fa 1073 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
d4578ea8 1074 int fifo = -1;
4beaf6c2 1075
9eae88fa
JB
1076 if (test_and_set_bit(txq_id, trans_pcie->queue_used))
1077 WARN_ONCE(1, "queue %d already used - expect issues", txq_id);
48d42c42 1078
d4578ea8
JB
1079 if (cfg) {
1080 fifo = cfg->fifo;
48d42c42 1081
002a9e26
AA
1082 /* Disable the scheduler prior configuring the cmd queue */
1083 if (txq_id == trans_pcie->cmd_queue)
1084 iwl_scd_enable_set_active(trans, 0);
1085
d4578ea8
JB
1086 /* Stop this Tx queue before configuring it */
1087 iwl_scd_txq_set_inactive(trans, txq_id);
4beaf6c2 1088
d4578ea8
JB
1089 /* Set this queue as a chain-building queue unless it is CMD */
1090 if (txq_id != trans_pcie->cmd_queue)
1091 iwl_scd_txq_set_chain(trans, txq_id);
48d42c42 1092
64ba8930 1093 if (cfg->aggregate) {
d4578ea8 1094 u16 ra_tid = BUILD_RAxTID(cfg->sta_id, cfg->tid);
48d42c42 1095
d4578ea8
JB
1096 /* Map receiver-address / traffic-ID to this queue */
1097 iwl_pcie_txq_set_ratid_map(trans, ra_tid, txq_id);
f4772520 1098
d4578ea8
JB
1099 /* enable aggregations for the queue */
1100 iwl_scd_txq_enable_agg(trans, txq_id);
1101 trans_pcie->txq[txq_id].ampdu = true;
1102 } else {
1103 /*
1104 * disable aggregations for the queue, this will also
1105 * make the ra_tid mapping configuration irrelevant
1106 * since it is now a non-AGG queue.
1107 */
1108 iwl_scd_txq_disable_agg(trans, txq_id);
1109
1110 ssn = trans_pcie->txq[txq_id].q.read_ptr;
1111 }
4beaf6c2 1112 }
48d42c42
EG
1113
1114 /* Place first TFD at index corresponding to start sequence number.
1115 * Assumes that ssn_idx is valid (!= 0xFFF) */
822e8b2a
EG
1116 trans_pcie->txq[txq_id].q.read_ptr = (ssn & 0xff);
1117 trans_pcie->txq[txq_id].q.write_ptr = (ssn & 0xff);
1ce8658c 1118
d4578ea8
JB
1119 if (cfg) {
1120 u8 frame_limit = cfg->frame_limit;
48d42c42 1121
d4578ea8
JB
1122 iwl_write_direct32(trans, HBUS_TARG_WRPTR,
1123 (ssn & 0xff) | (txq_id << 8));
1124 iwl_write_prph(trans, SCD_QUEUE_RDPTR(txq_id), ssn);
1125
1126 /* Set up Tx window size and frame limit for this queue */
1127 iwl_trans_write_mem32(trans, trans_pcie->scd_base_addr +
1128 SCD_CONTEXT_QUEUE_OFFSET(txq_id), 0);
1129 iwl_trans_write_mem32(trans,
1130 trans_pcie->scd_base_addr +
9eae88fa
JB
1131 SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1132 ((frame_limit << SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
d4578ea8 1133 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
9eae88fa 1134 ((frame_limit << SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
d4578ea8
JB
1135 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1136
1137 /* Set up status area in SRAM, map to Tx DMA/FIFO, activate */
1138 iwl_write_prph(trans, SCD_QUEUE_STATUS_BITS(txq_id),
1139 (1 << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
1140 (cfg->fifo << SCD_QUEUE_STTS_REG_POS_TXF) |
1141 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
1142 SCD_QUEUE_STTS_REG_MSK);
002a9e26
AA
1143
1144 /* enable the scheduler for this queue (only) */
1145 if (txq_id == trans_pcie->cmd_queue)
1146 iwl_scd_enable_set_active(trans, BIT(txq_id));
d4578ea8
JB
1147 }
1148
b967613d 1149 trans_pcie->txq[txq_id].active = true;
1ce8658c 1150 IWL_DEBUG_TX_QUEUES(trans, "Activate queue %d on FIFO %d WrPtr: %d\n",
d4578ea8 1151 txq_id, fifo, ssn & 0xff);
4beaf6c2
EG
1152}
1153
d4578ea8
JB
1154void iwl_trans_pcie_txq_disable(struct iwl_trans *trans, int txq_id,
1155 bool configure_scd)
288712a6 1156{
8ad71bef 1157 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
986ea6c9
EG
1158 u32 stts_addr = trans_pcie->scd_base_addr +
1159 SCD_TX_STTS_QUEUE_OFFSET(txq_id);
1160 static const u32 zero_val[4] = {};
288712a6 1161
fba1c627
EG
1162 /*
1163 * Upon HW Rfkill - we stop the device, and then stop the queues
1164 * in the op_mode. Just for the sake of the simplicity of the op_mode,
1165 * allow the op_mode to call txq_disable after it already called
1166 * stop_device.
1167 */
9eae88fa 1168 if (!test_and_clear_bit(txq_id, trans_pcie->queue_used)) {
fba1c627
EG
1169 WARN_ONCE(test_bit(STATUS_DEVICE_ENABLED, &trans->status),
1170 "queue %d not used", txq_id);
9eae88fa 1171 return;
48d42c42
EG
1172 }
1173
d4578ea8
JB
1174 if (configure_scd) {
1175 iwl_scd_txq_set_inactive(trans, txq_id);
ac928f8d 1176
d4578ea8
JB
1177 iwl_trans_write_mem(trans, stts_addr, (void *)zero_val,
1178 ARRAY_SIZE(zero_val));
1179 }
986ea6c9 1180
990aa6d7 1181 iwl_pcie_txq_unmap(trans, txq_id);
68972c46 1182 trans_pcie->txq[txq_id].ampdu = false;
6c3fd3f0 1183
1ce8658c 1184 IWL_DEBUG_TX_QUEUES(trans, "Deactivate queue %d\n", txq_id);
48d42c42
EG
1185}
1186
fd4abac5
TW
1187/*************** HOST COMMAND QUEUE FUNCTIONS *****/
1188
990aa6d7 1189/*
f02831be 1190 * iwl_pcie_enqueue_hcmd - enqueue a uCode command
fd4abac5 1191 * @priv: device private data point
e89044d7 1192 * @cmd: a pointer to the ucode command structure
fd4abac5 1193 *
e89044d7
EP
1194 * The function returns < 0 values to indicate the operation
1195 * failed. On success, it returns the index (>= 0) of command in the
fd4abac5
TW
1196 * command queue.
1197 */
f02831be
EG
1198static int iwl_pcie_enqueue_hcmd(struct iwl_trans *trans,
1199 struct iwl_host_cmd *cmd)
fd4abac5 1200{
8ad71bef 1201 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1202 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
fd4abac5 1203 struct iwl_queue *q = &txq->q;
c2acea8e
JB
1204 struct iwl_device_cmd *out_cmd;
1205 struct iwl_cmd_meta *out_meta;
b9439491 1206 unsigned long flags;
f4feb8ac 1207 void *dup_buf = NULL;
fd4abac5 1208 dma_addr_t phys_addr;
f4feb8ac 1209 int idx;
38c0f334 1210 u16 copy_size, cmd_size, scratch_size;
4ce7cc2b 1211 bool had_nocopy = false;
b9439491 1212 int i, ret;
96791422 1213 u32 cmd_pos;
1afbfb60
JB
1214 const u8 *cmddata[IWL_MAX_CMD_TBS_PER_TFD];
1215 u16 cmdlen[IWL_MAX_CMD_TBS_PER_TFD];
fd4abac5 1216
4ce7cc2b
JB
1217 copy_size = sizeof(out_cmd->hdr);
1218 cmd_size = sizeof(out_cmd->hdr);
1219
1220 /* need one for the header if the first is NOCOPY */
1afbfb60 1221 BUILD_BUG_ON(IWL_MAX_CMD_TBS_PER_TFD > IWL_NUM_OF_TBS - 1);
4ce7cc2b 1222
1afbfb60 1223 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
8a964f44
JB
1224 cmddata[i] = cmd->data[i];
1225 cmdlen[i] = cmd->len[i];
1226
4ce7cc2b
JB
1227 if (!cmd->len[i])
1228 continue;
8a964f44 1229
38c0f334
JB
1230 /* need at least IWL_HCMD_SCRATCHBUF_SIZE copied */
1231 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1232 int copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
8a964f44
JB
1233
1234 if (copy > cmdlen[i])
1235 copy = cmdlen[i];
1236 cmdlen[i] -= copy;
1237 cmddata[i] += copy;
1238 copy_size += copy;
1239 }
1240
4ce7cc2b
JB
1241 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
1242 had_nocopy = true;
f4feb8ac
JB
1243 if (WARN_ON(cmd->dataflags[i] & IWL_HCMD_DFL_DUP)) {
1244 idx = -EINVAL;
1245 goto free_dup_buf;
1246 }
1247 } else if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP) {
1248 /*
1249 * This is also a chunk that isn't copied
1250 * to the static buffer so set had_nocopy.
1251 */
1252 had_nocopy = true;
1253
1254 /* only allowed once */
1255 if (WARN_ON(dup_buf)) {
1256 idx = -EINVAL;
1257 goto free_dup_buf;
1258 }
1259
8a964f44 1260 dup_buf = kmemdup(cmddata[i], cmdlen[i],
f4feb8ac
JB
1261 GFP_ATOMIC);
1262 if (!dup_buf)
1263 return -ENOMEM;
4ce7cc2b
JB
1264 } else {
1265 /* NOCOPY must not be followed by normal! */
f4feb8ac
JB
1266 if (WARN_ON(had_nocopy)) {
1267 idx = -EINVAL;
1268 goto free_dup_buf;
1269 }
8a964f44 1270 copy_size += cmdlen[i];
4ce7cc2b
JB
1271 }
1272 cmd_size += cmd->len[i];
1273 }
fd4abac5 1274
3e41ace5
JB
1275 /*
1276 * If any of the command structures end up being larger than
4ce7cc2b
JB
1277 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
1278 * allocated into separate TFDs, then we will need to
1279 * increase the size of the buffers.
3e41ace5 1280 */
2a79e45e
JB
1281 if (WARN(copy_size > TFD_MAX_PAYLOAD_SIZE,
1282 "Command %s (%#x) is too large (%d bytes)\n",
990aa6d7 1283 get_cmd_string(trans_pcie, cmd->id), cmd->id, copy_size)) {
f4feb8ac
JB
1284 idx = -EINVAL;
1285 goto free_dup_buf;
1286 }
fd4abac5 1287
015c15e1 1288 spin_lock_bh(&txq->lock);
3598e177 1289
c2acea8e 1290 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
015c15e1 1291 spin_unlock_bh(&txq->lock);
3598e177 1292
6d8f6eeb 1293 IWL_ERR(trans, "No space in command queue\n");
0e781842 1294 iwl_op_mode_cmd_queue_full(trans->op_mode);
f4feb8ac
JB
1295 idx = -ENOSPC;
1296 goto free_dup_buf;
fd4abac5
TW
1297 }
1298
4ce7cc2b 1299 idx = get_cmd_index(q, q->write_ptr);
bf8440e6
JB
1300 out_cmd = txq->entries[idx].cmd;
1301 out_meta = &txq->entries[idx].meta;
c2acea8e 1302
8ce73f3a 1303 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
c2acea8e
JB
1304 if (cmd->flags & CMD_WANT_SKB)
1305 out_meta->source = cmd;
fd4abac5 1306
4ce7cc2b 1307 /* set up the header */
fd4abac5 1308
4ce7cc2b 1309 out_cmd->hdr.cmd = cmd->id;
fd4abac5 1310 out_cmd->hdr.flags = 0;
cefeaa5f 1311 out_cmd->hdr.sequence =
c6f600fc 1312 cpu_to_le16(QUEUE_TO_SEQ(trans_pcie->cmd_queue) |
cefeaa5f 1313 INDEX_TO_SEQ(q->write_ptr));
4ce7cc2b
JB
1314
1315 /* and copy the data that needs to be copied */
96791422 1316 cmd_pos = offsetof(struct iwl_device_cmd, payload);
8a964f44 1317 copy_size = sizeof(out_cmd->hdr);
1afbfb60 1318 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
4d075007 1319 int copy;
8a964f44 1320
cc904c71 1321 if (!cmd->len[i])
4ce7cc2b 1322 continue;
8a964f44 1323
8a964f44
JB
1324 /* copy everything if not nocopy/dup */
1325 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
4d075007 1326 IWL_HCMD_DFL_DUP))) {
8a964f44
JB
1327 copy = cmd->len[i];
1328
8a964f44
JB
1329 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1330 cmd_pos += copy;
1331 copy_size += copy;
4d075007
JB
1332 continue;
1333 }
1334
1335 /*
1336 * Otherwise we need at least IWL_HCMD_SCRATCHBUF_SIZE copied
1337 * in total (for the scratchbuf handling), but copy up to what
1338 * we can fit into the payload for debug dump purposes.
1339 */
1340 copy = min_t(int, TFD_MAX_PAYLOAD_SIZE - cmd_pos, cmd->len[i]);
1341
1342 memcpy((u8 *)out_cmd + cmd_pos, cmd->data[i], copy);
1343 cmd_pos += copy;
1344
1345 /* However, treat copy_size the proper way, we need it below */
1346 if (copy_size < IWL_HCMD_SCRATCHBUF_SIZE) {
1347 copy = IWL_HCMD_SCRATCHBUF_SIZE - copy_size;
1348
1349 if (copy > cmd->len[i])
1350 copy = cmd->len[i];
1351 copy_size += copy;
8a964f44 1352 }
96791422
EG
1353 }
1354
d9fb6465 1355 IWL_DEBUG_HC(trans,
20d3b647 1356 "Sending command %s (#%x), seq: 0x%04X, %d bytes at %d[%d]:%d\n",
990aa6d7 1357 get_cmd_string(trans_pcie, out_cmd->hdr.cmd),
20d3b647
JB
1358 out_cmd->hdr.cmd, le16_to_cpu(out_cmd->hdr.sequence),
1359 cmd_size, q->write_ptr, idx, trans_pcie->cmd_queue);
4ce7cc2b 1360
38c0f334
JB
1361 /* start the TFD with the scratchbuf */
1362 scratch_size = min_t(int, copy_size, IWL_HCMD_SCRATCHBUF_SIZE);
1363 memcpy(&txq->scratchbufs[q->write_ptr], &out_cmd->hdr, scratch_size);
1364 iwl_pcie_txq_build_tfd(trans, txq,
1365 iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr),
6d6e68f8 1366 scratch_size, true);
38c0f334
JB
1367
1368 /* map first command fragment, if any remains */
1369 if (copy_size > scratch_size) {
1370 phys_addr = dma_map_single(trans->dev,
1371 ((u8 *)&out_cmd->hdr) + scratch_size,
1372 copy_size - scratch_size,
1373 DMA_TO_DEVICE);
1374 if (dma_mapping_error(trans->dev, phys_addr)) {
1375 iwl_pcie_tfd_unmap(trans, out_meta,
1376 &txq->tfds[q->write_ptr]);
1377 idx = -ENOMEM;
1378 goto out;
1379 }
8a964f44 1380
38c0f334 1381 iwl_pcie_txq_build_tfd(trans, txq, phys_addr,
6d6e68f8 1382 copy_size - scratch_size, false);
2c46f72e
JB
1383 }
1384
8a964f44 1385 /* map the remaining (adjusted) nocopy/dup fragments */
1afbfb60 1386 for (i = 0; i < IWL_MAX_CMD_TBS_PER_TFD; i++) {
8a964f44 1387 const void *data = cmddata[i];
f4feb8ac 1388
8a964f44 1389 if (!cmdlen[i])
4ce7cc2b 1390 continue;
f4feb8ac
JB
1391 if (!(cmd->dataflags[i] & (IWL_HCMD_DFL_NOCOPY |
1392 IWL_HCMD_DFL_DUP)))
4ce7cc2b 1393 continue;
f4feb8ac
JB
1394 if (cmd->dataflags[i] & IWL_HCMD_DFL_DUP)
1395 data = dup_buf;
1396 phys_addr = dma_map_single(trans->dev, (void *)data,
98891754 1397 cmdlen[i], DMA_TO_DEVICE);
1042db2a 1398 if (dma_mapping_error(trans->dev, phys_addr)) {
f02831be 1399 iwl_pcie_tfd_unmap(trans, out_meta,
98891754 1400 &txq->tfds[q->write_ptr]);
4ce7cc2b
JB
1401 idx = -ENOMEM;
1402 goto out;
1403 }
1404
6d6e68f8 1405 iwl_pcie_txq_build_tfd(trans, txq, phys_addr, cmdlen[i], false);
4ce7cc2b 1406 }
df833b1d 1407
afaf6b57 1408 out_meta->flags = cmd->flags;
f4feb8ac
JB
1409 if (WARN_ON_ONCE(txq->entries[idx].free_buf))
1410 kfree(txq->entries[idx].free_buf);
1411 txq->entries[idx].free_buf = dup_buf;
2c46f72e 1412
8a964f44 1413 trace_iwlwifi_dev_hcmd(trans->dev, cmd, cmd_size, &out_cmd->hdr);
df833b1d 1414
7c5ba4a8
JB
1415 /* start timer if queue currently empty */
1416 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1417 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1418
b9439491
EG
1419 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
1420
1421 /*
1422 * wake up the NIC to make sure that the firmware will see the host
1423 * command - we will let the NIC sleep once all the host commands
e7f76340
EG
1424 * returned. This needs to be done only on NICs that have
1425 * apmg_wake_up_wa set.
b9439491 1426 */
e7f76340
EG
1427 if (trans->cfg->base_params->apmg_wake_up_wa &&
1428 !trans_pcie->cmd_in_flight) {
b9439491
EG
1429 trans_pcie->cmd_in_flight = true;
1430 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1431 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1432 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1433 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1434 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1435 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP),
1436 15000);
1437 if (ret < 0) {
1438 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1439 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1440 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1441 trans_pcie->cmd_in_flight = false;
d536c32b 1442 IWL_ERR(trans, "Failed to wake NIC for hcmd\n");
b9439491
EG
1443 idx = -EIO;
1444 goto out;
1445 }
1446 }
1447
fd4abac5 1448 /* Increment and update queue's write index */
83f32a4b 1449 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
990aa6d7 1450 iwl_pcie_txq_inc_wr_ptr(trans, txq);
fd4abac5 1451
b9439491
EG
1452 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
1453
2c46f72e 1454 out:
015c15e1 1455 spin_unlock_bh(&txq->lock);
f4feb8ac
JB
1456 free_dup_buf:
1457 if (idx < 0)
1458 kfree(dup_buf);
7bfedc59 1459 return idx;
fd4abac5
TW
1460}
1461
990aa6d7
EG
1462/*
1463 * iwl_pcie_hcmd_complete - Pull unused buffers off the queue and reclaim them
17b88929 1464 * @rxb: Rx buffer to reclaim
247c61d6
EG
1465 * @handler_status: return value of the handler of the command
1466 * (put in setup_rx_handlers)
17b88929
TW
1467 *
1468 * If an Rx buffer has an async callback associated with it the callback
1469 * will be executed. The attached skb (if present) will only be freed
1470 * if the callback returns 1
1471 */
990aa6d7
EG
1472void iwl_pcie_hcmd_complete(struct iwl_trans *trans,
1473 struct iwl_rx_cmd_buffer *rxb, int handler_status)
17b88929 1474{
2f301227 1475 struct iwl_rx_packet *pkt = rxb_addr(rxb);
17b88929
TW
1476 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1477 int txq_id = SEQ_TO_QUEUE(sequence);
1478 int index = SEQ_TO_INDEX(sequence);
17b88929 1479 int cmd_index;
c2acea8e
JB
1480 struct iwl_device_cmd *cmd;
1481 struct iwl_cmd_meta *meta;
8ad71bef 1482 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1483 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
17b88929
TW
1484
1485 /* If a Tx command is being handled and it isn't in the actual
1486 * command queue then there a command routing bug has been introduced
1487 * in the queue management code. */
c6f600fc 1488 if (WARN(txq_id != trans_pcie->cmd_queue,
13bb9483 1489 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
20d3b647
JB
1490 txq_id, trans_pcie->cmd_queue, sequence,
1491 trans_pcie->txq[trans_pcie->cmd_queue].q.read_ptr,
1492 trans_pcie->txq[trans_pcie->cmd_queue].q.write_ptr)) {
3e10caeb 1493 iwl_print_hex_error(trans, pkt, 32);
55d6a3cd 1494 return;
01ef9323 1495 }
17b88929 1496
2bfb5092 1497 spin_lock_bh(&txq->lock);
015c15e1 1498
4ce7cc2b 1499 cmd_index = get_cmd_index(&txq->q, index);
bf8440e6
JB
1500 cmd = txq->entries[cmd_index].cmd;
1501 meta = &txq->entries[cmd_index].meta;
17b88929 1502
98891754 1503 iwl_pcie_tfd_unmap(trans, meta, &txq->tfds[index]);
c33de625 1504
17b88929 1505 /* Input error checking is done when commands are added to queue. */
c2acea8e 1506 if (meta->flags & CMD_WANT_SKB) {
48a2d66f 1507 struct page *p = rxb_steal_page(rxb);
65b94a4a 1508
65b94a4a
JB
1509 meta->source->resp_pkt = pkt;
1510 meta->source->_rx_page_addr = (unsigned long)page_address(p);
b2cf410c 1511 meta->source->_rx_page_order = trans_pcie->rx_page_order;
247c61d6 1512 meta->source->handler_status = handler_status;
247c61d6 1513 }
2624e96c 1514
f02831be 1515 iwl_pcie_cmdq_reclaim(trans, txq_id, index);
17b88929 1516
c2acea8e 1517 if (!(meta->flags & CMD_ASYNC)) {
eb7ff77e 1518 if (!test_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status)) {
05c89b91
WYG
1519 IWL_WARN(trans,
1520 "HCMD_ACTIVE already clear for command %s\n",
990aa6d7 1521 get_cmd_string(trans_pcie, cmd->hdr.cmd));
05c89b91 1522 }
eb7ff77e 1523 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
6d8f6eeb 1524 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
990aa6d7 1525 get_cmd_string(trans_pcie, cmd->hdr.cmd));
f946b529 1526 wake_up(&trans_pcie->wait_command_queue);
17b88929 1527 }
3598e177 1528
dd487449 1529 meta->flags = 0;
3598e177 1530
2bfb5092 1531 spin_unlock_bh(&txq->lock);
17b88929 1532}
253a634c 1533
9439eac7 1534#define HOST_COMPLETE_TIMEOUT (2 * HZ)
253a634c 1535
f02831be
EG
1536static int iwl_pcie_send_hcmd_async(struct iwl_trans *trans,
1537 struct iwl_host_cmd *cmd)
253a634c 1538{
d9fb6465 1539 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253a634c
EG
1540 int ret;
1541
1542 /* An asynchronous command can not expect an SKB to be set. */
1543 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
1544 return -EINVAL;
1545
f02831be 1546 ret = iwl_pcie_enqueue_hcmd(trans, cmd);
253a634c 1547 if (ret < 0) {
721c32f7 1548 IWL_ERR(trans,
b36b110c 1549 "Error sending %s: enqueue_hcmd failed: %d\n",
990aa6d7 1550 get_cmd_string(trans_pcie, cmd->id), ret);
253a634c
EG
1551 return ret;
1552 }
1553 return 0;
1554}
1555
f02831be
EG
1556static int iwl_pcie_send_hcmd_sync(struct iwl_trans *trans,
1557 struct iwl_host_cmd *cmd)
253a634c 1558{
8ad71bef 1559 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
253a634c
EG
1560 int cmd_idx;
1561 int ret;
1562
6d8f6eeb 1563 IWL_DEBUG_INFO(trans, "Attempting to send sync command %s\n",
990aa6d7 1564 get_cmd_string(trans_pcie, cmd->id));
253a634c 1565
eb7ff77e
AN
1566 if (WARN(test_and_set_bit(STATUS_SYNC_HCMD_ACTIVE,
1567 &trans->status),
bcbb8c9c
JB
1568 "Command %s: a command is already active!\n",
1569 get_cmd_string(trans_pcie, cmd->id)))
2cc39c94 1570 return -EIO;
2cc39c94 1571
6d8f6eeb 1572 IWL_DEBUG_INFO(trans, "Setting HCMD_ACTIVE for command %s\n",
990aa6d7 1573 get_cmd_string(trans_pcie, cmd->id));
253a634c 1574
f02831be 1575 cmd_idx = iwl_pcie_enqueue_hcmd(trans, cmd);
253a634c
EG
1576 if (cmd_idx < 0) {
1577 ret = cmd_idx;
eb7ff77e 1578 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
721c32f7 1579 IWL_ERR(trans,
b36b110c 1580 "Error sending %s: enqueue_hcmd failed: %d\n",
990aa6d7 1581 get_cmd_string(trans_pcie, cmd->id), ret);
253a634c
EG
1582 return ret;
1583 }
1584
b9439491
EG
1585 ret = wait_event_timeout(trans_pcie->wait_command_queue,
1586 !test_bit(STATUS_SYNC_HCMD_ACTIVE,
1587 &trans->status),
1588 HOST_COMPLETE_TIMEOUT);
253a634c 1589 if (!ret) {
6dde8c48
JB
1590 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
1591 struct iwl_queue *q = &txq->q;
d10630af 1592
6dde8c48
JB
1593 IWL_ERR(trans, "Error sending %s: time out after %dms.\n",
1594 get_cmd_string(trans_pcie, cmd->id),
1595 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
253a634c 1596
6dde8c48
JB
1597 IWL_ERR(trans, "Current CMD queue read_ptr %d write_ptr %d\n",
1598 q->read_ptr, q->write_ptr);
d10630af 1599
eb7ff77e 1600 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
6dde8c48
JB
1601 IWL_DEBUG_INFO(trans, "Clearing HCMD_ACTIVE for command %s\n",
1602 get_cmd_string(trans_pcie, cmd->id));
1603 ret = -ETIMEDOUT;
42550a53 1604
4c9706dc 1605 iwl_force_nmi(trans);
2a988e98 1606 iwl_trans_fw_error(trans);
42550a53 1607
6dde8c48 1608 goto cancel;
253a634c
EG
1609 }
1610
eb7ff77e 1611 if (test_bit(STATUS_FW_ERROR, &trans->status)) {
d18aa87f 1612 IWL_ERR(trans, "FW error in SYNC CMD %s\n",
990aa6d7 1613 get_cmd_string(trans_pcie, cmd->id));
b656fa33 1614 dump_stack();
d18aa87f
JB
1615 ret = -EIO;
1616 goto cancel;
1617 }
1618
1094fa26 1619 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
eb7ff77e 1620 test_bit(STATUS_RFKILL, &trans->status)) {
f946b529
EG
1621 IWL_DEBUG_RF_KILL(trans, "RFKILL in SYNC CMD... no rsp\n");
1622 ret = -ERFKILL;
1623 goto cancel;
1624 }
1625
65b94a4a 1626 if ((cmd->flags & CMD_WANT_SKB) && !cmd->resp_pkt) {
6d8f6eeb 1627 IWL_ERR(trans, "Error: Response NULL in '%s'\n",
990aa6d7 1628 get_cmd_string(trans_pcie, cmd->id));
253a634c
EG
1629 ret = -EIO;
1630 goto cancel;
1631 }
1632
1633 return 0;
1634
1635cancel:
1636 if (cmd->flags & CMD_WANT_SKB) {
1637 /*
1638 * Cancel the CMD_WANT_SKB flag for the cmd in the
1639 * TX cmd queue. Otherwise in case the cmd comes
1640 * in later, it will possibly set an invalid
1641 * address (cmd->meta.source).
1642 */
bf8440e6
JB
1643 trans_pcie->txq[trans_pcie->cmd_queue].
1644 entries[cmd_idx].meta.flags &= ~CMD_WANT_SKB;
253a634c 1645 }
9cac4943 1646
65b94a4a
JB
1647 if (cmd->resp_pkt) {
1648 iwl_free_resp(cmd);
1649 cmd->resp_pkt = NULL;
253a634c
EG
1650 }
1651
1652 return ret;
1653}
1654
f02831be 1655int iwl_trans_pcie_send_hcmd(struct iwl_trans *trans, struct iwl_host_cmd *cmd)
253a634c 1656{
4f59334b 1657 if (!(cmd->flags & CMD_SEND_IN_RFKILL) &&
eb7ff77e 1658 test_bit(STATUS_RFKILL, &trans->status)) {
754d7d9e
EG
1659 IWL_DEBUG_RF_KILL(trans, "Dropping CMD 0x%x: RF KILL\n",
1660 cmd->id);
f946b529 1661 return -ERFKILL;
754d7d9e 1662 }
f946b529 1663
253a634c 1664 if (cmd->flags & CMD_ASYNC)
f02831be 1665 return iwl_pcie_send_hcmd_async(trans, cmd);
253a634c 1666
f946b529 1667 /* We still can fail on RFKILL that can be asserted while we wait */
f02831be 1668 return iwl_pcie_send_hcmd_sync(trans, cmd);
253a634c
EG
1669}
1670
f02831be
EG
1671int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1672 struct iwl_device_cmd *dev_cmd, int txq_id)
a0eaad71 1673{
8ad71bef 1674 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
f02831be
EG
1675 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1676 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *)dev_cmd->payload;
1677 struct iwl_cmd_meta *out_meta;
1678 struct iwl_txq *txq;
1679 struct iwl_queue *q;
38c0f334
JB
1680 dma_addr_t tb0_phys, tb1_phys, scratch_phys;
1681 void *tb1_addr;
1682 u16 len, tb1_len, tb2_len;
ea68f460 1683 bool wait_write_ptr;
f02831be
EG
1684 __le16 fc = hdr->frame_control;
1685 u8 hdr_len = ieee80211_hdrlen(fc);
68972c46 1686 u16 wifi_seq;
f02831be
EG
1687
1688 txq = &trans_pcie->txq[txq_id];
1689 q = &txq->q;
a0eaad71 1690
961de6a5
JB
1691 if (WARN_ONCE(!test_bit(txq_id, trans_pcie->queue_used),
1692 "TX on unused queue %d\n", txq_id))
f02831be 1693 return -EINVAL;
39644e9a 1694
f02831be 1695 spin_lock(&txq->lock);
015c15e1 1696
f02831be
EG
1697 /* In AGG mode, the index in the ring must correspond to the WiFi
1698 * sequence number. This is a HW requirements to help the SCD to parse
1699 * the BA.
1700 * Check here that the packets are in the right place on the ring.
1701 */
9a886586 1702 wifi_seq = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1092b9bc 1703 WARN_ONCE(txq->ampdu &&
68972c46 1704 (wifi_seq & 0xff) != q->write_ptr,
f02831be
EG
1705 "Q: %d WiFi Seq %d tfdNum %d",
1706 txq_id, wifi_seq, q->write_ptr);
f02831be
EG
1707
1708 /* Set up driver data for this TFD */
1709 txq->entries[q->write_ptr].skb = skb;
1710 txq->entries[q->write_ptr].cmd = dev_cmd;
1711
f02831be
EG
1712 dev_cmd->hdr.sequence =
1713 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1714 INDEX_TO_SEQ(q->write_ptr)));
1715
38c0f334
JB
1716 tb0_phys = iwl_pcie_get_scratchbuf_dma(txq, q->write_ptr);
1717 scratch_phys = tb0_phys + sizeof(struct iwl_cmd_header) +
1718 offsetof(struct iwl_tx_cmd, scratch);
1719
1720 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1721 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1722
f02831be
EG
1723 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1724 out_meta = &txq->entries[q->write_ptr].meta;
a0eaad71 1725
f02831be 1726 /*
38c0f334
JB
1727 * The second TB (tb1) points to the remainder of the TX command
1728 * and the 802.11 header - dword aligned size
1729 * (This calculation modifies the TX command, so do it before the
1730 * setup of the first TB)
f02831be 1731 */
38c0f334
JB
1732 len = sizeof(struct iwl_tx_cmd) + sizeof(struct iwl_cmd_header) +
1733 hdr_len - IWL_HCMD_SCRATCHBUF_SIZE;
1092b9bc 1734 tb1_len = ALIGN(len, 4);
f02831be
EG
1735
1736 /* Tell NIC about any 2-byte padding after MAC header */
38c0f334 1737 if (tb1_len != len)
f02831be
EG
1738 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1739
38c0f334
JB
1740 /* The first TB points to the scratchbuf data - min_copy bytes */
1741 memcpy(&txq->scratchbufs[q->write_ptr], &dev_cmd->hdr,
1742 IWL_HCMD_SCRATCHBUF_SIZE);
1743 iwl_pcie_txq_build_tfd(trans, txq, tb0_phys,
6d6e68f8 1744 IWL_HCMD_SCRATCHBUF_SIZE, true);
f02831be 1745
38c0f334
JB
1746 /* there must be data left over for TB1 or this code must be changed */
1747 BUILD_BUG_ON(sizeof(struct iwl_tx_cmd) < IWL_HCMD_SCRATCHBUF_SIZE);
1748
1749 /* map the data for TB1 */
1750 tb1_addr = ((u8 *)&dev_cmd->hdr) + IWL_HCMD_SCRATCHBUF_SIZE;
1751 tb1_phys = dma_map_single(trans->dev, tb1_addr, tb1_len, DMA_TO_DEVICE);
1752 if (unlikely(dma_mapping_error(trans->dev, tb1_phys)))
1753 goto out_err;
6d6e68f8 1754 iwl_pcie_txq_build_tfd(trans, txq, tb1_phys, tb1_len, false);
a0eaad71 1755
38c0f334
JB
1756 /*
1757 * Set up TFD's third entry to point directly to remainder
1758 * of skb, if any (802.11 null frames have no payload).
1759 */
1760 tb2_len = skb->len - hdr_len;
1761 if (tb2_len > 0) {
1762 dma_addr_t tb2_phys = dma_map_single(trans->dev,
1763 skb->data + hdr_len,
1764 tb2_len, DMA_TO_DEVICE);
1765 if (unlikely(dma_mapping_error(trans->dev, tb2_phys))) {
1766 iwl_pcie_tfd_unmap(trans, out_meta,
1767 &txq->tfds[q->write_ptr]);
f02831be
EG
1768 goto out_err;
1769 }
6d6e68f8 1770 iwl_pcie_txq_build_tfd(trans, txq, tb2_phys, tb2_len, false);
f02831be 1771 }
a0eaad71 1772
f02831be
EG
1773 /* Set up entry for this TFD in Tx byte-count array */
1774 iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
a0eaad71 1775
f02831be
EG
1776 trace_iwlwifi_dev_tx(trans->dev, skb,
1777 &txq->tfds[txq->q.write_ptr],
1778 sizeof(struct iwl_tfd),
38c0f334
JB
1779 &dev_cmd->hdr, IWL_HCMD_SCRATCHBUF_SIZE + tb1_len,
1780 skb->data + hdr_len, tb2_len);
f02831be 1781 trace_iwlwifi_dev_tx_data(trans->dev, skb,
38c0f334
JB
1782 skb->data + hdr_len, tb2_len);
1783
ea68f460 1784 wait_write_ptr = ieee80211_has_morefrags(fc);
7c5ba4a8 1785
f02831be
EG
1786 /* start timer if queue currently empty */
1787 if (txq->need_update && q->read_ptr == q->write_ptr &&
1788 trans_pcie->wd_timeout)
1789 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1790
1791 /* Tell device the write index *just past* this latest filled TFD */
83f32a4b 1792 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr);
ea68f460
JB
1793 if (!wait_write_ptr)
1794 iwl_pcie_txq_inc_wr_ptr(trans, txq);
f02831be
EG
1795
1796 /*
1797 * At this point the frame is "transmitted" successfully
43aa616f 1798 * and we will get a TX status notification eventually.
f02831be
EG
1799 */
1800 if (iwl_queue_space(q) < q->high_mark) {
ea68f460 1801 if (wait_write_ptr)
f02831be 1802 iwl_pcie_txq_inc_wr_ptr(trans, txq);
ea68f460 1803 else
f02831be 1804 iwl_stop_queue(trans, txq);
f02831be
EG
1805 }
1806 spin_unlock(&txq->lock);
1807 return 0;
1808out_err:
1809 spin_unlock(&txq->lock);
1810 return -1;
a0eaad71 1811}
This page took 0.831821 seconds and 5 git commands to generate.