mwifiex: AMSDU Rx frame handling in AP mode
[deliverable/linux.git] / drivers / net / wireless / marvell / mwifiex / pcie.h
CommitLineData
d930faee
AK
1/* @file mwifiex_pcie.h
2 *
3 * @brief This file contains definitions for PCI-E interface.
4 * driver.
5 *
65da33f5 6 * Copyright (C) 2011-2014, Marvell International Ltd.
d930faee
AK
7 *
8 * This software file (the "File") is distributed by Marvell International
9 * Ltd. under the terms of the GNU General Public License Version 2, June 1991
10 * (the "License"). You may use, redistribute and/or modify this File in
11 * accordance with the terms and conditions of the License, a copy of which
12 * is available by writing to the Free Software Foundation, Inc.,
13 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
14 * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
15 *
16 * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
18 * ARE EXPRESSLY DISCLAIMED. The License provides additional details about
19 * this warranty disclaimer.
20 */
21
22#ifndef _MWIFIEX_PCIE_H
23#define _MWIFIEX_PCIE_H
24
25#include <linux/pci.h>
26#include <linux/pcieport_if.h>
27#include <linux/interrupt.h>
28
9a862322 29#include "decl.h"
d930faee
AK
30#include "main.h"
31
32#define PCIE8766_DEFAULT_FW_NAME "mrvl/pcie8766_uapsta.bin"
a362e16b
SL
33#define PCIE8897_A0_FW_NAME "mrvl/pcie8897_uapsta_a0.bin"
34#define PCIE8897_B0_FW_NAME "mrvl/pcie8897_uapsta.bin"
35#define PCIE8997_FW_NAME_Z "mrvl/pcieusb8997_combo.bin"
36#define PCIE8997_FW_NAME_V2 "mrvl/pcieusb8997_combo_v2.bin"
ca8f2112
AP
37
38#define PCIE_VENDOR_ID_MARVELL (0x11ab)
a362e16b 39#define PCIE_VENDOR_ID_V2_MARVELL (0x1b4b)
ca8f2112
AP
40#define PCIE_DEVICE_ID_MARVELL_88W8766P (0x2b30)
41#define PCIE_DEVICE_ID_MARVELL_88W8897 (0x2b38)
6d85ef00 42#define PCIE_DEVICE_ID_MARVELL_88W8997 (0x2b42)
d930faee 43
a362e16b
SL
44#define PCIE8897_A0 0x1100
45#define PCIE8897_B0 0x1200
46#define PCIE8997_Z 0x0
47#define PCIE8997_V2 0x471
48
d930faee
AK
49/* Constants for Buffer Descriptor (BD) rings */
50#define MWIFIEX_MAX_TXRX_BD 0x20
51#define MWIFIEX_TXBD_MASK 0x3F
52#define MWIFIEX_RXBD_MASK 0x3F
53
2703a668
AP
54#define MWIFIEX_MAX_EVT_BD 0x08
55#define MWIFIEX_EVTBD_MASK 0x0f
d930faee
AK
56
57/* PCIE INTERNAL REGISTERS */
58#define PCIE_SCRATCH_0_REG 0xC10
59#define PCIE_SCRATCH_1_REG 0xC14
60#define PCIE_CPU_INT_EVENT 0xC18
61#define PCIE_CPU_INT_STATUS 0xC1C
62#define PCIE_HOST_INT_STATUS 0xC30
63#define PCIE_HOST_INT_MASK 0xC34
64#define PCIE_HOST_INT_STATUS_MASK 0xC3C
65#define PCIE_SCRATCH_2_REG 0xC40
66#define PCIE_SCRATCH_3_REG 0xC44
428ca8a7
BZ
67#define PCIE_SCRATCH_4_REG 0xCD0
68#define PCIE_SCRATCH_5_REG 0xCD4
69#define PCIE_SCRATCH_6_REG 0xCD8
70#define PCIE_SCRATCH_7_REG 0xCDC
71#define PCIE_SCRATCH_8_REG 0xCE0
72#define PCIE_SCRATCH_9_REG 0xCE4
73#define PCIE_SCRATCH_10_REG 0xCE8
74#define PCIE_SCRATCH_11_REG 0xCEC
75#define PCIE_SCRATCH_12_REG 0xCF0
ca8f2112
AP
76#define PCIE_RD_DATA_PTR_Q0_Q1 0xC08C
77#define PCIE_WR_DATA_PTR_Q0_Q1 0xC05C
d930faee
AK
78
79#define CPU_INTR_DNLD_RDY BIT(0)
80#define CPU_INTR_DOOR_BELL BIT(1)
81#define CPU_INTR_SLEEP_CFM_DONE BIT(2)
82#define CPU_INTR_RESET BIT(3)
2703a668 83#define CPU_INTR_EVENT_DONE BIT(5)
d930faee
AK
84
85#define HOST_INTR_DNLD_DONE BIT(0)
86#define HOST_INTR_UPLD_RDY BIT(1)
87#define HOST_INTR_CMD_DONE BIT(2)
88#define HOST_INTR_EVENT_RDY BIT(3)
89#define HOST_INTR_MASK (HOST_INTR_DNLD_DONE | \
90 HOST_INTR_UPLD_RDY | \
91 HOST_INTR_CMD_DONE | \
92 HOST_INTR_EVENT_RDY)
93
94#define MWIFIEX_BD_FLAG_ROLLOVER_IND BIT(7)
95#define MWIFIEX_BD_FLAG_FIRST_DESC BIT(0)
96#define MWIFIEX_BD_FLAG_LAST_DESC BIT(1)
ca8f2112
AP
97#define MWIFIEX_BD_FLAG_SOP BIT(0)
98#define MWIFIEX_BD_FLAG_EOP BIT(1)
99#define MWIFIEX_BD_FLAG_XS_SOP BIT(2)
100#define MWIFIEX_BD_FLAG_XS_EOP BIT(3)
101#define MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND BIT(7)
102#define MWIFIEX_BD_FLAG_RX_ROLLOVER_IND BIT(10)
103#define MWIFIEX_BD_FLAG_TX_START_PTR BIT(16)
104#define MWIFIEX_BD_FLAG_TX_ROLLOVER_IND BIT(26)
d930faee
AK
105
106/* Max retry number of command write */
107#define MAX_WRITE_IOMEM_RETRY 2
108/* Define PCIE block size for firmware download */
109#define MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD 256
110/* FW awake cookie after FW ready */
111#define FW_AWAKE_COOKIE (0xAA55AA55)
c4bc980f
AP
112#define MWIFIEX_DEF_SLEEP_COOKIE 0xBEEFBEEF
113#define MWIFIEX_MAX_DELAY_COUNT 5
d930faee 114
dd04e6ac
AP
115struct mwifiex_pcie_card_reg {
116 u16 cmd_addr_lo;
117 u16 cmd_addr_hi;
118 u16 fw_status;
119 u16 cmd_size;
120 u16 cmdrsp_addr_lo;
121 u16 cmdrsp_addr_hi;
122 u16 tx_rdptr;
123 u16 tx_wrptr;
124 u16 rx_rdptr;
125 u16 rx_wrptr;
126 u16 evt_rdptr;
127 u16 evt_wrptr;
128 u16 drv_rdy;
129 u16 tx_start_ptr;
130 u32 tx_mask;
131 u32 tx_wrap_mask;
132 u32 rx_mask;
133 u32 rx_wrap_mask;
134 u32 tx_rollover_ind;
135 u32 rx_rollover_ind;
136 u32 evt_rollover_ind;
137 u8 ring_flag_sop;
138 u8 ring_flag_eop;
139 u8 ring_flag_xs_sop;
140 u8 ring_flag_xs_eop;
141 u32 ring_tx_start_ptr;
142 u8 pfu_enabled;
52301a81 143 u8 sleep_cookie;
92c2538f
AK
144 u16 fw_dump_ctrl;
145 u16 fw_dump_start;
146 u16 fw_dump_end;
50632092
XH
147 u8 fw_dump_host_ready;
148 u8 fw_dump_read_done;
99074fc1 149 u8 msix_support;
dd04e6ac
AP
150};
151
152static const struct mwifiex_pcie_card_reg mwifiex_reg_8766 = {
153 .cmd_addr_lo = PCIE_SCRATCH_0_REG,
154 .cmd_addr_hi = PCIE_SCRATCH_1_REG,
155 .cmd_size = PCIE_SCRATCH_2_REG,
156 .fw_status = PCIE_SCRATCH_3_REG,
157 .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
158 .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
159 .tx_rdptr = PCIE_SCRATCH_6_REG,
160 .tx_wrptr = PCIE_SCRATCH_7_REG,
161 .rx_rdptr = PCIE_SCRATCH_8_REG,
162 .rx_wrptr = PCIE_SCRATCH_9_REG,
163 .evt_rdptr = PCIE_SCRATCH_10_REG,
164 .evt_wrptr = PCIE_SCRATCH_11_REG,
165 .drv_rdy = PCIE_SCRATCH_12_REG,
166 .tx_start_ptr = 0,
167 .tx_mask = MWIFIEX_TXBD_MASK,
168 .tx_wrap_mask = 0,
169 .rx_mask = MWIFIEX_RXBD_MASK,
170 .rx_wrap_mask = 0,
171 .tx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
172 .rx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
173 .evt_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
174 .ring_flag_sop = 0,
175 .ring_flag_eop = 0,
176 .ring_flag_xs_sop = 0,
177 .ring_flag_xs_eop = 0,
178 .ring_tx_start_ptr = 0,
179 .pfu_enabled = 0,
52301a81 180 .sleep_cookie = 1,
99074fc1 181 .msix_support = 0,
dd04e6ac
AP
182};
183
ca8f2112
AP
184static const struct mwifiex_pcie_card_reg mwifiex_reg_8897 = {
185 .cmd_addr_lo = PCIE_SCRATCH_0_REG,
186 .cmd_addr_hi = PCIE_SCRATCH_1_REG,
187 .cmd_size = PCIE_SCRATCH_2_REG,
188 .fw_status = PCIE_SCRATCH_3_REG,
189 .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
190 .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
191 .tx_rdptr = PCIE_RD_DATA_PTR_Q0_Q1,
192 .tx_wrptr = PCIE_WR_DATA_PTR_Q0_Q1,
193 .rx_rdptr = PCIE_WR_DATA_PTR_Q0_Q1,
194 .rx_wrptr = PCIE_RD_DATA_PTR_Q0_Q1,
195 .evt_rdptr = PCIE_SCRATCH_10_REG,
196 .evt_wrptr = PCIE_SCRATCH_11_REG,
197 .drv_rdy = PCIE_SCRATCH_12_REG,
198 .tx_start_ptr = 16,
199 .tx_mask = 0x03FF0000,
200 .tx_wrap_mask = 0x07FF0000,
201 .rx_mask = 0x000003FF,
202 .rx_wrap_mask = 0x000007FF,
203 .tx_rollover_ind = MWIFIEX_BD_FLAG_TX_ROLLOVER_IND,
204 .rx_rollover_ind = MWIFIEX_BD_FLAG_RX_ROLLOVER_IND,
205 .evt_rollover_ind = MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND,
206 .ring_flag_sop = MWIFIEX_BD_FLAG_SOP,
207 .ring_flag_eop = MWIFIEX_BD_FLAG_EOP,
208 .ring_flag_xs_sop = MWIFIEX_BD_FLAG_XS_SOP,
209 .ring_flag_xs_eop = MWIFIEX_BD_FLAG_XS_EOP,
210 .ring_tx_start_ptr = MWIFIEX_BD_FLAG_TX_START_PTR,
211 .pfu_enabled = 1,
52301a81 212 .sleep_cookie = 0,
92c2538f
AK
213 .fw_dump_ctrl = 0xcf4,
214 .fw_dump_start = 0xcf8,
6d85ef00 215 .fw_dump_end = 0xcff,
50632092
XH
216 .fw_dump_host_ready = 0xee,
217 .fw_dump_read_done = 0xfe,
99074fc1 218 .msix_support = 0,
6d85ef00
ZL
219};
220
221static const struct mwifiex_pcie_card_reg mwifiex_reg_8997 = {
222 .cmd_addr_lo = PCIE_SCRATCH_0_REG,
223 .cmd_addr_hi = PCIE_SCRATCH_1_REG,
224 .cmd_size = PCIE_SCRATCH_2_REG,
225 .fw_status = PCIE_SCRATCH_3_REG,
226 .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
227 .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
228 .tx_rdptr = 0xC1A4,
ce0c58d9
AK
229 .tx_wrptr = 0xC174,
230 .rx_rdptr = 0xC174,
6d85ef00
ZL
231 .rx_wrptr = 0xC1A4,
232 .evt_rdptr = PCIE_SCRATCH_10_REG,
233 .evt_wrptr = PCIE_SCRATCH_11_REG,
234 .drv_rdy = PCIE_SCRATCH_12_REG,
235 .tx_start_ptr = 16,
236 .tx_mask = 0x0FFF0000,
ce0c58d9 237 .tx_wrap_mask = 0x1FFF0000,
6d85ef00 238 .rx_mask = 0x00000FFF,
ce0c58d9 239 .rx_wrap_mask = 0x00001FFF,
6d85ef00
ZL
240 .tx_rollover_ind = BIT(28),
241 .rx_rollover_ind = BIT(12),
242 .evt_rollover_ind = MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND,
243 .ring_flag_sop = MWIFIEX_BD_FLAG_SOP,
244 .ring_flag_eop = MWIFIEX_BD_FLAG_EOP,
245 .ring_flag_xs_sop = MWIFIEX_BD_FLAG_XS_SOP,
246 .ring_flag_xs_eop = MWIFIEX_BD_FLAG_XS_EOP,
247 .ring_tx_start_ptr = MWIFIEX_BD_FLAG_TX_START_PTR,
248 .pfu_enabled = 1,
249 .sleep_cookie = 0,
11e70824
XH
250 .fw_dump_ctrl = 0xcf4,
251 .fw_dump_start = 0xcf8,
252 .fw_dump_end = 0xcff,
253 .fw_dump_host_ready = 0xcc,
254 .fw_dump_read_done = 0xdd,
99074fc1 255 .msix_support = 1,
ca8f2112
AP
256};
257
50632092
XH
258static struct memory_type_mapping mem_type_mapping_tbl_w8897[] = {
259 {"ITCM", NULL, 0, 0xF0},
260 {"DTCM", NULL, 0, 0xF1},
261 {"SQRAM", NULL, 0, 0xF2},
262 {"IRAM", NULL, 0, 0xF3},
263 {"APU", NULL, 0, 0xF4},
264 {"CIU", NULL, 0, 0xF5},
265 {"ICU", NULL, 0, 0xF6},
266 {"MAC", NULL, 0, 0xF7},
267};
268
11e70824
XH
269static struct memory_type_mapping mem_type_mapping_tbl_w8997[] = {
270 {"DUMP", NULL, 0, 0xDD},
271};
272
dd04e6ac 273struct mwifiex_pcie_device {
dd04e6ac
AP
274 const struct mwifiex_pcie_card_reg *reg;
275 u16 blksz_fw_dl;
828cf222 276 u16 tx_buf_size;
b4e8aebb 277 bool can_dump_fw;
50632092
XH
278 struct memory_type_mapping *mem_type_mapping_tbl;
279 u8 num_mem_types;
1fe192d8 280 bool can_ext_scan;
dd04e6ac
AP
281};
282
283static const struct mwifiex_pcie_device mwifiex_pcie8766 = {
dd04e6ac
AP
284 .reg = &mwifiex_reg_8766,
285 .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
828cf222 286 .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
b4e8aebb 287 .can_dump_fw = false,
1fe192d8 288 .can_ext_scan = true,
dd04e6ac
AP
289};
290
ca8f2112 291static const struct mwifiex_pcie_device mwifiex_pcie8897 = {
ca8f2112
AP
292 .reg = &mwifiex_reg_8897,
293 .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
828cf222 294 .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K,
b4e8aebb 295 .can_dump_fw = true,
50632092
XH
296 .mem_type_mapping_tbl = mem_type_mapping_tbl_w8897,
297 .num_mem_types = ARRAY_SIZE(mem_type_mapping_tbl_w8897),
1fe192d8 298 .can_ext_scan = true,
ca8f2112
AP
299};
300
6d85ef00 301static const struct mwifiex_pcie_device mwifiex_pcie8997 = {
6d85ef00
ZL
302 .reg = &mwifiex_reg_8997,
303 .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
304 .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K,
11e70824
XH
305 .can_dump_fw = true,
306 .mem_type_mapping_tbl = mem_type_mapping_tbl_w8997,
307 .num_mem_types = ARRAY_SIZE(mem_type_mapping_tbl_w8997),
6d85ef00
ZL
308 .can_ext_scan = true,
309};
310
e05dc3e9
AP
311struct mwifiex_evt_buf_desc {
312 u64 paddr;
313 u16 len;
314 u16 flags;
315} __packed;
316
d930faee
AK
317struct mwifiex_pcie_buf_desc {
318 u64 paddr;
319 u16 len;
320 u16 flags;
321} __packed;
322
ca8f2112
AP
323struct mwifiex_pfu_buf_desc {
324 u16 flags;
325 u16 offset;
326 u16 frag_len;
327 u16 len;
328 u64 paddr;
329 u32 reserved;
330} __packed;
331
99074fc1
XH
332#define MWIFIEX_NUM_MSIX_VECTORS 4
333
334struct mwifiex_msix_context {
335 struct pci_dev *dev;
336 u16 msg_id;
337};
338
d930faee
AK
339struct pcie_service_card {
340 struct pci_dev *dev;
341 struct mwifiex_adapter *adapter;
dd04e6ac 342 struct mwifiex_pcie_device pcie;
d930faee 343
fbd7e7ac 344 u8 txbd_flush;
d930faee
AK
345 u32 txbd_wrptr;
346 u32 txbd_rdptr;
347 u32 txbd_ring_size;
348 u8 *txbd_ring_vbase;
fc331460 349 dma_addr_t txbd_ring_pbase;
e05dc3e9 350 void *txbd_ring[MWIFIEX_MAX_TXRX_BD];
d930faee
AK
351 struct sk_buff *tx_buf_list[MWIFIEX_MAX_TXRX_BD];
352
353 u32 rxbd_wrptr;
354 u32 rxbd_rdptr;
355 u32 rxbd_ring_size;
356 u8 *rxbd_ring_vbase;
fc331460 357 dma_addr_t rxbd_ring_pbase;
e05dc3e9 358 void *rxbd_ring[MWIFIEX_MAX_TXRX_BD];
d930faee
AK
359 struct sk_buff *rx_buf_list[MWIFIEX_MAX_TXRX_BD];
360
361 u32 evtbd_wrptr;
362 u32 evtbd_rdptr;
363 u32 evtbd_ring_size;
364 u8 *evtbd_ring_vbase;
fc331460 365 dma_addr_t evtbd_ring_pbase;
e05dc3e9 366 void *evtbd_ring[MWIFIEX_MAX_EVT_BD];
d930faee
AK
367 struct sk_buff *evt_buf_list[MWIFIEX_MAX_EVT_BD];
368
369 struct sk_buff *cmd_buf;
370 struct sk_buff *cmdrsp_buf;
fc331460
AP
371 u8 *sleep_cookie_vbase;
372 dma_addr_t sleep_cookie_pbase;
d930faee
AK
373 void __iomem *pci_mmap;
374 void __iomem *pci_mmap1;
7be0f5b5 375 int msi_enable;
99074fc1
XH
376 int msix_enable;
377#ifdef CONFIG_PCI
378 struct msix_entry msix_entries[MWIFIEX_NUM_MSIX_VECTORS];
379#endif
380 struct mwifiex_msix_context msix_ctx[MWIFIEX_NUM_MSIX_VECTORS];
381 struct mwifiex_msix_context share_irq_ctx;
d930faee
AK
382};
383
fbd7e7ac
AP
384static inline int
385mwifiex_pcie_txbd_empty(struct pcie_service_card *card, u32 rdptr)
386{
dd04e6ac
AP
387 const struct mwifiex_pcie_card_reg *reg = card->pcie.reg;
388
ca8f2112
AP
389 switch (card->dev->device) {
390 case PCIE_DEVICE_ID_MARVELL_88W8766P:
391 if (((card->txbd_wrptr & reg->tx_mask) ==
392 (rdptr & reg->tx_mask)) &&
393 ((card->txbd_wrptr & reg->tx_rollover_ind) !=
394 (rdptr & reg->tx_rollover_ind)))
395 return 1;
396 break;
397 case PCIE_DEVICE_ID_MARVELL_88W8897:
f3b35f28 398 case PCIE_DEVICE_ID_MARVELL_88W8997:
ca8f2112
AP
399 if (((card->txbd_wrptr & reg->tx_mask) ==
400 (rdptr & reg->tx_mask)) &&
401 ((card->txbd_wrptr & reg->tx_rollover_ind) ==
dd04e6ac 402 (rdptr & reg->tx_rollover_ind)))
ca8f2112
AP
403 return 1;
404 break;
405 }
fbd7e7ac
AP
406
407 return 0;
408}
409
e7f767a7
AP
410static inline int
411mwifiex_pcie_txbd_not_full(struct pcie_service_card *card)
412{
dd04e6ac
AP
413 const struct mwifiex_pcie_card_reg *reg = card->pcie.reg;
414
ca8f2112
AP
415 switch (card->dev->device) {
416 case PCIE_DEVICE_ID_MARVELL_88W8766P:
417 if (((card->txbd_wrptr & reg->tx_mask) !=
418 (card->txbd_rdptr & reg->tx_mask)) ||
419 ((card->txbd_wrptr & reg->tx_rollover_ind) !=
420 (card->txbd_rdptr & reg->tx_rollover_ind)))
421 return 1;
422 break;
423 case PCIE_DEVICE_ID_MARVELL_88W8897:
6d85ef00 424 case PCIE_DEVICE_ID_MARVELL_88W8997:
ca8f2112
AP
425 if (((card->txbd_wrptr & reg->tx_mask) !=
426 (card->txbd_rdptr & reg->tx_mask)) ||
427 ((card->txbd_wrptr & reg->tx_rollover_ind) ==
428 (card->txbd_rdptr & reg->tx_rollover_ind)))
429 return 1;
430 break;
431 }
e7f767a7
AP
432
433 return 0;
434}
92c2538f 435
d930faee 436#endif /* _MWIFIEX_PCIE_H */
This page took 0.323066 seconds and 5 git commands to generate.