mwifiex: usb: return an error if kmalloc fails
[deliverable/linux.git] / drivers / net / wireless / mwifiex / pcie.h
CommitLineData
d930faee
AK
1/* @file mwifiex_pcie.h
2 *
3 * @brief This file contains definitions for PCI-E interface.
4 * driver.
5 *
65da33f5 6 * Copyright (C) 2011-2014, Marvell International Ltd.
d930faee
AK
7 *
8 * This software file (the "File") is distributed by Marvell International
9 * Ltd. under the terms of the GNU General Public License Version 2, June 1991
10 * (the "License"). You may use, redistribute and/or modify this File in
11 * accordance with the terms and conditions of the License, a copy of which
12 * is available by writing to the Free Software Foundation, Inc.,
13 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
14 * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
15 *
16 * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
17 * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
18 * ARE EXPRESSLY DISCLAIMED. The License provides additional details about
19 * this warranty disclaimer.
20 */
21
22#ifndef _MWIFIEX_PCIE_H
23#define _MWIFIEX_PCIE_H
24
25#include <linux/pci.h>
26#include <linux/pcieport_if.h>
27#include <linux/interrupt.h>
28
29#include "main.h"
30
31#define PCIE8766_DEFAULT_FW_NAME "mrvl/pcie8766_uapsta.bin"
ca8f2112
AP
32#define PCIE8897_DEFAULT_FW_NAME "mrvl/pcie8897_uapsta.bin"
33
34#define PCIE_VENDOR_ID_MARVELL (0x11ab)
35#define PCIE_DEVICE_ID_MARVELL_88W8766P (0x2b30)
36#define PCIE_DEVICE_ID_MARVELL_88W8897 (0x2b38)
d930faee
AK
37
38/* Constants for Buffer Descriptor (BD) rings */
39#define MWIFIEX_MAX_TXRX_BD 0x20
40#define MWIFIEX_TXBD_MASK 0x3F
41#define MWIFIEX_RXBD_MASK 0x3F
42
2703a668
AP
43#define MWIFIEX_MAX_EVT_BD 0x08
44#define MWIFIEX_EVTBD_MASK 0x0f
d930faee
AK
45
46/* PCIE INTERNAL REGISTERS */
47#define PCIE_SCRATCH_0_REG 0xC10
48#define PCIE_SCRATCH_1_REG 0xC14
49#define PCIE_CPU_INT_EVENT 0xC18
50#define PCIE_CPU_INT_STATUS 0xC1C
51#define PCIE_HOST_INT_STATUS 0xC30
52#define PCIE_HOST_INT_MASK 0xC34
53#define PCIE_HOST_INT_STATUS_MASK 0xC3C
54#define PCIE_SCRATCH_2_REG 0xC40
55#define PCIE_SCRATCH_3_REG 0xC44
428ca8a7
BZ
56#define PCIE_SCRATCH_4_REG 0xCD0
57#define PCIE_SCRATCH_5_REG 0xCD4
58#define PCIE_SCRATCH_6_REG 0xCD8
59#define PCIE_SCRATCH_7_REG 0xCDC
60#define PCIE_SCRATCH_8_REG 0xCE0
61#define PCIE_SCRATCH_9_REG 0xCE4
62#define PCIE_SCRATCH_10_REG 0xCE8
63#define PCIE_SCRATCH_11_REG 0xCEC
64#define PCIE_SCRATCH_12_REG 0xCF0
ca8f2112
AP
65#define PCIE_RD_DATA_PTR_Q0_Q1 0xC08C
66#define PCIE_WR_DATA_PTR_Q0_Q1 0xC05C
d930faee
AK
67
68#define CPU_INTR_DNLD_RDY BIT(0)
69#define CPU_INTR_DOOR_BELL BIT(1)
70#define CPU_INTR_SLEEP_CFM_DONE BIT(2)
71#define CPU_INTR_RESET BIT(3)
2703a668 72#define CPU_INTR_EVENT_DONE BIT(5)
d930faee
AK
73
74#define HOST_INTR_DNLD_DONE BIT(0)
75#define HOST_INTR_UPLD_RDY BIT(1)
76#define HOST_INTR_CMD_DONE BIT(2)
77#define HOST_INTR_EVENT_RDY BIT(3)
78#define HOST_INTR_MASK (HOST_INTR_DNLD_DONE | \
79 HOST_INTR_UPLD_RDY | \
80 HOST_INTR_CMD_DONE | \
81 HOST_INTR_EVENT_RDY)
82
83#define MWIFIEX_BD_FLAG_ROLLOVER_IND BIT(7)
84#define MWIFIEX_BD_FLAG_FIRST_DESC BIT(0)
85#define MWIFIEX_BD_FLAG_LAST_DESC BIT(1)
ca8f2112
AP
86#define MWIFIEX_BD_FLAG_SOP BIT(0)
87#define MWIFIEX_BD_FLAG_EOP BIT(1)
88#define MWIFIEX_BD_FLAG_XS_SOP BIT(2)
89#define MWIFIEX_BD_FLAG_XS_EOP BIT(3)
90#define MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND BIT(7)
91#define MWIFIEX_BD_FLAG_RX_ROLLOVER_IND BIT(10)
92#define MWIFIEX_BD_FLAG_TX_START_PTR BIT(16)
93#define MWIFIEX_BD_FLAG_TX_ROLLOVER_IND BIT(26)
d930faee
AK
94
95/* Max retry number of command write */
96#define MAX_WRITE_IOMEM_RETRY 2
97/* Define PCIE block size for firmware download */
98#define MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD 256
99/* FW awake cookie after FW ready */
100#define FW_AWAKE_COOKIE (0xAA55AA55)
c4bc980f
AP
101#define MWIFIEX_DEF_SLEEP_COOKIE 0xBEEFBEEF
102#define MWIFIEX_MAX_DELAY_COUNT 5
d930faee 103
dd04e6ac
AP
104struct mwifiex_pcie_card_reg {
105 u16 cmd_addr_lo;
106 u16 cmd_addr_hi;
107 u16 fw_status;
108 u16 cmd_size;
109 u16 cmdrsp_addr_lo;
110 u16 cmdrsp_addr_hi;
111 u16 tx_rdptr;
112 u16 tx_wrptr;
113 u16 rx_rdptr;
114 u16 rx_wrptr;
115 u16 evt_rdptr;
116 u16 evt_wrptr;
117 u16 drv_rdy;
118 u16 tx_start_ptr;
119 u32 tx_mask;
120 u32 tx_wrap_mask;
121 u32 rx_mask;
122 u32 rx_wrap_mask;
123 u32 tx_rollover_ind;
124 u32 rx_rollover_ind;
125 u32 evt_rollover_ind;
126 u8 ring_flag_sop;
127 u8 ring_flag_eop;
128 u8 ring_flag_xs_sop;
129 u8 ring_flag_xs_eop;
130 u32 ring_tx_start_ptr;
131 u8 pfu_enabled;
52301a81 132 u8 sleep_cookie;
92c2538f
AK
133 u16 fw_dump_ctrl;
134 u16 fw_dump_start;
135 u16 fw_dump_end;
dd04e6ac
AP
136};
137
138static const struct mwifiex_pcie_card_reg mwifiex_reg_8766 = {
139 .cmd_addr_lo = PCIE_SCRATCH_0_REG,
140 .cmd_addr_hi = PCIE_SCRATCH_1_REG,
141 .cmd_size = PCIE_SCRATCH_2_REG,
142 .fw_status = PCIE_SCRATCH_3_REG,
143 .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
144 .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
145 .tx_rdptr = PCIE_SCRATCH_6_REG,
146 .tx_wrptr = PCIE_SCRATCH_7_REG,
147 .rx_rdptr = PCIE_SCRATCH_8_REG,
148 .rx_wrptr = PCIE_SCRATCH_9_REG,
149 .evt_rdptr = PCIE_SCRATCH_10_REG,
150 .evt_wrptr = PCIE_SCRATCH_11_REG,
151 .drv_rdy = PCIE_SCRATCH_12_REG,
152 .tx_start_ptr = 0,
153 .tx_mask = MWIFIEX_TXBD_MASK,
154 .tx_wrap_mask = 0,
155 .rx_mask = MWIFIEX_RXBD_MASK,
156 .rx_wrap_mask = 0,
157 .tx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
158 .rx_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
159 .evt_rollover_ind = MWIFIEX_BD_FLAG_ROLLOVER_IND,
160 .ring_flag_sop = 0,
161 .ring_flag_eop = 0,
162 .ring_flag_xs_sop = 0,
163 .ring_flag_xs_eop = 0,
164 .ring_tx_start_ptr = 0,
165 .pfu_enabled = 0,
52301a81 166 .sleep_cookie = 1,
dd04e6ac
AP
167};
168
ca8f2112
AP
169static const struct mwifiex_pcie_card_reg mwifiex_reg_8897 = {
170 .cmd_addr_lo = PCIE_SCRATCH_0_REG,
171 .cmd_addr_hi = PCIE_SCRATCH_1_REG,
172 .cmd_size = PCIE_SCRATCH_2_REG,
173 .fw_status = PCIE_SCRATCH_3_REG,
174 .cmdrsp_addr_lo = PCIE_SCRATCH_4_REG,
175 .cmdrsp_addr_hi = PCIE_SCRATCH_5_REG,
176 .tx_rdptr = PCIE_RD_DATA_PTR_Q0_Q1,
177 .tx_wrptr = PCIE_WR_DATA_PTR_Q0_Q1,
178 .rx_rdptr = PCIE_WR_DATA_PTR_Q0_Q1,
179 .rx_wrptr = PCIE_RD_DATA_PTR_Q0_Q1,
180 .evt_rdptr = PCIE_SCRATCH_10_REG,
181 .evt_wrptr = PCIE_SCRATCH_11_REG,
182 .drv_rdy = PCIE_SCRATCH_12_REG,
183 .tx_start_ptr = 16,
184 .tx_mask = 0x03FF0000,
185 .tx_wrap_mask = 0x07FF0000,
186 .rx_mask = 0x000003FF,
187 .rx_wrap_mask = 0x000007FF,
188 .tx_rollover_ind = MWIFIEX_BD_FLAG_TX_ROLLOVER_IND,
189 .rx_rollover_ind = MWIFIEX_BD_FLAG_RX_ROLLOVER_IND,
190 .evt_rollover_ind = MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND,
191 .ring_flag_sop = MWIFIEX_BD_FLAG_SOP,
192 .ring_flag_eop = MWIFIEX_BD_FLAG_EOP,
193 .ring_flag_xs_sop = MWIFIEX_BD_FLAG_XS_SOP,
194 .ring_flag_xs_eop = MWIFIEX_BD_FLAG_XS_EOP,
195 .ring_tx_start_ptr = MWIFIEX_BD_FLAG_TX_START_PTR,
196 .pfu_enabled = 1,
52301a81 197 .sleep_cookie = 0,
92c2538f
AK
198 .fw_dump_ctrl = 0xcf4,
199 .fw_dump_start = 0xcf8,
200 .fw_dump_end = 0xcff
ca8f2112
AP
201};
202
dd04e6ac
AP
203struct mwifiex_pcie_device {
204 const char *firmware;
205 const struct mwifiex_pcie_card_reg *reg;
206 u16 blksz_fw_dl;
828cf222 207 u16 tx_buf_size;
b4e8aebb 208 bool can_dump_fw;
1fe192d8 209 bool can_ext_scan;
dd04e6ac
AP
210};
211
212static const struct mwifiex_pcie_device mwifiex_pcie8766 = {
213 .firmware = PCIE8766_DEFAULT_FW_NAME,
214 .reg = &mwifiex_reg_8766,
215 .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
828cf222 216 .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_2K,
b4e8aebb 217 .can_dump_fw = false,
1fe192d8 218 .can_ext_scan = true,
dd04e6ac
AP
219};
220
ca8f2112
AP
221static const struct mwifiex_pcie_device mwifiex_pcie8897 = {
222 .firmware = PCIE8897_DEFAULT_FW_NAME,
223 .reg = &mwifiex_reg_8897,
224 .blksz_fw_dl = MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD,
828cf222 225 .tx_buf_size = MWIFIEX_TX_DATA_BUF_SIZE_4K,
b4e8aebb 226 .can_dump_fw = true,
1fe192d8 227 .can_ext_scan = true,
ca8f2112
AP
228};
229
e05dc3e9
AP
230struct mwifiex_evt_buf_desc {
231 u64 paddr;
232 u16 len;
233 u16 flags;
234} __packed;
235
d930faee
AK
236struct mwifiex_pcie_buf_desc {
237 u64 paddr;
238 u16 len;
239 u16 flags;
240} __packed;
241
ca8f2112
AP
242struct mwifiex_pfu_buf_desc {
243 u16 flags;
244 u16 offset;
245 u16 frag_len;
246 u16 len;
247 u64 paddr;
248 u32 reserved;
249} __packed;
250
d930faee
AK
251struct pcie_service_card {
252 struct pci_dev *dev;
253 struct mwifiex_adapter *adapter;
dd04e6ac 254 struct mwifiex_pcie_device pcie;
d930faee 255
fbd7e7ac 256 u8 txbd_flush;
d930faee
AK
257 u32 txbd_wrptr;
258 u32 txbd_rdptr;
259 u32 txbd_ring_size;
260 u8 *txbd_ring_vbase;
fc331460 261 dma_addr_t txbd_ring_pbase;
e05dc3e9 262 void *txbd_ring[MWIFIEX_MAX_TXRX_BD];
d930faee
AK
263 struct sk_buff *tx_buf_list[MWIFIEX_MAX_TXRX_BD];
264
265 u32 rxbd_wrptr;
266 u32 rxbd_rdptr;
267 u32 rxbd_ring_size;
268 u8 *rxbd_ring_vbase;
fc331460 269 dma_addr_t rxbd_ring_pbase;
e05dc3e9 270 void *rxbd_ring[MWIFIEX_MAX_TXRX_BD];
d930faee
AK
271 struct sk_buff *rx_buf_list[MWIFIEX_MAX_TXRX_BD];
272
273 u32 evtbd_wrptr;
274 u32 evtbd_rdptr;
275 u32 evtbd_ring_size;
276 u8 *evtbd_ring_vbase;
fc331460 277 dma_addr_t evtbd_ring_pbase;
e05dc3e9 278 void *evtbd_ring[MWIFIEX_MAX_EVT_BD];
d930faee
AK
279 struct sk_buff *evt_buf_list[MWIFIEX_MAX_EVT_BD];
280
281 struct sk_buff *cmd_buf;
282 struct sk_buff *cmdrsp_buf;
fc331460
AP
283 u8 *sleep_cookie_vbase;
284 dma_addr_t sleep_cookie_pbase;
d930faee
AK
285 void __iomem *pci_mmap;
286 void __iomem *pci_mmap1;
287};
288
fbd7e7ac
AP
289static inline int
290mwifiex_pcie_txbd_empty(struct pcie_service_card *card, u32 rdptr)
291{
dd04e6ac
AP
292 const struct mwifiex_pcie_card_reg *reg = card->pcie.reg;
293
ca8f2112
AP
294 switch (card->dev->device) {
295 case PCIE_DEVICE_ID_MARVELL_88W8766P:
296 if (((card->txbd_wrptr & reg->tx_mask) ==
297 (rdptr & reg->tx_mask)) &&
298 ((card->txbd_wrptr & reg->tx_rollover_ind) !=
299 (rdptr & reg->tx_rollover_ind)))
300 return 1;
301 break;
302 case PCIE_DEVICE_ID_MARVELL_88W8897:
303 if (((card->txbd_wrptr & reg->tx_mask) ==
304 (rdptr & reg->tx_mask)) &&
305 ((card->txbd_wrptr & reg->tx_rollover_ind) ==
dd04e6ac 306 (rdptr & reg->tx_rollover_ind)))
ca8f2112
AP
307 return 1;
308 break;
309 }
fbd7e7ac
AP
310
311 return 0;
312}
313
e7f767a7
AP
314static inline int
315mwifiex_pcie_txbd_not_full(struct pcie_service_card *card)
316{
dd04e6ac
AP
317 const struct mwifiex_pcie_card_reg *reg = card->pcie.reg;
318
ca8f2112
AP
319 switch (card->dev->device) {
320 case PCIE_DEVICE_ID_MARVELL_88W8766P:
321 if (((card->txbd_wrptr & reg->tx_mask) !=
322 (card->txbd_rdptr & reg->tx_mask)) ||
323 ((card->txbd_wrptr & reg->tx_rollover_ind) !=
324 (card->txbd_rdptr & reg->tx_rollover_ind)))
325 return 1;
326 break;
327 case PCIE_DEVICE_ID_MARVELL_88W8897:
328 if (((card->txbd_wrptr & reg->tx_mask) !=
329 (card->txbd_rdptr & reg->tx_mask)) ||
330 ((card->txbd_wrptr & reg->tx_rollover_ind) ==
331 (card->txbd_rdptr & reg->tx_rollover_ind)))
332 return 1;
333 break;
334 }
e7f767a7
AP
335
336 return 0;
337}
92c2538f 338
d930faee 339#endif /* _MWIFIEX_PCIE_H */
This page took 0.278097 seconds and 5 git commands to generate.