rt2x00: trivial: add \n to WARNING message
[deliverable/linux.git] / drivers / net / wireless / rt2x00 / rt2800pci.c
CommitLineData
a9b3a9f7 1/*
96481b20 2 Copyright (C) 2009 - 2010 Ivo van Doorn <IvDoorn@gmail.com>
9c9a0d14
GW
3 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
4 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
5 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
6 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
7 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
8 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
9 Copyright (C) 2009 Bart Zolnierkiewicz <bzolnier@gmail.com>
a9b3a9f7
ID
10 <http://rt2x00.serialmonkey.com>
11
12 This program is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 2 of the License, or
15 (at your option) any later version.
16
17 This program is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
21
22 You should have received a copy of the GNU General Public License
23 along with this program; if not, write to the
24 Free Software Foundation, Inc.,
25 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
26 */
27
28/*
29 Module: rt2800pci
30 Abstract: rt2800pci device specific routines.
31 Supported chipsets: RT2800E & RT2800ED.
32 */
33
a9b3a9f7
ID
34#include <linux/delay.h>
35#include <linux/etherdevice.h>
36#include <linux/init.h>
37#include <linux/kernel.h>
38#include <linux/module.h>
39#include <linux/pci.h>
40#include <linux/platform_device.h>
41#include <linux/eeprom_93cx6.h>
42
43#include "rt2x00.h"
44#include "rt2x00pci.h"
45#include "rt2x00soc.h"
7ef5cc92 46#include "rt2800lib.h"
b54f78a8 47#include "rt2800.h"
a9b3a9f7
ID
48#include "rt2800pci.h"
49
a9b3a9f7
ID
50/*
51 * Allow hardware encryption to be disabled.
52 */
04f1e34d 53static int modparam_nohwcrypt = 0;
a9b3a9f7
ID
54module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
55MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
56
a9b3a9f7
ID
57static void rt2800pci_mcu_status(struct rt2x00_dev *rt2x00dev, const u8 token)
58{
59 unsigned int i;
60 u32 reg;
61
f18d4463
LC
62 /*
63 * SOC devices don't support MCU requests.
64 */
65 if (rt2x00_is_soc(rt2x00dev))
66 return;
67
a9b3a9f7 68 for (i = 0; i < 200; i++) {
9ca21eb7 69 rt2800_register_read(rt2x00dev, H2M_MAILBOX_CID, &reg);
a9b3a9f7
ID
70
71 if ((rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD0) == token) ||
72 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD1) == token) ||
73 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD2) == token) ||
74 (rt2x00_get_field32(reg, H2M_MAILBOX_CID_CMD3) == token))
75 break;
76
77 udelay(REGISTER_BUSY_DELAY);
78 }
79
80 if (i == 200)
81 ERROR(rt2x00dev, "MCU request failed, no response from hardware\n");
82
9ca21eb7
BZ
83 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, ~0);
84 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, ~0);
a9b3a9f7
ID
85}
86
72c7296e 87#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
a9b3a9f7
ID
88static void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
89{
ef8397cf 90 void __iomem *base_addr = ioremap(0x1F040000, EEPROM_SIZE);
a9b3a9f7
ID
91
92 memcpy_fromio(rt2x00dev->eeprom, base_addr, EEPROM_SIZE);
ef8397cf
GW
93
94 iounmap(base_addr);
a9b3a9f7
ID
95}
96#else
97static inline void rt2800pci_read_eeprom_soc(struct rt2x00_dev *rt2x00dev)
98{
99}
72c7296e 100#endif /* CONFIG_RALINK_RT288X || CONFIG_RALINK_RT305X */
a9b3a9f7 101
72c7296e 102#ifdef CONFIG_PCI
a9b3a9f7
ID
103static void rt2800pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
104{
105 struct rt2x00_dev *rt2x00dev = eeprom->data;
106 u32 reg;
107
9ca21eb7 108 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
a9b3a9f7
ID
109
110 eeprom->reg_data_in = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_IN);
111 eeprom->reg_data_out = !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_OUT);
112 eeprom->reg_data_clock =
113 !!rt2x00_get_field32(reg, E2PROM_CSR_DATA_CLOCK);
114 eeprom->reg_chip_select =
115 !!rt2x00_get_field32(reg, E2PROM_CSR_CHIP_SELECT);
116}
117
118static void rt2800pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
119{
120 struct rt2x00_dev *rt2x00dev = eeprom->data;
121 u32 reg = 0;
122
123 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_IN, !!eeprom->reg_data_in);
124 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_OUT, !!eeprom->reg_data_out);
125 rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK,
126 !!eeprom->reg_data_clock);
127 rt2x00_set_field32(&reg, E2PROM_CSR_CHIP_SELECT,
128 !!eeprom->reg_chip_select);
129
9ca21eb7 130 rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
a9b3a9f7
ID
131}
132
133static void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
134{
135 struct eeprom_93cx6 eeprom;
136 u32 reg;
137
9ca21eb7 138 rt2800_register_read(rt2x00dev, E2PROM_CSR, &reg);
a9b3a9f7
ID
139
140 eeprom.data = rt2x00dev;
141 eeprom.register_read = rt2800pci_eepromregister_read;
142 eeprom.register_write = rt2800pci_eepromregister_write;
20f8b139
GW
143 switch (rt2x00_get_field32(reg, E2PROM_CSR_TYPE))
144 {
145 case 0:
146 eeprom.width = PCI_EEPROM_WIDTH_93C46;
147 break;
148 case 1:
149 eeprom.width = PCI_EEPROM_WIDTH_93C66;
150 break;
151 default:
152 eeprom.width = PCI_EEPROM_WIDTH_93C86;
153 break;
154 }
a9b3a9f7
ID
155 eeprom.reg_data_in = 0;
156 eeprom.reg_data_out = 0;
157 eeprom.reg_data_clock = 0;
158 eeprom.reg_chip_select = 0;
159
160 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
161 EEPROM_SIZE / sizeof(u16));
162}
163
a6598682
GW
164static int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
165{
30e84034 166 return rt2800_efuse_detect(rt2x00dev);
a9b3a9f7
ID
167}
168
30e84034 169static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
a9b3a9f7 170{
30e84034 171 rt2800_read_eeprom_efuse(rt2x00dev);
a9b3a9f7
ID
172}
173#else
174static inline void rt2800pci_read_eeprom_pci(struct rt2x00_dev *rt2x00dev)
175{
176}
177
a6598682
GW
178static inline int rt2800pci_efuse_detect(struct rt2x00_dev *rt2x00dev)
179{
180 return 0;
181}
182
a9b3a9f7
ID
183static inline void rt2800pci_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
184{
185}
72c7296e 186#endif /* CONFIG_PCI */
a9b3a9f7 187
5450b7e2
ID
188/*
189 * Queue handlers.
190 */
191static void rt2800pci_start_queue(struct data_queue *queue)
192{
193 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
194 u32 reg;
195
196 switch (queue->qid) {
197 case QID_RX:
198 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
199 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
200 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
201 break;
202 case QID_BEACON:
a9d61e9e
HS
203 /*
204 * Allow beacon tasklets to be scheduled for periodic
205 * beacon updates.
206 */
207 tasklet_enable(&rt2x00dev->tbtt_tasklet);
208 tasklet_enable(&rt2x00dev->pretbtt_tasklet);
209
5450b7e2
ID
210 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
211 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
212 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
213 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
214 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
69cf36a4
HS
215
216 rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
217 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER, 1);
218 rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
5450b7e2
ID
219 break;
220 default:
221 break;
222 };
223}
224
225static void rt2800pci_kick_queue(struct data_queue *queue)
226{
227 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
228 struct queue_entry *entry;
229
230 switch (queue->qid) {
f615e9a3
ID
231 case QID_AC_VO:
232 case QID_AC_VI:
5450b7e2
ID
233 case QID_AC_BE:
234 case QID_AC_BK:
5450b7e2
ID
235 entry = rt2x00queue_get_entry(queue, Q_INDEX);
236 rt2800_register_write(rt2x00dev, TX_CTX_IDX(queue->qid), entry->entry_idx);
237 break;
238 case QID_MGMT:
239 entry = rt2x00queue_get_entry(queue, Q_INDEX);
240 rt2800_register_write(rt2x00dev, TX_CTX_IDX(5), entry->entry_idx);
241 break;
242 default:
243 break;
244 }
245}
246
247static void rt2800pci_stop_queue(struct data_queue *queue)
248{
249 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
250 u32 reg;
251
252 switch (queue->qid) {
253 case QID_RX:
254 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
255 rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
256 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
257 break;
258 case QID_BEACON:
259 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
260 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
261 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
262 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
263 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
69cf36a4
HS
264
265 rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
266 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER, 0);
267 rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
a9d61e9e
HS
268
269 /*
270 * Wait for tbtt tasklets to finish.
271 */
272 tasklet_disable(&rt2x00dev->tbtt_tasklet);
273 tasklet_disable(&rt2x00dev->pretbtt_tasklet);
5450b7e2
ID
274 break;
275 default:
276 break;
277 }
278}
279
a9b3a9f7
ID
280/*
281 * Firmware functions
282 */
283static char *rt2800pci_get_firmware_name(struct rt2x00_dev *rt2x00dev)
284{
285 return FIRMWARE_RT2860;
286}
287
f31c9a8c 288static int rt2800pci_write_firmware(struct rt2x00_dev *rt2x00dev,
a9b3a9f7
ID
289 const u8 *data, const size_t len)
290{
a9b3a9f7
ID
291 u32 reg;
292
a9b3a9f7
ID
293 /*
294 * enable Host program ram write selection
295 */
296 reg = 0;
297 rt2x00_set_field32(&reg, PBF_SYS_CTRL_HOST_RAM_WRITE, 1);
9ca21eb7 298 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, reg);
a9b3a9f7
ID
299
300 /*
301 * Write firmware to device.
302 */
4f2732ce 303 rt2800_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE,
f31c9a8c 304 data, len);
a9b3a9f7 305
9ca21eb7
BZ
306 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000);
307 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00001);
a9b3a9f7 308
9ca21eb7
BZ
309 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
310 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
a9b3a9f7
ID
311
312 return 0;
313}
314
315/*
316 * Initialization functions.
317 */
318static bool rt2800pci_get_entry_state(struct queue_entry *entry)
319{
320 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
321 u32 word;
322
323 if (entry->queue->qid == QID_RX) {
324 rt2x00_desc_read(entry_priv->desc, 1, &word);
325
326 return (!rt2x00_get_field32(word, RXD_W1_DMA_DONE));
327 } else {
328 rt2x00_desc_read(entry_priv->desc, 1, &word);
329
330 return (!rt2x00_get_field32(word, TXD_W1_DMA_DONE));
331 }
332}
333
334static void rt2800pci_clear_entry(struct queue_entry *entry)
335{
336 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
337 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
95192339 338 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
a9b3a9f7
ID
339 u32 word;
340
341 if (entry->queue->qid == QID_RX) {
342 rt2x00_desc_read(entry_priv->desc, 0, &word);
343 rt2x00_set_field32(&word, RXD_W0_SDP0, skbdesc->skb_dma);
344 rt2x00_desc_write(entry_priv->desc, 0, word);
345
346 rt2x00_desc_read(entry_priv->desc, 1, &word);
347 rt2x00_set_field32(&word, RXD_W1_DMA_DONE, 0);
348 rt2x00_desc_write(entry_priv->desc, 1, word);
95192339
HS
349
350 /*
351 * Set RX IDX in register to inform hardware that we have
352 * handled this entry and it is available for reuse again.
353 */
354 rt2800_register_write(rt2x00dev, RX_CRX_IDX,
355 entry->entry_idx);
a9b3a9f7
ID
356 } else {
357 rt2x00_desc_read(entry_priv->desc, 1, &word);
358 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 1);
359 rt2x00_desc_write(entry_priv->desc, 1, word);
360 }
361}
362
363static int rt2800pci_init_queues(struct rt2x00_dev *rt2x00dev)
364{
365 struct queue_entry_priv_pci *entry_priv;
366 u32 reg;
367
a9b3a9f7
ID
368 /*
369 * Initialize registers.
370 */
371 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
9ca21eb7
BZ
372 rt2800_register_write(rt2x00dev, TX_BASE_PTR0, entry_priv->desc_dma);
373 rt2800_register_write(rt2x00dev, TX_MAX_CNT0, rt2x00dev->tx[0].limit);
374 rt2800_register_write(rt2x00dev, TX_CTX_IDX0, 0);
375 rt2800_register_write(rt2x00dev, TX_DTX_IDX0, 0);
a9b3a9f7
ID
376
377 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
9ca21eb7
BZ
378 rt2800_register_write(rt2x00dev, TX_BASE_PTR1, entry_priv->desc_dma);
379 rt2800_register_write(rt2x00dev, TX_MAX_CNT1, rt2x00dev->tx[1].limit);
380 rt2800_register_write(rt2x00dev, TX_CTX_IDX1, 0);
381 rt2800_register_write(rt2x00dev, TX_DTX_IDX1, 0);
a9b3a9f7
ID
382
383 entry_priv = rt2x00dev->tx[2].entries[0].priv_data;
9ca21eb7
BZ
384 rt2800_register_write(rt2x00dev, TX_BASE_PTR2, entry_priv->desc_dma);
385 rt2800_register_write(rt2x00dev, TX_MAX_CNT2, rt2x00dev->tx[2].limit);
386 rt2800_register_write(rt2x00dev, TX_CTX_IDX2, 0);
387 rt2800_register_write(rt2x00dev, TX_DTX_IDX2, 0);
a9b3a9f7
ID
388
389 entry_priv = rt2x00dev->tx[3].entries[0].priv_data;
9ca21eb7
BZ
390 rt2800_register_write(rt2x00dev, TX_BASE_PTR3, entry_priv->desc_dma);
391 rt2800_register_write(rt2x00dev, TX_MAX_CNT3, rt2x00dev->tx[3].limit);
392 rt2800_register_write(rt2x00dev, TX_CTX_IDX3, 0);
393 rt2800_register_write(rt2x00dev, TX_DTX_IDX3, 0);
a9b3a9f7
ID
394
395 entry_priv = rt2x00dev->rx->entries[0].priv_data;
9ca21eb7
BZ
396 rt2800_register_write(rt2x00dev, RX_BASE_PTR, entry_priv->desc_dma);
397 rt2800_register_write(rt2x00dev, RX_MAX_CNT, rt2x00dev->rx[0].limit);
398 rt2800_register_write(rt2x00dev, RX_CRX_IDX, rt2x00dev->rx[0].limit - 1);
399 rt2800_register_write(rt2x00dev, RX_DRX_IDX, 0);
a9b3a9f7
ID
400
401 /*
402 * Enable global DMA configuration
403 */
9ca21eb7 404 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
a9b3a9f7
ID
405 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
406 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
407 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
9ca21eb7 408 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
a9b3a9f7 409
9ca21eb7 410 rt2800_register_write(rt2x00dev, DELAY_INT_CFG, 0);
a9b3a9f7
ID
411
412 return 0;
413}
414
a9b3a9f7
ID
415/*
416 * Device state switch handlers.
417 */
a9b3a9f7
ID
418static void rt2800pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
419 enum dev_state state)
420{
b550911a 421 int mask = (state == STATE_RADIO_IRQ_ON);
a9b3a9f7 422 u32 reg;
a9d61e9e 423 unsigned long flags;
a9b3a9f7
ID
424
425 /*
426 * When interrupts are being enabled, the interrupt registers
427 * should clear the register to assure a clean state.
428 */
429 if (state == STATE_RADIO_IRQ_ON) {
9ca21eb7
BZ
430 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
431 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
c8e15a1e 432
a9d61e9e
HS
433 /*
434 * Enable tasklets. The beacon related tasklets are
435 * enabled when the beacon queue is started.
436 */
c8e15a1e 437 tasklet_enable(&rt2x00dev->txstatus_tasklet);
a9d61e9e
HS
438 tasklet_enable(&rt2x00dev->rxdone_tasklet);
439 tasklet_enable(&rt2x00dev->autowake_tasklet);
440 }
a9b3a9f7 441
a9d61e9e 442 spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
9ca21eb7 443 rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
93149cf8
HS
444 rt2x00_set_field32(&reg, INT_MASK_CSR_RXDELAYINT, 0);
445 rt2x00_set_field32(&reg, INT_MASK_CSR_TXDELAYINT, 0);
a9b3a9f7 446 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_DONE, mask);
93149cf8
HS
447 rt2x00_set_field32(&reg, INT_MASK_CSR_AC0_DMA_DONE, 0);
448 rt2x00_set_field32(&reg, INT_MASK_CSR_AC1_DMA_DONE, 0);
449 rt2x00_set_field32(&reg, INT_MASK_CSR_AC2_DMA_DONE, 0);
450 rt2x00_set_field32(&reg, INT_MASK_CSR_AC3_DMA_DONE, 0);
451 rt2x00_set_field32(&reg, INT_MASK_CSR_HCCA_DMA_DONE, 0);
452 rt2x00_set_field32(&reg, INT_MASK_CSR_MGMT_DMA_DONE, 0);
453 rt2x00_set_field32(&reg, INT_MASK_CSR_MCU_COMMAND, 0);
454 rt2x00_set_field32(&reg, INT_MASK_CSR_RXTX_COHERENT, 0);
a9b3a9f7
ID
455 rt2x00_set_field32(&reg, INT_MASK_CSR_TBTT, mask);
456 rt2x00_set_field32(&reg, INT_MASK_CSR_PRE_TBTT, mask);
457 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_FIFO_STATUS, mask);
458 rt2x00_set_field32(&reg, INT_MASK_CSR_AUTO_WAKEUP, mask);
93149cf8
HS
459 rt2x00_set_field32(&reg, INT_MASK_CSR_GPTIMER, 0);
460 rt2x00_set_field32(&reg, INT_MASK_CSR_RX_COHERENT, 0);
461 rt2x00_set_field32(&reg, INT_MASK_CSR_TX_COHERENT, 0);
9ca21eb7 462 rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
a9d61e9e
HS
463 spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
464
465 if (state == STATE_RADIO_IRQ_OFF) {
466 /*
467 * Ensure that all tasklets are finished before
468 * disabling the interrupts.
469 */
470 tasklet_disable(&rt2x00dev->txstatus_tasklet);
471 tasklet_disable(&rt2x00dev->rxdone_tasklet);
472 tasklet_disable(&rt2x00dev->autowake_tasklet);
473 }
a9b3a9f7
ID
474}
475
e3a896b9
GW
476static int rt2800pci_init_registers(struct rt2x00_dev *rt2x00dev)
477{
478 u32 reg;
479
480 /*
481 * Reset DMA indexes
482 */
483 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
484 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
485 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
486 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
487 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
488 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
489 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
490 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
491 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
492
493 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
494 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
495
496 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
497
498 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
499 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
500 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
501 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
502
503 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
504
505 return 0;
506}
507
a9b3a9f7
ID
508static int rt2800pci_enable_radio(struct rt2x00_dev *rt2x00dev)
509{
67a4c1e2 510 if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
b9a07ae9 511 rt2800pci_init_queues(rt2x00dev)))
a9b3a9f7
ID
512 return -EIO;
513
b9a07ae9 514 return rt2800_enable_radio(rt2x00dev);
a9b3a9f7
ID
515}
516
517static void rt2800pci_disable_radio(struct rt2x00_dev *rt2x00dev)
518{
7f6e144f
RJH
519 if (rt2x00_is_soc(rt2x00dev)) {
520 rt2800_disable_radio(rt2x00dev);
521 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0);
522 rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0);
523 }
a9b3a9f7
ID
524}
525
526static int rt2800pci_set_state(struct rt2x00_dev *rt2x00dev,
527 enum dev_state state)
528{
a9b3a9f7 529 if (state == STATE_AWAKE) {
7f6e144f 530 rt2800_mcu_request(rt2x00dev, MCU_WAKEUP, TOKEN_WAKUP, 0, 0x02);
a9b3a9f7 531 rt2800pci_mcu_status(rt2x00dev, TOKEN_WAKUP);
7f6e144f
RJH
532 } else if (state == STATE_SLEEP) {
533 rt2800_register_write(rt2x00dev, H2M_MAILBOX_STATUS, 0xffffffff);
534 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CID, 0xffffffff);
535 rt2800_mcu_request(rt2x00dev, MCU_SLEEP, 0x01, 0xff, 0x01);
a9b3a9f7
ID
536 }
537
538 return 0;
539}
540
541static int rt2800pci_set_device_state(struct rt2x00_dev *rt2x00dev,
542 enum dev_state state)
543{
544 int retval = 0;
545
546 switch (state) {
547 case STATE_RADIO_ON:
548 /*
549 * Before the radio can be enabled, the device first has
550 * to be woken up. After that it needs a bit of time
551 * to be fully awake and then the radio can be enabled.
552 */
553 rt2800pci_set_state(rt2x00dev, STATE_AWAKE);
554 msleep(1);
555 retval = rt2800pci_enable_radio(rt2x00dev);
556 break;
557 case STATE_RADIO_OFF:
558 /*
559 * After the radio has been disabled, the device should
560 * be put to sleep for powersaving.
561 */
562 rt2800pci_disable_radio(rt2x00dev);
563 rt2800pci_set_state(rt2x00dev, STATE_SLEEP);
564 break;
a9b3a9f7
ID
565 case STATE_RADIO_IRQ_ON:
566 case STATE_RADIO_IRQ_OFF:
567 rt2800pci_toggle_irq(rt2x00dev, state);
568 break;
569 case STATE_DEEP_SLEEP:
570 case STATE_SLEEP:
571 case STATE_STANDBY:
572 case STATE_AWAKE:
573 retval = rt2800pci_set_state(rt2x00dev, state);
574 break;
575 default:
576 retval = -ENOTSUPP;
577 break;
578 }
579
580 if (unlikely(retval))
581 ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
582 state, retval);
583
584 return retval;
585}
586
587/*
588 * TX descriptor initialization
589 */
0c5879bc 590static __le32 *rt2800pci_get_txwi(struct queue_entry *entry)
a9b3a9f7 591{
0c5879bc 592 return (__le32 *) entry->skb->data;
745b1ae3
HS
593}
594
93331458 595static void rt2800pci_write_tx_desc(struct queue_entry *entry,
745b1ae3
HS
596 struct txentry_desc *txdesc)
597{
93331458
ID
598 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
599 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
85b7a8b3 600 __le32 *txd = entry_priv->desc;
745b1ae3
HS
601 u32 word;
602
a9b3a9f7
ID
603 /*
604 * The buffers pointed by SD_PTR0/SD_LEN0 and SD_PTR1/SD_LEN1
605 * must contains a TXWI structure + 802.11 header + padding + 802.11
606 * data. We choose to have SD_PTR0/SD_LEN0 only contains TXWI and
607 * SD_PTR1/SD_LEN1 contains 802.11 header + padding + 802.11
608 * data. It means that LAST_SEC0 is always 0.
609 */
610
611 /*
612 * Initialize TX descriptor
613 */
614 rt2x00_desc_read(txd, 0, &word);
615 rt2x00_set_field32(&word, TXD_W0_SD_PTR0, skbdesc->skb_dma);
616 rt2x00_desc_write(txd, 0, word);
617
618 rt2x00_desc_read(txd, 1, &word);
93331458 619 rt2x00_set_field32(&word, TXD_W1_SD_LEN1, entry->skb->len);
a9b3a9f7
ID
620 rt2x00_set_field32(&word, TXD_W1_LAST_SEC1,
621 !test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
622 rt2x00_set_field32(&word, TXD_W1_BURST,
623 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
85b7a8b3 624 rt2x00_set_field32(&word, TXD_W1_SD_LEN0, TXWI_DESC_SIZE);
a9b3a9f7
ID
625 rt2x00_set_field32(&word, TXD_W1_LAST_SEC0, 0);
626 rt2x00_set_field32(&word, TXD_W1_DMA_DONE, 0);
627 rt2x00_desc_write(txd, 1, word);
628
629 rt2x00_desc_read(txd, 2, &word);
630 rt2x00_set_field32(&word, TXD_W2_SD_PTR1,
85b7a8b3 631 skbdesc->skb_dma + TXWI_DESC_SIZE);
a9b3a9f7
ID
632 rt2x00_desc_write(txd, 2, word);
633
634 rt2x00_desc_read(txd, 3, &word);
635 rt2x00_set_field32(&word, TXD_W3_WIV,
636 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc->flags));
637 rt2x00_set_field32(&word, TXD_W3_QSEL, 2);
638 rt2x00_desc_write(txd, 3, word);
85b7a8b3
GW
639
640 /*
641 * Register descriptor details in skb frame descriptor.
642 */
643 skbdesc->desc = txd;
644 skbdesc->desc_len = TXD_DESC_SIZE;
a9b3a9f7
ID
645}
646
a9b3a9f7
ID
647/*
648 * RX control handlers
649 */
650static void rt2800pci_fill_rxdone(struct queue_entry *entry,
651 struct rxdone_entry_desc *rxdesc)
652{
a9b3a9f7
ID
653 struct queue_entry_priv_pci *entry_priv = entry->priv_data;
654 __le32 *rxd = entry_priv->desc;
2de64dd2
GW
655 u32 word;
656
657 rt2x00_desc_read(rxd, 3, &word);
658
659 if (rt2x00_get_field32(word, RXD_W3_CRC_ERROR))
a9b3a9f7
ID
660 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
661
78b8f3b0
GW
662 /*
663 * Unfortunately we don't know the cipher type used during
664 * decryption. This prevents us from correct providing
665 * correct statistics through debugfs.
666 */
2de64dd2 667 rxdesc->cipher_status = rt2x00_get_field32(word, RXD_W3_CIPHER_ERROR);
a9b3a9f7 668
2de64dd2 669 if (rt2x00_get_field32(word, RXD_W3_DECRYPTED)) {
a9b3a9f7
ID
670 /*
671 * Hardware has stripped IV/EIV data from 802.11 frame during
672 * decryption. Unfortunately the descriptor doesn't contain
673 * any fields with the EIV/IV data either, so they can't
674 * be restored by rt2x00lib.
675 */
676 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
677
678 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
679 rxdesc->flags |= RX_FLAG_DECRYPTED;
680 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
681 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
682 }
683
2de64dd2 684 if (rt2x00_get_field32(word, RXD_W3_MY_BSS))
a9b3a9f7
ID
685 rxdesc->dev_flags |= RXDONE_MY_BSS;
686
2de64dd2 687 if (rt2x00_get_field32(word, RXD_W3_L2PAD))
a9b3a9f7 688 rxdesc->dev_flags |= RXDONE_L2PAD;
a9b3a9f7 689
a9b3a9f7 690 /*
2de64dd2 691 * Process the RXWI structure that is at the start of the buffer.
a9b3a9f7 692 */
74861922 693 rt2800_process_rxwi(entry, rxdesc);
a9b3a9f7
ID
694}
695
696/*
697 * Interrupt functions.
698 */
4d66edc8
GW
699static void rt2800pci_wakeup(struct rt2x00_dev *rt2x00dev)
700{
701 struct ieee80211_conf conf = { .flags = 0 };
702 struct rt2x00lib_conf libconf = { .conf = &conf };
703
704 rt2800_config(rt2x00dev, &libconf, IEEE80211_CONF_CHANGE_PS);
705}
706
96c3da7d
HS
707static void rt2800pci_txdone(struct rt2x00_dev *rt2x00dev)
708{
709 struct data_queue *queue;
710 struct queue_entry *entry;
711 u32 status;
712 u8 qid;
713
c4d63244 714 while (kfifo_get(&rt2x00dev->txstatus_fifo, &status)) {
12eec2cc 715 qid = rt2x00_get_field32(status, TX_STA_FIFO_PID_QUEUE);
96c3da7d
HS
716 if (qid >= QID_RX) {
717 /*
718 * Unknown queue, this shouldn't happen. Just drop
719 * this tx status.
720 */
721 WARNING(rt2x00dev, "Got TX status report with "
094a1d92 722 "unexpected pid %u, dropping\n", qid);
96c3da7d
HS
723 break;
724 }
725
726 queue = rt2x00queue_get_queue(rt2x00dev, qid);
727 if (unlikely(queue == NULL)) {
728 /*
729 * The queue is NULL, this shouldn't happen. Stop
730 * processing here and drop the tx status
731 */
732 WARNING(rt2x00dev, "Got TX status for an unavailable "
094a1d92 733 "queue %u, dropping\n", qid);
96c3da7d
HS
734 break;
735 }
736
737 if (rt2x00queue_empty(queue)) {
738 /*
739 * The queue is empty. Stop processing here
740 * and drop the tx status.
741 */
742 WARNING(rt2x00dev, "Got TX status for an empty "
094a1d92 743 "queue %u, dropping\n", qid);
96c3da7d
HS
744 break;
745 }
746
747 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
748 rt2800_txdone_entry(entry, status);
749 }
750}
751
a9d61e9e
HS
752static void rt2800pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
753 struct rt2x00_field32 irq_field)
a9b3a9f7 754{
a9d61e9e
HS
755 unsigned long flags;
756 u32 reg;
a9b3a9f7
ID
757
758 /*
a9d61e9e
HS
759 * Enable a single interrupt. The interrupt mask register
760 * access needs locking.
9f926fb5 761 */
a9d61e9e
HS
762 spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
763 rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
764 rt2x00_set_field32(&reg, irq_field, 1);
765 rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
766 spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
767}
9f926fb5 768
a9d61e9e
HS
769static void rt2800pci_txstatus_tasklet(unsigned long data)
770{
771 rt2800pci_txdone((struct rt2x00_dev *)data);
9f926fb5
HS
772
773 /*
a9d61e9e
HS
774 * No need to enable the tx status interrupt here as we always
775 * leave it enabled to minimize the possibility of a tx status
776 * register overflow. See comment in interrupt handler.
a9b3a9f7 777 */
a9d61e9e 778}
a9b3a9f7 779
a9d61e9e
HS
780static void rt2800pci_pretbtt_tasklet(unsigned long data)
781{
782 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
783 rt2x00lib_pretbtt(rt2x00dev);
784 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_PRE_TBTT);
785}
4d66edc8 786
a9d61e9e
HS
787static void rt2800pci_tbtt_tasklet(unsigned long data)
788{
789 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
790 rt2x00lib_beacondone(rt2x00dev);
791 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_TBTT);
792}
78e256c9 793
a9d61e9e
HS
794static void rt2800pci_rxdone_tasklet(unsigned long data)
795{
796 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
797 rt2x00pci_rxdone(rt2x00dev);
798 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_RX_DONE);
799}
800
801static void rt2800pci_autowake_tasklet(unsigned long data)
802{
803 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
804 rt2800pci_wakeup(rt2x00dev);
805 rt2800pci_enable_interrupt(rt2x00dev, INT_MASK_CSR_AUTO_WAKEUP);
a9b3a9f7
ID
806}
807
96c3da7d
HS
808static void rt2800pci_txstatus_interrupt(struct rt2x00_dev *rt2x00dev)
809{
810 u32 status;
811 int i;
812
813 /*
814 * The TX_FIFO_STATUS interrupt needs special care. We should
815 * read TX_STA_FIFO but we should do it immediately as otherwise
816 * the register can overflow and we would lose status reports.
817 *
818 * Hence, read the TX_STA_FIFO register and copy all tx status
819 * reports into a kernel FIFO which is handled in the txstatus
820 * tasklet. We use a tasklet to process the tx status reports
821 * because we can schedule the tasklet multiple times (when the
822 * interrupt fires again during tx status processing).
823 *
824 * Furthermore we don't disable the TX_FIFO_STATUS
825 * interrupt here but leave it enabled so that the TX_STA_FIFO
826 * can also be read while the interrupt thread gets executed.
827 *
828 * Since we have only one producer and one consumer we don't
829 * need to lock the kfifo.
830 */
efd2f271 831 for (i = 0; i < rt2x00dev->ops->tx->entry_num; i++) {
96c3da7d
HS
832 rt2800_register_read(rt2x00dev, TX_STA_FIFO, &status);
833
834 if (!rt2x00_get_field32(status, TX_STA_FIFO_VALID))
835 break;
836
c4d63244 837 if (!kfifo_put(&rt2x00dev->txstatus_fifo, &status)) {
96c3da7d
HS
838 WARNING(rt2x00dev, "TX status FIFO overrun,"
839 "drop tx status report.\n");
840 break;
841 }
842 }
843
844 /* Schedule the tasklet for processing the tx status. */
845 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
846}
847
78e256c9
HS
848static irqreturn_t rt2800pci_interrupt(int irq, void *dev_instance)
849{
850 struct rt2x00_dev *rt2x00dev = dev_instance;
a9d61e9e
HS
851 u32 reg, mask;
852 unsigned long flags;
78e256c9
HS
853
854 /* Read status and ACK all interrupts */
855 rt2800_register_read(rt2x00dev, INT_SOURCE_CSR, &reg);
856 rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, reg);
857
858 if (!reg)
859 return IRQ_NONE;
860
861 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
862 return IRQ_HANDLED;
863
a9d61e9e
HS
864 /*
865 * Since INT_MASK_CSR and INT_SOURCE_CSR use the same bits
866 * for interrupts and interrupt masks we can just use the value of
867 * INT_SOURCE_CSR to create the interrupt mask.
868 */
869 mask = ~reg;
78e256c9 870
a9d61e9e
HS
871 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TX_FIFO_STATUS)) {
872 rt2800pci_txstatus_interrupt(rt2x00dev);
96c3da7d 873 /*
a9d61e9e 874 * Never disable the TX_FIFO_STATUS interrupt.
96c3da7d 875 */
a9d61e9e
HS
876 rt2x00_set_field32(&mask, INT_MASK_CSR_TX_FIFO_STATUS, 1);
877 }
96c3da7d 878
a9d61e9e
HS
879 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_PRE_TBTT))
880 tasklet_hi_schedule(&rt2x00dev->pretbtt_tasklet);
78e256c9 881
a9d61e9e
HS
882 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_TBTT))
883 tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
96c3da7d 884
a9d61e9e
HS
885 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_RX_DONE))
886 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
78e256c9 887
a9d61e9e
HS
888 if (rt2x00_get_field32(reg, INT_SOURCE_CSR_AUTO_WAKEUP))
889 tasklet_schedule(&rt2x00dev->autowake_tasklet);
890
891 /*
892 * Disable all interrupts for which a tasklet was scheduled right now,
893 * the tasklet will reenable the appropriate interrupts.
894 */
895 spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
896 rt2800_register_read(rt2x00dev, INT_MASK_CSR, &reg);
897 reg &= mask;
898 rt2800_register_write(rt2x00dev, INT_MASK_CSR, reg);
899 spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
900
901 return IRQ_HANDLED;
78e256c9
HS
902}
903
a9b3a9f7
ID
904/*
905 * Device probe functions.
906 */
7ab71325
BZ
907static int rt2800pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
908{
909 /*
910 * Read EEPROM into buffer
911 */
cea90e55 912 if (rt2x00_is_soc(rt2x00dev))
7ab71325 913 rt2800pci_read_eeprom_soc(rt2x00dev);
cea90e55
GW
914 else if (rt2800pci_efuse_detect(rt2x00dev))
915 rt2800pci_read_eeprom_efuse(rt2x00dev);
916 else
917 rt2800pci_read_eeprom_pci(rt2x00dev);
7ab71325
BZ
918
919 return rt2800_validate_eeprom(rt2x00dev);
920}
921
a9b3a9f7
ID
922static int rt2800pci_probe_hw(struct rt2x00_dev *rt2x00dev)
923{
924 int retval;
925
926 /*
927 * Allocate eeprom data.
928 */
929 retval = rt2800pci_validate_eeprom(rt2x00dev);
930 if (retval)
931 return retval;
932
38bd7b8a 933 retval = rt2800_init_eeprom(rt2x00dev);
a9b3a9f7
ID
934 if (retval)
935 return retval;
936
937 /*
938 * Initialize hw specifications.
939 */
4da2933f 940 retval = rt2800_probe_hw_mode(rt2x00dev);
a9b3a9f7
ID
941 if (retval)
942 return retval;
943
944 /*
945 * This device has multiple filters for control frames
946 * and has a separate filter for PS Poll frames.
947 */
948 __set_bit(DRIVER_SUPPORT_CONTROL_FILTERS, &rt2x00dev->flags);
949 __set_bit(DRIVER_SUPPORT_CONTROL_FILTER_PSPOLL, &rt2x00dev->flags);
950
9f926fb5
HS
951 /*
952 * This device has a pre tbtt interrupt and thus fetches
953 * a new beacon directly prior to transmission.
954 */
955 __set_bit(DRIVER_SUPPORT_PRE_TBTT_INTERRUPT, &rt2x00dev->flags);
956
a9b3a9f7
ID
957 /*
958 * This device requires firmware.
959 */
cea90e55 960 if (!rt2x00_is_soc(rt2x00dev))
a9b3a9f7
ID
961 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
962 __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
963 __set_bit(DRIVER_REQUIRE_L2PAD, &rt2x00dev->flags);
96c3da7d 964 __set_bit(DRIVER_REQUIRE_TXSTATUS_FIFO, &rt2x00dev->flags);
20ed3166 965 __set_bit(DRIVER_REQUIRE_TASKLET_CONTEXT, &rt2x00dev->flags);
a9b3a9f7
ID
966 if (!modparam_nohwcrypt)
967 __set_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags);
27df2a9c 968 __set_bit(DRIVER_SUPPORT_LINK_TUNING, &rt2x00dev->flags);
a9b3a9f7
ID
969
970 /*
971 * Set the rssi offset.
972 */
973 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
974
975 return 0;
976}
977
e783619e
HS
978static const struct ieee80211_ops rt2800pci_mac80211_ops = {
979 .tx = rt2x00mac_tx,
980 .start = rt2x00mac_start,
981 .stop = rt2x00mac_stop,
982 .add_interface = rt2x00mac_add_interface,
983 .remove_interface = rt2x00mac_remove_interface,
984 .config = rt2x00mac_config,
985 .configure_filter = rt2x00mac_configure_filter,
e783619e
HS
986 .set_key = rt2x00mac_set_key,
987 .sw_scan_start = rt2x00mac_sw_scan_start,
988 .sw_scan_complete = rt2x00mac_sw_scan_complete,
989 .get_stats = rt2x00mac_get_stats,
990 .get_tkip_seq = rt2800_get_tkip_seq,
991 .set_rts_threshold = rt2800_set_rts_threshold,
992 .bss_info_changed = rt2x00mac_bss_info_changed,
993 .conf_tx = rt2800_conf_tx,
994 .get_tsf = rt2800_get_tsf,
995 .rfkill_poll = rt2x00mac_rfkill_poll,
996 .ampdu_action = rt2800_ampdu_action,
f44df18c 997 .flush = rt2x00mac_flush,
977206d7 998 .get_survey = rt2800_get_survey,
e783619e
HS
999};
1000
e796643e
ID
1001static const struct rt2800_ops rt2800pci_rt2800_ops = {
1002 .register_read = rt2x00pci_register_read,
1003 .register_read_lock = rt2x00pci_register_read, /* same for PCI */
1004 .register_write = rt2x00pci_register_write,
1005 .register_write_lock = rt2x00pci_register_write, /* same for PCI */
1006 .register_multiread = rt2x00pci_register_multiread,
1007 .register_multiwrite = rt2x00pci_register_multiwrite,
1008 .regbusy_read = rt2x00pci_regbusy_read,
1009 .drv_write_firmware = rt2800pci_write_firmware,
1010 .drv_init_registers = rt2800pci_init_registers,
0c5879bc 1011 .drv_get_txwi = rt2800pci_get_txwi,
e796643e
ID
1012};
1013
a9b3a9f7
ID
1014static const struct rt2x00lib_ops rt2800pci_rt2x00_ops = {
1015 .irq_handler = rt2800pci_interrupt,
a9d61e9e
HS
1016 .txstatus_tasklet = rt2800pci_txstatus_tasklet,
1017 .pretbtt_tasklet = rt2800pci_pretbtt_tasklet,
1018 .tbtt_tasklet = rt2800pci_tbtt_tasklet,
1019 .rxdone_tasklet = rt2800pci_rxdone_tasklet,
1020 .autowake_tasklet = rt2800pci_autowake_tasklet,
a9b3a9f7
ID
1021 .probe_hw = rt2800pci_probe_hw,
1022 .get_firmware_name = rt2800pci_get_firmware_name,
f31c9a8c
ID
1023 .check_firmware = rt2800_check_firmware,
1024 .load_firmware = rt2800_load_firmware,
a9b3a9f7
ID
1025 .initialize = rt2x00pci_initialize,
1026 .uninitialize = rt2x00pci_uninitialize,
1027 .get_entry_state = rt2800pci_get_entry_state,
1028 .clear_entry = rt2800pci_clear_entry,
1029 .set_device_state = rt2800pci_set_device_state,
f4450616
BZ
1030 .rfkill_poll = rt2800_rfkill_poll,
1031 .link_stats = rt2800_link_stats,
1032 .reset_tuner = rt2800_reset_tuner,
1033 .link_tuner = rt2800_link_tuner,
dbba306f
ID
1034 .start_queue = rt2800pci_start_queue,
1035 .kick_queue = rt2800pci_kick_queue,
1036 .stop_queue = rt2800pci_stop_queue,
a9b3a9f7 1037 .write_tx_desc = rt2800pci_write_tx_desc,
0c5879bc 1038 .write_tx_data = rt2800_write_tx_data,
f0194b2d 1039 .write_beacon = rt2800_write_beacon,
69cf36a4 1040 .clear_beacon = rt2800_clear_beacon,
a9b3a9f7 1041 .fill_rxdone = rt2800pci_fill_rxdone,
f4450616
BZ
1042 .config_shared_key = rt2800_config_shared_key,
1043 .config_pairwise_key = rt2800_config_pairwise_key,
1044 .config_filter = rt2800_config_filter,
1045 .config_intf = rt2800_config_intf,
1046 .config_erp = rt2800_config_erp,
1047 .config_ant = rt2800_config_ant,
1048 .config = rt2800_config,
a9b3a9f7
ID
1049};
1050
1051static const struct data_queue_desc rt2800pci_queue_rx = {
efd2f271 1052 .entry_num = 128,
a9b3a9f7
ID
1053 .data_size = AGGREGATION_SIZE,
1054 .desc_size = RXD_DESC_SIZE,
1055 .priv_size = sizeof(struct queue_entry_priv_pci),
1056};
1057
1058static const struct data_queue_desc rt2800pci_queue_tx = {
efd2f271 1059 .entry_num = 64,
a9b3a9f7
ID
1060 .data_size = AGGREGATION_SIZE,
1061 .desc_size = TXD_DESC_SIZE,
1062 .priv_size = sizeof(struct queue_entry_priv_pci),
1063};
1064
1065static const struct data_queue_desc rt2800pci_queue_bcn = {
efd2f271 1066 .entry_num = 8,
a9b3a9f7
ID
1067 .data_size = 0, /* No DMA required for beacons */
1068 .desc_size = TXWI_DESC_SIZE,
1069 .priv_size = sizeof(struct queue_entry_priv_pci),
1070};
1071
1072static const struct rt2x00_ops rt2800pci_ops = {
04d0362e
GW
1073 .name = KBUILD_MODNAME,
1074 .max_sta_intf = 1,
1075 .max_ap_intf = 8,
1076 .eeprom_size = EEPROM_SIZE,
1077 .rf_size = RF_SIZE,
1078 .tx_queues = NUM_TX_QUEUES,
e6218cc4 1079 .extra_tx_headroom = TXWI_DESC_SIZE,
04d0362e
GW
1080 .rx = &rt2800pci_queue_rx,
1081 .tx = &rt2800pci_queue_tx,
1082 .bcn = &rt2800pci_queue_bcn,
1083 .lib = &rt2800pci_rt2x00_ops,
e796643e 1084 .drv = &rt2800pci_rt2800_ops,
e783619e 1085 .hw = &rt2800pci_mac80211_ops,
a9b3a9f7 1086#ifdef CONFIG_RT2X00_LIB_DEBUGFS
04d0362e 1087 .debugfs = &rt2800_rt2x00debug,
a9b3a9f7
ID
1088#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
1089};
1090
1091/*
1092 * RT2800pci module information.
1093 */
72c7296e 1094#ifdef CONFIG_PCI
a3aa1884 1095static DEFINE_PCI_DEVICE_TABLE(rt2800pci_device_table) = {
de1ebdce
GW
1096 { PCI_DEVICE(0x1814, 0x0601), PCI_DEVICE_DATA(&rt2800pci_ops) },
1097 { PCI_DEVICE(0x1814, 0x0681), PCI_DEVICE_DATA(&rt2800pci_ops) },
1098 { PCI_DEVICE(0x1814, 0x0701), PCI_DEVICE_DATA(&rt2800pci_ops) },
1099 { PCI_DEVICE(0x1814, 0x0781), PCI_DEVICE_DATA(&rt2800pci_ops) },
a6a8d66e
GW
1100 { PCI_DEVICE(0x1814, 0x3090), PCI_DEVICE_DATA(&rt2800pci_ops) },
1101 { PCI_DEVICE(0x1814, 0x3091), PCI_DEVICE_DATA(&rt2800pci_ops) },
1102 { PCI_DEVICE(0x1814, 0x3092), PCI_DEVICE_DATA(&rt2800pci_ops) },
a9b3a9f7
ID
1103 { PCI_DEVICE(0x1432, 0x7708), PCI_DEVICE_DATA(&rt2800pci_ops) },
1104 { PCI_DEVICE(0x1432, 0x7727), PCI_DEVICE_DATA(&rt2800pci_ops) },
1105 { PCI_DEVICE(0x1432, 0x7728), PCI_DEVICE_DATA(&rt2800pci_ops) },
1106 { PCI_DEVICE(0x1432, 0x7738), PCI_DEVICE_DATA(&rt2800pci_ops) },
1107 { PCI_DEVICE(0x1432, 0x7748), PCI_DEVICE_DATA(&rt2800pci_ops) },
1108 { PCI_DEVICE(0x1432, 0x7758), PCI_DEVICE_DATA(&rt2800pci_ops) },
1109 { PCI_DEVICE(0x1432, 0x7768), PCI_DEVICE_DATA(&rt2800pci_ops) },
de1ebdce 1110 { PCI_DEVICE(0x1462, 0x891a), PCI_DEVICE_DATA(&rt2800pci_ops) },
a6a8d66e 1111 { PCI_DEVICE(0x1a3b, 0x1059), PCI_DEVICE_DATA(&rt2800pci_ops) },
f93bc9b3
GW
1112#ifdef CONFIG_RT2800PCI_RT33XX
1113 { PCI_DEVICE(0x1814, 0x3390), PCI_DEVICE_DATA(&rt2800pci_ops) },
1114#endif
de1ebdce
GW
1115#ifdef CONFIG_RT2800PCI_RT35XX
1116 { PCI_DEVICE(0x1814, 0x3060), PCI_DEVICE_DATA(&rt2800pci_ops) },
1117 { PCI_DEVICE(0x1814, 0x3062), PCI_DEVICE_DATA(&rt2800pci_ops) },
a9b3a9f7
ID
1118 { PCI_DEVICE(0x1814, 0x3562), PCI_DEVICE_DATA(&rt2800pci_ops) },
1119 { PCI_DEVICE(0x1814, 0x3592), PCI_DEVICE_DATA(&rt2800pci_ops) },
6424bf70 1120 { PCI_DEVICE(0x1814, 0x3593), PCI_DEVICE_DATA(&rt2800pci_ops) },
de1ebdce 1121#endif
a9b3a9f7
ID
1122 { 0, }
1123};
72c7296e 1124#endif /* CONFIG_PCI */
a9b3a9f7
ID
1125
1126MODULE_AUTHOR(DRV_PROJECT);
1127MODULE_VERSION(DRV_VERSION);
1128MODULE_DESCRIPTION("Ralink RT2800 PCI & PCMCIA Wireless LAN driver.");
1129MODULE_SUPPORTED_DEVICE("Ralink RT2860 PCI & PCMCIA chipset based cards");
72c7296e 1130#ifdef CONFIG_PCI
a9b3a9f7
ID
1131MODULE_FIRMWARE(FIRMWARE_RT2860);
1132MODULE_DEVICE_TABLE(pci, rt2800pci_device_table);
72c7296e 1133#endif /* CONFIG_PCI */
a9b3a9f7
ID
1134MODULE_LICENSE("GPL");
1135
72c7296e 1136#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
714fa663
GW
1137static int rt2800soc_probe(struct platform_device *pdev)
1138{
6e93d719 1139 return rt2x00soc_probe(pdev, &rt2800pci_ops);
714fa663 1140}
a9b3a9f7
ID
1141
1142static struct platform_driver rt2800soc_driver = {
1143 .driver = {
1144 .name = "rt2800_wmac",
1145 .owner = THIS_MODULE,
1146 .mod_name = KBUILD_MODNAME,
1147 },
714fa663 1148 .probe = rt2800soc_probe,
a9b3a9f7
ID
1149 .remove = __devexit_p(rt2x00soc_remove),
1150 .suspend = rt2x00soc_suspend,
1151 .resume = rt2x00soc_resume,
1152};
72c7296e 1153#endif /* CONFIG_RALINK_RT288X || CONFIG_RALINK_RT305X */
a9b3a9f7 1154
72c7296e 1155#ifdef CONFIG_PCI
a9b3a9f7
ID
1156static struct pci_driver rt2800pci_driver = {
1157 .name = KBUILD_MODNAME,
1158 .id_table = rt2800pci_device_table,
1159 .probe = rt2x00pci_probe,
1160 .remove = __devexit_p(rt2x00pci_remove),
1161 .suspend = rt2x00pci_suspend,
1162 .resume = rt2x00pci_resume,
1163};
72c7296e 1164#endif /* CONFIG_PCI */
a9b3a9f7
ID
1165
1166static int __init rt2800pci_init(void)
1167{
1168 int ret = 0;
1169
72c7296e 1170#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
a9b3a9f7
ID
1171 ret = platform_driver_register(&rt2800soc_driver);
1172 if (ret)
1173 return ret;
1174#endif
72c7296e 1175#ifdef CONFIG_PCI
a9b3a9f7
ID
1176 ret = pci_register_driver(&rt2800pci_driver);
1177 if (ret) {
72c7296e 1178#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
a9b3a9f7
ID
1179 platform_driver_unregister(&rt2800soc_driver);
1180#endif
1181 return ret;
1182 }
1183#endif
1184
1185 return ret;
1186}
1187
1188static void __exit rt2800pci_exit(void)
1189{
72c7296e 1190#ifdef CONFIG_PCI
a9b3a9f7
ID
1191 pci_unregister_driver(&rt2800pci_driver);
1192#endif
72c7296e 1193#if defined(CONFIG_RALINK_RT288X) || defined(CONFIG_RALINK_RT305X)
a9b3a9f7
ID
1194 platform_driver_unregister(&rt2800soc_driver);
1195#endif
1196}
1197
1198module_init(rt2800pci_init);
1199module_exit(rt2800pci_exit);
This page took 0.260107 seconds and 5 git commands to generate.