cfg80211: disallow bridging managed/adhoc interfaces
[deliverable/linux.git] / drivers / net / wireless / rt2x00 / rt2x00queue.c
CommitLineData
181d6902 1/*
9c9a0d14
GW
2 Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
3 Copyright (C) 2004 - 2009 Gertjan van Wingerde <gwingerde@gmail.com>
181d6902
ID
4 <http://rt2x00.serialmonkey.com>
5
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
10
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the
18 Free Software Foundation, Inc.,
19 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
20 */
21
22/*
23 Module: rt2x00lib
24 Abstract: rt2x00 queue specific routines.
25 */
26
27#include <linux/kernel.h>
28#include <linux/module.h>
c4da0048 29#include <linux/dma-mapping.h>
181d6902
ID
30
31#include "rt2x00.h"
32#include "rt2x00lib.h"
33
c4da0048
GW
34struct sk_buff *rt2x00queue_alloc_rxskb(struct rt2x00_dev *rt2x00dev,
35 struct queue_entry *entry)
239c249d 36{
c4da0048
GW
37 struct sk_buff *skb;
38 struct skb_frame_desc *skbdesc;
2bb057d0
ID
39 unsigned int frame_size;
40 unsigned int head_size = 0;
41 unsigned int tail_size = 0;
239c249d
GW
42
43 /*
44 * The frame size includes descriptor size, because the
45 * hardware directly receive the frame into the skbuffer.
46 */
c4da0048 47 frame_size = entry->queue->data_size + entry->queue->desc_size;
239c249d
GW
48
49 /*
ff352391
ID
50 * The payload should be aligned to a 4-byte boundary,
51 * this means we need at least 3 bytes for moving the frame
52 * into the correct offset.
239c249d 53 */
2bb057d0
ID
54 head_size = 4;
55
56 /*
57 * For IV/EIV/ICV assembly we must make sure there is
58 * at least 8 bytes bytes available in headroom for IV/EIV
9c3444d3 59 * and 8 bytes for ICV data as tailroon.
2bb057d0 60 */
2bb057d0
ID
61 if (test_bit(CONFIG_SUPPORT_HW_CRYPTO, &rt2x00dev->flags)) {
62 head_size += 8;
9c3444d3 63 tail_size += 8;
2bb057d0 64 }
239c249d
GW
65
66 /*
67 * Allocate skbuffer.
68 */
2bb057d0 69 skb = dev_alloc_skb(frame_size + head_size + tail_size);
239c249d
GW
70 if (!skb)
71 return NULL;
72
2bb057d0
ID
73 /*
74 * Make sure we not have a frame with the requested bytes
75 * available in the head and tail.
76 */
77 skb_reserve(skb, head_size);
239c249d
GW
78 skb_put(skb, frame_size);
79
c4da0048
GW
80 /*
81 * Populate skbdesc.
82 */
83 skbdesc = get_skb_frame_desc(skb);
84 memset(skbdesc, 0, sizeof(*skbdesc));
85 skbdesc->entry = entry;
86
87 if (test_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags)) {
88 skbdesc->skb_dma = dma_map_single(rt2x00dev->dev,
89 skb->data,
90 skb->len,
91 DMA_FROM_DEVICE);
92 skbdesc->flags |= SKBDESC_DMA_MAPPED_RX;
93 }
94
239c249d
GW
95 return skb;
96}
30caa6e3 97
c4da0048 98void rt2x00queue_map_txskb(struct rt2x00_dev *rt2x00dev, struct sk_buff *skb)
30caa6e3 99{
c4da0048
GW
100 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
101
3ee54a07
ID
102 /*
103 * If device has requested headroom, we should make sure that
104 * is also mapped to the DMA so it can be used for transfering
105 * additional descriptor information to the hardware.
106 */
107 skb_push(skb, rt2x00dev->hw->extra_tx_headroom);
108
109 skbdesc->skb_dma =
110 dma_map_single(rt2x00dev->dev, skb->data, skb->len, DMA_TO_DEVICE);
111
112 /*
113 * Restore data pointer to original location again.
114 */
115 skb_pull(skb, rt2x00dev->hw->extra_tx_headroom);
116
c4da0048
GW
117 skbdesc->flags |= SKBDESC_DMA_MAPPED_TX;
118}
119EXPORT_SYMBOL_GPL(rt2x00queue_map_txskb);
120
121void rt2x00queue_unmap_skb(struct rt2x00_dev *rt2x00dev, struct sk_buff *skb)
122{
123 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
124
125 if (skbdesc->flags & SKBDESC_DMA_MAPPED_RX) {
126 dma_unmap_single(rt2x00dev->dev, skbdesc->skb_dma, skb->len,
127 DMA_FROM_DEVICE);
128 skbdesc->flags &= ~SKBDESC_DMA_MAPPED_RX;
129 }
130
131 if (skbdesc->flags & SKBDESC_DMA_MAPPED_TX) {
3ee54a07
ID
132 /*
133 * Add headroom to the skb length, it has been removed
134 * by the driver, but it was actually mapped to DMA.
135 */
136 dma_unmap_single(rt2x00dev->dev, skbdesc->skb_dma,
137 skb->len + rt2x00dev->hw->extra_tx_headroom,
c4da0048
GW
138 DMA_TO_DEVICE);
139 skbdesc->flags &= ~SKBDESC_DMA_MAPPED_TX;
140 }
141}
c4da0048
GW
142
143void rt2x00queue_free_skb(struct rt2x00_dev *rt2x00dev, struct sk_buff *skb)
144{
9a613195
ID
145 if (!skb)
146 return;
147
61243d8e 148 rt2x00queue_unmap_skb(rt2x00dev, skb);
30caa6e3
GW
149 dev_kfree_skb_any(skb);
150}
239c249d 151
daee6c09 152void rt2x00queue_align_frame(struct sk_buff *skb)
9f166171 153{
9f166171 154 unsigned int frame_length = skb->len;
daee6c09 155 unsigned int align = ALIGN_SIZE(skb, 0);
9f166171
ID
156
157 if (!align)
158 return;
159
daee6c09
ID
160 skb_push(skb, align);
161 memmove(skb->data, skb->data + align, frame_length);
162 skb_trim(skb, frame_length);
163}
164
165void rt2x00queue_align_payload(struct sk_buff *skb, unsigned int header_lengt)
166{
167 unsigned int frame_length = skb->len;
168 unsigned int align = ALIGN_SIZE(skb, header_lengt);
169
170 if (!align)
171 return;
172
173 skb_push(skb, align);
174 memmove(skb->data, skb->data + align, frame_length);
175 skb_trim(skb, frame_length);
176}
177
178void rt2x00queue_insert_l2pad(struct sk_buff *skb, unsigned int header_length)
179{
180 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
181 unsigned int frame_length = skb->len;
182 unsigned int header_align = ALIGN_SIZE(skb, 0);
183 unsigned int payload_align = ALIGN_SIZE(skb, header_length);
184 unsigned int l2pad = 4 - (payload_align - header_align);
185
186 if (header_align == payload_align) {
187 /*
188 * Both header and payload must be moved the same
189 * amount of bytes to align them properly. This means
190 * we don't use the L2 padding but just move the entire
191 * frame.
192 */
193 rt2x00queue_align_frame(skb);
194 } else if (!payload_align) {
195 /*
196 * Simple L2 padding, only the header needs to be moved,
197 * the payload is already properly aligned.
198 */
199 skb_push(skb, header_align);
200 memmove(skb->data, skb->data + header_align, frame_length);
201 skbdesc->flags |= SKBDESC_L2_PADDED;
9f166171 202 } else {
daee6c09
ID
203 /*
204 *
205 * Complicated L2 padding, both header and payload need
206 * to be moved. By default we only move to the start
207 * of the buffer, so our header alignment needs to be
208 * increased if there is not enough room for the header
209 * to be moved.
210 */
211 if (payload_align > header_align)
212 header_align += 4;
213
214 skb_push(skb, header_align);
215 memmove(skb->data, skb->data + header_align, header_length);
216 memmove(skb->data + header_length + l2pad,
217 skb->data + header_length + l2pad + header_align,
218 frame_length - header_length);
219 skbdesc->flags |= SKBDESC_L2_PADDED;
9f166171
ID
220 }
221}
222
daee6c09
ID
223void rt2x00queue_remove_l2pad(struct sk_buff *skb, unsigned int header_length)
224{
225 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
226 unsigned int l2pad = 4 - (header_length & 3);
227
228 if (!l2pad || (skbdesc->flags & SKBDESC_L2_PADDED))
229 return;
230
231 memmove(skb->data + l2pad, skb->data, header_length);
232 skb_pull(skb, l2pad);
233}
234
7b40982e
ID
235static void rt2x00queue_create_tx_descriptor_seq(struct queue_entry *entry,
236 struct txentry_desc *txdesc)
237{
238 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(entry->skb);
239 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)entry->skb->data;
240 struct rt2x00_intf *intf = vif_to_intf(tx_info->control.vif);
241 unsigned long irqflags;
242
243 if (!(tx_info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) ||
244 unlikely(!tx_info->control.vif))
245 return;
246
247 /*
248 * Hardware should insert sequence counter.
249 * FIXME: We insert a software sequence counter first for
250 * hardware that doesn't support hardware sequence counting.
251 *
252 * This is wrong because beacons are not getting sequence
253 * numbers assigned properly.
254 *
255 * A secondary problem exists for drivers that cannot toggle
256 * sequence counting per-frame, since those will override the
257 * sequence counter given by mac80211.
258 */
259 spin_lock_irqsave(&intf->seqlock, irqflags);
260
261 if (test_bit(ENTRY_TXD_FIRST_FRAGMENT, &txdesc->flags))
262 intf->seqno += 0x10;
263 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
264 hdr->seq_ctrl |= cpu_to_le16(intf->seqno);
265
266 spin_unlock_irqrestore(&intf->seqlock, irqflags);
267
268 __set_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags);
269}
270
271static void rt2x00queue_create_tx_descriptor_plcp(struct queue_entry *entry,
272 struct txentry_desc *txdesc,
273 const struct rt2x00_rate *hwrate)
274{
275 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
276 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(entry->skb);
277 struct ieee80211_tx_rate *txrate = &tx_info->control.rates[0];
278 unsigned int data_length;
279 unsigned int duration;
280 unsigned int residual;
281
282 /* Data length + CRC + Crypto overhead (IV/EIV/ICV/MIC) */
283 data_length = entry->skb->len + 4;
284 data_length += rt2x00crypto_tx_overhead(rt2x00dev, entry->skb);
285
286 /*
287 * PLCP setup
288 * Length calculation depends on OFDM/CCK rate.
289 */
290 txdesc->signal = hwrate->plcp;
291 txdesc->service = 0x04;
292
293 if (hwrate->flags & DEV_RATE_OFDM) {
294 txdesc->length_high = (data_length >> 6) & 0x3f;
295 txdesc->length_low = data_length & 0x3f;
296 } else {
297 /*
298 * Convert length to microseconds.
299 */
300 residual = GET_DURATION_RES(data_length, hwrate->bitrate);
301 duration = GET_DURATION(data_length, hwrate->bitrate);
302
303 if (residual != 0) {
304 duration++;
305
306 /*
307 * Check if we need to set the Length Extension
308 */
309 if (hwrate->bitrate == 110 && residual <= 30)
310 txdesc->service |= 0x80;
311 }
312
313 txdesc->length_high = (duration >> 8) & 0xff;
314 txdesc->length_low = duration & 0xff;
315
316 /*
317 * When preamble is enabled we should set the
318 * preamble bit for the signal.
319 */
320 if (txrate->flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
321 txdesc->signal |= 0x08;
322 }
323}
324
bd88a781
ID
325static void rt2x00queue_create_tx_descriptor(struct queue_entry *entry,
326 struct txentry_desc *txdesc)
7050ec82 327{
2e92e6f2 328 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
e039fa4a 329 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(entry->skb);
7050ec82 330 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)entry->skb->data;
2e92e6f2 331 struct ieee80211_rate *rate =
e039fa4a 332 ieee80211_get_tx_rate(rt2x00dev->hw, tx_info);
7050ec82 333 const struct rt2x00_rate *hwrate;
7050ec82
ID
334
335 memset(txdesc, 0, sizeof(*txdesc));
336
337 /*
338 * Initialize information from queue
339 */
340 txdesc->queue = entry->queue->qid;
341 txdesc->cw_min = entry->queue->cw_min;
342 txdesc->cw_max = entry->queue->cw_max;
343 txdesc->aifs = entry->queue->aifs;
344
9f166171
ID
345 /*
346 * Header and alignment information.
347 */
348 txdesc->header_length = ieee80211_get_hdrlen_from_skb(entry->skb);
349 txdesc->l2pad = ALIGN_SIZE(entry->skb, txdesc->header_length);
350
7050ec82
ID
351 /*
352 * Check whether this frame is to be acked.
353 */
e039fa4a 354 if (!(tx_info->flags & IEEE80211_TX_CTL_NO_ACK))
7050ec82
ID
355 __set_bit(ENTRY_TXD_ACK, &txdesc->flags);
356
357 /*
358 * Check if this is a RTS/CTS frame
359 */
ac104462
ID
360 if (ieee80211_is_rts(hdr->frame_control) ||
361 ieee80211_is_cts(hdr->frame_control)) {
7050ec82 362 __set_bit(ENTRY_TXD_BURST, &txdesc->flags);
ac104462 363 if (ieee80211_is_rts(hdr->frame_control))
7050ec82 364 __set_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags);
e039fa4a 365 else
7050ec82 366 __set_bit(ENTRY_TXD_CTS_FRAME, &txdesc->flags);
e039fa4a 367 if (tx_info->control.rts_cts_rate_idx >= 0)
2e92e6f2 368 rate =
e039fa4a 369 ieee80211_get_rts_cts_rate(rt2x00dev->hw, tx_info);
7050ec82
ID
370 }
371
372 /*
373 * Determine retry information.
374 */
e6a9854b 375 txdesc->retry_limit = tx_info->control.rates[0].count - 1;
42c82857 376 if (txdesc->retry_limit >= rt2x00dev->long_retry)
7050ec82
ID
377 __set_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags);
378
379 /*
380 * Check if more fragments are pending
381 */
267e8987
ID
382 if (ieee80211_has_morefrags(hdr->frame_control) ||
383 (tx_info->flags & IEEE80211_TX_CTL_MORE_FRAMES)) {
7050ec82
ID
384 __set_bit(ENTRY_TXD_BURST, &txdesc->flags);
385 __set_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags);
386 }
387
388 /*
389 * Beacons and probe responses require the tsf timestamp
390 * to be inserted into the frame.
391 */
ac104462
ID
392 if (ieee80211_is_beacon(hdr->frame_control) ||
393 ieee80211_is_probe_resp(hdr->frame_control))
7050ec82
ID
394 __set_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags);
395
396 /*
397 * Determine with what IFS priority this frame should be send.
398 * Set ifs to IFS_SIFS when the this is not the first fragment,
399 * or this fragment came after RTS/CTS.
400 */
7b40982e
ID
401 if ((tx_info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT) &&
402 !test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags)) {
7050ec82
ID
403 __set_bit(ENTRY_TXD_FIRST_FRAGMENT, &txdesc->flags);
404 txdesc->ifs = IFS_BACKOFF;
7b40982e 405 } else
7050ec82 406 txdesc->ifs = IFS_SIFS;
7050ec82 407
076f9582
ID
408 /*
409 * Determine rate modulation.
410 */
7050ec82 411 hwrate = rt2x00_get_rate(rate->hw_value);
076f9582 412 txdesc->rate_mode = RATE_MODE_CCK;
7b40982e 413 if (hwrate->flags & DEV_RATE_OFDM)
076f9582 414 txdesc->rate_mode = RATE_MODE_OFDM;
7050ec82 415
7b40982e
ID
416 /*
417 * Apply TX descriptor handling by components
418 */
419 rt2x00crypto_create_tx_descriptor(entry, txdesc);
35f00cfc 420 rt2x00ht_create_tx_descriptor(entry, txdesc, hwrate);
7b40982e
ID
421 rt2x00queue_create_tx_descriptor_seq(entry, txdesc);
422 rt2x00queue_create_tx_descriptor_plcp(entry, txdesc, hwrate);
7050ec82 423}
7050ec82 424
bd88a781
ID
425static void rt2x00queue_write_tx_descriptor(struct queue_entry *entry,
426 struct txentry_desc *txdesc)
7050ec82 427{
b869767b
ID
428 struct data_queue *queue = entry->queue;
429 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
7050ec82
ID
430
431 rt2x00dev->ops->lib->write_tx_desc(rt2x00dev, entry->skb, txdesc);
432
433 /*
434 * All processing on the frame has been completed, this means
435 * it is now ready to be dumped to userspace through debugfs.
436 */
437 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_TX, entry->skb);
438
439 /*
b869767b
ID
440 * Check if we need to kick the queue, there are however a few rules
441 * 1) Don't kick beacon queue
442 * 2) Don't kick unless this is the last in frame in a burst.
443 * When the burst flag is set, this frame is always followed
444 * by another frame which in some way are related to eachother.
445 * This is true for fragments, RTS or CTS-to-self frames.
446 * 3) Rule 2 can be broken when the available entries
447 * in the queue are less then a certain threshold.
7050ec82 448 */
b869767b
ID
449 if (entry->queue->qid == QID_BEACON)
450 return;
451
452 if (rt2x00queue_threshold(queue) ||
453 !test_bit(ENTRY_TXD_BURST, &txdesc->flags))
454 rt2x00dev->ops->lib->kick_tx_queue(rt2x00dev, queue->qid);
7050ec82 455}
7050ec82 456
6db3786a
ID
457int rt2x00queue_write_tx_frame(struct data_queue *queue, struct sk_buff *skb)
458{
e6a9854b 459 struct ieee80211_tx_info *tx_info;
6db3786a
ID
460 struct queue_entry *entry = rt2x00queue_get_entry(queue, Q_INDEX);
461 struct txentry_desc txdesc;
d74f5ba4 462 struct skb_frame_desc *skbdesc;
e6a9854b 463 u8 rate_idx, rate_flags;
6db3786a
ID
464
465 if (unlikely(rt2x00queue_full(queue)))
0e3de998 466 return -ENOBUFS;
6db3786a 467
0262ab0d 468 if (test_and_set_bit(ENTRY_OWNER_DEVICE_DATA, &entry->flags)) {
6db3786a
ID
469 ERROR(queue->rt2x00dev,
470 "Arrived at non-free entry in the non-full queue %d.\n"
471 "Please file bug report to %s.\n",
472 queue->qid, DRV_PROJECT);
473 return -EINVAL;
474 }
475
476 /*
477 * Copy all TX descriptor information into txdesc,
478 * after that we are free to use the skb->cb array
479 * for our information.
480 */
481 entry->skb = skb;
482 rt2x00queue_create_tx_descriptor(entry, &txdesc);
483
d74f5ba4 484 /*
e6a9854b 485 * All information is retrieved from the skb->cb array,
2bb057d0 486 * now we should claim ownership of the driver part of that
e6a9854b 487 * array, preserving the bitrate index and flags.
d74f5ba4 488 */
e6a9854b
JB
489 tx_info = IEEE80211_SKB_CB(skb);
490 rate_idx = tx_info->control.rates[0].idx;
491 rate_flags = tx_info->control.rates[0].flags;
0e3de998 492 skbdesc = get_skb_frame_desc(skb);
d74f5ba4
ID
493 memset(skbdesc, 0, sizeof(*skbdesc));
494 skbdesc->entry = entry;
e6a9854b
JB
495 skbdesc->tx_rate_idx = rate_idx;
496 skbdesc->tx_rate_flags = rate_flags;
d74f5ba4 497
2bb057d0
ID
498 /*
499 * When hardware encryption is supported, and this frame
500 * is to be encrypted, we should strip the IV/EIV data from
501 * the frame so we can provide it to the driver seperately.
502 */
503 if (test_bit(ENTRY_TXD_ENCRYPT, &txdesc.flags) &&
dddfb478 504 !test_bit(ENTRY_TXD_ENCRYPT_IV, &txdesc.flags)) {
3f787bd6 505 if (test_bit(DRIVER_REQUIRE_COPY_IV, &queue->rt2x00dev->flags))
9eb4e21e 506 rt2x00crypto_tx_copy_iv(skb, &txdesc);
dddfb478 507 else
9eb4e21e 508 rt2x00crypto_tx_remove_iv(skb, &txdesc);
dddfb478 509 }
2bb057d0 510
93354cbb
ID
511 /*
512 * When DMA allocation is required we should guarentee to the
513 * driver that the DMA is aligned to a 4-byte boundary.
93354cbb
ID
514 * However some drivers require L2 padding to pad the payload
515 * rather then the header. This could be a requirement for
516 * PCI and USB devices, while header alignment only is valid
517 * for PCI devices.
518 */
9f166171 519 if (test_bit(DRIVER_REQUIRE_L2PAD, &queue->rt2x00dev->flags))
daee6c09 520 rt2x00queue_insert_l2pad(entry->skb, txdesc.header_length);
93354cbb 521 else if (test_bit(DRIVER_REQUIRE_DMA, &queue->rt2x00dev->flags))
daee6c09 522 rt2x00queue_align_frame(entry->skb);
9f166171 523
2bb057d0
ID
524 /*
525 * It could be possible that the queue was corrupted and this
0e3de998
ID
526 * call failed. Since we always return NETDEV_TX_OK to mac80211,
527 * this frame will simply be dropped.
2bb057d0 528 */
6db3786a 529 if (unlikely(queue->rt2x00dev->ops->lib->write_tx_data(entry))) {
0262ab0d 530 clear_bit(ENTRY_OWNER_DEVICE_DATA, &entry->flags);
2bb057d0 531 entry->skb = NULL;
0e3de998 532 return -EIO;
6db3786a
ID
533 }
534
d74f5ba4
ID
535 if (test_bit(DRIVER_REQUIRE_DMA, &queue->rt2x00dev->flags))
536 rt2x00queue_map_txskb(queue->rt2x00dev, skb);
537
0262ab0d 538 set_bit(ENTRY_DATA_PENDING, &entry->flags);
6db3786a
ID
539
540 rt2x00queue_index_inc(queue, Q_INDEX);
541 rt2x00queue_write_tx_descriptor(entry, &txdesc);
542
543 return 0;
544}
545
bd88a781 546int rt2x00queue_update_beacon(struct rt2x00_dev *rt2x00dev,
a2c9b652
ID
547 struct ieee80211_vif *vif,
548 const bool enable_beacon)
bd88a781
ID
549{
550 struct rt2x00_intf *intf = vif_to_intf(vif);
551 struct skb_frame_desc *skbdesc;
552 struct txentry_desc txdesc;
553 __le32 desc[16];
554
555 if (unlikely(!intf->beacon))
556 return -ENOBUFS;
557
17512dc3
IP
558 mutex_lock(&intf->beacon_skb_mutex);
559
560 /*
561 * Clean up the beacon skb.
562 */
563 rt2x00queue_free_skb(rt2x00dev, intf->beacon->skb);
564 intf->beacon->skb = NULL;
565
a2c9b652
ID
566 if (!enable_beacon) {
567 rt2x00dev->ops->lib->kill_tx_queue(rt2x00dev, QID_BEACON);
17512dc3 568 mutex_unlock(&intf->beacon_skb_mutex);
a2c9b652
ID
569 return 0;
570 }
571
bd88a781 572 intf->beacon->skb = ieee80211_beacon_get(rt2x00dev->hw, vif);
17512dc3
IP
573 if (!intf->beacon->skb) {
574 mutex_unlock(&intf->beacon_skb_mutex);
bd88a781 575 return -ENOMEM;
17512dc3 576 }
bd88a781
ID
577
578 /*
579 * Copy all TX descriptor information into txdesc,
580 * after that we are free to use the skb->cb array
581 * for our information.
582 */
583 rt2x00queue_create_tx_descriptor(intf->beacon, &txdesc);
584
585 /*
586 * For the descriptor we use a local array from where the
587 * driver can move it to the correct location required for
588 * the hardware.
589 */
590 memset(desc, 0, sizeof(desc));
591
592 /*
593 * Fill in skb descriptor
594 */
595 skbdesc = get_skb_frame_desc(intf->beacon->skb);
596 memset(skbdesc, 0, sizeof(*skbdesc));
597 skbdesc->desc = desc;
598 skbdesc->desc_len = intf->beacon->queue->desc_size;
599 skbdesc->entry = intf->beacon;
600
601 /*
602 * Write TX descriptor into reserved room in front of the beacon.
603 */
604 rt2x00queue_write_tx_descriptor(intf->beacon, &txdesc);
605
606 /*
607 * Send beacon to hardware.
608 * Also enable beacon generation, which might have been disabled
609 * by the driver during the config_beacon() callback function.
610 */
611 rt2x00dev->ops->lib->write_beacon(intf->beacon);
612 rt2x00dev->ops->lib->kick_tx_queue(rt2x00dev, QID_BEACON);
613
17512dc3
IP
614 mutex_unlock(&intf->beacon_skb_mutex);
615
bd88a781
ID
616 return 0;
617}
618
181d6902 619struct data_queue *rt2x00queue_get_queue(struct rt2x00_dev *rt2x00dev,
e58c6aca 620 const enum data_queue_qid queue)
181d6902
ID
621{
622 int atim = test_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
623
a2c9b652
ID
624 if (queue == QID_RX)
625 return rt2x00dev->rx;
626
61448f88 627 if (queue < rt2x00dev->ops->tx_queues && rt2x00dev->tx)
181d6902
ID
628 return &rt2x00dev->tx[queue];
629
630 if (!rt2x00dev->bcn)
631 return NULL;
632
e58c6aca 633 if (queue == QID_BEACON)
181d6902 634 return &rt2x00dev->bcn[0];
e58c6aca 635 else if (queue == QID_ATIM && atim)
181d6902
ID
636 return &rt2x00dev->bcn[1];
637
638 return NULL;
639}
640EXPORT_SYMBOL_GPL(rt2x00queue_get_queue);
641
642struct queue_entry *rt2x00queue_get_entry(struct data_queue *queue,
643 enum queue_index index)
644{
645 struct queue_entry *entry;
5f46c4d0 646 unsigned long irqflags;
181d6902
ID
647
648 if (unlikely(index >= Q_INDEX_MAX)) {
649 ERROR(queue->rt2x00dev,
650 "Entry requested from invalid index type (%d)\n", index);
651 return NULL;
652 }
653
5f46c4d0 654 spin_lock_irqsave(&queue->lock, irqflags);
181d6902
ID
655
656 entry = &queue->entries[queue->index[index]];
657
5f46c4d0 658 spin_unlock_irqrestore(&queue->lock, irqflags);
181d6902
ID
659
660 return entry;
661}
662EXPORT_SYMBOL_GPL(rt2x00queue_get_entry);
663
664void rt2x00queue_index_inc(struct data_queue *queue, enum queue_index index)
665{
5f46c4d0
ID
666 unsigned long irqflags;
667
181d6902
ID
668 if (unlikely(index >= Q_INDEX_MAX)) {
669 ERROR(queue->rt2x00dev,
670 "Index change on invalid index type (%d)\n", index);
671 return;
672 }
673
5f46c4d0 674 spin_lock_irqsave(&queue->lock, irqflags);
181d6902
ID
675
676 queue->index[index]++;
677 if (queue->index[index] >= queue->limit)
678 queue->index[index] = 0;
679
10b6b801
ID
680 if (index == Q_INDEX) {
681 queue->length++;
682 } else if (index == Q_INDEX_DONE) {
683 queue->length--;
55887511 684 queue->count++;
10b6b801 685 }
181d6902 686
5f46c4d0 687 spin_unlock_irqrestore(&queue->lock, irqflags);
181d6902 688}
181d6902
ID
689
690static void rt2x00queue_reset(struct data_queue *queue)
691{
5f46c4d0
ID
692 unsigned long irqflags;
693
694 spin_lock_irqsave(&queue->lock, irqflags);
181d6902
ID
695
696 queue->count = 0;
697 queue->length = 0;
698 memset(queue->index, 0, sizeof(queue->index));
699
5f46c4d0 700 spin_unlock_irqrestore(&queue->lock, irqflags);
181d6902
ID
701}
702
a2c9b652
ID
703void rt2x00queue_stop_queues(struct rt2x00_dev *rt2x00dev)
704{
705 struct data_queue *queue;
706
707 txall_queue_for_each(rt2x00dev, queue)
708 rt2x00dev->ops->lib->kill_tx_queue(rt2x00dev, queue->qid);
709}
710
798b7adb 711void rt2x00queue_init_queues(struct rt2x00_dev *rt2x00dev)
181d6902
ID
712{
713 struct data_queue *queue;
714 unsigned int i;
715
798b7adb 716 queue_for_each(rt2x00dev, queue) {
181d6902
ID
717 rt2x00queue_reset(queue);
718
9c0ab712
ID
719 for (i = 0; i < queue->limit; i++) {
720 queue->entries[i].flags = 0;
721
798b7adb 722 rt2x00dev->ops->lib->clear_entry(&queue->entries[i]);
9c0ab712 723 }
181d6902
ID
724 }
725}
726
727static int rt2x00queue_alloc_entries(struct data_queue *queue,
728 const struct data_queue_desc *qdesc)
729{
730 struct queue_entry *entries;
731 unsigned int entry_size;
732 unsigned int i;
733
734 rt2x00queue_reset(queue);
735
736 queue->limit = qdesc->entry_num;
b869767b 737 queue->threshold = DIV_ROUND_UP(qdesc->entry_num, 10);
181d6902
ID
738 queue->data_size = qdesc->data_size;
739 queue->desc_size = qdesc->desc_size;
740
741 /*
742 * Allocate all queue entries.
743 */
744 entry_size = sizeof(*entries) + qdesc->priv_size;
745 entries = kzalloc(queue->limit * entry_size, GFP_KERNEL);
746 if (!entries)
747 return -ENOMEM;
748
749#define QUEUE_ENTRY_PRIV_OFFSET(__base, __index, __limit, __esize, __psize) \
231be4e9
AB
750 ( ((char *)(__base)) + ((__limit) * (__esize)) + \
751 ((__index) * (__psize)) )
181d6902
ID
752
753 for (i = 0; i < queue->limit; i++) {
754 entries[i].flags = 0;
755 entries[i].queue = queue;
756 entries[i].skb = NULL;
757 entries[i].entry_idx = i;
758 entries[i].priv_data =
759 QUEUE_ENTRY_PRIV_OFFSET(entries, i, queue->limit,
760 sizeof(*entries), qdesc->priv_size);
761 }
762
763#undef QUEUE_ENTRY_PRIV_OFFSET
764
765 queue->entries = entries;
766
767 return 0;
768}
769
c4da0048
GW
770static void rt2x00queue_free_skbs(struct rt2x00_dev *rt2x00dev,
771 struct data_queue *queue)
30caa6e3
GW
772{
773 unsigned int i;
774
775 if (!queue->entries)
776 return;
777
778 for (i = 0; i < queue->limit; i++) {
779 if (queue->entries[i].skb)
c4da0048 780 rt2x00queue_free_skb(rt2x00dev, queue->entries[i].skb);
30caa6e3
GW
781 }
782}
783
c4da0048
GW
784static int rt2x00queue_alloc_rxskbs(struct rt2x00_dev *rt2x00dev,
785 struct data_queue *queue)
30caa6e3
GW
786{
787 unsigned int i;
788 struct sk_buff *skb;
789
790 for (i = 0; i < queue->limit; i++) {
c4da0048 791 skb = rt2x00queue_alloc_rxskb(rt2x00dev, &queue->entries[i]);
30caa6e3 792 if (!skb)
61243d8e 793 return -ENOMEM;
30caa6e3
GW
794 queue->entries[i].skb = skb;
795 }
796
797 return 0;
30caa6e3
GW
798}
799
181d6902
ID
800int rt2x00queue_initialize(struct rt2x00_dev *rt2x00dev)
801{
802 struct data_queue *queue;
803 int status;
804
181d6902
ID
805 status = rt2x00queue_alloc_entries(rt2x00dev->rx, rt2x00dev->ops->rx);
806 if (status)
807 goto exit;
808
809 tx_queue_for_each(rt2x00dev, queue) {
810 status = rt2x00queue_alloc_entries(queue, rt2x00dev->ops->tx);
811 if (status)
812 goto exit;
813 }
814
815 status = rt2x00queue_alloc_entries(rt2x00dev->bcn, rt2x00dev->ops->bcn);
816 if (status)
817 goto exit;
818
30caa6e3
GW
819 if (test_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags)) {
820 status = rt2x00queue_alloc_entries(&rt2x00dev->bcn[1],
821 rt2x00dev->ops->atim);
822 if (status)
823 goto exit;
824 }
181d6902 825
c4da0048 826 status = rt2x00queue_alloc_rxskbs(rt2x00dev, rt2x00dev->rx);
181d6902
ID
827 if (status)
828 goto exit;
829
830 return 0;
831
832exit:
833 ERROR(rt2x00dev, "Queue entries allocation failed.\n");
834
835 rt2x00queue_uninitialize(rt2x00dev);
836
837 return status;
838}
839
840void rt2x00queue_uninitialize(struct rt2x00_dev *rt2x00dev)
841{
842 struct data_queue *queue;
843
c4da0048 844 rt2x00queue_free_skbs(rt2x00dev, rt2x00dev->rx);
30caa6e3 845
181d6902
ID
846 queue_for_each(rt2x00dev, queue) {
847 kfree(queue->entries);
848 queue->entries = NULL;
849 }
850}
851
8f539276
ID
852static void rt2x00queue_init(struct rt2x00_dev *rt2x00dev,
853 struct data_queue *queue, enum data_queue_qid qid)
854{
855 spin_lock_init(&queue->lock);
856
857 queue->rt2x00dev = rt2x00dev;
858 queue->qid = qid;
2af0a570 859 queue->txop = 0;
8f539276
ID
860 queue->aifs = 2;
861 queue->cw_min = 5;
862 queue->cw_max = 10;
863}
864
181d6902
ID
865int rt2x00queue_allocate(struct rt2x00_dev *rt2x00dev)
866{
867 struct data_queue *queue;
868 enum data_queue_qid qid;
869 unsigned int req_atim =
870 !!test_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
871
872 /*
873 * We need the following queues:
874 * RX: 1
61448f88 875 * TX: ops->tx_queues
181d6902
ID
876 * Beacon: 1
877 * Atim: 1 (if required)
878 */
61448f88 879 rt2x00dev->data_queues = 2 + rt2x00dev->ops->tx_queues + req_atim;
181d6902
ID
880
881 queue = kzalloc(rt2x00dev->data_queues * sizeof(*queue), GFP_KERNEL);
882 if (!queue) {
883 ERROR(rt2x00dev, "Queue allocation failed.\n");
884 return -ENOMEM;
885 }
886
887 /*
888 * Initialize pointers
889 */
890 rt2x00dev->rx = queue;
891 rt2x00dev->tx = &queue[1];
61448f88 892 rt2x00dev->bcn = &queue[1 + rt2x00dev->ops->tx_queues];
181d6902
ID
893
894 /*
895 * Initialize queue parameters.
896 * RX: qid = QID_RX
897 * TX: qid = QID_AC_BE + index
898 * TX: cw_min: 2^5 = 32.
899 * TX: cw_max: 2^10 = 1024.
565a019a
ID
900 * BCN: qid = QID_BEACON
901 * ATIM: qid = QID_ATIM
181d6902 902 */
8f539276 903 rt2x00queue_init(rt2x00dev, rt2x00dev->rx, QID_RX);
181d6902 904
8f539276
ID
905 qid = QID_AC_BE;
906 tx_queue_for_each(rt2x00dev, queue)
907 rt2x00queue_init(rt2x00dev, queue, qid++);
181d6902 908
565a019a 909 rt2x00queue_init(rt2x00dev, &rt2x00dev->bcn[0], QID_BEACON);
181d6902 910 if (req_atim)
565a019a 911 rt2x00queue_init(rt2x00dev, &rt2x00dev->bcn[1], QID_ATIM);
181d6902
ID
912
913 return 0;
914}
915
916void rt2x00queue_free(struct rt2x00_dev *rt2x00dev)
917{
918 kfree(rt2x00dev->rx);
919 rt2x00dev->rx = NULL;
920 rt2x00dev->tx = NULL;
921 rt2x00dev->bcn = NULL;
922}
This page took 0.397244 seconds and 5 git commands to generate.