rtlwifi: Move pr_fmt macros to a single location
[deliverable/linux.git] / drivers / net / wireless / rtlwifi / rtl8192de / sw.c
CommitLineData
a7dbd3b5
CL
1/******************************************************************************
2 *
6a57b08e 3 * Copyright(c) 2009-2012 Realtek Corporation.
a7dbd3b5
CL
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
a7dbd3b5
CL
30#include "../wifi.h"
31#include "../core.h"
32#include "../pci.h"
33#include "reg.h"
34#include "def.h"
35#include "phy.h"
36#include "dm.h"
37#include "hw.h"
38#include "sw.h"
39#include "trx.h"
40#include "led.h"
41
d273bb20
LF
42#include <linux/module.h>
43
a7dbd3b5
CL
44static void rtl92d_init_aspm_vars(struct ieee80211_hw *hw)
45{
46 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
47
48 /*close ASPM for AMD defaultly */
49 rtlpci->const_amdpci_aspm = 0;
50
51 /*
52 * ASPM PS mode.
53 * 0 - Disable ASPM,
54 * 1 - Enable ASPM without Clock Req,
55 * 2 - Enable ASPM with Clock Req,
56 * 3 - Alwyas Enable ASPM with Clock Req,
57 * 4 - Always Enable ASPM without Clock Req.
58 * set defult to RTL8192CE:3 RTL8192E:2
59 * */
60 rtlpci->const_pci_aspm = 3;
61
62 /*Setting for PCI-E device */
63 rtlpci->const_devicepci_aspm_setting = 0x03;
64
65 /*Setting for PCI-E bridge */
66 rtlpci->const_hostpci_aspm_setting = 0x02;
67
68 /*
69 * In Hw/Sw Radio Off situation.
70 * 0 - Default,
71 * 1 - From ASPM setting without low Mac Pwr,
72 * 2 - From ASPM setting with low Mac Pwr,
73 * 3 - Bus D3
74 * set default to RTL8192CE:0 RTL8192SE:2
75 */
76 rtlpci->const_hwsw_rfoff_d3 = 0;
77
78 /*
79 * This setting works for those device with
80 * backdoor ASPM setting such as EPHY setting.
81 * 0 - Not support ASPM,
82 * 1 - Support ASPM,
83 * 2 - According to chipset.
84 */
85 rtlpci->const_support_pciaspm = 1;
86}
87
88static int rtl92d_init_sw_vars(struct ieee80211_hw *hw)
89{
90 int err;
91 u8 tid;
92 struct rtl_priv *rtlpriv = rtl_priv(hw);
93 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
94 const struct firmware *firmware;
95 static int header_print;
96
97 rtlpriv->dm.dm_initialgain_enable = true;
98 rtlpriv->dm.dm_flag = 0;
3db1cd5c 99 rtlpriv->dm.disable_framebursting = false;
a7dbd3b5 100 rtlpriv->dm.thermalvalue = 0;
3db1cd5c 101 rtlpriv->dm.useramask = true;
a7dbd3b5
CL
102
103 /* dual mac */
104 if (rtlpriv->rtlhal.current_bandtype == BAND_ON_5G)
105 rtlpriv->phy.current_channel = 36;
106 else
107 rtlpriv->phy.current_channel = 1;
108
109 if (rtlpriv->rtlhal.macphymode != SINGLEMAC_SINGLEPHY) {
110 rtlpriv->rtlhal.disable_amsdu_8k = true;
111 /* No long RX - reduce fragmentation */
112 rtlpci->rxbuffersize = 4096;
113 }
114
115 rtlpci->transmit_config = CFENDFORM | BIT(12) | BIT(13);
116
117 rtlpci->receive_config = (
118 RCR_APPFCS
119 | RCR_AMF
120 | RCR_ADF
121 | RCR_APP_MIC
122 | RCR_APP_ICV
123 | RCR_AICV
124 | RCR_ACRC32
125 | RCR_AB
126 | RCR_AM
127 | RCR_APM
128 | RCR_APP_PHYST_RXFF
129 | RCR_HTC_LOC_CTRL
130 );
131
132 rtlpci->irq_mask[0] = (u32) (
133 IMR_ROK
134 | IMR_VODOK
135 | IMR_VIDOK
136 | IMR_BEDOK
137 | IMR_BKDOK
138 | IMR_MGNTDOK
139 | IMR_HIGHDOK
140 | IMR_BDOK
141 | IMR_RDU
142 | IMR_RXFOVW
143 );
144
145 rtlpci->irq_mask[1] = (u32) (IMR_CPWM | IMR_C2HCMD);
146
73a253ca
LF
147 /* for debug level */
148 rtlpriv->dbg.global_debuglevel = rtlpriv->cfg->mod_params->debug;
a7dbd3b5
CL
149 /* for LPS & IPS */
150 rtlpriv->psc.inactiveps = rtlpriv->cfg->mod_params->inactiveps;
151 rtlpriv->psc.swctrl_lps = rtlpriv->cfg->mod_params->swctrl_lps;
152 rtlpriv->psc.fwctrl_lps = rtlpriv->cfg->mod_params->fwctrl_lps;
87b6d092 153 if (!rtlpriv->psc.inactiveps)
d9595ce3 154 pr_info("Power Save off (module option)\n");
87b6d092 155 if (!rtlpriv->psc.fwctrl_lps)
d9595ce3 156 pr_info("FW Power Save off (module option)\n");
a7dbd3b5
CL
157 rtlpriv->psc.reg_fwctrl_lps = 3;
158 rtlpriv->psc.reg_max_lps_awakeintvl = 5;
159 /* for ASPM, you can close aspm through
160 * set const_support_pciaspm = 0 */
161 rtl92d_init_aspm_vars(hw);
162
163 if (rtlpriv->psc.reg_fwctrl_lps == 1)
164 rtlpriv->psc.fwctrl_psmode = FW_PS_MIN_MODE;
165 else if (rtlpriv->psc.reg_fwctrl_lps == 2)
166 rtlpriv->psc.fwctrl_psmode = FW_PS_MAX_MODE;
167 else if (rtlpriv->psc.reg_fwctrl_lps == 3)
168 rtlpriv->psc.fwctrl_psmode = FW_PS_DTIM_MODE;
169
170 /* for firmware buf */
171 rtlpriv->rtlhal.pfirmware = vzalloc(0x8000);
172 if (!rtlpriv->rtlhal.pfirmware) {
173 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
f30d7507 174 "Can't alloc buffer for fw\n");
a7dbd3b5
CL
175 return 1;
176 }
177
178 if (!header_print) {
292b1192
JP
179 pr_info("Driver for Realtek RTL8192DE WLAN interface\n");
180 pr_info("Loading firmware file %s\n", rtlpriv->cfg->fw_name);
a7dbd3b5
CL
181 header_print++;
182 }
183 /* request fw */
184 err = request_firmware(&firmware, rtlpriv->cfg->fw_name,
185 rtlpriv->io.dev);
186 if (err) {
187 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
f30d7507 188 "Failed to request firmware!\n");
a7dbd3b5
CL
189 return 1;
190 }
191 if (firmware->size > 0x8000) {
192 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
f30d7507 193 "Firmware is too big!\n");
a7dbd3b5
CL
194 release_firmware(firmware);
195 return 1;
196 }
197 memcpy(rtlpriv->rtlhal.pfirmware, firmware->data, firmware->size);
198 rtlpriv->rtlhal.fwsize = firmware->size;
199 release_firmware(firmware);
200
201 /* for early mode */
202 rtlpriv->rtlhal.earlymode_enable = true;
203 for (tid = 0; tid < 8; tid++)
204 skb_queue_head_init(&rtlpriv->mac80211.skb_waitq[tid]);
205 return 0;
206}
207
208static void rtl92d_deinit_sw_vars(struct ieee80211_hw *hw)
209{
210 struct rtl_priv *rtlpriv = rtl_priv(hw);
211 u8 tid;
212
213 if (rtlpriv->rtlhal.pfirmware) {
214 vfree(rtlpriv->rtlhal.pfirmware);
215 rtlpriv->rtlhal.pfirmware = NULL;
216 }
217 for (tid = 0; tid < 8; tid++)
218 skb_queue_purge(&rtlpriv->mac80211.skb_waitq[tid]);
219}
220
221static struct rtl_hal_ops rtl8192de_hal_ops = {
222 .init_sw_vars = rtl92d_init_sw_vars,
223 .deinit_sw_vars = rtl92d_deinit_sw_vars,
224 .read_eeprom_info = rtl92de_read_eeprom_info,
225 .interrupt_recognized = rtl92de_interrupt_recognized,
226 .hw_init = rtl92de_hw_init,
227 .hw_disable = rtl92de_card_disable,
228 .hw_suspend = rtl92de_suspend,
229 .hw_resume = rtl92de_resume,
230 .enable_interrupt = rtl92de_enable_interrupt,
231 .disable_interrupt = rtl92de_disable_interrupt,
232 .set_network_type = rtl92de_set_network_type,
233 .set_chk_bssid = rtl92de_set_check_bssid,
234 .set_qos = rtl92de_set_qos,
235 .set_bcn_reg = rtl92de_set_beacon_related_registers,
236 .set_bcn_intv = rtl92de_set_beacon_interval,
237 .update_interrupt_mask = rtl92de_update_interrupt_mask,
238 .get_hw_reg = rtl92de_get_hw_reg,
239 .set_hw_reg = rtl92de_set_hw_reg,
240 .update_rate_tbl = rtl92de_update_hal_rate_tbl,
241 .fill_tx_desc = rtl92de_tx_fill_desc,
242 .fill_tx_cmddesc = rtl92de_tx_fill_cmddesc,
243 .query_rx_desc = rtl92de_rx_query_desc,
244 .set_channel_access = rtl92de_update_channel_access_setting,
245 .radio_onoff_checking = rtl92de_gpio_radio_on_off_checking,
246 .set_bw_mode = rtl92d_phy_set_bw_mode,
247 .switch_channel = rtl92d_phy_sw_chnl,
248 .dm_watchdog = rtl92d_dm_watchdog,
249 .scan_operation_backup = rtl92d_phy_scan_operation_backup,
250 .set_rf_power_state = rtl92d_phy_set_rf_power_state,
251 .led_control = rtl92de_led_control,
252 .set_desc = rtl92de_set_desc,
253 .get_desc = rtl92de_get_desc,
254 .tx_polling = rtl92de_tx_polling,
255 .enable_hw_sec = rtl92de_enable_hw_security_config,
256 .set_key = rtl92de_set_key,
257 .init_sw_leds = rtl92de_init_sw_leds,
258 .get_bbreg = rtl92d_phy_query_bb_reg,
259 .set_bbreg = rtl92d_phy_set_bb_reg,
260 .get_rfreg = rtl92d_phy_query_rf_reg,
261 .set_rfreg = rtl92d_phy_set_rf_reg,
262 .linked_set_reg = rtl92d_linked_set_reg,
263};
264
265static struct rtl_mod_params rtl92de_mod_params = {
266 .sw_crypto = false,
267 .inactiveps = true,
268 .swctrl_lps = true,
269 .fwctrl_lps = false,
73a253ca 270 .debug = DBG_EMERG,
a7dbd3b5
CL
271};
272
273static struct rtl_hal_cfg rtl92de_hal_cfg = {
274 .bar_id = 2,
275 .write_readback = true,
276 .name = "rtl8192de",
277 .fw_name = "rtlwifi/rtl8192defw.bin",
278 .ops = &rtl8192de_hal_ops,
279 .mod_params = &rtl92de_mod_params,
280
281 .maps[SYS_ISO_CTRL] = REG_SYS_ISO_CTRL,
282 .maps[SYS_FUNC_EN] = REG_SYS_FUNC_EN,
283 .maps[SYS_CLK] = REG_SYS_CLKR,
284 .maps[MAC_RCR_AM] = RCR_AM,
285 .maps[MAC_RCR_AB] = RCR_AB,
286 .maps[MAC_RCR_ACRC32] = RCR_ACRC32,
287 .maps[MAC_RCR_ACF] = RCR_ACF,
288 .maps[MAC_RCR_AAP] = RCR_AAP,
289
290 .maps[EFUSE_TEST] = REG_EFUSE_TEST,
291 .maps[EFUSE_CTRL] = REG_EFUSE_CTRL,
292 .maps[EFUSE_CLK] = 0, /* just for 92se */
293 .maps[EFUSE_CLK_CTRL] = REG_EFUSE_CTRL,
294 .maps[EFUSE_PWC_EV12V] = PWC_EV12V,
295 .maps[EFUSE_FEN_ELDR] = FEN_ELDR,
296 .maps[EFUSE_LOADER_CLK_EN] = LOADER_CLK_EN,
297 .maps[EFUSE_ANA8M] = 0, /* just for 92se */
298 .maps[EFUSE_HWSET_MAX_SIZE] = HWSET_MAX_SIZE,
299 .maps[EFUSE_MAX_SECTION_MAP] = EFUSE_MAX_SECTION,
300 .maps[EFUSE_REAL_CONTENT_SIZE] = EFUSE_REAL_CONTENT_LEN,
301
302 .maps[RWCAM] = REG_CAMCMD,
303 .maps[WCAMI] = REG_CAMWRITE,
304 .maps[RCAMO] = REG_CAMREAD,
305 .maps[CAMDBG] = REG_CAMDBG,
306 .maps[SECR] = REG_SECCFG,
307 .maps[SEC_CAM_NONE] = CAM_NONE,
308 .maps[SEC_CAM_WEP40] = CAM_WEP40,
309 .maps[SEC_CAM_TKIP] = CAM_TKIP,
310 .maps[SEC_CAM_AES] = CAM_AES,
311 .maps[SEC_CAM_WEP104] = CAM_WEP104,
312
313 .maps[RTL_IMR_BCNDMAINT6] = IMR_BCNDMAINT6,
314 .maps[RTL_IMR_BCNDMAINT5] = IMR_BCNDMAINT5,
315 .maps[RTL_IMR_BCNDMAINT4] = IMR_BCNDMAINT4,
316 .maps[RTL_IMR_BCNDMAINT3] = IMR_BCNDMAINT3,
317 .maps[RTL_IMR_BCNDMAINT2] = IMR_BCNDMAINT2,
318 .maps[RTL_IMR_BCNDMAINT1] = IMR_BCNDMAINT1,
319 .maps[RTL_IMR_BCNDOK8] = IMR_BCNDOK8,
320 .maps[RTL_IMR_BCNDOK7] = IMR_BCNDOK7,
321 .maps[RTL_IMR_BCNDOK6] = IMR_BCNDOK6,
322 .maps[RTL_IMR_BCNDOK5] = IMR_BCNDOK5,
323 .maps[RTL_IMR_BCNDOK4] = IMR_BCNDOK4,
324 .maps[RTL_IMR_BCNDOK3] = IMR_BCNDOK3,
325 .maps[RTL_IMR_BCNDOK2] = IMR_BCNDOK2,
326 .maps[RTL_IMR_BCNDOK1] = IMR_BCNDOK1,
327 .maps[RTL_IMR_TIMEOUT2] = IMR_TIMEOUT2,
328 .maps[RTL_IMR_TIMEOUT1] = IMR_TIMEOUT1,
329
330 .maps[RTL_IMR_TXFOVW] = IMR_TXFOVW,
331 .maps[RTL_IMR_PSTIMEOUT] = IMR_PSTIMEOUT,
332 .maps[RTL_IMR_BcnInt] = IMR_BcnInt,
333 .maps[RTL_IMR_RXFOVW] = IMR_RXFOVW,
334 .maps[RTL_IMR_RDU] = IMR_RDU,
335 .maps[RTL_IMR_ATIMEND] = IMR_ATIMEND,
336 .maps[RTL_IMR_BDOK] = IMR_BDOK,
337 .maps[RTL_IMR_MGNTDOK] = IMR_MGNTDOK,
338 .maps[RTL_IMR_TBDER] = IMR_TBDER,
339 .maps[RTL_IMR_HIGHDOK] = IMR_HIGHDOK,
340 .maps[RTL_IMR_TBDOK] = IMR_TBDOK,
341 .maps[RTL_IMR_BKDOK] = IMR_BKDOK,
342 .maps[RTL_IMR_BEDOK] = IMR_BEDOK,
343 .maps[RTL_IMR_VIDOK] = IMR_VIDOK,
344 .maps[RTL_IMR_VODOK] = IMR_VODOK,
345 .maps[RTL_IMR_ROK] = IMR_ROK,
346 .maps[RTL_IBSS_INT_MASKS] = (IMR_BcnInt | IMR_TBDOK | IMR_TBDER),
347
5b62bb5c
LF
348 .maps[RTL_RC_CCK_RATE1M] = DESC92_RATE1M,
349 .maps[RTL_RC_CCK_RATE2M] = DESC92_RATE2M,
350 .maps[RTL_RC_CCK_RATE5_5M] = DESC92_RATE5_5M,
351 .maps[RTL_RC_CCK_RATE11M] = DESC92_RATE11M,
352 .maps[RTL_RC_OFDM_RATE6M] = DESC92_RATE6M,
353 .maps[RTL_RC_OFDM_RATE9M] = DESC92_RATE9M,
354 .maps[RTL_RC_OFDM_RATE12M] = DESC92_RATE12M,
355 .maps[RTL_RC_OFDM_RATE18M] = DESC92_RATE18M,
356 .maps[RTL_RC_OFDM_RATE24M] = DESC92_RATE24M,
357 .maps[RTL_RC_OFDM_RATE36M] = DESC92_RATE36M,
358 .maps[RTL_RC_OFDM_RATE48M] = DESC92_RATE48M,
359 .maps[RTL_RC_OFDM_RATE54M] = DESC92_RATE54M,
360
361 .maps[RTL_RC_HT_RATEMCS7] = DESC92_RATEMCS7,
362 .maps[RTL_RC_HT_RATEMCS15] = DESC92_RATEMCS15,
a7dbd3b5
CL
363};
364
365static struct pci_device_id rtl92de_pci_ids[] __devinitdata = {
366 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8193, rtl92de_hal_cfg)},
367 {RTL_PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x002B, rtl92de_hal_cfg)},
368 {},
369};
370
371MODULE_DEVICE_TABLE(pci, rtl92de_pci_ids);
372
373MODULE_AUTHOR("lizhaoming <chaoming_li@realsil.com.cn>");
374MODULE_AUTHOR("Realtek WlanFAE <wlanfae@realtek.com>");
375MODULE_AUTHOR("Larry Finger <Larry.Finger@lwfinger.net>");
376MODULE_LICENSE("GPL");
377MODULE_DESCRIPTION("Realtek 8192DE 802.11n Dual Mac PCI wireless");
378MODULE_FIRMWARE("rtlwifi/rtl8192defw.bin");
379
380module_param_named(swenc, rtl92de_mod_params.sw_crypto, bool, 0444);
73a253ca 381module_param_named(debug, rtl92de_mod_params.debug, int, 0444);
a7dbd3b5
CL
382module_param_named(ips, rtl92de_mod_params.inactiveps, bool, 0444);
383module_param_named(swlps, rtl92de_mod_params.swctrl_lps, bool, 0444);
384module_param_named(fwlps, rtl92de_mod_params.fwctrl_lps, bool, 0444);
87b6d092
LF
385MODULE_PARM_DESC(swenc, "Set to 1 for software crypto (default 0)\n");
386MODULE_PARM_DESC(ips, "Set to 0 to not use link power save (default 1)\n");
387MODULE_PARM_DESC(swlps, "Set to 1 to use SW control power save (default 0)\n");
388MODULE_PARM_DESC(fwlps, "Set to 1 to use FW control power save (default 1)\n");
73a253ca 389MODULE_PARM_DESC(debug, "Set debug level (0-5) (default 0)");
a7dbd3b5 390
603be388
LF
391static const struct dev_pm_ops rtlwifi_pm_ops = {
392 .suspend = rtl_pci_suspend,
393 .resume = rtl_pci_resume,
394 .freeze = rtl_pci_suspend,
395 .thaw = rtl_pci_resume,
396 .poweroff = rtl_pci_suspend,
397 .restore = rtl_pci_resume,
398};
399
a7dbd3b5
CL
400static struct pci_driver rtl92de_driver = {
401 .name = KBUILD_MODNAME,
402 .id_table = rtl92de_pci_ids,
403 .probe = rtl_pci_probe,
404 .remove = rtl_pci_disconnect,
603be388 405 .driver.pm = &rtlwifi_pm_ops,
a7dbd3b5
CL
406};
407
408/* add global spin lock to solve the problem that
409 * Dul mac register operation on the same time */
410spinlock_t globalmutex_power;
411spinlock_t globalmutex_for_fwdownload;
412spinlock_t globalmutex_for_power_and_efuse;
413
414static int __init rtl92de_module_init(void)
415{
416 int ret = 0;
417
418 spin_lock_init(&globalmutex_power);
419 spin_lock_init(&globalmutex_for_fwdownload);
420 spin_lock_init(&globalmutex_for_power_and_efuse);
421
422 ret = pci_register_driver(&rtl92de_driver);
423 if (ret)
9d833ed7 424 RT_ASSERT(false, "No device found\n");
a7dbd3b5
CL
425 return ret;
426}
427
428static void __exit rtl92de_module_exit(void)
429{
430 pci_unregister_driver(&rtl92de_driver);
431}
432
433module_init(rtl92de_module_init);
434module_exit(rtl92de_module_exit);
This page took 0.105558 seconds and 5 git commands to generate.