rtlwifi: rtl8723ae: Update driver to match 06/28/14 Realtek version
[deliverable/linux.git] / drivers / net / wireless / rtlwifi / rtl8723be / reg.h
CommitLineData
a619d1ab
LF
1/******************************************************************************
2 *
3 * Copyright(c) 2009-2014 Realtek Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * The full GNU General Public License is included in this distribution in the
15 * file called LICENSE.
16 *
17 * Contact Information:
18 * wlanfae <wlanfae@realtek.com>
19 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20 * Hsinchu 300, Taiwan.
21 *
22 * Larry Finger <Larry.Finger@lwfinger.net>
23 *
24 *****************************************************************************/
25
26#ifndef __RTL8723BE_REG_H__
27#define __RTL8723BE_REG_H__
28
29#define TXPKT_BUF_SELECT 0x69
30#define RXPKT_BUF_SELECT 0xA5
31#define DISABLE_TRXPKT_BUF_ACCESS 0x0
32
33#define REG_SYS_ISO_CTRL 0x0000
34#define REG_SYS_FUNC_EN 0x0002
35#define REG_APS_FSMCO 0x0004
36#define REG_SYS_CLKR 0x0008
37#define REG_9346CR 0x000A
38#define REG_EE_VPD 0x000C
39#define REG_AFE_MISC 0x0010
40#define REG_SPS0_CTRL 0x0011
41#define REG_SPS_OCP_CFG 0x0018
42#define REG_RSV_CTRL 0x001C
43#define REG_RF_CTRL 0x001F
44#define REG_LDOA15_CTRL 0x0020
45#define REG_LDOV12D_CTRL 0x0021
46#define REG_LDOHCI12_CTRL 0x0022
47#define REG_LPLDO_CTRL 0x0023
48#define REG_AFE_XTAL_CTRL 0x0024
49/* 1.5v for 8188EE test chip, 1.4v for MP chip */
50#define REG_AFE_LDO_CTRL 0x0027
51#define REG_AFE_PLL_CTRL 0x0028
52#define REG_MAC_PHY_CTRL 0x002c
53#define REG_EFUSE_CTRL 0x0030
54#define REG_EFUSE_TEST 0x0034
55#define REG_PWR_DATA 0x0038
56#define REG_CAL_TIMER 0x003C
57#define REG_ACLK_MON 0x003E
58#define REG_GPIO_MUXCFG 0x0040
59#define REG_GPIO_IO_SEL 0x0042
60#define REG_MAC_PINMUX_CFG 0x0043
61#define REG_GPIO_PIN_CTRL 0x0044
62#define REG_GPIO_INTM 0x0048
63#define REG_LEDCFG0 0x004C
64#define REG_LEDCFG1 0x004D
65#define REG_LEDCFG2 0x004E
66#define REG_LEDCFG3 0x004F
67#define REG_FSIMR 0x0050
68#define REG_FSISR 0x0054
69#define REG_HSIMR 0x0058
70#define REG_HSISR 0x005c
71#define REG_GPIO_PIN_CTRL_2 0x0060
72#define REG_GPIO_IO_SEL_2 0x0062
73#define REG_MULTI_FUNC_CTRL 0x0068
74#define REG_GPIO_OUTPUT 0x006c
75#define REG_AFE_XTAL_CTRL_EXT 0x0078
76#define REG_XCK_OUT_CTRL 0x007c
77#define REG_MCUFWDL 0x0080
78#define REG_WOL_EVENT 0x0081
79#define REG_MCUTSTCFG 0x0084
80
81
82#define REG_HIMR 0x00B0
83#define REG_HISR 0x00B4
84#define REG_HIMRE 0x00B8
85#define REG_HISRE 0x00BC
86
87#define REG_EFUSE_ACCESS 0x00CF
88
89#define REG_BIST_SCAN 0x00D0
90#define REG_BIST_RPT 0x00D4
91#define REG_BIST_ROM_RPT 0x00D8
92#define REG_USB_SIE_INTF 0x00E0
93#define REG_PCIE_MIO_INTF 0x00E4
94#define REG_PCIE_MIO_INTD 0x00E8
95#define REG_HPON_FSM 0x00EC
96#define REG_SYS_CFG 0x00F0
97#define REG_GPIO_OUTSTS 0x00F4
98#define REG_SYS_CFG1 0x00F0
99#define REG_ROM_VERSION 0x00FD
100
101#define REG_CR 0x0100
102#define REG_PBP 0x0104
103#define REG_PKT_BUFF_ACCESS_CTRL 0x0106
104#define REG_TRXDMA_CTRL 0x010C
105#define REG_TRXFF_BNDY 0x0114
106#define REG_TRXFF_STATUS 0x0118
107#define REG_RXFF_PTR 0x011C
108
109#define REG_CPWM 0x012F
110#define REG_FWIMR 0x0130
111#define REG_FWISR 0x0134
112#define REG_PKTBUF_DBG_CTRL 0x0140
113#define REG_PKTBUF_DBG_DATA_L 0x0144
114#define REG_PKTBUF_DBG_DATA_H 0x0148
115#define REG_RXPKTBUF_CTRL (REG_PKTBUF_DBG_CTRL + 2)
116
117#define REG_TC0_CTRL 0x0150
118#define REG_TC1_CTRL 0x0154
119#define REG_TC2_CTRL 0x0158
120#define REG_TC3_CTRL 0x015C
121#define REG_TC4_CTRL 0x0160
122#define REG_TCUNIT_BASE 0x0164
123#define REG_MBIST_START 0x0174
124#define REG_MBIST_DONE 0x0178
125#define REG_MBIST_FAIL 0x017C
126#define REG_32K_CTRL 0x0194
127#define REG_C2HEVT_MSG_NORMAL 0x01A0
128#define REG_C2HEVT_CLEAR 0x01AF
129#define REG_C2HEVT_MSG_TEST 0x01B8
130#define REG_MCUTST_1 0x01c0
131#define REG_FMETHR 0x01C8
132#define REG_HMETFR 0x01CC
133#define REG_HMEBOX_0 0x01D0
134#define REG_HMEBOX_1 0x01D4
135#define REG_HMEBOX_2 0x01D8
136#define REG_HMEBOX_3 0x01DC
137
138#define REG_LLT_INIT 0x01E0
139#define REG_BB_ACCEESS_CTRL 0x01E8
140#define REG_BB_ACCESS_DATA 0x01EC
141
142#define REG_HMEBOX_EXT_0 0x01F0
143#define REG_HMEBOX_EXT_1 0x01F4
144#define REG_HMEBOX_EXT_2 0x01F8
145#define REG_HMEBOX_EXT_3 0x01FC
146
147#define REG_RQPN 0x0200
148#define REG_FIFOPAGE 0x0204
149#define REG_TDECTRL 0x0208
150#define REG_TXDMA_OFFSET_CHK 0x020C
151#define REG_TXDMA_STATUS 0x0210
152#define REG_RQPN_NPQ 0x0214
153
154#define REG_RXDMA_AGG_PG_TH 0x0280
155/* FW shall update this register before FW write RXPKT_RELEASE_POLL to 1 */
156#define REG_FW_UPD_RDPTR 0x0284
157/* Control the RX DMA.*/
158#define REG_RXDMA_CONTROL 0x0286
159/* The number of packets in RXPKTBUF. */
160#define REG_RXPKT_NUM 0x0287
161
162#define REG_PCIE_CTRL_REG 0x0300
163#define REG_INT_MIG 0x0304
164#define REG_BCNQ_DESA 0x0308
165#define REG_HQ_DESA 0x0310
166#define REG_MGQ_DESA 0x0318
167#define REG_VOQ_DESA 0x0320
168#define REG_VIQ_DESA 0x0328
169#define REG_BEQ_DESA 0x0330
170#define REG_BKQ_DESA 0x0338
171#define REG_RX_DESA 0x0340
172
173#define REG_DBI 0x0348
174#define REG_MDIO 0x0354
175#define REG_DBG_SEL 0x0360
176#define REG_PCIE_HRPWM 0x0361
177#define REG_PCIE_HCPWM 0x0363
178#define REG_UART_CTRL 0x0364
179#define REG_WATCH_DOG 0x0368
180#define REG_UART_TX_DESA 0x0370
181#define REG_UART_RX_DESA 0x0378
182
183
184#define REG_HDAQ_DESA_NODEF 0x0000
185#define REG_CMDQ_DESA_NODEF 0x0000
186
187#define REG_VOQ_INFORMATION 0x0400
188#define REG_VIQ_INFORMATION 0x0404
189#define REG_BEQ_INFORMATION 0x0408
190#define REG_BKQ_INFORMATION 0x040C
191#define REG_MGQ_INFORMATION 0x0410
192#define REG_HGQ_INFORMATION 0x0414
193#define REG_BCNQ_INFORMATION 0x0418
194#define REG_TXPKT_EMPTY 0x041A
195
196
197#define REG_CPU_MGQ_INFORMATION 0x041C
198#define REG_FWHW_TXQ_CTRL 0x0420
199#define REG_HWSEQ_CTRL 0x0423
200#define REG_TXPKTBUF_BCNQ_BDNY 0x0424
201#define REG_TXPKTBUF_MGQ_BDNY 0x0425
202#define REG_MULTI_BCNQ_EN 0x0426
203#define REG_MULTI_BCNQ_OFFSET 0x0427
204#define REG_SPEC_SIFS 0x0428
205#define REG_RL 0x042A
206#define REG_DARFRC 0x0430
207#define REG_RARFRC 0x0438
208#define REG_RRSR 0x0440
209#define REG_ARFR0 0x0444
210#define REG_ARFR1 0x0448
211#define REG_ARFR2 0x044C
212#define REG_ARFR3 0x0450
213#define REG_AMPDU_MAX_TIME 0x0456
214#define REG_AGGLEN_LMT 0x0458
215#define REG_AMPDU_MIN_SPACE 0x045C
216#define REG_TXPKTBUF_WMAC_LBK_BF_HD 0x045D
217#define REG_FAST_EDCA_CTRL 0x0460
218#define REG_RD_RESP_PKT_TH 0x0463
219#define REG_INIRTS_RATE_SEL 0x0480
220#define REG_INIDATA_RATE_SEL 0x0484
221#define REG_POWER_STATUS 0x04A4
222#define REG_POWER_STAGE1 0x04B4
223#define REG_POWER_STAGE2 0x04B8
224#define REG_PKT_LIFE_TIME 0x04C0
225#define REG_STBC_SETTING 0x04C4
226#define REG_PROT_MODE_CTRL 0x04C8
227#define REG_BAR_MODE_CTRL 0x04CC
228#define REG_RA_TRY_RATE_AGG_LMT 0x04CF
229#define REG_EARLY_MODE_CONTROL 0x04D0
230#define REG_NQOS_SEQ 0x04DC
231#define REG_QOS_SEQ 0x04DE
232#define REG_NEED_CPU_HANDLE 0x04E0
233#define REG_PKT_LOSE_RPT 0x04E1
234#define REG_PTCL_ERR_STATUS 0x04E2
235#define REG_TX_RPT_CTRL 0x04EC
236#define REG_TX_RPT_TIME 0x04F0
237#define REG_DUMMY 0x04FC
238
239#define REG_EDCA_VO_PARAM 0x0500
240#define REG_EDCA_VI_PARAM 0x0504
241#define REG_EDCA_BE_PARAM 0x0508
242#define REG_EDCA_BK_PARAM 0x050C
243#define REG_BCNTCFG 0x0510
244#define REG_PIFS 0x0512
245#define REG_RDG_PIFS 0x0513
246#define REG_SIFS_CTX 0x0514
247#define REG_SIFS_TRX 0x0516
248#define REG_AGGR_BREAK_TIME 0x051A
249#define REG_SLOT 0x051B
250#define REG_TX_PTCL_CTRL 0x0520
251#define REG_TXPAUSE 0x0522
252#define REG_DIS_TXREQ_CLR 0x0523
253#define REG_RD_CTRL 0x0524
254#define REG_TBTT_PROHIBIT 0x0540
255#define REG_RD_NAV_NXT 0x0544
256#define REG_NAV_PROT_LEN 0x0546
257#define REG_BCN_CTRL 0x0550
258#define REG_USTIME_TSF 0x0551
259#define REG_MBID_NUM 0x0552
260#define REG_DUAL_TSF_RST 0x0553
261#define REG_BCN_INTERVAL 0x0554
262#define REG_MBSSID_BCN_SPACE 0x0554
263#define REG_DRVERLYINT 0x0558
264#define REG_BCNDMATIM 0x0559
265#define REG_ATIMWND 0x055A
266#define REG_BCN_MAX_ERR 0x055D
267#define REG_RXTSF_OFFSET_CCK 0x055E
268#define REG_RXTSF_OFFSET_OFDM 0x055F
269#define REG_TSFTR 0x0560
270#define REG_INIT_TSFTR 0x0564
271#define REG_SECONDARY_CCA_CTRL 0x0577
272#define REG_PSTIMER 0x0580
273#define REG_TIMER0 0x0584
274#define REG_TIMER1 0x0588
275#define REG_ACMHWCTRL 0x05C0
276#define REG_ACMRSTCTRL 0x05C1
277#define REG_ACMAVG 0x05C2
278#define REG_VO_ADMTIME 0x05C4
279#define REG_VI_ADMTIME 0x05C6
280#define REG_BE_ADMTIME 0x05C8
281#define REG_EDCA_RANDOM_GEN 0x05CC
282#define REG_SCH_TXCMD 0x05D0
283
284#define REG_APSD_CTRL 0x0600
285#define REG_BWOPMODE 0x0603
286#define REG_TCR 0x0604
287#define REG_RCR 0x0608
288#define REG_RX_PKT_LIMIT 0x060C
289#define REG_RX_DLK_TIME 0x060D
290#define REG_RX_DRVINFO_SZ 0x060F
291
292#define REG_MACID 0x0610
293#define REG_BSSID 0x0618
294#define REG_MAR 0x0620
295#define REG_MBIDCAMCFG 0x0628
296
297#define REG_USTIME_EDCA 0x0638
298#define REG_MAC_SPEC_SIFS 0x063A
299#define REG_RESP_SIFS_CCK 0x063C
300#define REG_RESP_SIFS_OFDM 0x063E
301#define REG_ACKTO 0x0640
302#define REG_CTS2TO 0x0641
303#define REG_EIFS 0x0642
304
305#define REG_NAV_CTRL 0x0650
306#define REG_BACAMCMD 0x0654
307#define REG_BACAMCONTENT 0x0658
308#define REG_LBDLY 0x0660
309#define REG_FWDLY 0x0661
310#define REG_RXERR_RPT 0x0664
311#define REG_TRXPTCL_CTL 0x0668
312
313#define REG_CAMCMD 0x0670
314#define REG_CAMWRITE 0x0674
315#define REG_CAMREAD 0x0678
316#define REG_CAMDBG 0x067C
317#define REG_SECCFG 0x0680
318
319#define REG_WOW_CTRL 0x0690
320#define REG_PSSTATUS 0x0691
321#define REG_PS_RX_INFO 0x0692
322#define REG_UAPSD_TID 0x0693
323#define REG_LPNAV_CTRL 0x0694
324#define REG_WKFMCAM_NUM 0x0698
325#define REG_WKFMCAM_RWD 0x069C
326#define REG_RXFLTMAP0 0x06A0
327#define REG_RXFLTMAP1 0x06A2
328#define REG_RXFLTMAP2 0x06A4
329#define REG_BCN_PSR_RPT 0x06A8
330#define REG_CALB32K_CTRL 0x06AC
331#define REG_PKT_MON_CTRL 0x06B4
332#define REG_BT_COEX_TABLE 0x06C0
333#define REG_WMAC_RESP_TXINFO 0x06D8
334
335#define REG_USB_INFO 0xFE17
336#define REG_USB_SPECIAL_OPTION 0xFE55
337#define REG_USB_DMA_AGG_TO 0xFE5B
338#define REG_USB_AGG_TO 0xFE5C
339#define REG_USB_AGG_TH 0xFE5D
340
341#define REG_TEST_USB_TXQS 0xFE48
342#define REG_TEST_SIE_VID 0xFE60
343#define REG_TEST_SIE_PID 0xFE62
344#define REG_TEST_SIE_OPTIONAL 0xFE64
345#define REG_TEST_SIE_CHIRP_K 0xFE65
346#define REG_TEST_SIE_PHY 0xFE66
347#define REG_TEST_SIE_MAC_ADDR 0xFE70
348#define REG_TEST_SIE_STRING 0xFE80
349
350#define REG_NORMAL_SIE_VID 0xFE60
351#define REG_NORMAL_SIE_PID 0xFE62
352#define REG_NORMAL_SIE_OPTIONAL 0xFE64
353#define REG_NORMAL_SIE_EP 0xFE65
354#define REG_NORMAL_SIE_PHY 0xFE68
355#define REG_NORMAL_SIE_MAC_ADDR 0xFE70
356#define REG_NORMAL_SIE_STRING 0xFE80
357
358#define CR9346 REG_9346CR
359#define MSR (REG_CR + 2)
360#define ISR REG_HISR
361#define TSFR REG_TSFTR
362
363#define MACIDR0 REG_MACID
364#define MACIDR4 (REG_MACID + 4)
365
366#define PBP REG_PBP
367
368#define IDR0 MACIDR0
369#define IDR4 MACIDR4
370
371#define UNUSED_REGISTER 0x1BF
372#define DCAM UNUSED_REGISTER
373#define PSR UNUSED_REGISTER
374#define BBADDR UNUSED_REGISTER
375#define PHYDATAR UNUSED_REGISTER
376
377#define INVALID_BBRF_VALUE 0x12345678
378
379#define MAX_MSS_DENSITY_2T 0x13
380#define MAX_MSS_DENSITY_1T 0x0A
381
382#define CMDEEPROM_EN BIT(5)
383#define CMDEEPROM_SEL BIT(4)
384#define CMD9346CR_9356SEL BIT(4)
385#define AUTOLOAD_EEPROM (CMDEEPROM_EN | CMDEEPROM_SEL)
386#define AUTOLOAD_EFUSE CMDEEPROM_EN
387
388#define GPIOSEL_GPIO 0
389#define GPIOSEL_ENBT BIT(5)
390
391#define GPIO_IN REG_GPIO_PIN_CTRL
392#define GPIO_OUT (REG_GPIO_PIN_CTRL + 1)
393#define GPIO_IO_SEL (REG_GPIO_PIN_CTRL + 2)
394#define GPIO_MOD (REG_GPIO_PIN_CTRL + 3)
395
396/* 8723/8188E Host System Interrupt Mask Register (offset 0x58, 32 byte) */
397#define HSIMR_GPIO12_0_INT_EN BIT(0)
398#define HSIMR_SPS_OCP_INT_EN BIT(5)
399#define HSIMR_RON_INT_EN BIT(6)
400#define HSIMR_PDN_INT_EN BIT(7)
401#define HSIMR_GPIO9_INT_EN BIT(25)
402
403/* 8723/8188E Host System Interrupt Status Register (offset 0x5C, 32 byte) */
404
405#define HSISR_GPIO12_0_INT BIT(0)
406#define HSISR_SPS_OCP_INT BIT(5)
407#define HSISR_RON_INT_EN BIT(6)
408#define HSISR_PDNINT BIT(7)
409#define HSISR_GPIO9_INT BIT(25)
410
411#define MSR_NOLINK 0x00
412#define MSR_ADHOC 0x01
413#define MSR_INFRA 0x02
414#define MSR_AP 0x03
e5c3ef36 415#define MSR_MASK 0x03
a619d1ab
LF
416
417#define RRSR_RSC_OFFSET 21
418#define RRSR_SHORT_OFFSET 23
419#define RRSR_RSC_BW_40M 0x600000
420#define RRSR_RSC_UPSUBCHNL 0x400000
421#define RRSR_RSC_LOWSUBCHNL 0x200000
422#define RRSR_SHORT 0x800000
423#define RRSR_1M BIT(0)
424#define RRSR_2M BIT(1)
425#define RRSR_5_5M BIT(2)
426#define RRSR_11M BIT(3)
427#define RRSR_6M BIT(4)
428#define RRSR_9M BIT(5)
429#define RRSR_12M BIT(6)
430#define RRSR_18M BIT(7)
431#define RRSR_24M BIT(8)
432#define RRSR_36M BIT(9)
433#define RRSR_48M BIT(10)
434#define RRSR_54M BIT(11)
435#define RRSR_MCS0 BIT(12)
436#define RRSR_MCS1 BIT(13)
437#define RRSR_MCS2 BIT(14)
438#define RRSR_MCS3 BIT(15)
439#define RRSR_MCS4 BIT(16)
440#define RRSR_MCS5 BIT(17)
441#define RRSR_MCS6 BIT(18)
442#define RRSR_MCS7 BIT(19)
443#define BRSR_ACKSHORTPMB BIT(23)
444
445#define RATR_1M 0x00000001
446#define RATR_2M 0x00000002
447#define RATR_55M 0x00000004
448#define RATR_11M 0x00000008
449#define RATR_6M 0x00000010
450#define RATR_9M 0x00000020
451#define RATR_12M 0x00000040
452#define RATR_18M 0x00000080
453#define RATR_24M 0x00000100
454#define RATR_36M 0x00000200
455#define RATR_48M 0x00000400
456#define RATR_54M 0x00000800
457#define RATR_MCS0 0x00001000
458#define RATR_MCS1 0x00002000
459#define RATR_MCS2 0x00004000
460#define RATR_MCS3 0x00008000
461#define RATR_MCS4 0x00010000
462#define RATR_MCS5 0x00020000
463#define RATR_MCS6 0x00040000
464#define RATR_MCS7 0x00080000
465#define RATR_MCS8 0x00100000
466#define RATR_MCS9 0x00200000
467#define RATR_MCS10 0x00400000
468#define RATR_MCS11 0x00800000
469#define RATR_MCS12 0x01000000
470#define RATR_MCS13 0x02000000
471#define RATR_MCS14 0x04000000
472#define RATR_MCS15 0x08000000
473
474#define RATE_1M BIT(0)
475#define RATE_2M BIT(1)
476#define RATE_5_5M BIT(2)
477#define RATE_11M BIT(3)
478#define RATE_6M BIT(4)
479#define RATE_9M BIT(5)
480#define RATE_12M BIT(6)
481#define RATE_18M BIT(7)
482#define RATE_24M BIT(8)
483#define RATE_36M BIT(9)
484#define RATE_48M BIT(10)
485#define RATE_54M BIT(11)
486#define RATE_MCS0 BIT(12)
487#define RATE_MCS1 BIT(13)
488#define RATE_MCS2 BIT(14)
489#define RATE_MCS3 BIT(15)
490#define RATE_MCS4 BIT(16)
491#define RATE_MCS5 BIT(17)
492#define RATE_MCS6 BIT(18)
493#define RATE_MCS7 BIT(19)
494#define RATE_MCS8 BIT(20)
495#define RATE_MCS9 BIT(21)
496#define RATE_MCS10 BIT(22)
497#define RATE_MCS11 BIT(23)
498#define RATE_MCS12 BIT(24)
499#define RATE_MCS13 BIT(25)
500#define RATE_MCS14 BIT(26)
501#define RATE_MCS15 BIT(27)
502
503#define RATE_ALL_CCK (RATR_1M | RATR_2M | RATR_55M | RATR_11M)
504#define RATE_ALL_OFDM_AG (RATR_6M | RATR_9M | RATR_12M | RATR_18M |\
505 RATR_24M | RATR_36M | RATR_48M | RATR_54M)
506#define RATE_ALL_OFDM_1SS (RATR_MCS0 | RATR_MCS1 | RATR_MCS2 |\
507 RATR_MCS3 | RATR_MCS4 | RATR_MCS5 |\
508 RATR_MCS6 | RATR_MCS7)
509#define RATE_ALL_OFDM_2SS (RATR_MCS8 | RATR_MCS9 | RATR_MCS10 |\
510 RATR_MCS11 | RATR_MCS12 | RATR_MCS13 |\
511 RATR_MCS14 | RATR_MCS15)
512
513#define BW_OPMODE_20MHZ BIT(2)
514#define BW_OPMODE_5G BIT(1)
515#define BW_OPMODE_11J BIT(0)
516
517#define CAM_VALID BIT(15)
518#define CAM_NOTVALID 0x0000
519#define CAM_USEDK BIT(5)
520
521#define CAM_NONE 0x0
522#define CAM_WEP40 0x01
523#define CAM_TKIP 0x02
524#define CAM_AES 0x04
525#define CAM_WEP104 0x05
526
527#define TOTAL_CAM_ENTRY 32
528#define HALF_CAM_ENTRY 16
529
530#define CAM_WRITE BIT(16)
531#define CAM_READ 0x00000000
532#define CAM_POLLINIG BIT(31)
533
534#define SCR_USEDK 0x01
535#define SCR_TXSEC_ENABLE 0x02
536#define SCR_RXSEC_ENABLE 0x04
537
538#define WOW_PMEN BIT(0)
539#define WOW_WOMEN BIT(1)
540#define WOW_MAGIC BIT(2)
541#define WOW_UWF BIT(3)
542
543/*********************************************
544* 8723BE IMR/ISR bits
545**********************************************/
546#define IMR_DISABLED 0x0
547/* IMR DW0(0x0060-0063) Bit 0-31 */
548#define IMR_TXCCK BIT(30) /* TXRPT interrupt when
549 * CCX bit of the packet is set
550 */
551#define IMR_PSTIMEOUT BIT(29) /* Power Save Time Out Interrupt */
552#define IMR_GTINT4 BIT(28) /* When GTIMER4 expires,
553 * this bit is set to 1
554 */
555#define IMR_GTINT3 BIT(27) /* When GTIMER3 expires,
556 * this bit is set to 1
557 */
558#define IMR_TBDER BIT(26) /* Transmit Beacon0 Error */
559#define IMR_TBDOK BIT(25) /* Transmit Beacon0 OK */
560#define IMR_TSF_BIT32_TOGGLE BIT(24) /* TSF Timer BIT32 toggle
561 * indication interrupt
562 */
563#define IMR_BCNDMAINT0 BIT(20) /* Beacon DMA Interrupt 0 */
564#define IMR_BCNDOK0 BIT(16) /* Beacon Queue DMA OK0 */
565#define IMR_HSISR_IND_ON_INT BIT(15) /* HSISR Indicator (HSIMR & HSISR is
566 * true, this bit is set to 1)
567 */
568#define IMR_BCNDMAINT_E BIT(14) /* Beacon DMA Interrupt
569 * Extension for Win7
570 */
571#define IMR_ATIMEND BIT(12) /* CTWidnow End or ATIM Window End */
572#define IMR_HISR1_IND_INT BIT(11) /* HISR1 Indicator (HISR1 & HIMR1 is
573 * true, this bit is set to 1)
574 */
575#define IMR_C2HCMD BIT(10) /* CPU to Host Command INT Status,
576 * Write 1 clear
577 */
578#define IMR_CPWM2 BIT(9) /* CPU power Mode exchange INT Status,
579 * Write 1 clear
580 */
581#define IMR_CPWM BIT(8) /* CPU power Mode exchange INT Status,
582 * Write 1 clear
583 */
584#define IMR_HIGHDOK BIT(7) /* High Queue DMA OK */
585#define IMR_MGNTDOK BIT(6) /* Management Queue DMA OK */
586#define IMR_BKDOK BIT(5) /* AC_BK DMA OK */
587#define IMR_BEDOK BIT(4) /* AC_BE DMA OK */
588#define IMR_VIDOK BIT(3) /* AC_VI DMA OK */
589#define IMR_VODOK BIT(2) /* AC_VO DMA OK */
590#define IMR_RDU BIT(1) /* Rx Descriptor Unavailable */
591#define IMR_ROK BIT(0) /* Receive DMA OK */
592
593/* IMR DW1(0x00B4-00B7) Bit 0-31 */
594#define IMR_BCNDMAINT7 BIT(27) /* Beacon DMA Interrupt 7 */
595#define IMR_BCNDMAINT6 BIT(26) /* Beacon DMA Interrupt 6 */
596#define IMR_BCNDMAINT5 BIT(25) /* Beacon DMA Interrupt 5 */
597#define IMR_BCNDMAINT4 BIT(24) /* Beacon DMA Interrupt 4 */
598#define IMR_BCNDMAINT3 BIT(23) /* Beacon DMA Interrupt 3 */
599#define IMR_BCNDMAINT2 BIT(22) /* Beacon DMA Interrupt 2 */
600#define IMR_BCNDMAINT1 BIT(21) /* Beacon DMA Interrupt 1 */
601#define IMR_BCNDOK7 BIT(20) /* Beacon Queue DMA OK Interrup 7 */
602#define IMR_BCNDOK6 BIT(19) /* Beacon Queue DMA OK Interrup 6 */
603#define IMR_BCNDOK5 BIT(18) /* Beacon Queue DMA OK Interrup 5 */
604#define IMR_BCNDOK4 BIT(17) /* Beacon Queue DMA OK Interrup 4 */
605#define IMR_BCNDOK3 BIT(16) /* Beacon Queue DMA OK Interrup 3 */
606#define IMR_BCNDOK2 BIT(15) /* Beacon Queue DMA OK Interrup 2 */
607#define IMR_BCNDOK1 BIT(14) /* Beacon Queue DMA OK Interrup 1 */
608#define IMR_ATIMEND_E BIT(13) /* ATIM Window End Extension for Win7 */
609#define IMR_TXERR BIT(11) /* Tx Error Flag Interrupt Status,
610 * write 1 clear.
611 */
612#define IMR_RXERR BIT(10) /* Rx Error Flag INT Status,
613 * Write 1 clear
614 */
615#define IMR_TXFOVW BIT(9) /* Transmit FIFO Overflow */
616#define IMR_RXFOVW BIT(8) /* Receive FIFO Overflow */
617
618#define HWSET_MAX_SIZE 512
619#define EFUSE_MAX_SECTION 64
620#define EFUSE_REAL_CONTENT_LEN 256
621#define EFUSE_OOB_PROTECT_BYTES 18 /* PG data exclude header,
622 * dummy 7 bytes frome CP test
623 * and reserved 1byte.
624 */
625
626#define EEPROM_DEFAULT_TSSI 0x0
627#define EEPROM_DEFAULT_TXPOWERDIFF 0x0
628#define EEPROM_DEFAULT_CRYSTALCAP 0x5
629#define EEPROM_DEFAULT_BOARDTYPE 0x02
630#define EEPROM_DEFAULT_TXPOWER 0x1010
631#define EEPROM_DEFAULT_HT2T_TXPWR 0x10
632
633#define EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF 0x3
634#define EEPROM_DEFAULT_THERMALMETER 0x18
635#define EEPROM_DEFAULT_ANTTXPOWERDIFF 0x0
636#define EEPROM_DEFAULT_TXPWDIFF_CRYSTALCAP 0x5
637#define EEPROM_DEFAULT_TXPOWERLEVEL 0x22
638#define EEPROM_DEFAULT_HT40_2SDIFF 0x0
639#define EEPROM_DEFAULT_HT20_DIFF 2
640#define EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF 0x3
641#define EEPROM_DEFAULT_HT40_PWRMAXOFFSET 0
642#define EEPROM_DEFAULT_HT20_PWRMAXOFFSET 0
643
644#define RF_OPTION1 0x79
645#define RF_OPTION2 0x7A
646#define RF_OPTION3 0x7B
647#define RF_OPTION4 0xC3
648
649#define EEPROM_DEFAULT_PID 0x1234
650#define EEPROM_DEFAULT_VID 0x5678
651#define EEPROM_DEFAULT_CUSTOMERID 0xAB
652#define EEPROM_DEFAULT_SUBCUSTOMERID 0xCD
653#define EEPROM_DEFAULT_VERSION 0
654
655#define EEPROM_CHANNEL_PLAN_FCC 0x0
656#define EEPROM_CHANNEL_PLAN_IC 0x1
657#define EEPROM_CHANNEL_PLAN_ETSI 0x2
658#define EEPROM_CHANNEL_PLAN_SPAIN 0x3
659#define EEPROM_CHANNEL_PLAN_FRANCE 0x4
660#define EEPROM_CHANNEL_PLAN_MKK 0x5
661#define EEPROM_CHANNEL_PLAN_MKK1 0x6
662#define EEPROM_CHANNEL_PLAN_ISRAEL 0x7
663#define EEPROM_CHANNEL_PLAN_TELEC 0x8
664#define EEPROM_CHANNEL_PLAN_GLOBAL_DOMAIN 0x9
665#define EEPROM_CHANNEL_PLAN_WORLD_WIDE_13 0xA
666#define EEPROM_CHANNEL_PLAN_NCC 0xB
667#define EEPROM_CHANNEL_PLAN_BY_HW_MASK 0x80
668
669#define EEPROM_CID_DEFAULT 0x0
670#define EEPROM_CID_TOSHIBA 0x4
671#define EEPROM_CID_CCX 0x10
672#define EEPROM_CID_QMI 0x0D
673#define EEPROM_CID_WHQL 0xFE
674
675#define RTL8723BE_EEPROM_ID 0x8129
676
677#define EEPROM_HPON 0x02
678#define EEPROM_CLK 0x06
679#define EEPROM_TESTR 0x08
680
681
682#define EEPROM_TXPOWERCCK 0x10
683#define EEPROM_TXPOWERHT40_1S 0x16
684#define EEPROM_TXPOWERHT20DIFF 0x1B
685#define EEPROM_TXPOWER_OFDMDIFF 0x1B
686
687
688
689#define EEPROM_TX_PWR_INX 0x10
690
691#define EEPROM_CHANNELPLAN 0xB8
692#define EEPROM_XTAL_8723BE 0xB9
693#define EEPROM_THERMAL_METER_88E 0xBA
694#define EEPROM_IQK_LCK_88E 0xBB
695
696#define EEPROM_RF_BOARD_OPTION_88E 0xC1
697#define EEPROM_RF_FEATURE_OPTION_88E 0xC2
698#define EEPROM_RF_BT_SETTING_88E 0xC3
699#define EEPROM_VERSION 0xC4
700#define EEPROM_CUSTOMER_ID 0xC5
701#define EEPROM_RF_ANTENNA_OPT_88E 0xC9
702
703#define EEPROM_MAC_ADDR 0xD0
704#define EEPROM_VID 0xD6
705#define EEPROM_DID 0xD8
706#define EEPROM_SVID 0xDA
707#define EEPROM_SMID 0xDC
708
709#define STOPBECON BIT(6)
710#define STOPHIGHT BIT(5)
711#define STOPMGT BIT(4)
712#define STOPVO BIT(3)
713#define STOPVI BIT(2)
714#define STOPBE BIT(1)
715#define STOPBK BIT(0)
716
717#define RCR_APPFCS BIT(31)
718#define RCR_APP_MIC BIT(30)
719#define RCR_APP_ICV BIT(29)
720#define RCR_APP_PHYST_RXFF BIT(28)
721#define RCR_APP_BA_SSN BIT(27)
722#define RCR_ENMBID BIT(24)
723#define RCR_LSIGEN BIT(23)
724#define RCR_MFBEN BIT(22)
725#define RCR_HTC_LOC_CTRL BIT(14)
726#define RCR_AMF BIT(13)
727#define RCR_ACF BIT(12)
728#define RCR_ADF BIT(11)
729#define RCR_AICV BIT(9)
730#define RCR_ACRC32 BIT(8)
731#define RCR_CBSSID_BCN BIT(7)
732#define RCR_CBSSID_DATA BIT(6)
733#define RCR_CBSSID RCR_CBSSID_DATA
734#define RCR_APWRMGT BIT(5)
735#define RCR_ADD3 BIT(4)
736#define RCR_AB BIT(3)
737#define RCR_AM BIT(2)
738#define RCR_APM BIT(1)
739#define RCR_AAP BIT(0)
740#define RCR_MXDMA_OFFSET 8
741#define RCR_FIFO_OFFSET 13
742
743#define RSV_CTRL 0x001C
744#define RD_CTRL 0x0524
745
746#define REG_USB_INFO 0xFE17
747#define REG_USB_SPECIAL_OPTION 0xFE55
748#define REG_USB_DMA_AGG_TO 0xFE5B
749#define REG_USB_AGG_TO 0xFE5C
750#define REG_USB_AGG_TH 0xFE5D
751
752#define REG_USB_VID 0xFE60
753#define REG_USB_PID 0xFE62
754#define REG_USB_OPTIONAL 0xFE64
755#define REG_USB_CHIRP_K 0xFE65
756#define REG_USB_PHY 0xFE66
757#define REG_USB_MAC_ADDR 0xFE70
758#define REG_USB_HRPWM 0xFE58
759#define REG_USB_HCPWM 0xFE57
760
761#define SW18_FPWM BIT(3)
762
763#define ISO_MD2PP BIT(0)
764#define ISO_UA2USB BIT(1)
765#define ISO_UD2CORE BIT(2)
766#define ISO_PA2PCIE BIT(3)
767#define ISO_PD2CORE BIT(4)
768#define ISO_IP2MAC BIT(5)
769#define ISO_DIOP BIT(6)
770#define ISO_DIOE BIT(7)
771#define ISO_EB2CORE BIT(8)
772#define ISO_DIOR BIT(9)
773
774#define PWC_EV25V BIT(14)
775#define PWC_EV12V BIT(15)
776
777#define FEN_BBRSTB BIT(0)
778#define FEN_BB_GLB_RSTN BIT(1)
779#define FEN_USBA BIT(2)
780#define FEN_UPLL BIT(3)
781#define FEN_USBD BIT(4)
782#define FEN_DIO_PCIE BIT(5)
783#define FEN_PCIEA BIT(6)
784#define FEN_PPLL BIT(7)
785#define FEN_PCIED BIT(8)
786#define FEN_DIOE BIT(9)
787#define FEN_CPUEN BIT(10)
788#define FEN_DCORE BIT(11)
789#define FEN_ELDR BIT(12)
790#define FEN_DIO_RF BIT(13)
791#define FEN_HWPDN BIT(14)
792#define FEN_MREGEN BIT(15)
793
794#define PFM_LDALL BIT(0)
795#define PFM_ALDN BIT(1)
796#define PFM_LDKP BIT(2)
797#define PFM_WOWL BIT(3)
798#define ENPDN BIT(4)
799#define PDN_PL BIT(5)
800#define APFM_ONMAC BIT(8)
801#define APFM_OFF BIT(9)
802#define APFM_RSM BIT(10)
803#define AFSM_HSUS BIT(11)
804#define AFSM_PCIE BIT(12)
805#define APDM_MAC BIT(13)
806#define APDM_HOST BIT(14)
807#define APDM_HPDN BIT(15)
808#define RDY_MACON BIT(16)
809#define SUS_HOST BIT(17)
810#define ROP_ALD BIT(20)
811#define ROP_PWR BIT(21)
812#define ROP_SPS BIT(22)
813#define SOP_MRST BIT(25)
814#define SOP_FUSE BIT(26)
815#define SOP_ABG BIT(27)
816#define SOP_AMB BIT(28)
817#define SOP_RCK BIT(29)
818#define SOP_A8M BIT(30)
819#define XOP_BTCK BIT(31)
820
821#define ANAD16V_EN BIT(0)
822#define ANA8M BIT(1)
823#define MACSLP BIT(4)
824#define LOADER_CLK_EN BIT(5)
825#define _80M_SSC_DIS BIT(7)
826#define _80M_SSC_EN_HO BIT(8)
827#define PHY_SSC_RSTB BIT(9)
828#define SEC_CLK_EN BIT(10)
829#define MAC_CLK_EN BIT(11)
830#define SYS_CLK_EN BIT(12)
831#define RING_CLK_EN BIT(13)
832
833#define BOOT_FROM_EEPROM BIT(4)
834#define EEPROM_EN BIT(5)
835
836#define AFE_BGEN BIT(0)
837#define AFE_MBEN BIT(1)
838#define MAC_ID_EN BIT(7)
839
840#define WLOCK_ALL BIT(0)
841#define WLOCK_00 BIT(1)
842#define WLOCK_04 BIT(2)
843#define WLOCK_08 BIT(3)
844#define WLOCK_40 BIT(4)
845#define R_DIS_PRST_0 BIT(5)
846#define R_DIS_PRST_1 BIT(6)
847#define LOCK_ALL_EN BIT(7)
848
849#define RF_EN BIT(0)
850#define RF_RSTB BIT(1)
851#define RF_SDMRSTB BIT(2)
852
853#define LDA15_EN BIT(0)
854#define LDA15_STBY BIT(1)
855#define LDA15_OBUF BIT(2)
856#define LDA15_REG_VOS BIT(3)
857#define _LDA15_VOADJ(x) (((x) & 0x7) << 4)
858
859#define LDV12_EN BIT(0)
860#define LDV12_SDBY BIT(1)
861#define LPLDO_HSM BIT(2)
862#define LPLDO_LSM_DIS BIT(3)
863#define _LDV12_VADJ(x) (((x) & 0xF) << 4)
864
865#define XTAL_EN BIT(0)
866#define XTAL_BSEL BIT(1)
867#define _XTAL_BOSC(x) (((x) & 0x3) << 2)
868#define _XTAL_CADJ(x) (((x) & 0xF) << 4)
869#define XTAL_GATE_USB BIT(8)
870#define _XTAL_USB_DRV(x) (((x) & 0x3) << 9)
871#define XTAL_GATE_AFE BIT(11)
872#define _XTAL_AFE_DRV(x) (((x) & 0x3) << 12)
873#define XTAL_RF_GATE BIT(14)
874#define _XTAL_RF_DRV(x) (((x) & 0x3) << 15)
875#define XTAL_GATE_DIG BIT(17)
876#define _XTAL_DIG_DRV(x) (((x) & 0x3) << 18)
877#define XTAL_BT_GATE BIT(20)
878#define _XTAL_BT_DRV(x) (((x) & 0x3) << 21)
879#define _XTAL_GPIO(x) (((x) & 0x7) << 23)
880
881#define CKDLY_AFE BIT(26)
882#define CKDLY_USB BIT(27)
883#define CKDLY_DIG BIT(28)
884#define CKDLY_BT BIT(29)
885
886#define APLL_EN BIT(0)
887#define APLL_320_EN BIT(1)
888#define APLL_FREF_SEL BIT(2)
889#define APLL_EDGE_SEL BIT(3)
890#define APLL_WDOGB BIT(4)
891#define APLL_LPFEN BIT(5)
892
893#define APLL_REF_CLK_13MHZ 0x1
894#define APLL_REF_CLK_19_2MHZ 0x2
895#define APLL_REF_CLK_20MHZ 0x3
896#define APLL_REF_CLK_25MHZ 0x4
897#define APLL_REF_CLK_26MHZ 0x5
898#define APLL_REF_CLK_38_4MHZ 0x6
899#define APLL_REF_CLK_40MHZ 0x7
900
901#define APLL_320EN BIT(14)
902#define APLL_80EN BIT(15)
903#define APLL_1MEN BIT(24)
904
905#define ALD_EN BIT(18)
906#define EF_PD BIT(19)
907#define EF_FLAG BIT(31)
908
909#define EF_TRPT BIT(7)
910#define LDOE25_EN BIT(31)
911
912#define RSM_EN BIT(0)
913#define TIMER_EN BIT(4)
914
915#define TRSW0EN BIT(2)
916#define TRSW1EN BIT(3)
917#define EROM_EN BIT(4)
918#define ENBT BIT(5)
919#define ENUART BIT(8)
920#define UART_910 BIT(9)
921#define ENPMAC BIT(10)
922#define SIC_SWRST BIT(11)
923#define ENSIC BIT(12)
924#define SIC_23 BIT(13)
925#define ENHDP BIT(14)
926#define SIC_LBK BIT(15)
927
928#define LED0PL BIT(4)
929#define LED1PL BIT(12)
930#define LED0DIS BIT(7)
931
932#define MCUFWDL_EN BIT(0)
933#define MCUFWDL_RDY BIT(1)
934#define FWDL_CHKSUM_RPT BIT(2)
935#define MACINI_RDY BIT(3)
936#define BBINI_RDY BIT(4)
937#define RFINI_RDY BIT(5)
938#define WINTINI_RDY BIT(6)
939#define CPRST BIT(23)
940
941#define XCLK_VLD BIT(0)
942#define ACLK_VLD BIT(1)
943#define UCLK_VLD BIT(2)
944#define PCLK_VLD BIT(3)
945#define PCIRSTB BIT(4)
946#define V15_VLD BIT(5)
947#define TRP_B15V_EN BIT(7)
948#define SIC_IDLE BIT(8)
949#define BD_MAC2 BIT(9)
950#define BD_MAC1 BIT(10)
951#define IC_MACPHY_MODE BIT(11)
952#define VENDOR_ID BIT(19)
953#define PAD_HWPD_IDN BIT(22)
954#define TRP_VAUX_EN BIT(23)
955#define TRP_BT_EN BIT(24)
956#define BD_PKG_SEL BIT(25)
957#define BD_HCI_SEL BIT(26)
958#define TYPE_ID BIT(27)
959
960#define CHIP_VER_RTL_MASK 0xF000
961#define CHIP_VER_RTL_SHIFT 12
962
963#define REG_LBMODE (REG_CR + 3)
964
965#define HCI_TXDMA_EN BIT(0)
966#define HCI_RXDMA_EN BIT(1)
967#define TXDMA_EN BIT(2)
968#define RXDMA_EN BIT(3)
969#define PROTOCOL_EN BIT(4)
970#define SCHEDULE_EN BIT(5)
971#define MACTXEN BIT(6)
972#define MACRXEN BIT(7)
973#define ENSWBCN BIT(8)
974#define ENSEC BIT(9)
975
976#define _NETTYPE(x) (((x) & 0x3) << 16)
977#define MASK_NETTYPE 0x30000
978#define NT_NO_LINK 0x0
979#define NT_LINK_AD_HOC 0x1
980#define NT_LINK_AP 0x2
981#define NT_AS_AP 0x3
982
983#define _LBMODE(x) (((x) & 0xF) << 24)
984#define MASK_LBMODE 0xF000000
985#define LOOPBACK_NORMAL 0x0
986#define LOOPBACK_IMMEDIATELY 0xB
987#define LOOPBACK_MAC_DELAY 0x3
988#define LOOPBACK_PHY 0x1
989#define LOOPBACK_DMA 0x7
990
991#define GET_RX_PAGE_SIZE(value) ((value) & 0xF)
992#define GET_TX_PAGE_SIZE(value) (((value) & 0xF0) >> 4)
993#define _PSRX_MASK 0xF
994#define _PSTX_MASK 0xF0
995#define _PSRX(x) (x)
996#define _PSTX(x) ((x) << 4)
997
998#define PBP_64 0x0
999#define PBP_128 0x1
1000#define PBP_256 0x2
1001#define PBP_512 0x3
1002#define PBP_1024 0x4
1003
1004#define RXDMA_ARBBW_EN BIT(0)
1005#define RXSHFT_EN BIT(1)
1006#define RXDMA_AGG_EN BIT(2)
1007#define QS_VO_QUEUE BIT(8)
1008#define QS_VI_QUEUE BIT(9)
1009#define QS_BE_QUEUE BIT(10)
1010#define QS_BK_QUEUE BIT(11)
1011#define QS_MANAGER_QUEUE BIT(12)
1012#define QS_HIGH_QUEUE BIT(13)
1013
1014#define HQSEL_VOQ BIT(0)
1015#define HQSEL_VIQ BIT(1)
1016#define HQSEL_BEQ BIT(2)
1017#define HQSEL_BKQ BIT(3)
1018#define HQSEL_MGTQ BIT(4)
1019#define HQSEL_HIQ BIT(5)
1020
1021#define _TXDMA_HIQ_MAP(x) (((x)&0x3) << 14)
1022#define _TXDMA_MGQ_MAP(x) (((x)&0x3) << 12)
1023#define _TXDMA_BKQ_MAP(x) (((x)&0x3) << 10)
1024#define _TXDMA_BEQ_MAP(x) (((x)&0x3) << 8)
1025#define _TXDMA_VIQ_MAP(x) (((x)&0x3) << 6)
1026#define _TXDMA_VOQ_MAP(x) (((x)&0x3) << 4)
1027
1028#define QUEUE_LOW 1
1029#define QUEUE_NORMAL 2
1030#define QUEUE_HIGH 3
1031
1032#define _LLT_NO_ACTIVE 0x0
1033#define _LLT_WRITE_ACCESS 0x1
1034#define _LLT_READ_ACCESS 0x2
1035
1036#define _LLT_INIT_DATA(x) ((x) & 0xFF)
1037#define _LLT_INIT_ADDR(x) (((x) & 0xFF) << 8)
1038#define _LLT_OP(x) (((x) & 0x3) << 30)
1039#define _LLT_OP_VALUE(x) (((x) >> 30) & 0x3)
1040
1041#define BB_WRITE_READ_MASK (BIT(31) | BIT(30))
1042#define BB_WRITE_EN BIT(30)
1043#define BB_READ_EN BIT(31)
1044
1045#define _HPQ(x) ((x) & 0xFF)
1046#define _LPQ(x) (((x) & 0xFF) << 8)
1047#define _PUBQ(x) (((x) & 0xFF) << 16)
1048#define _NPQ(x) ((x) & 0xFF)
1049
1050#define HPQ_PUBLIC_DIS BIT(24)
1051#define LPQ_PUBLIC_DIS BIT(25)
1052#define LD_RQPN BIT(31)
1053
1054#define BCN_VALID BIT(16)
1055#define BCN_HEAD(x) (((x) & 0xFF) << 8)
1056#define BCN_HEAD_MASK 0xFF00
1057
1058#define BLK_DESC_NUM_SHIFT 4
1059#define BLK_DESC_NUM_MASK 0xF
1060
1061#define DROP_DATA_EN BIT(9)
1062
1063#define EN_AMPDU_RTY_NEW BIT(7)
1064
1065#define _INIRTSMCS_SEL(x) ((x) & 0x3F)
1066
1067#define _SPEC_SIFS_CCK(x) ((x) & 0xFF)
1068#define _SPEC_SIFS_OFDM(x) (((x) & 0xFF) << 8)
1069
1070#define RATE_REG_BITMAP_ALL 0xFFFFF
1071
1072#define _RRSC_BITMAP(x) ((x) & 0xFFFFF)
1073
1074#define _RRSR_RSC(x) (((x) & 0x3) << 21)
1075#define RRSR_RSC_RESERVED 0x0
1076#define RRSR_RSC_UPPER_SUBCHANNEL 0x1
1077#define RRSR_RSC_LOWER_SUBCHANNEL 0x2
1078#define RRSR_RSC_DUPLICATE_MODE 0x3
1079
1080#define USE_SHORT_G1 BIT(20)
1081
1082#define _AGGLMT_MCS0(x) ((x) & 0xF)
1083#define _AGGLMT_MCS1(x) (((x) & 0xF) << 4)
1084#define _AGGLMT_MCS2(x) (((x) & 0xF) << 8)
1085#define _AGGLMT_MCS3(x) (((x) & 0xF) << 12)
1086#define _AGGLMT_MCS4(x) (((x) & 0xF) << 16)
1087#define _AGGLMT_MCS5(x) (((x) & 0xF) << 20)
1088#define _AGGLMT_MCS6(x) (((x) & 0xF) << 24)
1089#define _AGGLMT_MCS7(x) (((x) & 0xF) << 28)
1090
1091#define RETRY_LIMIT_SHORT_SHIFT 8
1092#define RETRY_LIMIT_LONG_SHIFT 0
1093
1094#define _DARF_RC1(x) ((x) & 0x1F)
1095#define _DARF_RC2(x) (((x) & 0x1F) << 8)
1096#define _DARF_RC3(x) (((x) & 0x1F) << 16)
1097#define _DARF_RC4(x) (((x) & 0x1F) << 24)
1098#define _DARF_RC5(x) ((x) & 0x1F)
1099#define _DARF_RC6(x) (((x) & 0x1F) << 8)
1100#define _DARF_RC7(x) (((x) & 0x1F) << 16)
1101#define _DARF_RC8(x) (((x) & 0x1F) << 24)
1102
1103#define _RARF_RC1(x) ((x) & 0x1F)
1104#define _RARF_RC2(x) (((x) & 0x1F) << 8)
1105#define _RARF_RC3(x) (((x) & 0x1F) << 16)
1106#define _RARF_RC4(x) (((x) & 0x1F) << 24)
1107#define _RARF_RC5(x) ((x) & 0x1F)
1108#define _RARF_RC6(x) (((x) & 0x1F) << 8)
1109#define _RARF_RC7(x) (((x) & 0x1F) << 16)
1110#define _RARF_RC8(x) (((x) & 0x1F) << 24)
1111
1112#define AC_PARAM_TXOP_LIMIT_OFFSET 16
1113#define AC_PARAM_ECW_MAX_OFFSET 12
1114#define AC_PARAM_ECW_MIN_OFFSET 8
1115#define AC_PARAM_AIFS_OFFSET 0
1116
1117#define _AIFS(x) (x)
1118#define _ECW_MAX_MIN(x) ((x) << 8)
1119#define _TXOP_LIMIT(x) ((x) << 16)
1120
1121#define _BCNIFS(x) ((x) & 0xFF)
1122#define _BCNECW(x) ((((x) & 0xF)) << 8)
1123
1124#define _LRL(x) ((x) & 0x3F)
1125#define _SRL(x) (((x) & 0x3F) << 8)
1126
1127#define _SIFS_CCK_CTX(x) ((x) & 0xFF)
1128#define _SIFS_CCK_TRX(x) (((x) & 0xFF) << 8)
1129
1130#define _SIFS_OFDM_CTX(x) ((x) & 0xFF)
1131#define _SIFS_OFDM_TRX(x) (((x) & 0xFF) << 8)
1132
1133#define _TBTT_PROHIBIT_HOLD(x) (((x) & 0xFF) << 8)
1134
1135#define DIS_EDCA_CNT_DWN BIT(11)
1136
1137#define EN_MBSSID BIT(1)
1138#define EN_TXBCN_RPT BIT(2)
1139#define EN_BCN_FUNCTION BIT(3)
1140
1141#define TSFTR_RST BIT(0)
1142#define TSFTR1_RST BIT(1)
1143
1144#define STOP_BCNQ BIT(6)
1145
1146#define DIS_TSF_UDT0_NORMAL_CHIP BIT(4)
1147#define DIS_TSF_UDT0_TEST_CHIP BIT(5)
1148
1149#define ACMHW_HWEN BIT(0)
1150#define ACMHW_BEQEN BIT(1)
1151#define ACMHW_VIQEN BIT(2)
1152#define ACMHW_VOQEN BIT(3)
1153#define ACMHW_BEQSTATUS BIT(4)
1154#define ACMHW_VIQSTATUS BIT(5)
1155#define ACMHW_VOQSTATUS BIT(6)
1156
1157#define APSDOFF BIT(6)
1158#define APSDOFF_STATUS BIT(7)
1159
1160#define BW_20MHZ BIT(2)
1161
1162#define RATE_BITMAP_ALL 0xFFFFF
1163
1164#define RATE_RRSR_CCK_ONLY_1M 0xFFFF1
1165
1166#define TSFRST BIT(0)
1167#define DIS_GCLK BIT(1)
1168#define PAD_SEL BIT(2)
1169#define PWR_ST BIT(6)
1170#define PWRBIT_OW_EN BIT(7)
1171#define ACRC BIT(8)
1172#define CFENDFORM BIT(9)
1173#define ICV BIT(10)
1174
1175#define AAP BIT(0)
1176#define APM BIT(1)
1177#define AM BIT(2)
1178#define AB BIT(3)
1179#define ADD3 BIT(4)
1180#define APWRMGT BIT(5)
1181#define CBSSID BIT(6)
1182#define CBSSID_DATA BIT(6)
1183#define CBSSID_BCN BIT(7)
1184#define ACRC32 BIT(8)
1185#define AICV BIT(9)
1186#define ADF BIT(11)
1187#define ACF BIT(12)
1188#define AMF BIT(13)
1189#define HTC_LOC_CTRL BIT(14)
1190#define UC_DATA_EN BIT(16)
1191#define BM_DATA_EN BIT(17)
1192#define MFBEN BIT(22)
1193#define LSIGEN BIT(23)
1194#define ENMBID BIT(24)
1195#define APP_BASSN BIT(27)
1196#define APP_PHYSTS BIT(28)
1197#define APP_ICV BIT(29)
1198#define APP_MIC BIT(30)
1199#define APP_FCS BIT(31)
1200
1201#define _MIN_SPACE(x) ((x) & 0x7)
1202#define _SHORT_GI_PADDING(x) (((x) & 0x1F) << 3)
1203
1204#define RXERR_TYPE_OFDM_PPDU 0
1205#define RXERR_TYPE_OFDM_FALSE_ALARM 1
1206#define RXERR_TYPE_OFDM_MPDU_OK 2
1207#define RXERR_TYPE_OFDM_MPDU_FAIL 3
1208#define RXERR_TYPE_CCK_PPDU 4
1209#define RXERR_TYPE_CCK_FALSE_ALARM 5
1210#define RXERR_TYPE_CCK_MPDU_OK 6
1211#define RXERR_TYPE_CCK_MPDU_FAIL 7
1212#define RXERR_TYPE_HT_PPDU 8
1213#define RXERR_TYPE_HT_FALSE_ALARM 9
1214#define RXERR_TYPE_HT_MPDU_TOTAL 10
1215#define RXERR_TYPE_HT_MPDU_OK 11
1216#define RXERR_TYPE_HT_MPDU_FAIL 12
1217#define RXERR_TYPE_RX_FULL_DROP 15
1218
1219#define RXERR_COUNTER_MASK 0xFFFFF
1220#define RXERR_RPT_RST BIT(27)
1221#define _RXERR_RPT_SEL(type) ((type) << 28)
1222
1223#define SCR_TXUSEDK BIT(0)
1224#define SCR_RXUSEDK BIT(1)
1225#define SCR_TXENCENABLE BIT(2)
1226#define SCR_RXDECENABLE BIT(3)
1227#define SCR_SKBYA2 BIT(4)
1228#define SCR_NOSKMC BIT(5)
1229#define SCR_TXBCUSEDK BIT(6)
1230#define SCR_RXBCUSEDK BIT(7)
1231
1232#define XCLK_VLD BIT(0)
1233#define ACLK_VLD BIT(1)
1234#define UCLK_VLD BIT(2)
1235#define PCLK_VLD BIT(3)
1236#define PCIRSTB BIT(4)
1237#define V15_VLD BIT(5)
1238#define TRP_B15V_EN BIT(7)
1239#define SIC_IDLE BIT(8)
1240#define BD_MAC2 BIT(9)
1241#define BD_MAC1 BIT(10)
1242#define IC_MACPHY_MODE BIT(11)
1243#define BT_FUNC BIT(16)
1244#define VENDOR_ID BIT(19)
1245#define PAD_HWPD_IDN BIT(22)
1246#define TRP_VAUX_EN BIT(23)
1247#define TRP_BT_EN BIT(24)
1248#define BD_PKG_SEL BIT(25)
1249#define BD_HCI_SEL BIT(26)
1250#define TYPE_ID BIT(27)
1251
1252#define USB_IS_HIGH_SPEED 0
1253#define USB_IS_FULL_SPEED 1
1254#define USB_SPEED_MASK BIT(5)
1255
1256#define USB_NORMAL_SIE_EP_MASK 0xF
1257#define USB_NORMAL_SIE_EP_SHIFT 4
1258
1259#define USB_TEST_EP_MASK 0x30
1260#define USB_TEST_EP_SHIFT 4
1261
1262#define USB_AGG_EN BIT(3)
1263
1264#define MAC_ADDR_LEN 6
1265#define LAST_ENTRY_OF_TX_PKT_BUFFER 175/*255 88e*/
1266
1267#define POLLING_LLT_THRESHOLD 20
1268#define POLLING_READY_TIMEOUT_COUNT 3000
1269
1270#define MAX_MSS_DENSITY_2T 0x13
1271#define MAX_MSS_DENSITY_1T 0x0A
1272
1273#define EPROM_CMD_OPERATING_MODE_MASK ((1<<7)|(1<<6))
1274#define EPROM_CMD_CONFIG 0x3
1275#define EPROM_CMD_LOAD 1
1276
1277#define HWSET_MAX_SIZE_92S HWSET_MAX_SIZE
1278
1279#define HAL_8192C_HW_GPIO_WPS_BIT BIT(2)
1280
1281#define RPMAC_RESET 0x100
1282#define RPMAC_TXSTART 0x104
1283#define RPMAC_TXLEGACYSIG 0x108
1284#define RPMAC_TXHTSIG1 0x10c
1285#define RPMAC_TXHTSIG2 0x110
1286#define RPMAC_PHYDEBUG 0x114
1287#define RPMAC_TXPACKETNUM 0x118
1288#define RPMAC_TXIDLE 0x11c
1289#define RPMAC_TXMACHEADER0 0x120
1290#define RPMAC_TXMACHEADER1 0x124
1291#define RPMAC_TXMACHEADER2 0x128
1292#define RPMAC_TXMACHEADER3 0x12c
1293#define RPMAC_TXMACHEADER4 0x130
1294#define RPMAC_TXMACHEADER5 0x134
1295#define RPMAC_TXDADATYPE 0x138
1296#define RPMAC_TXRANDOMSEED 0x13c
1297#define RPMAC_CCKPLCPPREAMBLE 0x140
1298#define RPMAC_CCKPLCPHEADER 0x144
1299#define RPMAC_CCKCRC16 0x148
1300#define RPMAC_OFDMRXCRC32OK 0x170
1301#define RPMAC_OFDMRXCRC32ER 0x174
1302#define RPMAC_OFDMRXPARITYER 0x178
1303#define RPMAC_OFDMRXCRC8ER 0x17c
1304#define RPMAC_CCKCRXRC16ER 0x180
1305#define RPMAC_CCKCRXRC32ER 0x184
1306#define RPMAC_CCKCRXRC32OK 0x188
1307#define RPMAC_TXSTATUS 0x18c
1308
1309#define RFPGA0_RFMOD 0x800
1310
1311#define RFPGA0_TXINFO 0x804
1312#define RFPGA0_PSDFUNCTION 0x808
1313
1314#define RFPGA0_TXGAINSTAGE 0x80c
1315
1316#define RFPGA0_RFTIMING1 0x810
1317#define RFPGA0_RFTIMING2 0x814
1318
1319#define RFPGA0_XA_HSSIPARAMETER1 0x820
1320#define RFPGA0_XA_HSSIPARAMETER2 0x824
1321#define RFPGA0_XB_HSSIPARAMETER1 0x828
1322#define RFPGA0_XB_HSSIPARAMETER2 0x82c
1323
1324#define RFPGA0_XA_LSSIPARAMETER 0x840
1325#define RFPGA0_XB_LSSIPARAMETER 0x844
1326
1327#define RFPGA0_RFWAKEUPPARAMETER 0x850
1328#define RFPGA0_RFSLEEPUPPARAMETER 0x854
1329
1330#define RFPGA0_XAB_SWITCHCONTROL 0x858
1331#define RFPGA0_XCD_SWITCHCONTROL 0x85c
1332
1333#define RFPGA0_XA_RFINTERFACEOE 0x860
1334#define RFPGA0_XB_RFINTERFACEOE 0x864
1335
1336#define RFPGA0_XAB_RFINTERFACESW 0x870
1337#define RFPGA0_XCD_RFINTERFACESW 0x874
1338
1339#define RFPGA0_XAB_RFPARAMETER 0x878
1340#define RFPGA0_XCD_RFPARAMETER 0x87c
1341
1342#define RFPGA0_ANALOGPARAMETER1 0x880
1343#define RFPGA0_ANALOGPARAMETER2 0x884
1344#define RFPGA0_ANALOGPARAMETER3 0x888
1345#define RFPGA0_ANALOGPARAMETER4 0x88c
1346
1347#define RFPGA0_XA_LSSIREADBACK 0x8a0
1348#define RFPGA0_XB_LSSIREADBACK 0x8a4
1349#define RFPGA0_XC_LSSIREADBACK 0x8a8
1350#define RFPGA0_XD_LSSIREADBACK 0x8ac
1351
1352#define RFPGA0_PSDREPORT 0x8b4
1353#define TRANSCEIVEA_HSPI_READBACK 0x8b8
1354#define TRANSCEIVEB_HSPI_READBACK 0x8bc
1355#define REG_SC_CNT 0x8c4
1356#define RFPGA0_XAB_RFINTERFACERB 0x8e0
1357#define RFPGA0_XCD_RFINTERFACERB 0x8e4
1358
1359#define RFPGA1_RFMOD 0x900
1360
1361#define RFPGA1_TXBLOCK 0x904
1362#define RFPGA1_DEBUGSELECT 0x908
1363#define RFPGA1_TXINFO 0x90c
1364
1365#define RCCK0_SYSTEM 0xa00
1366
1367#define RCCK0_AFESETTING 0xa04
1368#define RCCK0_CCA 0xa08
1369
1370#define RCCK0_RXAGC1 0xa0c
1371#define RCCK0_RXAGC2 0xa10
1372
1373#define RCCK0_RXHP 0xa14
1374
1375#define RCCK0_DSPPARAMETER1 0xa18
1376#define RCCK0_DSPPARAMETER2 0xa1c
1377
1378#define RCCK0_TXFILTER1 0xa20
1379#define RCCK0_TXFILTER2 0xa24
1380#define RCCK0_DEBUGPORT 0xa28
1381#define RCCK0_FALSEALARMREPORT 0xa2c
1382#define RCCK0_TRSSIREPORT 0xa50
1383#define RCCK0_RXREPORT 0xa54
1384#define RCCK0_FACOUNTERLOWER 0xa5c
1385#define RCCK0_FACOUNTERUPPER 0xa58
1386#define RCCK0_CCA_CNT 0xa60
1387
1388
1389/* PageB(0xB00) */
1390#define RPDP_ANTA 0xb00
1391#define RPDP_ANTA_4 0xb04
1392#define RPDP_ANTA_8 0xb08
1393#define RPDP_ANTA_C 0xb0c
1394#define RPDP_ANTA_10 0xb10
1395#define RPDP_ANTA_14 0xb14
1396#define RPDP_ANTA_18 0xb18
1397#define RPDP_ANTA_1C 0xb1c
1398#define RPDP_ANTA_20 0xb20
1399#define RPDP_ANTA_24 0xb24
1400
1401#define RCONFIG_PMPD_ANTA 0xb28
1402#define CONFIG_RAM64X16 0xb2c
1403
1404#define RBNDA 0xb30
1405#define RHSSIPAR 0xb34
1406
1407#define RCONFIG_ANTA 0xb68
1408#define RCONFIG_ANTB 0xb6c
1409
1410#define RPDP_ANTB 0xb70
1411#define RPDP_ANTB_4 0xb74
1412#define RPDP_ANTB_8 0xb78
1413#define RPDP_ANTB_C 0xb7c
1414#define RPDP_ANTB_10 0xb80
1415#define RPDP_ANTB_14 0xb84
1416#define RPDP_ANTB_18 0xb88
1417#define RPDP_ANTB_1C 0xb8c
1418#define RPDP_ANTB_20 0xb90
1419#define RPDP_ANTB_24 0xb94
1420
1421#define RCONFIG_PMPD_ANTB 0xb98
1422
1423#define RBNDB 0xba0
1424
1425#define RAPK 0xbd8
1426#define RPM_RX0_ANTA 0xbdc
1427#define RPM_RX1_ANTA 0xbe0
1428#define RPM_RX2_ANTA 0xbe4
1429#define RPM_RX3_ANTA 0xbe8
1430#define RPM_RX0_ANTB 0xbec
1431#define RPM_RX1_ANTB 0xbf0
1432#define RPM_RX2_ANTB 0xbf4
1433#define RPM_RX3_ANTB 0xbf8
1434
1435/*Page C*/
1436#define ROFDM0_LSTF 0xc00
1437
1438#define ROFDM0_TRXPATHENABLE 0xc04
1439#define ROFDM0_TRMUXPAR 0xc08
1440#define ROFDM0_TRSWISOLATION 0xc0c
1441
1442#define ROFDM0_XARXAFE 0xc10
1443#define ROFDM0_XARXIQIMBALANCE 0xc14
1444#define ROFDM0_XBRXAFE 0xc18
1445#define ROFDM0_XBRXIQIMBALANCE 0xc1c
1446#define ROFDM0_XCRXAFE 0xc20
1447#define ROFDM0_XCRXIQIMBANLANCE 0xc24
1448#define ROFDM0_XDRXAFE 0xc28
1449#define ROFDM0_XDRXIQIMBALANCE 0xc2c
1450
1451#define ROFDM0_RXDETECTOR1 0xc30
1452#define ROFDM0_RXDETECTOR2 0xc34
1453#define ROFDM0_RXDETECTOR3 0xc38
1454#define ROFDM0_RXDETECTOR4 0xc3c
1455
1456#define ROFDM0_RXDSP 0xc40
1457#define ROFDM0_CFOANDDAGC 0xc44
1458#define ROFDM0_CCADROPTHRESHOLD 0xc48
1459#define ROFDM0_ECCATHRESHOLD 0xc4c
1460
1461#define ROFDM0_XAAGCCORE1 0xc50
1462#define ROFDM0_XAAGCCORE2 0xc54
1463#define ROFDM0_XBAGCCORE1 0xc58
1464#define ROFDM0_XBAGCCORE2 0xc5c
1465#define ROFDM0_XCAGCCORE1 0xc60
1466#define ROFDM0_XCAGCCORE2 0xc64
1467#define ROFDM0_XDAGCCORE1 0xc68
1468#define ROFDM0_XDAGCCORE2 0xc6c
1469
1470#define ROFDM0_AGCPARAMETER1 0xc70
1471#define ROFDM0_AGCPARAMETER2 0xc74
1472#define ROFDM0_AGCRSSITABLE 0xc78
1473#define ROFDM0_HTSTFAGC 0xc7c
1474
1475#define ROFDM0_XATXIQIMBALANCE 0xc80
1476#define ROFDM0_XATXAFE 0xc84
1477#define ROFDM0_XBTXIQIMBALANCE 0xc88
1478#define ROFDM0_XBTXAFE 0xc8c
1479#define ROFDM0_XCTXIQIMBALANCE 0xc90
1480#define ROFDM0_XCTXAFE 0xc94
1481#define ROFDM0_XDTXIQIMBALANCE 0xc98
1482#define ROFDM0_XDTXAFE 0xc9c
1483
1484#define ROFDM0_RXIQEXTANTA 0xca0
1485#define ROFDM0_TXCOEFF1 0xca4
1486#define ROFDM0_TXCOEFF2 0xca8
1487#define ROFDM0_TXCOEFF3 0xcac
1488#define ROFDM0_TXCOEFF4 0xcb0
1489#define ROFDM0_TXCOEFF5 0xcb4
1490#define ROFDM0_TXCOEFF6 0xcb8
1491
1492#define ROFDM0_RXHPPARAMETER 0xce0
1493#define ROFDM0_TXPSEUDONOISEWGT 0xce4
1494#define ROFDM0_FRAMESYNC 0xcf0
1495#define ROFDM0_DFSREPORT 0xcf4
1496
1497
1498#define ROFDM1_LSTF 0xd00
1499#define ROFDM1_TRXPATHENABLE 0xd04
1500
1501#define ROFDM1_CF0 0xd08
1502#define ROFDM1_CSI1 0xd10
1503#define ROFDM1_SBD 0xd14
1504#define ROFDM1_CSI2 0xd18
1505#define ROFDM1_CFOTRACKING 0xd2c
1506#define ROFDM1_TRXMESAURE1 0xd34
1507#define ROFDM1_INTFDET 0xd3c
1508#define ROFDM1_PSEUDONOISESTATEAB 0xd50
1509#define ROFDM1_PSEUDONOISESTATECD 0xd54
1510#define ROFDM1_RXPSEUDONOISEWGT 0xd58
1511
1512#define ROFDM_PHYCOUNTER1 0xda0
1513#define ROFDM_PHYCOUNTER2 0xda4
1514#define ROFDM_PHYCOUNTER3 0xda8
1515
1516#define ROFDM_SHORTCFOAB 0xdac
1517#define ROFDM_SHORTCFOCD 0xdb0
1518#define ROFDM_LONGCFOAB 0xdb4
1519#define ROFDM_LONGCFOCD 0xdb8
1520#define ROFDM_TAILCF0AB 0xdbc
1521#define ROFDM_TAILCF0CD 0xdc0
1522#define ROFDM_PWMEASURE1 0xdc4
1523#define ROFDM_PWMEASURE2 0xdc8
1524#define ROFDM_BWREPORT 0xdcc
1525#define ROFDM_AGCREPORT 0xdd0
1526#define ROFDM_RXSNR 0xdd4
1527#define ROFDM_RXEVMCSI 0xdd8
1528#define ROFDM_SIGREPORT 0xddc
1529
1530#define RTXAGC_A_RATE18_06 0xe00
1531#define RTXAGC_A_RATE54_24 0xe04
1532#define RTXAGC_A_CCK1_MCS32 0xe08
1533#define RTXAGC_A_MCS03_MCS00 0xe10
1534#define RTXAGC_A_MCS07_MCS04 0xe14
1535#define RTXAGC_A_MCS11_MCS08 0xe18
1536#define RTXAGC_A_MCS15_MCS12 0xe1c
1537
1538#define RTXAGC_B_RATE18_06 0x830
1539#define RTXAGC_B_RATE54_24 0x834
1540#define RTXAGC_B_CCK1_55_MCS32 0x838
1541#define RTXAGC_B_MCS03_MCS00 0x83c
1542#define RTXAGC_B_MCS07_MCS04 0x848
1543#define RTXAGC_B_MCS11_MCS08 0x84c
1544#define RTXAGC_B_MCS15_MCS12 0x868
1545#define RTXAGC_B_CCK11_A_CCK2_11 0x86c
1546
1547#define RFPGA0_IQK 0xe28
1548#define RTX_IQK_TONE_A 0xe30
1549#define RRX_IQK_TONE_A 0xe34
1550#define RTX_IQK_PI_A 0xe38
1551#define RRX_IQK_PI_A 0xe3c
1552
1553#define RTX_IQK 0xe40
1554#define RRX_IQK 0xe44
1555#define RIQK_AGC_PTS 0xe48
1556#define RIQK_AGC_RSP 0xe4c
1557#define RTX_IQK_TONE_B 0xe50
1558#define RRX_IQK_TONE_B 0xe54
1559#define RTX_IQK_PI_B 0xe58
1560#define RRX_IQK_PI_B 0xe5c
1561#define RIQK_AGC_CONT 0xe60
1562
1563#define RBLUE_TOOTH 0xe6c
1564#define RRX_WAIT_CCA 0xe70
1565#define RTX_CCK_RFON 0xe74
1566#define RTX_CCK_BBON 0xe78
1567#define RTX_OFDM_RFON 0xe7c
1568#define RTX_OFDM_BBON 0xe80
1569#define RTX_TO_RX 0xe84
1570#define RTX_TO_TX 0xe88
1571#define RRX_CCK 0xe8c
1572
1573#define RTX_POWER_BEFORE_IQK_A 0xe94
1574#define RTX_POWER_AFTER_IQK_A 0xe9c
1575
1576#define RRX_POWER_BEFORE_IQK_A 0xea0
1577#define RRX_POWER_BEFORE_IQK_A_2 0xea4
1578#define RRX_POWER_AFTER_IQK_A 0xea8
1579#define RRX_POWER_AFTER_IQK_A_2 0xeac
1580
1581#define RTX_POWER_BEFORE_IQK_B 0xeb4
1582#define RTX_POWER_AFTER_IQK_B 0xebc
1583
1584#define RRX_POWER_BEFORE_IQK_B 0xec0
1585#define RRX_POWER_BEFORE_IQK_B_2 0xec4
1586#define RRX_POWER_AFTER_IQK_B 0xec8
1587#define RRX_POWER_AFTER_IQK_B_2 0xecc
1588
1589#define RRX_OFDM 0xed0
1590#define RRX_WAIT_RIFS 0xed4
1591#define RRX_TO_RX 0xed8
1592#define RSTANDBY 0xedc
1593#define RSLEEP 0xee0
1594#define RPMPD_ANAEN 0xeec
1595
1596#define RZEBRA1_HSSIENABLE 0x0
1597#define RZEBRA1_TRXENABLE1 0x1
1598#define RZEBRA1_TRXENABLE2 0x2
1599#define RZEBRA1_AGC 0x4
1600#define RZEBRA1_CHARGEPUMP 0x5
1601#define RZEBRA1_CHANNEL 0x7
1602
1603#define RZEBRA1_TXGAIN 0x8
1604#define RZEBRA1_TXLPF 0x9
1605#define RZEBRA1_RXLPF 0xb
1606#define RZEBRA1_RXHPFCORNER 0xc
1607
1608#define RGLOBALCTRL 0
1609#define RRTL8256_TXLPF 19
1610#define RRTL8256_RXLPF 11
1611#define RRTL8258_TXLPF 0x11
1612#define RRTL8258_RXLPF 0x13
1613#define RRTL8258_RSSILPF 0xa
1614
1615#define RF_AC 0x00
1616
1617#define RF_IQADJ_G1 0x01
1618#define RF_IQADJ_G2 0x02
1619#define RF_POW_TRSW 0x05
1620
1621#define RF_GAIN_RX 0x06
1622#define RF_GAIN_TX 0x07
1623
1624#define RF_TXM_IDAC 0x08
1625#define RF_BS_IQGEN 0x0F
1626
1627#define RF_MODE1 0x10
1628#define RF_MODE2 0x11
1629
1630#define RF_RX_AGC_HP 0x12
1631#define RF_TX_AGC 0x13
1632#define RF_BIAS 0x14
1633#define RF_IPA 0x15
1634#define RF_POW_ABILITY 0x17
1635#define RF_MODE_AG 0x18
1636#define RRFCHANNEL 0x18
1637#define RF_CHNLBW 0x18
1638#define RF_TOP 0x19
1639
1640#define RF_RX_G1 0x1A
1641#define RF_RX_G2 0x1B
1642
1643#define RF_RX_BB2 0x1C
1644#define RF_RX_BB1 0x1D
1645
1646#define RF_RCK1 0x1E
1647#define RF_RCK2 0x1F
1648
1649#define RF_TX_G1 0x20
1650#define RF_TX_G2 0x21
1651#define RF_TX_G3 0x22
1652
1653#define RF_TX_BB1 0x23
1654#define RF_T_METER 0x42
1655
1656#define RF_SYN_G1 0x25
1657#define RF_SYN_G2 0x26
1658#define RF_SYN_G3 0x27
1659#define RF_SYN_G4 0x28
1660#define RF_SYN_G5 0x29
1661#define RF_SYN_G6 0x2A
1662#define RF_SYN_G7 0x2B
1663#define RF_SYN_G8 0x2C
1664
1665#define RF_RCK_OS 0x30
1666#define RF_TXPA_G1 0x31
1667#define RF_TXPA_G2 0x32
1668#define RF_TXPA_G3 0x33
1669
1670#define RF_TX_BIAS_A 0x35
1671#define RF_TX_BIAS_D 0x36
1672#define RF_LOBF_9 0x38
1673#define RF_RXRF_A3 0x3C
1674#define RF_TRSW 0x3F
1675
1676#define RF_TXRF_A2 0x41
1677#define RF_TXPA_G4 0x46
1678#define RF_TXPA_A4 0x4B
1679
1680#define RF_WE_LUT 0xEF
1681
1682#define BBBRESETB 0x100
1683#define BGLOBALRESETB 0x200
1684#define BOFDMTXSTART 0x4
1685#define BCCKTXSTART 0x8
1686#define BCRC32DEBUG 0x100
1687#define BPMACLOOPBACK 0x10
1688#define BTXLSIG 0xffffff
1689#define BOFDMTXRATE 0xf
1690#define BOFDMTXRESERVED 0x10
1691#define BOFDMTXLENGTH 0x1ffe0
1692#define BOFDMTXPARITY 0x20000
1693#define BTXHTSIG1 0xffffff
1694#define BTXHTMCSRATE 0x7f
1695#define BTXHTBW 0x80
1696#define BTXHTLENGTH 0xffff00
1697#define BTXHTSIG2 0xffffff
1698#define BTXHTSMOOTHING 0x1
1699#define BTXHTSOUNDING 0x2
1700#define BTXHTRESERVED 0x4
1701#define BTXHTAGGREATION 0x8
1702#define BTXHTSTBC 0x30
1703#define BTXHTADVANCECODING 0x40
1704#define BTXHTSHORTGI 0x80
1705#define BTXHTNUMBERHT_LTF 0x300
1706#define BTXHTCRC8 0x3fc00
1707#define BCOUNTERRESET 0x10000
1708#define BNUMOFOFDMTX 0xffff
1709#define BNUMOFCCKTX 0xffff0000
1710#define BTXIDLEINTERVAL 0xffff
1711#define BOFDMSERVICE 0xffff0000
1712#define BTXMACHEADER 0xffffffff
1713#define BTXDATAINIT 0xff
1714#define BTXHTMODE 0x100
1715#define BTXDATATYPE 0x30000
1716#define BTXRANDOMSEED 0xffffffff
1717#define BCCKTXPREAMBLE 0x1
1718#define BCCKTXSFD 0xffff0000
1719#define BCCKTXSIG 0xff
1720#define BCCKTXSERVICE 0xff00
1721#define BCCKLENGTHEXT 0x8000
1722#define BCCKTXLENGHT 0xffff0000
1723#define BCCKTXCRC16 0xffff
1724#define BCCKTXSTATUS 0x1
1725#define BOFDMTXSTATUS 0x2
1726#define IS_BB_REG_OFFSET_92S(_offset) \
1727 ((_offset >= 0x800) && (_offset <= 0xfff))
1728
1729#define BRFMOD 0x1
1730#define BJAPANMODE 0x2
1731#define BCCKTXSC 0x30
1732#define BCCKEN 0x1000000
1733#define BOFDMEN 0x2000000
1734
1735#define BOFDMRXADCPHASE 0x10000
1736#define BOFDMTXDACPHASE 0x40000
1737#define BXATXAGC 0x3f
1738
1739#define BXBTXAGC 0xf00
1740#define BXCTXAGC 0xf000
1741#define BXDTXAGC 0xf0000
1742
1743#define BPASTART 0xf0000000
1744#define BTRSTART 0x00f00000
1745#define BRFSTART 0x0000f000
1746#define BBBSTART 0x000000f0
1747#define BBBCCKSTART 0x0000000f
1748#define BPAEND 0xf
1749#define BTREND 0x0f000000
1750#define BRFEND 0x000f0000
1751#define BCCAMASK 0x000000f0
1752#define BR2RCCAMASK 0x00000f00
1753#define BHSSI_R2TDELAY 0xf8000000
1754#define BHSSI_T2RDELAY 0xf80000
1755#define BCONTXHSSI 0x400
1756#define BIGFROMCCK 0x200
1757#define BAGCADDRESS 0x3f
1758#define BRXHPTX 0x7000
1759#define BRXHP2RX 0x38000
1760#define BRXHPCCKINI 0xc0000
1761#define BAGCTXCODE 0xc00000
1762#define BAGCRXCODE 0x300000
1763
1764#define B3WIREDATALENGTH 0x800
1765#define B3WIREADDREAALENGTH 0x400
1766
1767#define B3WIRERFPOWERDOWN 0x1
1768#define B5GPAPEPOLARITY 0x40000000
1769#define B2GPAPEPOLARITY 0x80000000
1770#define BRFSW_TXDEFAULTANT 0x3
1771#define BRFSW_TXOPTIONANT 0x30
1772#define BRFSW_RXDEFAULTANT 0x300
1773#define BRFSW_RXOPTIONANT 0x3000
1774#define BRFSI_3WIREDATA 0x1
1775#define BRFSI_3WIRECLOCK 0x2
1776#define BRFSI_3WIRELOAD 0x4
1777#define BRFSI_3WIRERW 0x8
1778#define BRFSI_3WIRE 0xf
1779
1780#define BRFSI_RFENV 0x10
1781
1782#define BRFSI_TRSW 0x20
1783#define BRFSI_TRSWB 0x40
1784#define BRFSI_ANTSW 0x100
1785#define BRFSI_ANTSWB 0x200
1786#define BRFSI_PAPE 0x400
1787#define BRFSI_PAPE5G 0x800
1788#define BBANDSELECT 0x1
1789#define BHTSIG2_GI 0x80
1790#define BHTSIG2_SMOOTHING 0x01
1791#define BHTSIG2_SOUNDING 0x02
1792#define BHTSIG2_AGGREATON 0x08
1793#define BHTSIG2_STBC 0x30
1794#define BHTSIG2_ADVCODING 0x40
1795#define BHTSIG2_NUMOFHTLTF 0x300
1796#define BHTSIG2_CRC8 0x3fc
1797#define BHTSIG1_MCS 0x7f
1798#define BHTSIG1_BANDWIDTH 0x80
1799#define BHTSIG1_HTLENGTH 0xffff
1800#define BLSIG_RATE 0xf
1801#define BLSIG_RESERVED 0x10
1802#define BLSIG_LENGTH 0x1fffe
1803#define BLSIG_PARITY 0x20
1804#define BCCKRXPHASE 0x4
1805
1806#define BLSSIREADADDRESS 0x7f800000
1807#define BLSSIREADEDGE 0x80000000
1808
1809#define BLSSIREADBACKDATA 0xfffff
1810
1811#define BLSSIREADOKFLAG 0x1000
1812#define BCCKSAMPLERATE 0x8
1813#define BREGULATOR0STANDBY 0x1
1814#define BREGULATORPLLSTANDBY 0x2
1815#define BREGULATOR1STANDBY 0x4
1816#define BPLLPOWERUP 0x8
1817#define BDPLLPOWERUP 0x10
1818#define BDA10POWERUP 0x20
1819#define BAD7POWERUP 0x200
1820#define BDA6POWERUP 0x2000
1821#define BXTALPOWERUP 0x4000
1822#define B40MDCLKPOWERUP 0x8000
1823#define BDA6DEBUGMODE 0x20000
1824#define BDA6SWING 0x380000
1825
1826#define BADCLKPHASE 0x4000000
1827#define B80MCLKDELAY 0x18000000
1828#define BAFEWATCHDOGENABLE 0x20000000
1829
1830#define BXTALCAP01 0xc0000000
1831#define BXTALCAP23 0x3
1832#define BXTALCAP92X 0x0f000000
1833#define BXTALCAP 0x0f000000
1834
1835#define BINTDIFCLKENABLE 0x400
1836#define BEXTSIGCLKENABLE 0x800
1837#define BBANDGAP_MBIAS_POWERUP 0x10000
1838#define BAD11SH_GAIN 0xc0000
1839#define BAD11NPUT_RANGE 0x700000
1840#define BAD110P_CURRENT 0x3800000
1841#define BLPATH_LOOPBACK 0x4000000
1842#define BQPATH_LOOPBACK 0x8000000
1843#define BAFE_LOOPBACK 0x10000000
1844#define BDA10_SWING 0x7e0
1845#define BDA10_REVERSE 0x800
1846#define BDA_CLK_SOURCE 0x1000
1847#define BDA7INPUT_RANGE 0x6000
1848#define BDA7_GAIN 0x38000
1849#define BDA7OUTPUT_CM_MODE 0x40000
1850#define BDA7INPUT_CM_MODE 0x380000
1851#define BDA7CURRENT 0xc00000
1852#define BREGULATOR_ADJUST 0x7000000
1853#define BAD11POWERUP_ATTX 0x1
1854#define BDA10PS_ATTX 0x10
1855#define BAD11POWERUP_ATRX 0x100
1856#define BDA10PS_ATRX 0x1000
1857#define BCCKRX_AGC_FORMAT 0x200
1858#define BPSDFFT_SAMPLE_POINT 0xc000
1859#define BPSD_AVERAGE_NUM 0x3000
1860#define BIQPATH_CONTROL 0xc00
1861#define BPSD_FREQ 0x3ff
1862#define BPSD_ANTENNA_PATH 0x30
1863#define BPSD_IQ_SWITCH 0x40
1864#define BPSD_RX_TRIGGER 0x400000
1865#define BPSD_TX_TRIGGER 0x80000000
1866#define BPSD_SINE_TONE_SCALE 0x7f000000
1867#define BPSD_REPORT 0xffff
1868
1869#define BOFDM_TXSC 0x30000000
1870#define BCCK_TXON 0x1
1871#define BOFDM_TXON 0x2
1872#define BDEBUG_PAGE 0xfff
1873#define BDEBUG_ITEM 0xff
1874#define BANTL 0x10
1875#define BANT_NONHT 0x100
1876#define BANT_HT1 0x1000
1877#define BANT_HT2 0x10000
1878#define BANT_HT1S1 0x100000
1879#define BANT_NONHTS1 0x1000000
1880
1881#define BCCK_BBMODE 0x3
1882#define BCCK_TXPOWERSAVING 0x80
1883#define BCCK_RXPOWERSAVING 0x40
1884
1885#define BCCK_SIDEBAND 0x10
1886
1887#define BCCK_SCRAMBLE 0x8
1888#define BCCK_ANTDIVERSITY 0x8000
1889#define BCCK_CARRIER_RECOVERY 0x4000
1890#define BCCK_TXRATE 0x3000
1891#define BCCK_DCCANCEL 0x0800
1892#define BCCK_ISICANCEL 0x0400
1893#define BCCK_MATCH_FILTER 0x0200
1894#define BCCK_EQUALIZER 0x0100
1895#define BCCK_PREAMBLE_DETECT 0x800000
1896#define BCCK_FAST_FALSECCA 0x400000
1897#define BCCK_CH_ESTSTART 0x300000
1898#define BCCK_CCA_COUNT 0x080000
1899#define BCCK_CS_LIM 0x070000
1900#define BCCK_BIST_MODE 0x80000000
1901#define BCCK_CCAMASK 0x40000000
1902#define BCCK_TX_DAC_PHASE 0x4
1903#define BCCK_RX_ADC_PHASE 0x20000000
1904#define BCCKR_CP_MODE 0x0100
1905#define BCCK_TXDC_OFFSET 0xf0
1906#define BCCK_RXDC_OFFSET 0xf
1907#define BCCK_CCA_MODE 0xc000
1908#define BCCK_FALSECS_LIM 0x3f00
1909#define BCCK_CS_RATIO 0xc00000
1910#define BCCK_CORGBIT_SEL 0x300000
1911#define BCCK_PD_LIM 0x0f0000
1912#define BCCK_NEWCCA 0x80000000
1913#define BCCK_RXHP_OF_IG 0x8000
1914#define BCCK_RXIG 0x7f00
1915#define BCCK_LNA_POLARITY 0x800000
1916#define BCCK_RX1ST_BAIN 0x7f0000
1917#define BCCK_RF_EXTEND 0x20000000
1918#define BCCK_RXAGC_SATLEVEL 0x1f000000
1919#define BCCK_RXAGC_SATCOUNT 0xe0
1920#define BCCKRXRFSETTLE 0x1f
1921#define BCCK_FIXED_RXAGC 0x8000
1922#define BCCK_ANTENNA_POLARITY 0x2000
1923#define BCCK_TXFILTER_TYPE 0x0c00
1924#define BCCK_RXAGC_REPORTTYPE 0x0300
1925#define BCCK_RXDAGC_EN 0x80000000
1926#define BCCK_RXDAGC_PERIOD 0x20000000
1927#define BCCK_RXDAGC_SATLEVEL 0x1f000000
1928#define BCCK_TIMING_RECOVERY 0x800000
1929#define BCCK_TXC0 0x3f0000
1930#define BCCK_TXC1 0x3f000000
1931#define BCCK_TXC2 0x3f
1932#define BCCK_TXC3 0x3f00
1933#define BCCK_TXC4 0x3f0000
1934#define BCCK_TXC5 0x3f000000
1935#define BCCK_TXC6 0x3f
1936#define BCCK_TXC7 0x3f00
1937#define BCCK_DEBUGPORT 0xff0000
1938#define BCCK_DAC_DEBUG 0x0f000000
1939#define BCCK_FALSEALARM_ENABLE 0x8000
1940#define BCCK_FALSEALARM_READ 0x4000
1941#define BCCK_TRSSI 0x7f
1942#define BCCK_RXAGC_REPORT 0xfe
1943#define BCCK_RXREPORT_ANTSEL 0x80000000
1944#define BCCK_RXREPORT_MFOFF 0x40000000
1945#define BCCK_RXREPORT_SQLOSS 0x20000000
1946#define BCCK_RXREPORT_PKTLOSS 0x10000000
1947#define BCCK_RXREPORT_LOCKEDBIT 0x08000000
1948#define BCCK_RXREPORT_RATEERROR 0x04000000
1949#define BCCK_RXREPORT_RXRATE 0x03000000
1950#define BCCK_RXFA_COUNTER_LOWER 0xff
1951#define BCCK_RXFA_COUNTER_UPPER 0xff000000
1952#define BCCK_RXHPAGC_START 0xe000
1953#define BCCK_RXHPAGC_FINAL 0x1c00
1954#define BCCK_RXFALSEALARM_ENABLE 0x8000
1955#define BCCK_FACOUNTER_FREEZE 0x4000
1956#define BCCK_TXPATH_SEL 0x10000000
1957#define BCCK_DEFAULT_RXPATH 0xc000000
1958#define BCCK_OPTION_RXPATH 0x3000000
1959
1960#define BNUM_OFSTF 0x3
1961#define BSHIFT_L 0xc0
1962#define BGI_TH 0xc
1963#define BRXPATH_A 0x1
1964#define BRXPATH_B 0x2
1965#define BRXPATH_C 0x4
1966#define BRXPATH_D 0x8
1967#define BTXPATH_A 0x1
1968#define BTXPATH_B 0x2
1969#define BTXPATH_C 0x4
1970#define BTXPATH_D 0x8
1971#define BTRSSI_FREQ 0x200
1972#define BADC_BACKOFF 0x3000
1973#define BDFIR_BACKOFF 0xc000
1974#define BTRSSI_LATCH_PHASE 0x10000
1975#define BRX_LDC_OFFSET 0xff
1976#define BRX_QDC_OFFSET 0xff00
1977#define BRX_DFIR_MODE 0x1800000
1978#define BRX_DCNF_TYPE 0xe000000
1979#define BRXIQIMB_A 0x3ff
1980#define BRXIQIMB_B 0xfc00
1981#define BRXIQIMB_C 0x3f0000
1982#define BRXIQIMB_D 0xffc00000
1983#define BDC_DC_NOTCH 0x60000
1984#define BRXNB_NOTCH 0x1f000000
1985#define BPD_TH 0xf
1986#define BPD_TH_OPT2 0xc000
1987#define BPWED_TH 0x700
1988#define BIFMF_WIN_L 0x800
1989#define BPD_OPTION 0x1000
1990#define BMF_WIN_L 0xe000
1991#define BBW_SEARCH_L 0x30000
1992#define BWIN_ENH_L 0xc0000
1993#define BBW_TH 0x700000
1994#define BED_TH2 0x3800000
1995#define BBW_OPTION 0x4000000
1996#define BRADIO_TH 0x18000000
1997#define BWINDOW_L 0xe0000000
1998#define BSBD_OPTION 0x1
1999#define BFRAME_TH 0x1c
2000#define BFS_OPTION 0x60
2001#define BDC_SLOPE_CHECK 0x80
2002#define BFGUARD_COUNTER_DC_L 0xe00
2003#define BFRAME_WEIGHT_SHORT 0x7000
2004#define BSUB_TUNE 0xe00000
2005#define BFRAME_DC_LENGTH 0xe000000
2006#define BSBD_START_OFFSET 0x30000000
2007#define BFRAME_TH_2 0x7
2008#define BFRAME_GI2_TH 0x38
2009#define BGI2_SYNC_EN 0x40
2010#define BSARCH_SHORT_EARLY 0x300
2011#define BSARCH_SHORT_LATE 0xc00
2012#define BSARCH_GI2_LATE 0x70000
2013#define BCFOANTSUM 0x1
2014#define BCFOACC 0x2
2015#define BCFOSTARTOFFSET 0xc
2016#define BCFOLOOPBACK 0x70
2017#define BCFOSUMWEIGHT 0x80
2018#define BDAGCENABLE 0x10000
2019#define BTXIQIMB_A 0x3ff
2020#define BTXIQIMB_b 0xfc00
2021#define BTXIQIMB_C 0x3f0000
2022#define BTXIQIMB_D 0xffc00000
2023#define BTXIDCOFFSET 0xff
2024#define BTXIQDCOFFSET 0xff00
2025#define BTXDFIRMODE 0x10000
2026#define BTXPESUDO_NOISEON 0x4000000
2027#define BTXPESUDO_NOISE_A 0xff
2028#define BTXPESUDO_NOISE_B 0xff00
2029#define BTXPESUDO_NOISE_C 0xff0000
2030#define BTXPESUDO_NOISE_D 0xff000000
2031#define BCCA_DROPOPTION 0x20000
2032#define BCCA_DROPTHRES 0xfff00000
2033#define BEDCCA_H 0xf
2034#define BEDCCA_L 0xf0
2035#define BLAMBDA_ED 0x300
2036#define BRX_INITIALGAIN 0x7f
2037#define BRX_ANTDIV_EN 0x80
2038#define BRX_AGC_ADDRESS_FOR_LNA 0x7f00
2039#define BRX_HIGHPOWER_FLOW 0x8000
2040#define BRX_AGC_FREEZE_THRES 0xc0000
2041#define BRX_FREEZESTEP_AGC1 0x300000
2042#define BRX_FREEZESTEP_AGC2 0xc00000
2043#define BRX_FREEZESTEP_AGC3 0x3000000
2044#define BRX_FREEZESTEP_AGC0 0xc000000
2045#define BRXRSSI_CMP_EN 0x10000000
2046#define BRXQUICK_AGCEN 0x20000000
2047#define BRXAGC_FREEZE_THRES_MODE 0x40000000
2048#define BRX_OVERFLOW_CHECKTYPE 0x80000000
2049#define BRX_AGCSHIFT 0x7f
2050#define BTRSW_TRI_ONLY 0x80
2051#define BPOWER_THRES 0x300
2052#define BRXAGC_EN 0x1
2053#define BRXAGC_TOGETHER_EN 0x2
2054#define BRXAGC_MIN 0x4
2055#define BRXHP_INI 0x7
2056#define BRXHP_TRLNA 0x70
2057#define BRXHP_RSSI 0x700
2058#define BRXHP_BBP1 0x7000
2059#define BRXHP_BBP2 0x70000
2060#define BRXHP_BBP3 0x700000
2061#define BRSSI_H 0x7f0000
2062#define BRSSI_GEN 0x7f000000
2063#define BRXSETTLE_TRSW 0x7
2064#define BRXSETTLE_LNA 0x38
2065#define BRXSETTLE_RSSI 0x1c0
2066#define BRXSETTLE_BBP 0xe00
2067#define BRXSETTLE_RXHP 0x7000
2068#define BRXSETTLE_ANTSW_RSSI 0x38000
2069#define BRXSETTLE_ANTSW 0xc0000
2070#define BRXPROCESS_TIME_DAGC 0x300000
2071#define BRXSETTLE_HSSI 0x400000
2072#define BRXPROCESS_TIME_BBPPW 0x800000
2073#define BRXANTENNA_POWER_SHIFT 0x3000000
2074#define BRSSI_TABLE_SELECT 0xc000000
2075#define BRXHP_FINAL 0x7000000
2076#define BRXHPSETTLE_BBP 0x7
2077#define BRXHTSETTLE_HSSI 0x8
2078#define BRXHTSETTLE_RXHP 0x70
2079#define BRXHTSETTLE_BBPPW 0x80
2080#define BRXHTSETTLE_IDLE 0x300
2081#define BRXHTSETTLE_RESERVED 0x1c00
2082#define BRXHT_RXHP_EN 0x8000
2083#define BRXAGC_FREEZE_THRES 0x30000
2084#define BRXAGC_TOGETHEREN 0x40000
2085#define BRXHTAGC_MIN 0x80000
2086#define BRXHTAGC_EN 0x100000
2087#define BRXHTDAGC_EN 0x200000
2088#define BRXHT_RXHP_BBP 0x1c00000
2089#define BRXHT_RXHP_FINAL 0xe0000000
2090#define BRXPW_RADIO_TH 0x3
2091#define BRXPW_RADIO_EN 0x4
2092#define BRXMF_HOLD 0x3800
2093#define BRXPD_DELAY_TH1 0x38
2094#define BRXPD_DELAY_TH2 0x1c0
2095#define BRXPD_DC_COUNT_MAX 0x600
2096#define BRXPD_DELAY_TH 0x8000
2097#define BRXPROCESS_DELAY 0xf0000
2098#define BRXSEARCHRANGE_GI2_EARLY 0x700000
2099#define BRXFRAME_FUARD_COUNTER_L 0x3800000
2100#define BRXSGI_GUARD_L 0xc000000
2101#define BRXSGI_SEARCH_L 0x30000000
2102#define BRXSGI_TH 0xc0000000
2103#define BDFSCNT0 0xff
2104#define BDFSCNT1 0xff00
2105#define BDFSFLAG 0xf0000
2106#define BMF_WEIGHT_SUM 0x300000
2107#define BMINIDX_TH 0x7f000000
2108#define BDAFORMAT 0x40000
2109#define BTXCH_EMU_ENABLE 0x01000000
2110#define BTRSW_ISOLATION_A 0x7f
2111#define BTRSW_ISOLATION_B 0x7f00
2112#define BTRSW_ISOLATION_C 0x7f0000
2113#define BTRSW_ISOLATION_D 0x7f000000
2114#define BEXT_LNA_GAIN 0x7c00
2115
2116#define BSTBC_EN 0x4
2117#define BANTENNA_MAPPING 0x10
2118#define BNSS 0x20
2119#define BCFO_ANTSUM_ID 0x200
2120#define BPHY_COUNTER_RESET 0x8000000
2121#define BCFO_REPORT_GET 0x4000000
2122#define BOFDM_CONTINUE_TX 0x10000000
2123#define BOFDM_SINGLE_CARRIER 0x20000000
2124#define BOFDM_SINGLE_TONE 0x40000000
2125#define BHT_DETECT 0x100
2126#define BCFOEN 0x10000
2127#define BCFOVALUE 0xfff00000
2128#define BSIGTONE_RE 0x3f
2129#define BSIGTONE_IM 0x7f00
2130#define BCOUNTER_CCA 0xffff
2131#define BCOUNTER_PARITYFAIL 0xffff0000
2132#define BCOUNTER_RATEILLEGAL 0xffff
2133#define BCOUNTER_CRC8FAIL 0xffff0000
2134#define BCOUNTER_MCSNOSUPPORT 0xffff
2135#define BCOUNTER_FASTSYNC 0xffff
2136#define BSHORTCFO 0xfff
2137#define BSHORTCFOT_LENGTH 12
2138#define BSHORTCFOF_LENGTH 11
2139#define BLONGCFO 0x7ff
2140#define BLONGCFOT_LENGTH 11
2141#define BLONGCFOF_LENGTH 11
2142#define BTAILCFO 0x1fff
2143#define BTAILCFOT_LENGTH 13
2144#define BTAILCFOF_LENGTH 12
2145#define BNOISE_EN_PWDB 0xffff
2146#define BCC_POWER_DB 0xffff0000
2147#define BMOISE_PWDB 0xffff
2148#define BPOWERMEAST_LENGTH 10
2149#define BPOWERMEASF_LENGTH 3
2150#define BRX_HT_BW 0x1
2151#define BRXSC 0x6
2152#define BRX_HT 0x8
2153#define BNB_INTF_DET_ON 0x1
2154#define BINTF_WIN_LEN_CFG 0x30
2155#define BNB_INTF_TH_CFG 0x1c0
2156#define BRFGAIN 0x3f
2157#define BTABLESEL 0x40
2158#define BTRSW 0x80
2159#define BRXSNR_A 0xff
2160#define BRXSNR_B 0xff00
2161#define BRXSNR_C 0xff0000
2162#define BRXSNR_D 0xff000000
2163#define BSNR_EVMT_LENGTH 8
2164#define BSNR_EVMF_LENGTH 1
2165#define BCSI1ST 0xff
2166#define BCSI2ND 0xff00
2167#define BRXEVM1ST 0xff0000
2168#define BRXEVM2ND 0xff000000
2169#define BSIGEVM 0xff
2170#define BPWDB 0xff00
2171#define BSGIEN 0x10000
2172
2173#define BSFACTOR_QMA1 0xf
2174#define BSFACTOR_QMA2 0xf0
2175#define BSFACTOR_QMA3 0xf00
2176#define BSFACTOR_QMA4 0xf000
2177#define BSFACTOR_QMA5 0xf0000
2178#define BSFACTOR_QMA6 0xf0000
2179#define BSFACTOR_QMA7 0xf00000
2180#define BSFACTOR_QMA8 0xf000000
2181#define BSFACTOR_QMA9 0xf0000000
2182#define BCSI_SCHEME 0x100000
2183
2184#define BNOISE_LVL_TOP_SET 0x3
2185#define BCHSMOOTH 0x4
2186#define BCHSMOOTH_CFG1 0x38
2187#define BCHSMOOTH_CFG2 0x1c0
2188#define BCHSMOOTH_CFG3 0xe00
2189#define BCHSMOOTH_CFG4 0x7000
2190#define BMRCMODE 0x800000
2191#define BTHEVMCFG 0x7000000
2192
2193#define BLOOP_FIT_TYPE 0x1
2194#define BUPD_CFO 0x40
2195#define BUPD_CFO_OFFDATA 0x80
2196#define BADV_UPD_CFO 0x100
2197#define BADV_TIME_CTRL 0x800
2198#define BUPD_CLKO 0x1000
2199#define BFC 0x6000
2200#define BTRACKING_MODE 0x8000
2201#define BPHCMP_ENABLE 0x10000
2202#define BUPD_CLKO_LTF 0x20000
2203#define BCOM_CH_CFO 0x40000
2204#define BCSI_ESTI_MODE 0x80000
2205#define BADV_UPD_EQZ 0x100000
2206#define BUCHCFG 0x7000000
2207#define BUPDEQZ 0x8000000
2208
2209#define BRX_PESUDO_NOISE_ON 0x20000000
2210#define BRX_PESUDO_NOISE_A 0xff
2211#define BRX_PESUDO_NOISE_B 0xff00
2212#define BRX_PESUDO_NOISE_C 0xff0000
2213#define BRX_PESUDO_NOISE_D 0xff000000
2214#define BRX_PESUDO_NOISESTATE_A 0xffff
2215#define BRX_PESUDO_NOISESTATE_B 0xffff0000
2216#define BRX_PESUDO_NOISESTATE_C 0xffff
2217#define BRX_PESUDO_NOISESTATE_D 0xffff0000
2218
2219#define BZEBRA1_HSSIENABLE 0x8
2220#define BZEBRA1_TRXCONTROL 0xc00
2221#define BZEBRA1_TRXGAINSETTING 0x07f
2222#define BZEBRA1_RXCOUNTER 0xc00
2223#define BZEBRA1_TXCHANGEPUMP 0x38
2224#define BZEBRA1_RXCHANGEPUMP 0x7
2225#define BZEBRA1_CHANNEL_NUM 0xf80
2226#define BZEBRA1_TXLPFBW 0x400
2227#define BZEBRA1_RXLPFBW 0x600
2228
2229#define BRTL8256REG_MODE_CTRL1 0x100
2230#define BRTL8256REG_MODE_CTRL0 0x40
2231#define BRTL8256REG_TXLPFBW 0x18
2232#define BRTL8256REG_RXLPFBW 0x600
2233
2234#define BRTL8258_TXLPFBW 0xc
2235#define BRTL8258_RXLPFBW 0xc00
2236#define BRTL8258_RSSILPFBW 0xc0
2237
2238#define BBYTE0 0x1
2239#define BBYTE1 0x2
2240#define BBYTE2 0x4
2241#define BBYTE3 0x8
2242#define BWORD0 0x3
2243#define BWORD1 0xc
2244#define BWORD 0xf
2245
a619d1ab
LF
2246#define BENABLE 0x1
2247#define BDISABLE 0x0
2248
2249#define LEFT_ANTENNA 0x0
2250#define RIGHT_ANTENNA 0x1
2251
2252#define TCHECK_TXSTATUS 500
2253#define TUPDATE_RXCOUNTER 100
2254
2255#define REG_UN_used_register 0x01bf
2256
2257/* WOL bit information */
2258#define HAL92C_WOL_PTK_UPDATE_EVENT BIT(0)
2259#define HAL92C_WOL_GTK_UPDATE_EVENT BIT(1)
2260#define HAL92C_WOL_DISASSOC_EVENT BIT(2)
2261#define HAL92C_WOL_DEAUTH_EVENT BIT(3)
2262#define HAL92C_WOL_FW_DISCONNECT_EVENT BIT(4)
2263
2264#define WOL_REASON_PTK_UPDATE BIT(0)
2265#define WOL_REASON_GTK_UPDATE BIT(1)
2266#define WOL_REASON_DISASSOC BIT(2)
2267#define WOL_REASON_DEAUTH BIT(3)
2268#define WOL_REASON_FW_DISCONNECT BIT(4)
2269
2270/* 2 EFUSE_TEST (For RTL8723 partially) */
2271#define EFUSE_SEL(x) (((x) & 0x3) << 8)
2272#define EFUSE_SEL_MASK 0x300
2273#define EFUSE_WIFI_SEL_0 0x0
2274
2275#define WL_HWPDN_EN BIT(0) /* Enable GPIO[9] as WiFi HW PDn source*/
2276#define WL_HWPDN_SL BIT(1) /* WiFi HW PDn polarity control*/
2277
2278#endif
This page took 0.197393 seconds and 5 git commands to generate.