Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/jmorris...
[deliverable/linux.git] / drivers / pci / access.c
CommitLineData
94e61088 1#include <linux/delay.h>
1da177e4
LT
2#include <linux/pci.h>
3#include <linux/module.h>
f6a57033 4#include <linux/sched.h>
5a0e3ad6 5#include <linux/slab.h>
1da177e4 6#include <linux/ioport.h>
7ea7e98f 7#include <linux/wait.h>
1da177e4 8
48b19148
AB
9#include "pci.h"
10
1da177e4
LT
11/*
12 * This interrupt-safe spinlock protects all accesses to PCI
13 * configuration space.
14 */
15
a2e27787 16DEFINE_RAW_SPINLOCK(pci_lock);
1da177e4
LT
17
18/*
19 * Wrappers for all PCI configuration access functions. They just check
20 * alignment, do locking and call the low-level functions pointed to
21 * by pci_dev->ops.
22 */
23
24#define PCI_byte_BAD 0
25#define PCI_word_BAD (pos & 1)
26#define PCI_dword_BAD (pos & 3)
27
ff3ce480 28#define PCI_OP_READ(size, type, len) \
1da177e4
LT
29int pci_bus_read_config_##size \
30 (struct pci_bus *bus, unsigned int devfn, int pos, type *value) \
31{ \
32 int res; \
33 unsigned long flags; \
34 u32 data = 0; \
35 if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
511dd98c 36 raw_spin_lock_irqsave(&pci_lock, flags); \
1da177e4
LT
37 res = bus->ops->read(bus, devfn, pos, len, &data); \
38 *value = (type)data; \
511dd98c 39 raw_spin_unlock_irqrestore(&pci_lock, flags); \
1da177e4
LT
40 return res; \
41}
42
ff3ce480 43#define PCI_OP_WRITE(size, type, len) \
1da177e4
LT
44int pci_bus_write_config_##size \
45 (struct pci_bus *bus, unsigned int devfn, int pos, type value) \
46{ \
47 int res; \
48 unsigned long flags; \
49 if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \
511dd98c 50 raw_spin_lock_irqsave(&pci_lock, flags); \
1da177e4 51 res = bus->ops->write(bus, devfn, pos, len, value); \
511dd98c 52 raw_spin_unlock_irqrestore(&pci_lock, flags); \
1da177e4
LT
53 return res; \
54}
55
56PCI_OP_READ(byte, u8, 1)
57PCI_OP_READ(word, u16, 2)
58PCI_OP_READ(dword, u32, 4)
59PCI_OP_WRITE(byte, u8, 1)
60PCI_OP_WRITE(word, u16, 2)
61PCI_OP_WRITE(dword, u32, 4)
62
63EXPORT_SYMBOL(pci_bus_read_config_byte);
64EXPORT_SYMBOL(pci_bus_read_config_word);
65EXPORT_SYMBOL(pci_bus_read_config_dword);
66EXPORT_SYMBOL(pci_bus_write_config_byte);
67EXPORT_SYMBOL(pci_bus_write_config_word);
68EXPORT_SYMBOL(pci_bus_write_config_dword);
e04b0ea2 69
1f94a94f
RH
70int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn,
71 int where, int size, u32 *val)
72{
73 void __iomem *addr;
74
75 addr = bus->ops->map_bus(bus, devfn, where);
76 if (!addr) {
77 *val = ~0;
78 return PCIBIOS_DEVICE_NOT_FOUND;
79 }
80
81 if (size == 1)
82 *val = readb(addr);
83 else if (size == 2)
84 *val = readw(addr);
85 else
86 *val = readl(addr);
87
88 return PCIBIOS_SUCCESSFUL;
89}
90EXPORT_SYMBOL_GPL(pci_generic_config_read);
91
92int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn,
93 int where, int size, u32 val)
94{
95 void __iomem *addr;
96
97 addr = bus->ops->map_bus(bus, devfn, where);
98 if (!addr)
99 return PCIBIOS_DEVICE_NOT_FOUND;
100
101 if (size == 1)
102 writeb(val, addr);
103 else if (size == 2)
104 writew(val, addr);
105 else
106 writel(val, addr);
107
108 return PCIBIOS_SUCCESSFUL;
109}
110EXPORT_SYMBOL_GPL(pci_generic_config_write);
111
112int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn,
113 int where, int size, u32 *val)
114{
115 void __iomem *addr;
116
117 addr = bus->ops->map_bus(bus, devfn, where & ~0x3);
118 if (!addr) {
119 *val = ~0;
120 return PCIBIOS_DEVICE_NOT_FOUND;
121 }
122
123 *val = readl(addr);
124
125 if (size <= 2)
126 *val = (*val >> (8 * (where & 3))) & ((1 << (size * 8)) - 1);
127
128 return PCIBIOS_SUCCESSFUL;
129}
130EXPORT_SYMBOL_GPL(pci_generic_config_read32);
131
132int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn,
133 int where, int size, u32 val)
134{
135 void __iomem *addr;
136 u32 mask, tmp;
137
138 addr = bus->ops->map_bus(bus, devfn, where & ~0x3);
139 if (!addr)
140 return PCIBIOS_DEVICE_NOT_FOUND;
141
142 if (size == 4) {
143 writel(val, addr);
144 return PCIBIOS_SUCCESSFUL;
145 } else {
146 mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
147 }
148
149 tmp = readl(addr) & mask;
150 tmp |= val << ((where & 0x3) * 8);
151 writel(tmp, addr);
152
153 return PCIBIOS_SUCCESSFUL;
154}
155EXPORT_SYMBOL_GPL(pci_generic_config_write32);
156
a72b46c3
HY
157/**
158 * pci_bus_set_ops - Set raw operations of pci bus
159 * @bus: pci bus struct
160 * @ops: new raw operations
161 *
162 * Return previous raw operations
163 */
164struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops)
165{
166 struct pci_ops *old_ops;
167 unsigned long flags;
168
511dd98c 169 raw_spin_lock_irqsave(&pci_lock, flags);
a72b46c3
HY
170 old_ops = bus->ops;
171 bus->ops = ops;
511dd98c 172 raw_spin_unlock_irqrestore(&pci_lock, flags);
a72b46c3
HY
173 return old_ops;
174}
175EXPORT_SYMBOL(pci_bus_set_ops);
287d19ce 176
7ea7e98f
MW
177/*
178 * The following routines are to prevent the user from accessing PCI config
179 * space when it's unsafe to do so. Some devices require this during BIST and
180 * we're required to prevent it during D-state transitions.
181 *
182 * We have a bit per device to indicate it's blocked and a global wait queue
183 * for callers to sleep on until devices are unblocked.
184 */
fb51ccbf 185static DECLARE_WAIT_QUEUE_HEAD(pci_cfg_wait);
e04b0ea2 186
fb51ccbf 187static noinline void pci_wait_cfg(struct pci_dev *dev)
7ea7e98f
MW
188{
189 DECLARE_WAITQUEUE(wait, current);
190
fb51ccbf 191 __add_wait_queue(&pci_cfg_wait, &wait);
7ea7e98f
MW
192 do {
193 set_current_state(TASK_UNINTERRUPTIBLE);
511dd98c 194 raw_spin_unlock_irq(&pci_lock);
7ea7e98f 195 schedule();
511dd98c 196 raw_spin_lock_irq(&pci_lock);
fb51ccbf
JK
197 } while (dev->block_cfg_access);
198 __remove_wait_queue(&pci_cfg_wait, &wait);
e04b0ea2
BK
199}
200
34e32072 201/* Returns 0 on success, negative values indicate error. */
ff3ce480 202#define PCI_USER_READ_CONFIG(size, type) \
e04b0ea2
BK
203int pci_user_read_config_##size \
204 (struct pci_dev *dev, int pos, type *val) \
205{ \
d97ffe23 206 int ret = PCIBIOS_SUCCESSFUL; \
e04b0ea2 207 u32 data = -1; \
34e32072
GT
208 if (PCI_##size##_BAD) \
209 return -EINVAL; \
511dd98c 210 raw_spin_lock_irq(&pci_lock); \
fb51ccbf
JK
211 if (unlikely(dev->block_cfg_access)) \
212 pci_wait_cfg(dev); \
7ea7e98f 213 ret = dev->bus->ops->read(dev->bus, dev->devfn, \
e04b0ea2 214 pos, sizeof(type), &data); \
511dd98c 215 raw_spin_unlock_irq(&pci_lock); \
e04b0ea2 216 *val = (type)data; \
d97ffe23 217 return pcibios_err_to_errno(ret); \
c63587d7
AW
218} \
219EXPORT_SYMBOL_GPL(pci_user_read_config_##size);
e04b0ea2 220
34e32072 221/* Returns 0 on success, negative values indicate error. */
ff3ce480 222#define PCI_USER_WRITE_CONFIG(size, type) \
e04b0ea2
BK
223int pci_user_write_config_##size \
224 (struct pci_dev *dev, int pos, type val) \
225{ \
d97ffe23 226 int ret = PCIBIOS_SUCCESSFUL; \
34e32072
GT
227 if (PCI_##size##_BAD) \
228 return -EINVAL; \
511dd98c 229 raw_spin_lock_irq(&pci_lock); \
fb51ccbf
JK
230 if (unlikely(dev->block_cfg_access)) \
231 pci_wait_cfg(dev); \
7ea7e98f 232 ret = dev->bus->ops->write(dev->bus, dev->devfn, \
e04b0ea2 233 pos, sizeof(type), val); \
511dd98c 234 raw_spin_unlock_irq(&pci_lock); \
d97ffe23 235 return pcibios_err_to_errno(ret); \
c63587d7
AW
236} \
237EXPORT_SYMBOL_GPL(pci_user_write_config_##size);
e04b0ea2
BK
238
239PCI_USER_READ_CONFIG(byte, u8)
240PCI_USER_READ_CONFIG(word, u16)
241PCI_USER_READ_CONFIG(dword, u32)
242PCI_USER_WRITE_CONFIG(byte, u8)
243PCI_USER_WRITE_CONFIG(word, u16)
244PCI_USER_WRITE_CONFIG(dword, u32)
245
94e61088
BH
246/* VPD access through PCI 2.2+ VPD capability */
247
fc0a407e
BH
248/**
249 * pci_read_vpd - Read one entry from Vital Product Data
250 * @dev: pci device struct
251 * @pos: offset in vpd space
252 * @count: number of bytes to read
253 * @buf: pointer to where to store result
254 */
255ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf)
256{
257 if (!dev->vpd || !dev->vpd->ops)
258 return -ENODEV;
259 return dev->vpd->ops->read(dev, pos, count, buf);
260}
261EXPORT_SYMBOL(pci_read_vpd);
262
263/**
264 * pci_write_vpd - Write entry to Vital Product Data
265 * @dev: pci device struct
266 * @pos: offset in vpd space
267 * @count: number of bytes to write
268 * @buf: buffer containing write data
269 */
270ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf)
271{
272 if (!dev->vpd || !dev->vpd->ops)
273 return -ENODEV;
274 return dev->vpd->ops->write(dev, pos, count, buf);
275}
276EXPORT_SYMBOL(pci_write_vpd);
277
f1cd93f9 278#define PCI_VPD_MAX_SIZE (PCI_VPD_ADDR_MASK + 1)
94e61088 279
104daa71
HR
280/**
281 * pci_vpd_size - determine actual size of Vital Product Data
282 * @dev: pci device struct
283 * @old_size: current assumed size, also maximum allowed size
284 */
f1cd93f9 285static size_t pci_vpd_size(struct pci_dev *dev, size_t old_size)
104daa71
HR
286{
287 size_t off = 0;
288 unsigned char header[1+2]; /* 1 byte tag, 2 bytes length */
289
290 while (off < old_size &&
291 pci_read_vpd(dev, off, 1, header) == 1) {
292 unsigned char tag;
293
294 if (header[0] & PCI_VPD_LRDT) {
295 /* Large Resource Data Type Tag */
296 tag = pci_vpd_lrdt_tag(header);
297 /* Only read length from known tag items */
298 if ((tag == PCI_VPD_LTIN_ID_STRING) ||
299 (tag == PCI_VPD_LTIN_RO_DATA) ||
300 (tag == PCI_VPD_LTIN_RW_DATA)) {
301 if (pci_read_vpd(dev, off+1, 2,
302 &header[1]) != 2) {
303 dev_warn(&dev->dev,
304 "invalid large VPD tag %02x size at offset %zu",
305 tag, off + 1);
306 return 0;
307 }
308 off += PCI_VPD_LRDT_TAG_SIZE +
309 pci_vpd_lrdt_size(header);
310 }
311 } else {
312 /* Short Resource Data Type Tag */
313 off += PCI_VPD_SRDT_TAG_SIZE +
314 pci_vpd_srdt_size(header);
315 tag = pci_vpd_srdt_tag(header);
316 }
317
318 if (tag == PCI_VPD_STIN_END) /* End tag descriptor */
319 return off;
320
321 if ((tag != PCI_VPD_LTIN_ID_STRING) &&
322 (tag != PCI_VPD_LTIN_RO_DATA) &&
323 (tag != PCI_VPD_LTIN_RW_DATA)) {
324 dev_warn(&dev->dev,
325 "invalid %s VPD tag %02x at offset %zu",
326 (header[0] & PCI_VPD_LRDT) ? "large" : "short",
327 tag, off);
328 return 0;
329 }
330 }
331 return 0;
332}
333
1120f8b8
SH
334/*
335 * Wait for last operation to complete.
336 * This code has to spin since there is no other notification from the PCI
337 * hardware. Since the VPD is often implemented by serial attachment to an
338 * EEPROM, it may take many milliseconds to complete.
34e32072
GT
339 *
340 * Returns 0 on success, negative values indicate error.
1120f8b8 341 */
f1cd93f9 342static int pci_vpd_wait(struct pci_dev *dev)
94e61088 343{
408641e9 344 struct pci_vpd *vpd = dev->vpd;
c521b014
BH
345 unsigned long timeout = jiffies + msecs_to_jiffies(50);
346 unsigned long max_sleep = 16;
1120f8b8 347 u16 status;
94e61088
BH
348 int ret;
349
350 if (!vpd->busy)
351 return 0;
352
c521b014 353 while (time_before(jiffies, timeout)) {
1120f8b8 354 ret = pci_user_read_config_word(dev, vpd->cap + PCI_VPD_ADDR,
94e61088 355 &status);
34e32072 356 if (ret < 0)
94e61088 357 return ret;
1120f8b8
SH
358
359 if ((status & PCI_VPD_ADDR_F) == vpd->flag) {
c5563887 360 vpd->busy = 0;
94e61088
BH
361 return 0;
362 }
1120f8b8 363
1120f8b8
SH
364 if (fatal_signal_pending(current))
365 return -EINTR;
c521b014
BH
366
367 usleep_range(10, max_sleep);
368 if (max_sleep < 1024)
369 max_sleep *= 2;
94e61088 370 }
c521b014
BH
371
372 dev_warn(&dev->dev, "VPD access failed. This is likely a firmware bug on this device. Contact the card vendor for a firmware update\n");
373 return -ETIMEDOUT;
94e61088
BH
374}
375
f1cd93f9
BH
376static ssize_t pci_vpd_read(struct pci_dev *dev, loff_t pos, size_t count,
377 void *arg)
94e61088 378{
408641e9 379 struct pci_vpd *vpd = dev->vpd;
287d19ce
SH
380 int ret;
381 loff_t end = pos + count;
382 u8 *buf = arg;
94e61088 383
104daa71 384 if (pos < 0)
94e61088 385 return -EINVAL;
94e61088 386
104daa71
HR
387 if (!vpd->valid) {
388 vpd->valid = 1;
408641e9 389 vpd->len = pci_vpd_size(dev, vpd->len);
104daa71
HR
390 }
391
408641e9 392 if (vpd->len == 0)
104daa71
HR
393 return -EIO;
394
408641e9 395 if (pos > vpd->len)
104daa71
HR
396 return 0;
397
408641e9
BH
398 if (end > vpd->len) {
399 end = vpd->len;
104daa71
HR
400 count = end - pos;
401 }
402
1120f8b8
SH
403 if (mutex_lock_killable(&vpd->lock))
404 return -EINTR;
405
f1cd93f9 406 ret = pci_vpd_wait(dev);
94e61088
BH
407 if (ret < 0)
408 goto out;
1120f8b8 409
287d19ce
SH
410 while (pos < end) {
411 u32 val;
412 unsigned int i, skip;
413
414 ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR,
415 pos & ~3);
416 if (ret < 0)
417 break;
c5563887 418 vpd->busy = 1;
287d19ce 419 vpd->flag = PCI_VPD_ADDR_F;
f1cd93f9 420 ret = pci_vpd_wait(dev);
287d19ce
SH
421 if (ret < 0)
422 break;
423
424 ret = pci_user_read_config_dword(dev, vpd->cap + PCI_VPD_DATA, &val);
425 if (ret < 0)
426 break;
427
428 skip = pos & 3;
429 for (i = 0; i < sizeof(u32); i++) {
430 if (i >= skip) {
431 *buf++ = val;
432 if (++pos == end)
433 break;
434 }
435 val >>= 8;
436 }
437 }
94e61088 438out:
1120f8b8 439 mutex_unlock(&vpd->lock);
287d19ce 440 return ret ? ret : count;
94e61088
BH
441}
442
f1cd93f9
BH
443static ssize_t pci_vpd_write(struct pci_dev *dev, loff_t pos, size_t count,
444 const void *arg)
94e61088 445{
408641e9 446 struct pci_vpd *vpd = dev->vpd;
287d19ce
SH
447 const u8 *buf = arg;
448 loff_t end = pos + count;
1120f8b8 449 int ret = 0;
94e61088 450
104daa71
HR
451 if (pos < 0 || (pos & 3) || (count & 3))
452 return -EINVAL;
453
454 if (!vpd->valid) {
455 vpd->valid = 1;
408641e9 456 vpd->len = pci_vpd_size(dev, vpd->len);
104daa71
HR
457 }
458
408641e9 459 if (vpd->len == 0)
104daa71
HR
460 return -EIO;
461
408641e9 462 if (end > vpd->len)
94e61088
BH
463 return -EINVAL;
464
1120f8b8
SH
465 if (mutex_lock_killable(&vpd->lock))
466 return -EINTR;
287d19ce 467
f1cd93f9 468 ret = pci_vpd_wait(dev);
94e61088
BH
469 if (ret < 0)
470 goto out;
287d19ce
SH
471
472 while (pos < end) {
473 u32 val;
474
475 val = *buf++;
476 val |= *buf++ << 8;
477 val |= *buf++ << 16;
478 val |= *buf++ << 24;
479
480 ret = pci_user_write_config_dword(dev, vpd->cap + PCI_VPD_DATA, val);
481 if (ret < 0)
482 break;
483 ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR,
484 pos | PCI_VPD_ADDR_F);
485 if (ret < 0)
486 break;
487
c5563887 488 vpd->busy = 1;
287d19ce 489 vpd->flag = 0;
f1cd93f9 490 ret = pci_vpd_wait(dev);
d97ecd81
GT
491 if (ret < 0)
492 break;
287d19ce
SH
493
494 pos += sizeof(u32);
495 }
94e61088 496out:
1120f8b8 497 mutex_unlock(&vpd->lock);
287d19ce 498 return ret ? ret : count;
94e61088
BH
499}
500
f1cd93f9
BH
501static const struct pci_vpd_ops pci_vpd_ops = {
502 .read = pci_vpd_read,
503 .write = pci_vpd_write,
94e61088
BH
504};
505
932c435c
MR
506static ssize_t pci_vpd_f0_read(struct pci_dev *dev, loff_t pos, size_t count,
507 void *arg)
508{
9d924075
AW
509 struct pci_dev *tdev = pci_get_slot(dev->bus,
510 PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
932c435c
MR
511 ssize_t ret;
512
513 if (!tdev)
514 return -ENODEV;
515
516 ret = pci_read_vpd(tdev, pos, count, arg);
517 pci_dev_put(tdev);
518 return ret;
519}
520
521static ssize_t pci_vpd_f0_write(struct pci_dev *dev, loff_t pos, size_t count,
522 const void *arg)
523{
9d924075
AW
524 struct pci_dev *tdev = pci_get_slot(dev->bus,
525 PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
932c435c
MR
526 ssize_t ret;
527
528 if (!tdev)
529 return -ENODEV;
530
531 ret = pci_write_vpd(tdev, pos, count, arg);
532 pci_dev_put(tdev);
533 return ret;
534}
535
536static const struct pci_vpd_ops pci_vpd_f0_ops = {
537 .read = pci_vpd_f0_read,
538 .write = pci_vpd_f0_write,
932c435c
MR
539};
540
f1cd93f9 541int pci_vpd_init(struct pci_dev *dev)
94e61088 542{
408641e9 543 struct pci_vpd *vpd;
94e61088
BH
544 u8 cap;
545
546 cap = pci_find_capability(dev, PCI_CAP_ID_VPD);
547 if (!cap)
548 return -ENODEV;
932c435c 549
94e61088
BH
550 vpd = kzalloc(sizeof(*vpd), GFP_ATOMIC);
551 if (!vpd)
552 return -ENOMEM;
553
408641e9 554 vpd->len = PCI_VPD_MAX_SIZE;
932c435c 555 if (dev->dev_flags & PCI_DEV_FLAGS_VPD_REF_F0)
408641e9 556 vpd->ops = &pci_vpd_f0_ops;
932c435c 557 else
408641e9 558 vpd->ops = &pci_vpd_ops;
1120f8b8 559 mutex_init(&vpd->lock);
94e61088 560 vpd->cap = cap;
c5563887 561 vpd->busy = 0;
104daa71 562 vpd->valid = 0;
408641e9 563 dev->vpd = vpd;
94e61088
BH
564 return 0;
565}
566
64379079
BH
567void pci_vpd_release(struct pci_dev *dev)
568{
408641e9 569 kfree(dev->vpd);
64379079
BH
570}
571
e04b0ea2 572/**
fb51ccbf 573 * pci_cfg_access_lock - Lock PCI config reads/writes
e04b0ea2
BK
574 * @dev: pci device struct
575 *
fb51ccbf
JK
576 * When access is locked, any userspace reads or writes to config
577 * space and concurrent lock requests will sleep until access is
578 * allowed via pci_cfg_access_unlocked again.
7ea7e98f 579 */
fb51ccbf
JK
580void pci_cfg_access_lock(struct pci_dev *dev)
581{
582 might_sleep();
583
584 raw_spin_lock_irq(&pci_lock);
585 if (dev->block_cfg_access)
586 pci_wait_cfg(dev);
587 dev->block_cfg_access = 1;
588 raw_spin_unlock_irq(&pci_lock);
589}
590EXPORT_SYMBOL_GPL(pci_cfg_access_lock);
591
592/**
593 * pci_cfg_access_trylock - try to lock PCI config reads/writes
594 * @dev: pci device struct
595 *
596 * Same as pci_cfg_access_lock, but will return 0 if access is
597 * already locked, 1 otherwise. This function can be used from
598 * atomic contexts.
599 */
600bool pci_cfg_access_trylock(struct pci_dev *dev)
e04b0ea2
BK
601{
602 unsigned long flags;
fb51ccbf 603 bool locked = true;
e04b0ea2 604
511dd98c 605 raw_spin_lock_irqsave(&pci_lock, flags);
fb51ccbf
JK
606 if (dev->block_cfg_access)
607 locked = false;
608 else
609 dev->block_cfg_access = 1;
511dd98c 610 raw_spin_unlock_irqrestore(&pci_lock, flags);
7ea7e98f 611
fb51ccbf 612 return locked;
e04b0ea2 613}
fb51ccbf 614EXPORT_SYMBOL_GPL(pci_cfg_access_trylock);
e04b0ea2
BK
615
616/**
fb51ccbf 617 * pci_cfg_access_unlock - Unlock PCI config reads/writes
e04b0ea2
BK
618 * @dev: pci device struct
619 *
fb51ccbf 620 * This function allows PCI config accesses to resume.
7ea7e98f 621 */
fb51ccbf 622void pci_cfg_access_unlock(struct pci_dev *dev)
e04b0ea2
BK
623{
624 unsigned long flags;
625
511dd98c 626 raw_spin_lock_irqsave(&pci_lock, flags);
7ea7e98f
MW
627
628 /* This indicates a problem in the caller, but we don't need
629 * to kill them, unlike a double-block above. */
fb51ccbf 630 WARN_ON(!dev->block_cfg_access);
7ea7e98f 631
fb51ccbf
JK
632 dev->block_cfg_access = 0;
633 wake_up_all(&pci_cfg_wait);
511dd98c 634 raw_spin_unlock_irqrestore(&pci_lock, flags);
e04b0ea2 635}
fb51ccbf 636EXPORT_SYMBOL_GPL(pci_cfg_access_unlock);
8c0d3a02
JL
637
638static inline int pcie_cap_version(const struct pci_dev *dev)
639{
1c531d82 640 return pcie_caps_reg(dev) & PCI_EXP_FLAGS_VERS;
8c0d3a02
JL
641}
642
ffb4d602
BH
643static bool pcie_downstream_port(const struct pci_dev *dev)
644{
645 int type = pci_pcie_type(dev);
646
647 return type == PCI_EXP_TYPE_ROOT_PORT ||
648 type == PCI_EXP_TYPE_DOWNSTREAM;
649}
650
7a1562d4 651bool pcie_cap_has_lnkctl(const struct pci_dev *dev)
8c0d3a02
JL
652{
653 int type = pci_pcie_type(dev);
654
c8b303d0 655 return type == PCI_EXP_TYPE_ENDPOINT ||
d3694d4f
BH
656 type == PCI_EXP_TYPE_LEG_END ||
657 type == PCI_EXP_TYPE_ROOT_PORT ||
658 type == PCI_EXP_TYPE_UPSTREAM ||
659 type == PCI_EXP_TYPE_DOWNSTREAM ||
660 type == PCI_EXP_TYPE_PCI_BRIDGE ||
661 type == PCI_EXP_TYPE_PCIE_BRIDGE;
8c0d3a02
JL
662}
663
664static inline bool pcie_cap_has_sltctl(const struct pci_dev *dev)
665{
ffb4d602 666 return pcie_downstream_port(dev) &&
6d3a1741 667 pcie_caps_reg(dev) & PCI_EXP_FLAGS_SLOT;
8c0d3a02
JL
668}
669
670static inline bool pcie_cap_has_rtctl(const struct pci_dev *dev)
671{
672 int type = pci_pcie_type(dev);
673
c8b303d0 674 return type == PCI_EXP_TYPE_ROOT_PORT ||
8c0d3a02
JL
675 type == PCI_EXP_TYPE_RC_EC;
676}
677
678static bool pcie_capability_reg_implemented(struct pci_dev *dev, int pos)
679{
680 if (!pci_is_pcie(dev))
681 return false;
682
683 switch (pos) {
969daa34 684 case PCI_EXP_FLAGS:
8c0d3a02
JL
685 return true;
686 case PCI_EXP_DEVCAP:
687 case PCI_EXP_DEVCTL:
688 case PCI_EXP_DEVSTA:
fed24515 689 return true;
8c0d3a02
JL
690 case PCI_EXP_LNKCAP:
691 case PCI_EXP_LNKCTL:
692 case PCI_EXP_LNKSTA:
693 return pcie_cap_has_lnkctl(dev);
694 case PCI_EXP_SLTCAP:
695 case PCI_EXP_SLTCTL:
696 case PCI_EXP_SLTSTA:
697 return pcie_cap_has_sltctl(dev);
698 case PCI_EXP_RTCTL:
699 case PCI_EXP_RTCAP:
700 case PCI_EXP_RTSTA:
701 return pcie_cap_has_rtctl(dev);
702 case PCI_EXP_DEVCAP2:
703 case PCI_EXP_DEVCTL2:
704 case PCI_EXP_LNKCAP2:
705 case PCI_EXP_LNKCTL2:
706 case PCI_EXP_LNKSTA2:
707 return pcie_cap_version(dev) > 1;
708 default:
709 return false;
710 }
711}
712
713/*
714 * Note that these accessor functions are only for the "PCI Express
715 * Capability" (see PCIe spec r3.0, sec 7.8). They do not apply to the
716 * other "PCI Express Extended Capabilities" (AER, VC, ACS, MFVC, etc.)
717 */
718int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val)
719{
720 int ret;
721
722 *val = 0;
723 if (pos & 1)
724 return -EINVAL;
725
726 if (pcie_capability_reg_implemented(dev, pos)) {
727 ret = pci_read_config_word(dev, pci_pcie_cap(dev) + pos, val);
728 /*
729 * Reset *val to 0 if pci_read_config_word() fails, it may
730 * have been written as 0xFFFF if hardware error happens
731 * during pci_read_config_word().
732 */
733 if (ret)
734 *val = 0;
735 return ret;
736 }
737
738 /*
739 * For Functions that do not implement the Slot Capabilities,
740 * Slot Status, and Slot Control registers, these spaces must
741 * be hardwired to 0b, with the exception of the Presence Detect
742 * State bit in the Slot Status register of Downstream Ports,
743 * which must be hardwired to 1b. (PCIe Base Spec 3.0, sec 7.8)
744 */
ffb4d602
BH
745 if (pci_is_pcie(dev) && pcie_downstream_port(dev) &&
746 pos == PCI_EXP_SLTSTA)
8c0d3a02 747 *val = PCI_EXP_SLTSTA_PDS;
8c0d3a02
JL
748
749 return 0;
750}
751EXPORT_SYMBOL(pcie_capability_read_word);
752
753int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val)
754{
755 int ret;
756
757 *val = 0;
758 if (pos & 3)
759 return -EINVAL;
760
761 if (pcie_capability_reg_implemented(dev, pos)) {
762 ret = pci_read_config_dword(dev, pci_pcie_cap(dev) + pos, val);
763 /*
764 * Reset *val to 0 if pci_read_config_dword() fails, it may
765 * have been written as 0xFFFFFFFF if hardware error happens
766 * during pci_read_config_dword().
767 */
768 if (ret)
769 *val = 0;
770 return ret;
771 }
772
ffb4d602
BH
773 if (pci_is_pcie(dev) && pcie_downstream_port(dev) &&
774 pos == PCI_EXP_SLTSTA)
8c0d3a02 775 *val = PCI_EXP_SLTSTA_PDS;
8c0d3a02
JL
776
777 return 0;
778}
779EXPORT_SYMBOL(pcie_capability_read_dword);
780
781int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val)
782{
783 if (pos & 1)
784 return -EINVAL;
785
786 if (!pcie_capability_reg_implemented(dev, pos))
787 return 0;
788
789 return pci_write_config_word(dev, pci_pcie_cap(dev) + pos, val);
790}
791EXPORT_SYMBOL(pcie_capability_write_word);
792
793int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val)
794{
795 if (pos & 3)
796 return -EINVAL;
797
798 if (!pcie_capability_reg_implemented(dev, pos))
799 return 0;
800
801 return pci_write_config_dword(dev, pci_pcie_cap(dev) + pos, val);
802}
803EXPORT_SYMBOL(pcie_capability_write_dword);
804
805int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
806 u16 clear, u16 set)
807{
808 int ret;
809 u16 val;
810
811 ret = pcie_capability_read_word(dev, pos, &val);
812 if (!ret) {
813 val &= ~clear;
814 val |= set;
815 ret = pcie_capability_write_word(dev, pos, val);
816 }
817
818 return ret;
819}
820EXPORT_SYMBOL(pcie_capability_clear_and_set_word);
821
822int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
823 u32 clear, u32 set)
824{
825 int ret;
826 u32 val;
827
828 ret = pcie_capability_read_dword(dev, pos, &val);
829 if (!ret) {
830 val &= ~clear;
831 val |= set;
832 ret = pcie_capability_write_dword(dev, pos, val);
833 }
834
835 return ret;
836}
837EXPORT_SYMBOL(pcie_capability_clear_and_set_dword);
This page took 0.890955 seconds and 5 git commands to generate.