PCI: Switch msix_program_entries() to use pci_msix_desc_addr()
[deliverable/linux.git] / drivers / pci / msi.c
CommitLineData
1da177e4
LT
1/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
1ce03373 9#include <linux/err.h>
1da177e4
LT
10#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
363c75db 13#include <linux/export.h>
1da177e4 14#include <linux/ioport.h>
1da177e4
LT
15#include <linux/pci.h>
16#include <linux/proc_fs.h>
3b7d1921 17#include <linux/msi.h>
4fdadebc 18#include <linux/smp.h>
500559a9
HS
19#include <linux/errno.h>
20#include <linux/io.h>
5a0e3ad6 21#include <linux/slab.h>
3878eaef 22#include <linux/irqdomain.h>
b6eec9b7 23#include <linux/of_irq.h>
1da177e4
LT
24
25#include "pci.h"
1da177e4 26
1da177e4 27static int pci_msi_enable = 1;
38737d82 28int pci_msi_ignore_mask;
1da177e4 29
527eee29
BH
30#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
31
8e047ada
JL
32#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
33static struct irq_domain *pci_msi_default_domain;
34static DEFINE_MUTEX(pci_msi_domain_lock);
35
36struct irq_domain * __weak arch_get_pci_msi_domain(struct pci_dev *dev)
37{
38 return pci_msi_default_domain;
39}
40
020c3126
MZ
41static struct irq_domain *pci_msi_get_domain(struct pci_dev *dev)
42{
d8a1cb75 43 struct irq_domain *domain;
020c3126 44
d8a1cb75
MZ
45 domain = dev_get_msi_domain(&dev->dev);
46 if (domain)
47 return domain;
020c3126 48
d8a1cb75 49 return arch_get_pci_msi_domain(dev);
020c3126
MZ
50}
51
8e047ada
JL
52static int pci_msi_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
53{
54 struct irq_domain *domain;
55
020c3126 56 domain = pci_msi_get_domain(dev);
3845d295 57 if (domain && irq_domain_is_hierarchy(domain))
8e047ada
JL
58 return pci_msi_domain_alloc_irqs(domain, dev, nvec, type);
59
60 return arch_setup_msi_irqs(dev, nvec, type);
61}
62
63static void pci_msi_teardown_msi_irqs(struct pci_dev *dev)
64{
65 struct irq_domain *domain;
66
020c3126 67 domain = pci_msi_get_domain(dev);
3845d295 68 if (domain && irq_domain_is_hierarchy(domain))
8e047ada
JL
69 pci_msi_domain_free_irqs(domain, dev);
70 else
71 arch_teardown_msi_irqs(dev);
72}
73#else
74#define pci_msi_setup_msi_irqs arch_setup_msi_irqs
75#define pci_msi_teardown_msi_irqs arch_teardown_msi_irqs
76#endif
527eee29 77
6a9e7f20
AB
78/* Arch hooks */
79
4287d824
TP
80int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
81{
2291ec09 82 struct msi_controller *chip = dev->bus->msi;
0cbdcfcf
TR
83 int err;
84
85 if (!chip || !chip->setup_irq)
86 return -EINVAL;
87
88 err = chip->setup_irq(chip, dev, desc);
89 if (err < 0)
90 return err;
91
92 irq_set_chip_data(desc->irq, chip);
93
94 return 0;
4287d824
TP
95}
96
97void __weak arch_teardown_msi_irq(unsigned int irq)
6a9e7f20 98{
c2791b80 99 struct msi_controller *chip = irq_get_chip_data(irq);
0cbdcfcf
TR
100
101 if (!chip || !chip->teardown_irq)
102 return;
103
104 chip->teardown_irq(chip, irq);
6a9e7f20
AB
105}
106
4287d824 107int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
6a9e7f20 108{
339e5b44 109 struct msi_controller *chip = dev->bus->msi;
6a9e7f20
AB
110 struct msi_desc *entry;
111 int ret;
112
339e5b44
LS
113 if (chip && chip->setup_irqs)
114 return chip->setup_irqs(chip, dev, nvec, type);
1c8d7b0a
MW
115 /*
116 * If an architecture wants to support multiple MSI, it needs to
117 * override arch_setup_msi_irqs()
118 */
119 if (type == PCI_CAP_ID_MSI && nvec > 1)
120 return 1;
121
5004e98a 122 for_each_pci_msi_entry(entry, dev) {
6a9e7f20 123 ret = arch_setup_msi_irq(dev, entry);
b5fbf533 124 if (ret < 0)
6a9e7f20 125 return ret;
b5fbf533
ME
126 if (ret > 0)
127 return -ENOSPC;
6a9e7f20
AB
128 }
129
130 return 0;
131}
1525bf0d 132
4287d824
TP
133/*
134 * We have a default implementation available as a separate non-weak
135 * function, as it is used by the Xen x86 PCI code
136 */
1525bf0d 137void default_teardown_msi_irqs(struct pci_dev *dev)
6a9e7f20 138{
63a7b17e 139 int i;
6a9e7f20
AB
140 struct msi_desc *entry;
141
5004e98a 142 for_each_pci_msi_entry(entry, dev)
63a7b17e
JL
143 if (entry->irq)
144 for (i = 0; i < entry->nvec_used; i++)
145 arch_teardown_msi_irq(entry->irq + i);
6a9e7f20
AB
146}
147
4287d824
TP
148void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
149{
150 return default_teardown_msi_irqs(dev);
151}
76ccc297 152
ac8344c4 153static void default_restore_msi_irq(struct pci_dev *dev, int irq)
76ccc297
KRW
154{
155 struct msi_desc *entry;
156
157 entry = NULL;
158 if (dev->msix_enabled) {
5004e98a 159 for_each_pci_msi_entry(entry, dev) {
76ccc297
KRW
160 if (irq == entry->irq)
161 break;
162 }
163 } else if (dev->msi_enabled) {
164 entry = irq_get_msi_desc(irq);
165 }
166
167 if (entry)
83a18912 168 __pci_write_msi_msg(entry, &entry->msg);
76ccc297 169}
4287d824 170
ac8344c4 171void __weak arch_restore_msi_irqs(struct pci_dev *dev)
4287d824 172{
ac8344c4 173 return default_restore_msi_irqs(dev);
4287d824 174}
76ccc297 175
bffac3c5
MW
176static inline __attribute_const__ u32 msi_mask(unsigned x)
177{
0b49ec37
MW
178 /* Don't shift by >= width of type */
179 if (x >= 5)
180 return 0xffffffff;
181 return (1 << (1 << x)) - 1;
bffac3c5
MW
182}
183
ce6fce42
MW
184/*
185 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
186 * mask all MSI interrupts by clearing the MSI enable bit does not work
187 * reliably as devices without an INTx disable bit will then generate a
188 * level IRQ which will never be cleared.
ce6fce42 189 */
23ed8d57 190u32 __pci_msi_desc_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
1da177e4 191{
f2440d9a 192 u32 mask_bits = desc->masked;
1da177e4 193
38737d82 194 if (pci_msi_ignore_mask || !desc->msi_attrib.maskbit)
12abb8ba 195 return 0;
f2440d9a
MW
196
197 mask_bits &= ~mask;
198 mask_bits |= flag;
e39758e0
JL
199 pci_write_config_dword(msi_desc_to_pci_dev(desc), desc->mask_pos,
200 mask_bits);
12abb8ba
HS
201
202 return mask_bits;
203}
204
205static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
206{
23ed8d57 207 desc->masked = __pci_msi_desc_mask_irq(desc, mask, flag);
f2440d9a
MW
208}
209
5eb6d660
CH
210static void __iomem *pci_msix_desc_addr(struct msi_desc *desc)
211{
212 return desc->mask_base +
213 desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
214}
215
f2440d9a
MW
216/*
217 * This internal function does not flush PCI writes to the device.
218 * All users must ensure that they read from the device before either
219 * assuming that the device state is up to date, or returning out of this
220 * file. This saves a few milliseconds when initialising devices with lots
221 * of MSI-X interrupts.
222 */
23ed8d57 223u32 __pci_msix_desc_mask_irq(struct msi_desc *desc, u32 flag)
f2440d9a
MW
224{
225 u32 mask_bits = desc->masked;
38737d82
YW
226
227 if (pci_msi_ignore_mask)
228 return 0;
229
8d805286
SY
230 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
231 if (flag)
232 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
5eb6d660 233 writel(mask_bits, pci_msix_desc_addr(desc) + PCI_MSIX_ENTRY_VECTOR_CTRL);
12abb8ba
HS
234
235 return mask_bits;
236}
237
238static void msix_mask_irq(struct msi_desc *desc, u32 flag)
239{
23ed8d57 240 desc->masked = __pci_msix_desc_mask_irq(desc, flag);
f2440d9a 241}
24d27553 242
1c9db525 243static void msi_set_mask_bit(struct irq_data *data, u32 flag)
f2440d9a 244{
c391f262 245 struct msi_desc *desc = irq_data_get_msi_desc(data);
24d27553 246
f2440d9a
MW
247 if (desc->msi_attrib.is_msix) {
248 msix_mask_irq(desc, flag);
249 readl(desc->mask_base); /* Flush write to device */
250 } else {
a281b788 251 unsigned offset = data->irq - desc->irq;
1c8d7b0a 252 msi_mask_irq(desc, 1 << offset, flag << offset);
1da177e4 253 }
f2440d9a
MW
254}
255
23ed8d57
TG
256/**
257 * pci_msi_mask_irq - Generic irq chip callback to mask PCI/MSI interrupts
258 * @data: pointer to irqdata associated to that interrupt
259 */
260void pci_msi_mask_irq(struct irq_data *data)
f2440d9a 261{
1c9db525 262 msi_set_mask_bit(data, 1);
f2440d9a 263}
a4289dc2 264EXPORT_SYMBOL_GPL(pci_msi_mask_irq);
f2440d9a 265
23ed8d57
TG
266/**
267 * pci_msi_unmask_irq - Generic irq chip callback to unmask PCI/MSI interrupts
268 * @data: pointer to irqdata associated to that interrupt
269 */
270void pci_msi_unmask_irq(struct irq_data *data)
f2440d9a 271{
1c9db525 272 msi_set_mask_bit(data, 0);
1da177e4 273}
a4289dc2 274EXPORT_SYMBOL_GPL(pci_msi_unmask_irq);
1da177e4 275
ac8344c4
D
276void default_restore_msi_irqs(struct pci_dev *dev)
277{
278 struct msi_desc *entry;
279
5004e98a 280 for_each_pci_msi_entry(entry, dev)
ac8344c4 281 default_restore_msi_irq(dev, entry->irq);
ac8344c4
D
282}
283
891d4a48 284void __pci_read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
1da177e4 285{
e39758e0
JL
286 struct pci_dev *dev = msi_desc_to_pci_dev(entry);
287
288 BUG_ON(dev->current_state != PCI_D0);
30da5524
BH
289
290 if (entry->msi_attrib.is_msix) {
5eb6d660 291 void __iomem *base = pci_msix_desc_addr(entry);
30da5524
BH
292
293 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
294 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
295 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
296 } else {
f5322169 297 int pos = dev->msi_cap;
30da5524
BH
298 u16 data;
299
9925ad0c
BH
300 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
301 &msg->address_lo);
30da5524 302 if (entry->msi_attrib.is_64) {
9925ad0c
BH
303 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
304 &msg->address_hi);
2f221349 305 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
30da5524
BH
306 } else {
307 msg->address_hi = 0;
2f221349 308 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
30da5524
BH
309 }
310 msg->data = data;
311 }
312}
313
83a18912 314void __pci_write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
3145e941 315{
e39758e0
JL
316 struct pci_dev *dev = msi_desc_to_pci_dev(entry);
317
318 if (dev->current_state != PCI_D0) {
fcd097f3
BH
319 /* Don't touch the hardware now */
320 } else if (entry->msi_attrib.is_msix) {
5eb6d660 321 void __iomem *base = pci_msix_desc_addr(entry);
24d27553 322
2c21fd4b
HS
323 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
324 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
325 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
24d27553 326 } else {
f5322169 327 int pos = dev->msi_cap;
1c8d7b0a
MW
328 u16 msgctl;
329
f84ecd28 330 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
1c8d7b0a
MW
331 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
332 msgctl |= entry->msi_attrib.multiple << 4;
f84ecd28 333 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
0366f8f7 334
9925ad0c
BH
335 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
336 msg->address_lo);
0366f8f7 337 if (entry->msi_attrib.is_64) {
9925ad0c
BH
338 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
339 msg->address_hi);
2f221349
BH
340 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
341 msg->data);
0366f8f7 342 } else {
2f221349
BH
343 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
344 msg->data);
0366f8f7 345 }
1da177e4 346 }
392ee1e6 347 entry->msg = *msg;
1da177e4 348}
0366f8f7 349
83a18912 350void pci_write_msi_msg(unsigned int irq, struct msi_msg *msg)
3145e941 351{
dced35ae 352 struct msi_desc *entry = irq_get_msi_desc(irq);
3145e941 353
83a18912 354 __pci_write_msi_msg(entry, msg);
3145e941 355}
83a18912 356EXPORT_SYMBOL_GPL(pci_write_msi_msg);
3145e941 357
f56e4481
HS
358static void free_msi_irqs(struct pci_dev *dev)
359{
5004e98a 360 struct list_head *msi_list = dev_to_msi_list(&dev->dev);
f56e4481 361 struct msi_desc *entry, *tmp;
1c51b50c
GKH
362 struct attribute **msi_attrs;
363 struct device_attribute *dev_attr;
63a7b17e 364 int i, count = 0;
f56e4481 365
5004e98a 366 for_each_pci_msi_entry(entry, dev)
63a7b17e
JL
367 if (entry->irq)
368 for (i = 0; i < entry->nvec_used; i++)
369 BUG_ON(irq_has_action(entry->irq + i));
f56e4481 370
8e047ada 371 pci_msi_teardown_msi_irqs(dev);
f56e4481 372
5004e98a 373 list_for_each_entry_safe(entry, tmp, msi_list, list) {
f56e4481 374 if (entry->msi_attrib.is_msix) {
5004e98a 375 if (list_is_last(&entry->list, msi_list))
f56e4481
HS
376 iounmap(entry->mask_base);
377 }
424eb391 378
f56e4481
HS
379 list_del(&entry->list);
380 kfree(entry);
381 }
1c51b50c
GKH
382
383 if (dev->msi_irq_groups) {
384 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
385 msi_attrs = dev->msi_irq_groups[0]->attrs;
b701c0b1 386 while (msi_attrs[count]) {
1c51b50c
GKH
387 dev_attr = container_of(msi_attrs[count],
388 struct device_attribute, attr);
389 kfree(dev_attr->attr.name);
390 kfree(dev_attr);
391 ++count;
392 }
393 kfree(msi_attrs);
394 kfree(dev->msi_irq_groups[0]);
395 kfree(dev->msi_irq_groups);
396 dev->msi_irq_groups = NULL;
397 }
f56e4481 398}
c54c1879 399
ba698ad4
DM
400static void pci_intx_for_msi(struct pci_dev *dev, int enable)
401{
402 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
403 pci_intx(dev, enable);
404}
405
8fed4b65 406static void __pci_restore_msi_state(struct pci_dev *dev)
41017f0c 407{
41017f0c 408 u16 control;
392ee1e6 409 struct msi_desc *entry;
41017f0c 410
b1cbf4e4
EB
411 if (!dev->msi_enabled)
412 return;
413
dced35ae 414 entry = irq_get_msi_desc(dev->irq);
41017f0c 415
ba698ad4 416 pci_intx_for_msi(dev, 0);
61b64abd 417 pci_msi_set_enable(dev, 0);
ac8344c4 418 arch_restore_msi_irqs(dev);
392ee1e6 419
f5322169 420 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
31ea5d4d
YW
421 msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
422 entry->masked);
abad2ec9 423 control &= ~PCI_MSI_FLAGS_QSIZE;
1c8d7b0a 424 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
f5322169 425 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
8fed4b65
ME
426}
427
428static void __pci_restore_msix_state(struct pci_dev *dev)
41017f0c 429{
41017f0c 430 struct msi_desc *entry;
41017f0c 431
ded86d8d
EB
432 if (!dev->msix_enabled)
433 return;
5004e98a 434 BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
ded86d8d 435
41017f0c 436 /* route the table */
ba698ad4 437 pci_intx_for_msi(dev, 0);
61b64abd 438 pci_msix_clear_and_set_ctrl(dev, 0,
66f0d0c4 439 PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
41017f0c 440
ac8344c4 441 arch_restore_msi_irqs(dev);
5004e98a 442 for_each_pci_msi_entry(entry, dev)
f2440d9a 443 msix_mask_irq(entry, entry->masked);
41017f0c 444
61b64abd 445 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
41017f0c 446}
8fed4b65
ME
447
448void pci_restore_msi_state(struct pci_dev *dev)
449{
450 __pci_restore_msi_state(dev);
451 __pci_restore_msix_state(dev);
452}
94688cf2 453EXPORT_SYMBOL_GPL(pci_restore_msi_state);
41017f0c 454
1c51b50c 455static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
da8d1c8b
NH
456 char *buf)
457{
1c51b50c
GKH
458 struct msi_desc *entry;
459 unsigned long irq;
460 int retval;
da8d1c8b 461
1c51b50c
GKH
462 retval = kstrtoul(attr->attr.name, 10, &irq);
463 if (retval)
464 return retval;
da8d1c8b 465
e11ece5a
YW
466 entry = irq_get_msi_desc(irq);
467 if (entry)
468 return sprintf(buf, "%s\n",
469 entry->msi_attrib.is_msix ? "msix" : "msi");
470
1c51b50c 471 return -ENODEV;
da8d1c8b
NH
472}
473
da8d1c8b
NH
474static int populate_msi_sysfs(struct pci_dev *pdev)
475{
1c51b50c
GKH
476 struct attribute **msi_attrs;
477 struct attribute *msi_attr;
478 struct device_attribute *msi_dev_attr;
479 struct attribute_group *msi_irq_group;
480 const struct attribute_group **msi_irq_groups;
da8d1c8b 481 struct msi_desc *entry;
1c51b50c
GKH
482 int ret = -ENOMEM;
483 int num_msi = 0;
da8d1c8b 484 int count = 0;
a8676066 485 int i;
da8d1c8b 486
1c51b50c 487 /* Determine how many msi entries we have */
5004e98a 488 for_each_pci_msi_entry(entry, pdev)
a8676066 489 num_msi += entry->nvec_used;
1c51b50c
GKH
490 if (!num_msi)
491 return 0;
da8d1c8b 492
1c51b50c
GKH
493 /* Dynamically create the MSI attributes for the PCI device */
494 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
495 if (!msi_attrs)
496 return -ENOMEM;
5004e98a 497 for_each_pci_msi_entry(entry, pdev) {
a8676066
RB
498 for (i = 0; i < entry->nvec_used; i++) {
499 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
500 if (!msi_dev_attr)
501 goto error_attrs;
502 msi_attrs[count] = &msi_dev_attr->attr;
503
504 sysfs_attr_init(&msi_dev_attr->attr);
505 msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
506 entry->irq + i);
507 if (!msi_dev_attr->attr.name)
508 goto error_attrs;
509 msi_dev_attr->attr.mode = S_IRUGO;
510 msi_dev_attr->show = msi_mode_show;
511 ++count;
512 }
da8d1c8b
NH
513 }
514
1c51b50c
GKH
515 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
516 if (!msi_irq_group)
517 goto error_attrs;
518 msi_irq_group->name = "msi_irqs";
519 msi_irq_group->attrs = msi_attrs;
520
521 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
522 if (!msi_irq_groups)
523 goto error_irq_group;
524 msi_irq_groups[0] = msi_irq_group;
525
526 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
527 if (ret)
528 goto error_irq_groups;
529 pdev->msi_irq_groups = msi_irq_groups;
530
da8d1c8b
NH
531 return 0;
532
1c51b50c
GKH
533error_irq_groups:
534 kfree(msi_irq_groups);
535error_irq_group:
536 kfree(msi_irq_group);
537error_attrs:
538 count = 0;
539 msi_attr = msi_attrs[count];
540 while (msi_attr) {
541 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
542 kfree(msi_attr->name);
543 kfree(msi_dev_attr);
544 ++count;
545 msi_attr = msi_attrs[count];
da8d1c8b 546 }
29237756 547 kfree(msi_attrs);
da8d1c8b
NH
548 return ret;
549}
550
63a7b17e 551static struct msi_desc *msi_setup_entry(struct pci_dev *dev, int nvec)
d873b4d4
YW
552{
553 u16 control;
554 struct msi_desc *entry;
555
556 /* MSI Entry Initialization */
aa48b6f7 557 entry = alloc_msi_entry(&dev->dev);
d873b4d4
YW
558 if (!entry)
559 return NULL;
560
561 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
562
563 entry->msi_attrib.is_msix = 0;
564 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
565 entry->msi_attrib.entry_nr = 0;
566 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
567 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
d873b4d4 568 entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1;
63a7b17e
JL
569 entry->msi_attrib.multiple = ilog2(__roundup_pow_of_two(nvec));
570 entry->nvec_used = nvec;
d873b4d4
YW
571
572 if (control & PCI_MSI_FLAGS_64BIT)
573 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
574 else
575 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
576
577 /* Save the initial mask status */
578 if (entry->msi_attrib.maskbit)
579 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
580
581 return entry;
582}
583
f144d149
BH
584static int msi_verify_entries(struct pci_dev *dev)
585{
586 struct msi_desc *entry;
587
5004e98a 588 for_each_pci_msi_entry(entry, dev) {
f144d149
BH
589 if (!dev->no_64bit_msi || !entry->msg.address_hi)
590 continue;
591 dev_err(&dev->dev, "Device has broken 64-bit MSI but arch"
592 " tried to assign one above 4G\n");
593 return -EIO;
594 }
595 return 0;
596}
597
1da177e4
LT
598/**
599 * msi_capability_init - configure device's MSI capability structure
600 * @dev: pointer to the pci_dev data structure of MSI device function
1c8d7b0a 601 * @nvec: number of interrupts to allocate
1da177e4 602 *
1c8d7b0a
MW
603 * Setup the MSI capability structure of the device with the requested
604 * number of interrupts. A return value of zero indicates the successful
605 * setup of an entry with the new MSI irq. A negative return value indicates
606 * an error, and a positive return value indicates the number of interrupts
607 * which could have been allocated.
608 */
609static int msi_capability_init(struct pci_dev *dev, int nvec)
1da177e4
LT
610{
611 struct msi_desc *entry;
f465136d 612 int ret;
f2440d9a 613 unsigned mask;
1da177e4 614
61b64abd 615 pci_msi_set_enable(dev, 0); /* Disable MSI during set up */
110828c9 616
63a7b17e 617 entry = msi_setup_entry(dev, nvec);
f7feaca7
EB
618 if (!entry)
619 return -ENOMEM;
1ce03373 620
f2440d9a 621 /* All MSIs are unmasked by default, Mask them all */
31ea5d4d 622 mask = msi_mask(entry->msi_attrib.multi_cap);
f2440d9a
MW
623 msi_mask_irq(entry, mask, mask);
624
5004e98a 625 list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
9c831334 626
1da177e4 627 /* Configure MSI capability structure */
8e047ada 628 ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
7fe3730d 629 if (ret) {
7ba1930d 630 msi_mask_irq(entry, mask, ~mask);
f56e4481 631 free_msi_irqs(dev);
7fe3730d 632 return ret;
fd58e55f 633 }
f7feaca7 634
f144d149
BH
635 ret = msi_verify_entries(dev);
636 if (ret) {
637 msi_mask_irq(entry, mask, ~mask);
638 free_msi_irqs(dev);
639 return ret;
640 }
641
da8d1c8b
NH
642 ret = populate_msi_sysfs(dev);
643 if (ret) {
644 msi_mask_irq(entry, mask, ~mask);
645 free_msi_irqs(dev);
646 return ret;
647 }
648
1da177e4 649 /* Set MSI enabled bits */
ba698ad4 650 pci_intx_for_msi(dev, 0);
61b64abd 651 pci_msi_set_enable(dev, 1);
b1cbf4e4 652 dev->msi_enabled = 1;
1da177e4 653
5f226991 654 pcibios_free_irq(dev);
7fe3730d 655 dev->irq = entry->irq;
1da177e4
LT
656 return 0;
657}
658
520fe9dc 659static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
5a05a9d8 660{
4302e0fb 661 resource_size_t phys_addr;
5a05a9d8 662 u32 table_offset;
6a878e50 663 unsigned long flags;
5a05a9d8
HS
664 u8 bir;
665
909094c6
BH
666 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
667 &table_offset);
4d18760c 668 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
6a878e50
YW
669 flags = pci_resource_flags(dev, bir);
670 if (!flags || (flags & IORESOURCE_UNSET))
671 return NULL;
672
4d18760c 673 table_offset &= PCI_MSIX_TABLE_OFFSET;
5a05a9d8
HS
674 phys_addr = pci_resource_start(dev, bir) + table_offset;
675
676 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
677}
678
520fe9dc
GS
679static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
680 struct msix_entry *entries, int nvec)
d9d7070e
HS
681{
682 struct msi_desc *entry;
683 int i;
684
685 for (i = 0; i < nvec; i++) {
aa48b6f7 686 entry = alloc_msi_entry(&dev->dev);
d9d7070e
HS
687 if (!entry) {
688 if (!i)
689 iounmap(base);
690 else
691 free_msi_irqs(dev);
692 /* No enough memory. Don't try again */
693 return -ENOMEM;
694 }
695
696 entry->msi_attrib.is_msix = 1;
697 entry->msi_attrib.is_64 = 1;
698 entry->msi_attrib.entry_nr = entries[i].entry;
699 entry->msi_attrib.default_irq = dev->irq;
d9d7070e 700 entry->mask_base = base;
63a7b17e 701 entry->nvec_used = 1;
d9d7070e 702
5004e98a 703 list_add_tail(&entry->list, dev_to_msi_list(&dev->dev));
d9d7070e
HS
704 }
705
706 return 0;
707}
708
75cb3426 709static void msix_program_entries(struct pci_dev *dev,
520fe9dc 710 struct msix_entry *entries)
75cb3426
HS
711{
712 struct msi_desc *entry;
713 int i = 0;
714
5004e98a 715 for_each_pci_msi_entry(entry, dev) {
75cb3426 716 entries[i].vector = entry->irq;
12eb21de
CH
717 entry->masked = readl(pci_msix_desc_addr(entry) +
718 PCI_MSIX_ENTRY_VECTOR_CTRL);
75cb3426
HS
719 msix_mask_irq(entry, 1);
720 i++;
721 }
722}
723
1da177e4
LT
724/**
725 * msix_capability_init - configure device's MSI-X capability
726 * @dev: pointer to the pci_dev data structure of MSI-X device function
8f7020d3
RD
727 * @entries: pointer to an array of struct msix_entry entries
728 * @nvec: number of @entries
1da177e4 729 *
eaae4b3a 730 * Setup the MSI-X capability structure of device function with a
1ce03373
EB
731 * single MSI-X irq. A return of zero indicates the successful setup of
732 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
1da177e4
LT
733 **/
734static int msix_capability_init(struct pci_dev *dev,
735 struct msix_entry *entries, int nvec)
736{
520fe9dc 737 int ret;
5a05a9d8 738 u16 control;
1da177e4
LT
739 void __iomem *base;
740
f598282f 741 /* Ensure MSI-X is disabled while it is set up */
61b64abd 742 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
f598282f 743
66f0d0c4 744 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
1da177e4 745 /* Request & Map MSI-X table region */
527eee29 746 base = msix_map_region(dev, msix_table_size(control));
5a05a9d8 747 if (!base)
1da177e4
LT
748 return -ENOMEM;
749
520fe9dc 750 ret = msix_setup_entries(dev, base, entries, nvec);
d9d7070e
HS
751 if (ret)
752 return ret;
9c831334 753
8e047ada 754 ret = pci_msi_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
583871d4 755 if (ret)
2adc7907 756 goto out_avail;
9c831334 757
f144d149
BH
758 /* Check if all MSI entries honor device restrictions */
759 ret = msi_verify_entries(dev);
760 if (ret)
761 goto out_free;
762
f598282f
MW
763 /*
764 * Some devices require MSI-X to be enabled before we can touch the
765 * MSI-X registers. We need to mask all the vectors to prevent
766 * interrupts coming in before they're fully set up.
767 */
61b64abd 768 pci_msix_clear_and_set_ctrl(dev, 0,
66f0d0c4 769 PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
f598282f 770
75cb3426 771 msix_program_entries(dev, entries);
f598282f 772
da8d1c8b 773 ret = populate_msi_sysfs(dev);
2adc7907
AG
774 if (ret)
775 goto out_free;
da8d1c8b 776
f598282f 777 /* Set MSI-X enabled bits and unmask the function */
ba698ad4 778 pci_intx_for_msi(dev, 0);
b1cbf4e4 779 dev->msix_enabled = 1;
61b64abd 780 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
8d181018 781
5f226991 782 pcibios_free_irq(dev);
1da177e4 783 return 0;
583871d4 784
2adc7907 785out_avail:
583871d4
HS
786 if (ret < 0) {
787 /*
788 * If we had some success, report the number of irqs
789 * we succeeded in setting up.
790 */
d9d7070e 791 struct msi_desc *entry;
583871d4
HS
792 int avail = 0;
793
5004e98a 794 for_each_pci_msi_entry(entry, dev) {
583871d4
HS
795 if (entry->irq != 0)
796 avail++;
797 }
798 if (avail != 0)
799 ret = avail;
800 }
801
2adc7907 802out_free:
583871d4
HS
803 free_msi_irqs(dev);
804
805 return ret;
1da177e4
LT
806}
807
24334a12 808/**
a06cd74c 809 * pci_msi_supported - check whether MSI may be enabled on a device
24334a12 810 * @dev: pointer to the pci_dev data structure of MSI device function
c9953a73 811 * @nvec: how many MSIs have been requested ?
24334a12 812 *
f7625980 813 * Look at global flags, the device itself, and its parent buses
17bbc12a 814 * to determine if MSI/-X are supported for the device. If MSI/-X is
a06cd74c 815 * supported return 1, else return 0.
24334a12 816 **/
a06cd74c 817static int pci_msi_supported(struct pci_dev *dev, int nvec)
24334a12
BG
818{
819 struct pci_bus *bus;
820
0306ebfa 821 /* MSI must be globally enabled and supported by the device */
27e20603 822 if (!pci_msi_enable)
a06cd74c 823 return 0;
27e20603
AG
824
825 if (!dev || dev->no_msi || dev->current_state != PCI_D0)
a06cd74c 826 return 0;
24334a12 827
314e77b3
ME
828 /*
829 * You can't ask to have 0 or less MSIs configured.
830 * a) it's stupid ..
831 * b) the list manipulation code assumes nvec >= 1.
832 */
833 if (nvec < 1)
a06cd74c 834 return 0;
314e77b3 835
500559a9
HS
836 /*
837 * Any bridge which does NOT route MSI transactions from its
838 * secondary bus to its primary bus must set NO_MSI flag on
0306ebfa
BG
839 * the secondary pci_bus.
840 * We expect only arch-specific PCI host bus controller driver
841 * or quirks for specific PCI bridges to be setting NO_MSI.
842 */
24334a12
BG
843 for (bus = dev->bus; bus; bus = bus->parent)
844 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
a06cd74c 845 return 0;
24334a12 846
a06cd74c 847 return 1;
24334a12
BG
848}
849
d1ac1d26
AG
850/**
851 * pci_msi_vec_count - Return the number of MSI vectors a device can send
852 * @dev: device to report about
853 *
854 * This function returns the number of MSI vectors a device requested via
855 * Multiple Message Capable register. It returns a negative errno if the
856 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
857 * and returns a power of two, up to a maximum of 2^5 (32), according to the
858 * MSI specification.
859 **/
860int pci_msi_vec_count(struct pci_dev *dev)
861{
862 int ret;
863 u16 msgctl;
864
865 if (!dev->msi_cap)
866 return -EINVAL;
867
868 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
869 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
870
871 return ret;
872}
873EXPORT_SYMBOL(pci_msi_vec_count);
874
f2440d9a 875void pci_msi_shutdown(struct pci_dev *dev)
1da177e4 876{
f2440d9a
MW
877 struct msi_desc *desc;
878 u32 mask;
1da177e4 879
128bc5fc 880 if (!pci_msi_enable || !dev || !dev->msi_enabled)
ded86d8d
EB
881 return;
882
5004e98a 883 BUG_ON(list_empty(dev_to_msi_list(&dev->dev)));
4a7cc831 884 desc = first_pci_msi_entry(dev);
110828c9 885
61b64abd 886 pci_msi_set_enable(dev, 0);
ba698ad4 887 pci_intx_for_msi(dev, 1);
b1cbf4e4 888 dev->msi_enabled = 0;
7bd007e4 889
12abb8ba 890 /* Return the device with MSI unmasked as initial states */
31ea5d4d 891 mask = msi_mask(desc->msi_attrib.multi_cap);
12abb8ba 892 /* Keep cached state to be restored */
23ed8d57 893 __pci_msi_desc_mask_irq(desc, mask, ~mask);
e387b9ee
ME
894
895 /* Restore dev->irq to its default pin-assertion irq */
f2440d9a 896 dev->irq = desc->msi_attrib.default_irq;
5f226991 897 pcibios_alloc_irq(dev);
d52877c7 898}
24d27553 899
500559a9 900void pci_disable_msi(struct pci_dev *dev)
d52877c7 901{
d52877c7
YL
902 if (!pci_msi_enable || !dev || !dev->msi_enabled)
903 return;
904
905 pci_msi_shutdown(dev);
f56e4481 906 free_msi_irqs(dev);
1da177e4 907}
4cc086fa 908EXPORT_SYMBOL(pci_disable_msi);
1da177e4 909
a52e2e35 910/**
ff1aa430 911 * pci_msix_vec_count - return the number of device's MSI-X table entries
a52e2e35 912 * @dev: pointer to the pci_dev data structure of MSI-X device function
ff1aa430
AG
913 * This function returns the number of device's MSI-X table entries and
914 * therefore the number of MSI-X vectors device is capable of sending.
915 * It returns a negative errno if the device is not capable of sending MSI-X
916 * interrupts.
917 **/
918int pci_msix_vec_count(struct pci_dev *dev)
a52e2e35 919{
a52e2e35
RW
920 u16 control;
921
520fe9dc 922 if (!dev->msix_cap)
ff1aa430 923 return -EINVAL;
a52e2e35 924
f84ecd28 925 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
527eee29 926 return msix_table_size(control);
a52e2e35 927}
ff1aa430 928EXPORT_SYMBOL(pci_msix_vec_count);
a52e2e35 929
1da177e4
LT
930/**
931 * pci_enable_msix - configure device's MSI-X capability structure
932 * @dev: pointer to the pci_dev data structure of MSI-X device function
70549ad9 933 * @entries: pointer to an array of MSI-X entries
1ce03373 934 * @nvec: number of MSI-X irqs requested for allocation by device driver
1da177e4
LT
935 *
936 * Setup the MSI-X capability structure of device function with the number
1ce03373 937 * of requested irqs upon its software driver call to request for
1da177e4
LT
938 * MSI-X mode enabled on its hardware device function. A return of zero
939 * indicates the successful configuration of MSI-X capability structure
1ce03373 940 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
1da177e4 941 * Or a return of > 0 indicates that driver request is exceeding the number
57fbf52c
MT
942 * of irqs or MSI-X vectors available. Driver should use the returned value to
943 * re-send its request.
1da177e4 944 **/
500559a9 945int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
1da177e4 946{
5ec09405 947 int nr_entries;
ded86d8d 948 int i, j;
1da177e4 949
a06cd74c
AG
950 if (!pci_msi_supported(dev, nvec))
951 return -EINVAL;
c9953a73 952
27e20603
AG
953 if (!entries)
954 return -EINVAL;
955
ff1aa430
AG
956 nr_entries = pci_msix_vec_count(dev);
957 if (nr_entries < 0)
958 return nr_entries;
1da177e4 959 if (nvec > nr_entries)
57fbf52c 960 return nr_entries;
1da177e4
LT
961
962 /* Check for any invalid entries */
963 for (i = 0; i < nvec; i++) {
964 if (entries[i].entry >= nr_entries)
965 return -EINVAL; /* invalid entry */
966 for (j = i + 1; j < nvec; j++) {
967 if (entries[i].entry == entries[j].entry)
968 return -EINVAL; /* duplicate entry */
969 }
970 }
ded86d8d 971 WARN_ON(!!dev->msix_enabled);
7bd007e4 972
1ce03373 973 /* Check whether driver already requested for MSI irq */
500559a9 974 if (dev->msi_enabled) {
227f0647 975 dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
1da177e4
LT
976 return -EINVAL;
977 }
5ec09405 978 return msix_capability_init(dev, entries, nvec);
1da177e4 979}
4cc086fa 980EXPORT_SYMBOL(pci_enable_msix);
1da177e4 981
500559a9 982void pci_msix_shutdown(struct pci_dev *dev)
fc4afc7b 983{
12abb8ba
HS
984 struct msi_desc *entry;
985
128bc5fc 986 if (!pci_msi_enable || !dev || !dev->msix_enabled)
ded86d8d
EB
987 return;
988
12abb8ba 989 /* Return the device with MSI-X masked as initial states */
5004e98a 990 for_each_pci_msi_entry(entry, dev) {
12abb8ba 991 /* Keep cached states to be restored */
23ed8d57 992 __pci_msix_desc_mask_irq(entry, 1);
12abb8ba
HS
993 }
994
61b64abd 995 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
ba698ad4 996 pci_intx_for_msi(dev, 1);
b1cbf4e4 997 dev->msix_enabled = 0;
5f226991 998 pcibios_alloc_irq(dev);
d52877c7 999}
c901851f 1000
500559a9 1001void pci_disable_msix(struct pci_dev *dev)
d52877c7
YL
1002{
1003 if (!pci_msi_enable || !dev || !dev->msix_enabled)
1004 return;
1005
1006 pci_msix_shutdown(dev);
f56e4481 1007 free_msi_irqs(dev);
1da177e4 1008}
4cc086fa 1009EXPORT_SYMBOL(pci_disable_msix);
1da177e4 1010
309e57df
MW
1011void pci_no_msi(void)
1012{
1013 pci_msi_enable = 0;
1014}
c9953a73 1015
07ae95f9
AP
1016/**
1017 * pci_msi_enabled - is MSI enabled?
1018 *
1019 * Returns true if MSI has not been disabled by the command-line option
1020 * pci=nomsi.
1021 **/
1022int pci_msi_enabled(void)
d389fec6 1023{
07ae95f9 1024 return pci_msi_enable;
d389fec6 1025}
07ae95f9 1026EXPORT_SYMBOL(pci_msi_enabled);
d389fec6 1027
302a2523
AG
1028/**
1029 * pci_enable_msi_range - configure device's MSI capability structure
1030 * @dev: device to configure
1031 * @minvec: minimal number of interrupts to configure
1032 * @maxvec: maximum number of interrupts to configure
1033 *
1034 * This function tries to allocate a maximum possible number of interrupts in a
1035 * range between @minvec and @maxvec. It returns a negative errno if an error
1036 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1037 * and updates the @dev's irq member to the lowest new interrupt number;
1038 * the other interrupt numbers allocated to this device are consecutive.
1039 **/
1040int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1041{
034cd97e 1042 int nvec;
302a2523
AG
1043 int rc;
1044
a06cd74c
AG
1045 if (!pci_msi_supported(dev, minvec))
1046 return -EINVAL;
034cd97e
AG
1047
1048 WARN_ON(!!dev->msi_enabled);
1049
1050 /* Check whether driver already requested MSI-X irqs */
1051 if (dev->msix_enabled) {
1052 dev_info(&dev->dev,
1053 "can't enable MSI (MSI-X already enabled)\n");
1054 return -EINVAL;
1055 }
1056
302a2523
AG
1057 if (maxvec < minvec)
1058 return -ERANGE;
1059
034cd97e
AG
1060 nvec = pci_msi_vec_count(dev);
1061 if (nvec < 0)
1062 return nvec;
1063 else if (nvec < minvec)
1064 return -EINVAL;
1065 else if (nvec > maxvec)
1066 nvec = maxvec;
1067
302a2523 1068 do {
034cd97e 1069 rc = msi_capability_init(dev, nvec);
302a2523
AG
1070 if (rc < 0) {
1071 return rc;
1072 } else if (rc > 0) {
1073 if (rc < minvec)
1074 return -ENOSPC;
1075 nvec = rc;
1076 }
1077 } while (rc);
1078
1079 return nvec;
1080}
1081EXPORT_SYMBOL(pci_enable_msi_range);
1082
1083/**
1084 * pci_enable_msix_range - configure device's MSI-X capability structure
1085 * @dev: pointer to the pci_dev data structure of MSI-X device function
1086 * @entries: pointer to an array of MSI-X entries
1087 * @minvec: minimum number of MSI-X irqs requested
1088 * @maxvec: maximum number of MSI-X irqs requested
1089 *
1090 * Setup the MSI-X capability structure of device function with a maximum
1091 * possible number of interrupts in the range between @minvec and @maxvec
1092 * upon its software driver call to request for MSI-X mode enabled on its
1093 * hardware device function. It returns a negative errno if an error occurs.
1094 * If it succeeds, it returns the actual number of interrupts allocated and
1095 * indicates the successful configuration of MSI-X capability structure
1096 * with new allocated MSI-X interrupts.
1097 **/
1098int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1099 int minvec, int maxvec)
1100{
1101 int nvec = maxvec;
1102 int rc;
1103
1104 if (maxvec < minvec)
1105 return -ERANGE;
1106
1107 do {
1108 rc = pci_enable_msix(dev, entries, nvec);
1109 if (rc < 0) {
1110 return rc;
1111 } else if (rc > 0) {
1112 if (rc < minvec)
1113 return -ENOSPC;
1114 nvec = rc;
1115 }
1116 } while (rc);
1117
1118 return nvec;
1119}
1120EXPORT_SYMBOL(pci_enable_msix_range);
3878eaef 1121
25a98bd4
JL
1122struct pci_dev *msi_desc_to_pci_dev(struct msi_desc *desc)
1123{
1124 return to_pci_dev(desc->dev);
1125}
a4289dc2 1126EXPORT_SYMBOL(msi_desc_to_pci_dev);
25a98bd4 1127
c179c9b9
JL
1128void *msi_desc_to_pci_sysdata(struct msi_desc *desc)
1129{
1130 struct pci_dev *dev = msi_desc_to_pci_dev(desc);
1131
1132 return dev->bus->sysdata;
1133}
1134EXPORT_SYMBOL_GPL(msi_desc_to_pci_sysdata);
1135
3878eaef
JL
1136#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
1137/**
1138 * pci_msi_domain_write_msg - Helper to write MSI message to PCI config space
1139 * @irq_data: Pointer to interrupt data of the MSI interrupt
1140 * @msg: Pointer to the message
1141 */
1142void pci_msi_domain_write_msg(struct irq_data *irq_data, struct msi_msg *msg)
1143{
507a883e 1144 struct msi_desc *desc = irq_data_get_msi_desc(irq_data);
3878eaef
JL
1145
1146 /*
1147 * For MSI-X desc->irq is always equal to irq_data->irq. For
1148 * MSI only the first interrupt of MULTI MSI passes the test.
1149 */
1150 if (desc->irq == irq_data->irq)
1151 __pci_write_msi_msg(desc, msg);
1152}
1153
1154/**
1155 * pci_msi_domain_calc_hwirq - Generate a unique ID for an MSI source
1156 * @dev: Pointer to the PCI device
1157 * @desc: Pointer to the msi descriptor
1158 *
1159 * The ID number is only used within the irqdomain.
1160 */
1161irq_hw_number_t pci_msi_domain_calc_hwirq(struct pci_dev *dev,
1162 struct msi_desc *desc)
1163{
1164 return (irq_hw_number_t)desc->msi_attrib.entry_nr |
1165 PCI_DEVID(dev->bus->number, dev->devfn) << 11 |
1166 (pci_domain_nr(dev->bus) & 0xFFFFFFFF) << 27;
1167}
1168
1169static inline bool pci_msi_desc_is_multi_msi(struct msi_desc *desc)
1170{
1171 return !desc->msi_attrib.is_msix && desc->nvec_used > 1;
1172}
1173
1174/**
1175 * pci_msi_domain_check_cap - Verify that @domain supports the capabilities for @dev
1176 * @domain: The interrupt domain to check
1177 * @info: The domain info for verification
1178 * @dev: The device to check
1179 *
1180 * Returns:
1181 * 0 if the functionality is supported
1182 * 1 if Multi MSI is requested, but the domain does not support it
1183 * -ENOTSUPP otherwise
1184 */
1185int pci_msi_domain_check_cap(struct irq_domain *domain,
1186 struct msi_domain_info *info, struct device *dev)
1187{
1188 struct msi_desc *desc = first_pci_msi_entry(to_pci_dev(dev));
1189
1190 /* Special handling to support pci_enable_msi_range() */
1191 if (pci_msi_desc_is_multi_msi(desc) &&
1192 !(info->flags & MSI_FLAG_MULTI_PCI_MSI))
1193 return 1;
1194 else if (desc->msi_attrib.is_msix && !(info->flags & MSI_FLAG_PCI_MSIX))
1195 return -ENOTSUPP;
1196
1197 return 0;
1198}
1199
1200static int pci_msi_domain_handle_error(struct irq_domain *domain,
1201 struct msi_desc *desc, int error)
1202{
1203 /* Special handling to support pci_enable_msi_range() */
1204 if (pci_msi_desc_is_multi_msi(desc) && error == -ENOSPC)
1205 return 1;
1206
1207 return error;
1208}
1209
1210#ifdef GENERIC_MSI_DOMAIN_OPS
1211static void pci_msi_domain_set_desc(msi_alloc_info_t *arg,
1212 struct msi_desc *desc)
1213{
1214 arg->desc = desc;
1215 arg->hwirq = pci_msi_domain_calc_hwirq(msi_desc_to_pci_dev(desc),
1216 desc);
1217}
1218#else
1219#define pci_msi_domain_set_desc NULL
1220#endif
1221
1222static struct msi_domain_ops pci_msi_domain_ops_default = {
1223 .set_desc = pci_msi_domain_set_desc,
1224 .msi_check = pci_msi_domain_check_cap,
1225 .handle_error = pci_msi_domain_handle_error,
1226};
1227
1228static void pci_msi_domain_update_dom_ops(struct msi_domain_info *info)
1229{
1230 struct msi_domain_ops *ops = info->ops;
1231
1232 if (ops == NULL) {
1233 info->ops = &pci_msi_domain_ops_default;
1234 } else {
1235 if (ops->set_desc == NULL)
1236 ops->set_desc = pci_msi_domain_set_desc;
1237 if (ops->msi_check == NULL)
1238 ops->msi_check = pci_msi_domain_check_cap;
1239 if (ops->handle_error == NULL)
1240 ops->handle_error = pci_msi_domain_handle_error;
1241 }
1242}
1243
1244static void pci_msi_domain_update_chip_ops(struct msi_domain_info *info)
1245{
1246 struct irq_chip *chip = info->chip;
1247
1248 BUG_ON(!chip);
1249 if (!chip->irq_write_msi_msg)
1250 chip->irq_write_msi_msg = pci_msi_domain_write_msg;
0701c53e
MZ
1251 if (!chip->irq_mask)
1252 chip->irq_mask = pci_msi_mask_irq;
1253 if (!chip->irq_unmask)
1254 chip->irq_unmask = pci_msi_unmask_irq;
3878eaef
JL
1255}
1256
1257/**
be5436c8
MZ
1258 * pci_msi_create_irq_domain - Create a MSI interrupt domain
1259 * @fwnode: Optional fwnode of the interrupt controller
3878eaef
JL
1260 * @info: MSI domain info
1261 * @parent: Parent irq domain
1262 *
1263 * Updates the domain and chip ops and creates a MSI interrupt domain.
1264 *
1265 * Returns:
1266 * A domain pointer or NULL in case of failure.
1267 */
be5436c8 1268struct irq_domain *pci_msi_create_irq_domain(struct fwnode_handle *fwnode,
3878eaef
JL
1269 struct msi_domain_info *info,
1270 struct irq_domain *parent)
1271{
0380839d
MZ
1272 struct irq_domain *domain;
1273
3878eaef
JL
1274 if (info->flags & MSI_FLAG_USE_DEF_DOM_OPS)
1275 pci_msi_domain_update_dom_ops(info);
1276 if (info->flags & MSI_FLAG_USE_DEF_CHIP_OPS)
1277 pci_msi_domain_update_chip_ops(info);
1278
be5436c8 1279 domain = msi_create_irq_domain(fwnode, info, parent);
0380839d
MZ
1280 if (!domain)
1281 return NULL;
1282
1283 domain->bus_token = DOMAIN_BUS_PCI_MSI;
1284 return domain;
3878eaef 1285}
a4289dc2 1286EXPORT_SYMBOL_GPL(pci_msi_create_irq_domain);
3878eaef
JL
1287
1288/**
1289 * pci_msi_domain_alloc_irqs - Allocate interrupts for @dev in @domain
1290 * @domain: The interrupt domain to allocate from
1291 * @dev: The device for which to allocate
1292 * @nvec: The number of interrupts to allocate
1293 * @type: Unused to allow simpler migration from the arch_XXX interfaces
1294 *
1295 * Returns:
1296 * A virtual interrupt number or an error code in case of failure
1297 */
1298int pci_msi_domain_alloc_irqs(struct irq_domain *domain, struct pci_dev *dev,
1299 int nvec, int type)
1300{
1301 return msi_domain_alloc_irqs(domain, &dev->dev, nvec);
1302}
1303
1304/**
1305 * pci_msi_domain_free_irqs - Free interrupts for @dev in @domain
1306 * @domain: The interrupt domain
1307 * @dev: The device for which to free interrupts
1308 */
1309void pci_msi_domain_free_irqs(struct irq_domain *domain, struct pci_dev *dev)
1310{
1311 msi_domain_free_irqs(domain, &dev->dev);
1312}
8e047ada
JL
1313
1314/**
1315 * pci_msi_create_default_irq_domain - Create a default MSI interrupt domain
be5436c8 1316 * @fwnode: Optional fwnode of the interrupt controller
8e047ada
JL
1317 * @info: MSI domain info
1318 * @parent: Parent irq domain
1319 *
1320 * Returns: A domain pointer or NULL in case of failure. If successful
1321 * the default PCI/MSI irqdomain pointer is updated.
1322 */
be5436c8 1323struct irq_domain *pci_msi_create_default_irq_domain(struct fwnode_handle *fwnode,
8e047ada
JL
1324 struct msi_domain_info *info, struct irq_domain *parent)
1325{
1326 struct irq_domain *domain;
1327
1328 mutex_lock(&pci_msi_domain_lock);
1329 if (pci_msi_default_domain) {
1330 pr_err("PCI: default irq domain for PCI MSI has already been created.\n");
1331 domain = NULL;
1332 } else {
be5436c8 1333 domain = pci_msi_create_irq_domain(fwnode, info, parent);
8e047ada
JL
1334 pci_msi_default_domain = domain;
1335 }
1336 mutex_unlock(&pci_msi_domain_lock);
1337
1338 return domain;
1339}
b6eec9b7
DD
1340
1341static int get_msi_id_cb(struct pci_dev *pdev, u16 alias, void *data)
1342{
1343 u32 *pa = data;
1344
1345 *pa = alias;
1346 return 0;
1347}
1348/**
1349 * pci_msi_domain_get_msi_rid - Get the MSI requester id (RID)
1350 * @domain: The interrupt domain
1351 * @pdev: The PCI device.
1352 *
1353 * The RID for a device is formed from the alias, with a firmware
1354 * supplied mapping applied
1355 *
1356 * Returns: The RID.
1357 */
1358u32 pci_msi_domain_get_msi_rid(struct irq_domain *domain, struct pci_dev *pdev)
1359{
1360 struct device_node *of_node;
1361 u32 rid = 0;
1362
1363 pci_for_each_dma_alias(pdev, get_msi_id_cb, &rid);
1364
1365 of_node = irq_domain_get_of_node(domain);
1366 if (of_node)
1367 rid = of_msi_map_rid(&pdev->dev, of_node, rid);
1368
1369 return rid;
1370}
54fa97ee
MZ
1371
1372/**
1373 * pci_msi_get_device_domain - Get the MSI domain for a given PCI device
1374 * @pdev: The PCI device
1375 *
1376 * Use the firmware data to find a device-specific MSI domain
1377 * (i.e. not one that is ste as a default).
1378 *
1379 * Returns: The coresponding MSI domain or NULL if none has been found.
1380 */
1381struct irq_domain *pci_msi_get_device_domain(struct pci_dev *pdev)
1382{
1383 u32 rid = 0;
1384
1385 pci_for_each_dma_alias(pdev, get_msi_id_cb, &rid);
1386 return of_msi_map_get_device_domain(&pdev->dev, rid);
1387}
3878eaef 1388#endif /* CONFIG_PCI_MSI_IRQ_DOMAIN */
This page took 1.399196 seconds and 5 git commands to generate.