Merge branch 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/tiwai/sound-2.6
[deliverable/linux.git] / drivers / pci / msi.c
CommitLineData
1da177e4
LT
1/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
1ce03373 9#include <linux/err.h>
1da177e4
LT
10#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
1da177e4 14#include <linux/ioport.h>
1da177e4
LT
15#include <linux/pci.h>
16#include <linux/proc_fs.h>
3b7d1921 17#include <linux/msi.h>
4fdadebc 18#include <linux/smp.h>
1da177e4
LT
19
20#include <asm/errno.h>
21#include <asm/io.h>
1da177e4
LT
22
23#include "pci.h"
24#include "msi.h"
25
1da177e4 26static int pci_msi_enable = 1;
1da177e4 27
6a9e7f20
AB
28/* Arch hooks */
29
11df1f05
ME
30#ifndef arch_msi_check_device
31int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
6a9e7f20
AB
32{
33 return 0;
34}
11df1f05 35#endif
6a9e7f20 36
11df1f05
ME
37#ifndef arch_setup_msi_irqs
38int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
6a9e7f20
AB
39{
40 struct msi_desc *entry;
41 int ret;
42
1c8d7b0a
MW
43 /*
44 * If an architecture wants to support multiple MSI, it needs to
45 * override arch_setup_msi_irqs()
46 */
47 if (type == PCI_CAP_ID_MSI && nvec > 1)
48 return 1;
49
6a9e7f20
AB
50 list_for_each_entry(entry, &dev->msi_list, list) {
51 ret = arch_setup_msi_irq(dev, entry);
b5fbf533 52 if (ret < 0)
6a9e7f20 53 return ret;
b5fbf533
ME
54 if (ret > 0)
55 return -ENOSPC;
6a9e7f20
AB
56 }
57
58 return 0;
59}
11df1f05 60#endif
6a9e7f20 61
11df1f05
ME
62#ifndef arch_teardown_msi_irqs
63void arch_teardown_msi_irqs(struct pci_dev *dev)
6a9e7f20
AB
64{
65 struct msi_desc *entry;
66
67 list_for_each_entry(entry, &dev->msi_list, list) {
1c8d7b0a
MW
68 int i, nvec;
69 if (entry->irq == 0)
70 continue;
71 nvec = 1 << entry->msi_attrib.multiple;
72 for (i = 0; i < nvec; i++)
73 arch_teardown_msi_irq(entry->irq + i);
6a9e7f20
AB
74 }
75}
11df1f05 76#endif
6a9e7f20 77
110828c9 78static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
b1cbf4e4 79{
b1cbf4e4
EB
80 u16 control;
81
110828c9 82 BUG_ON(!pos);
b1cbf4e4 83
110828c9
MW
84 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
85 control &= ~PCI_MSI_FLAGS_ENABLE;
86 if (enable)
87 control |= PCI_MSI_FLAGS_ENABLE;
88 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
5ca5c02f
HS
89}
90
b1cbf4e4
EB
91static void msix_set_enable(struct pci_dev *dev, int enable)
92{
93 int pos;
94 u16 control;
95
96 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
97 if (pos) {
98 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
99 control &= ~PCI_MSIX_FLAGS_ENABLE;
100 if (enable)
101 control |= PCI_MSIX_FLAGS_ENABLE;
102 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
103 }
104}
105
bffac3c5
MW
106static inline __attribute_const__ u32 msi_mask(unsigned x)
107{
0b49ec37
MW
108 /* Don't shift by >= width of type */
109 if (x >= 5)
110 return 0xffffffff;
111 return (1 << (1 << x)) - 1;
bffac3c5
MW
112}
113
f2440d9a 114static inline __attribute_const__ u32 msi_capable_mask(u16 control)
988cbb15 115{
f2440d9a
MW
116 return msi_mask((control >> 1) & 7);
117}
988cbb15 118
f2440d9a
MW
119static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
120{
121 return msi_mask((control >> 4) & 7);
988cbb15
MW
122}
123
ce6fce42
MW
124/*
125 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
126 * mask all MSI interrupts by clearing the MSI enable bit does not work
127 * reliably as devices without an INTx disable bit will then generate a
128 * level IRQ which will never be cleared.
ce6fce42 129 */
f2440d9a 130static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
1da177e4 131{
f2440d9a 132 u32 mask_bits = desc->masked;
1da177e4 133
f2440d9a
MW
134 if (!desc->msi_attrib.maskbit)
135 return;
136
137 mask_bits &= ~mask;
138 mask_bits |= flag;
139 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
140 desc->masked = mask_bits;
141}
142
143/*
144 * This internal function does not flush PCI writes to the device.
145 * All users must ensure that they read from the device before either
146 * assuming that the device state is up to date, or returning out of this
147 * file. This saves a few milliseconds when initialising devices with lots
148 * of MSI-X interrupts.
149 */
150static void msix_mask_irq(struct msi_desc *desc, u32 flag)
151{
152 u32 mask_bits = desc->masked;
153 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
154 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
155 mask_bits &= ~1;
156 mask_bits |= flag;
157 writel(mask_bits, desc->mask_base + offset);
158 desc->masked = mask_bits;
159}
24d27553 160
f2440d9a
MW
161static void msi_set_mask_bit(unsigned irq, u32 flag)
162{
163 struct msi_desc *desc = get_irq_msi(irq);
24d27553 164
f2440d9a
MW
165 if (desc->msi_attrib.is_msix) {
166 msix_mask_irq(desc, flag);
167 readl(desc->mask_base); /* Flush write to device */
168 } else {
1c8d7b0a
MW
169 unsigned offset = irq - desc->dev->irq;
170 msi_mask_irq(desc, 1 << offset, flag << offset);
1da177e4 171 }
f2440d9a
MW
172}
173
174void mask_msi_irq(unsigned int irq)
175{
176 msi_set_mask_bit(irq, 1);
177}
178
179void unmask_msi_irq(unsigned int irq)
180{
181 msi_set_mask_bit(irq, 0);
1da177e4
LT
182}
183
3145e941 184void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
1da177e4 185{
3145e941 186 struct msi_desc *entry = get_irq_desc_msi(desc);
24d27553
MW
187 if (entry->msi_attrib.is_msix) {
188 void __iomem *base = entry->mask_base +
189 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
190
191 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
192 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
193 msg->data = readl(base + PCI_MSIX_ENTRY_DATA_OFFSET);
194 } else {
0366f8f7
EB
195 struct pci_dev *dev = entry->dev;
196 int pos = entry->msi_attrib.pos;
197 u16 data;
198
199 pci_read_config_dword(dev, msi_lower_address_reg(pos),
200 &msg->address_lo);
201 if (entry->msi_attrib.is_64) {
202 pci_read_config_dword(dev, msi_upper_address_reg(pos),
203 &msg->address_hi);
204 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
205 } else {
206 msg->address_hi = 0;
cbf5d9e6 207 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
0366f8f7
EB
208 }
209 msg->data = data;
0366f8f7
EB
210 }
211}
1da177e4 212
3145e941 213void read_msi_msg(unsigned int irq, struct msi_msg *msg)
0366f8f7 214{
3145e941
YL
215 struct irq_desc *desc = irq_to_desc(irq);
216
217 read_msi_msg_desc(desc, msg);
218}
219
220void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
221{
222 struct msi_desc *entry = get_irq_desc_msi(desc);
24d27553
MW
223 if (entry->msi_attrib.is_msix) {
224 void __iomem *base;
225 base = entry->mask_base +
226 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
227
228 writel(msg->address_lo,
229 base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
230 writel(msg->address_hi,
231 base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
232 writel(msg->data, base + PCI_MSIX_ENTRY_DATA_OFFSET);
233 } else {
0366f8f7
EB
234 struct pci_dev *dev = entry->dev;
235 int pos = entry->msi_attrib.pos;
1c8d7b0a
MW
236 u16 msgctl;
237
238 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
239 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
240 msgctl |= entry->msi_attrib.multiple << 4;
241 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
0366f8f7
EB
242
243 pci_write_config_dword(dev, msi_lower_address_reg(pos),
244 msg->address_lo);
245 if (entry->msi_attrib.is_64) {
246 pci_write_config_dword(dev, msi_upper_address_reg(pos),
247 msg->address_hi);
248 pci_write_config_word(dev, msi_data_reg(pos, 1),
249 msg->data);
250 } else {
251 pci_write_config_word(dev, msi_data_reg(pos, 0),
252 msg->data);
253 }
1da177e4 254 }
392ee1e6 255 entry->msg = *msg;
1da177e4 256}
0366f8f7 257
3145e941
YL
258void write_msi_msg(unsigned int irq, struct msi_msg *msg)
259{
260 struct irq_desc *desc = irq_to_desc(irq);
261
262 write_msi_msg_desc(desc, msg);
263}
264
032de8e2 265static int msi_free_irqs(struct pci_dev* dev);
c54c1879 266
379f5327 267static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
1da177e4 268{
379f5327
MW
269 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
270 if (!desc)
1da177e4
LT
271 return NULL;
272
379f5327
MW
273 INIT_LIST_HEAD(&desc->list);
274 desc->dev = dev;
1da177e4 275
379f5327 276 return desc;
1da177e4
LT
277}
278
ba698ad4
DM
279static void pci_intx_for_msi(struct pci_dev *dev, int enable)
280{
281 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
282 pci_intx(dev, enable);
283}
284
8fed4b65 285static void __pci_restore_msi_state(struct pci_dev *dev)
41017f0c 286{
392ee1e6 287 int pos;
41017f0c 288 u16 control;
392ee1e6 289 struct msi_desc *entry;
41017f0c 290
b1cbf4e4
EB
291 if (!dev->msi_enabled)
292 return;
293
392ee1e6
EB
294 entry = get_irq_msi(dev->irq);
295 pos = entry->msi_attrib.pos;
41017f0c 296
ba698ad4 297 pci_intx_for_msi(dev, 0);
110828c9 298 msi_set_enable(dev, pos, 0);
392ee1e6 299 write_msi_msg(dev->irq, &entry->msg);
392ee1e6
EB
300
301 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
f2440d9a 302 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
abad2ec9 303 control &= ~PCI_MSI_FLAGS_QSIZE;
1c8d7b0a 304 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
41017f0c 305 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
8fed4b65
ME
306}
307
308static void __pci_restore_msix_state(struct pci_dev *dev)
41017f0c 309{
41017f0c 310 int pos;
41017f0c 311 struct msi_desc *entry;
392ee1e6 312 u16 control;
41017f0c 313
ded86d8d
EB
314 if (!dev->msix_enabled)
315 return;
f598282f
MW
316 BUG_ON(list_empty(&dev->msi_list));
317 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
318 pos = entry->msi_attrib.pos;
319 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
ded86d8d 320
41017f0c 321 /* route the table */
ba698ad4 322 pci_intx_for_msi(dev, 0);
f598282f
MW
323 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
324 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
41017f0c 325
4aa9bc95
ME
326 list_for_each_entry(entry, &dev->msi_list, list) {
327 write_msi_msg(entry->irq, &entry->msg);
f2440d9a 328 msix_mask_irq(entry, entry->masked);
41017f0c 329 }
41017f0c 330
392ee1e6 331 control &= ~PCI_MSIX_FLAGS_MASKALL;
392ee1e6 332 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
41017f0c 333}
8fed4b65
ME
334
335void pci_restore_msi_state(struct pci_dev *dev)
336{
337 __pci_restore_msi_state(dev);
338 __pci_restore_msix_state(dev);
339}
94688cf2 340EXPORT_SYMBOL_GPL(pci_restore_msi_state);
41017f0c 341
1da177e4
LT
342/**
343 * msi_capability_init - configure device's MSI capability structure
344 * @dev: pointer to the pci_dev data structure of MSI device function
1c8d7b0a 345 * @nvec: number of interrupts to allocate
1da177e4 346 *
1c8d7b0a
MW
347 * Setup the MSI capability structure of the device with the requested
348 * number of interrupts. A return value of zero indicates the successful
349 * setup of an entry with the new MSI irq. A negative return value indicates
350 * an error, and a positive return value indicates the number of interrupts
351 * which could have been allocated.
352 */
353static int msi_capability_init(struct pci_dev *dev, int nvec)
1da177e4
LT
354{
355 struct msi_desc *entry;
7fe3730d 356 int pos, ret;
1da177e4 357 u16 control;
f2440d9a 358 unsigned mask;
1da177e4
LT
359
360 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
110828c9
MW
361 msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
362
1da177e4
LT
363 pci_read_config_word(dev, msi_control_reg(pos), &control);
364 /* MSI Entry Initialization */
379f5327 365 entry = alloc_msi_entry(dev);
f7feaca7
EB
366 if (!entry)
367 return -ENOMEM;
1ce03373 368
24d27553 369 entry->msi_attrib.is_msix = 0;
0366f8f7 370 entry->msi_attrib.is_64 = is_64bit_address(control);
1da177e4
LT
371 entry->msi_attrib.entry_nr = 0;
372 entry->msi_attrib.maskbit = is_mask_bit_support(control);
1ce03373 373 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
0366f8f7 374 entry->msi_attrib.pos = pos;
f2440d9a 375
67b5db65 376 entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
f2440d9a
MW
377 /* All MSIs are unmasked by default, Mask them all */
378 if (entry->msi_attrib.maskbit)
379 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
380 mask = msi_capable_mask(control);
381 msi_mask_irq(entry, mask, mask);
382
0dd11f9b 383 list_add_tail(&entry->list, &dev->msi_list);
9c831334 384
1da177e4 385 /* Configure MSI capability structure */
1c8d7b0a 386 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
7fe3730d 387 if (ret) {
032de8e2 388 msi_free_irqs(dev);
7fe3730d 389 return ret;
fd58e55f 390 }
f7feaca7 391
1da177e4 392 /* Set MSI enabled bits */
ba698ad4 393 pci_intx_for_msi(dev, 0);
110828c9 394 msi_set_enable(dev, pos, 1);
b1cbf4e4 395 dev->msi_enabled = 1;
1da177e4 396
7fe3730d 397 dev->irq = entry->irq;
1da177e4
LT
398 return 0;
399}
400
401/**
402 * msix_capability_init - configure device's MSI-X capability
403 * @dev: pointer to the pci_dev data structure of MSI-X device function
8f7020d3
RD
404 * @entries: pointer to an array of struct msix_entry entries
405 * @nvec: number of @entries
1da177e4 406 *
eaae4b3a 407 * Setup the MSI-X capability structure of device function with a
1ce03373
EB
408 * single MSI-X irq. A return of zero indicates the successful setup of
409 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
1da177e4
LT
410 **/
411static int msix_capability_init(struct pci_dev *dev,
412 struct msix_entry *entries, int nvec)
413{
4aa9bc95 414 struct msi_desc *entry;
9c831334 415 int pos, i, j, nr_entries, ret;
a0454b40
GG
416 unsigned long phys_addr;
417 u32 table_offset;
1da177e4
LT
418 u16 control;
419 u8 bir;
420 void __iomem *base;
421
422 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
f598282f
MW
423 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
424
425 /* Ensure MSI-X is disabled while it is set up */
426 control &= ~PCI_MSIX_FLAGS_ENABLE;
427 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
428
1da177e4 429 /* Request & Map MSI-X table region */
1da177e4 430 nr_entries = multi_msix_capable(control);
a0454b40
GG
431
432 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
1da177e4 433 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
a0454b40
GG
434 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
435 phys_addr = pci_resource_start (dev, bir) + table_offset;
1da177e4
LT
436 base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
437 if (base == NULL)
438 return -ENOMEM;
439
1da177e4 440 for (i = 0; i < nvec; i++) {
379f5327 441 entry = alloc_msi_entry(dev);
f7feaca7 442 if (!entry)
1da177e4 443 break;
1da177e4
LT
444
445 j = entries[i].entry;
24d27553 446 entry->msi_attrib.is_msix = 1;
0366f8f7 447 entry->msi_attrib.is_64 = 1;
1da177e4 448 entry->msi_attrib.entry_nr = j;
1ce03373 449 entry->msi_attrib.default_irq = dev->irq;
0366f8f7 450 entry->msi_attrib.pos = pos;
1da177e4 451 entry->mask_base = base;
f7feaca7 452
0dd11f9b 453 list_add_tail(&entry->list, &dev->msi_list);
1da177e4 454 }
9c831334
ME
455
456 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
b5fbf533
ME
457 if (ret < 0) {
458 /* If we had some success report the number of irqs
459 * we succeeded in setting up. */
9c831334
ME
460 int avail = 0;
461 list_for_each_entry(entry, &dev->msi_list, list) {
462 if (entry->irq != 0) {
463 avail++;
9c831334 464 }
1da177e4 465 }
9c831334 466
b5fbf533
ME
467 if (avail != 0)
468 ret = avail;
469 }
032de8e2 470
b5fbf533
ME
471 if (ret) {
472 msi_free_irqs(dev);
473 return ret;
1da177e4 474 }
9c831334 475
f598282f
MW
476 /*
477 * Some devices require MSI-X to be enabled before we can touch the
478 * MSI-X registers. We need to mask all the vectors to prevent
479 * interrupts coming in before they're fully set up.
480 */
481 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
482 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
483
9c831334
ME
484 i = 0;
485 list_for_each_entry(entry, &dev->msi_list, list) {
486 entries[i].vector = entry->irq;
487 set_irq_msi(entry->irq, entry);
f598282f
MW
488 j = entries[i].entry;
489 entry->masked = readl(base + j * PCI_MSIX_ENTRY_SIZE +
490 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
491 msix_mask_irq(entry, 1);
9c831334
ME
492 i++;
493 }
f598282f
MW
494
495 /* Set MSI-X enabled bits and unmask the function */
ba698ad4 496 pci_intx_for_msi(dev, 0);
b1cbf4e4 497 dev->msix_enabled = 1;
1da177e4 498
f598282f
MW
499 control &= ~PCI_MSIX_FLAGS_MASKALL;
500 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
8d181018 501
1da177e4
LT
502 return 0;
503}
504
24334a12 505/**
17bbc12a 506 * pci_msi_check_device - check whether MSI may be enabled on a device
24334a12 507 * @dev: pointer to the pci_dev data structure of MSI device function
c9953a73 508 * @nvec: how many MSIs have been requested ?
b1e2303d 509 * @type: are we checking for MSI or MSI-X ?
24334a12 510 *
0306ebfa 511 * Look at global flags, the device itself, and its parent busses
17bbc12a
ME
512 * to determine if MSI/-X are supported for the device. If MSI/-X is
513 * supported return 0, else return an error code.
24334a12 514 **/
c9953a73 515static int pci_msi_check_device(struct pci_dev* dev, int nvec, int type)
24334a12
BG
516{
517 struct pci_bus *bus;
c9953a73 518 int ret;
24334a12 519
0306ebfa 520 /* MSI must be globally enabled and supported by the device */
24334a12
BG
521 if (!pci_msi_enable || !dev || dev->no_msi)
522 return -EINVAL;
523
314e77b3
ME
524 /*
525 * You can't ask to have 0 or less MSIs configured.
526 * a) it's stupid ..
527 * b) the list manipulation code assumes nvec >= 1.
528 */
529 if (nvec < 1)
530 return -ERANGE;
531
0306ebfa
BG
532 /* Any bridge which does NOT route MSI transactions from it's
533 * secondary bus to it's primary bus must set NO_MSI flag on
534 * the secondary pci_bus.
535 * We expect only arch-specific PCI host bus controller driver
536 * or quirks for specific PCI bridges to be setting NO_MSI.
537 */
24334a12
BG
538 for (bus = dev->bus; bus; bus = bus->parent)
539 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
540 return -EINVAL;
541
c9953a73
ME
542 ret = arch_msi_check_device(dev, nvec, type);
543 if (ret)
544 return ret;
545
b1e2303d
ME
546 if (!pci_find_capability(dev, type))
547 return -EINVAL;
548
24334a12
BG
549 return 0;
550}
551
1da177e4 552/**
1c8d7b0a
MW
553 * pci_enable_msi_block - configure device's MSI capability structure
554 * @dev: device to configure
555 * @nvec: number of interrupts to configure
1da177e4 556 *
1c8d7b0a
MW
557 * Allocate IRQs for a device with the MSI capability.
558 * This function returns a negative errno if an error occurs. If it
559 * is unable to allocate the number of interrupts requested, it returns
560 * the number of interrupts it might be able to allocate. If it successfully
561 * allocates at least the number of interrupts requested, it returns 0 and
562 * updates the @dev's irq member to the lowest new interrupt number; the
563 * other interrupt numbers allocated to this device are consecutive.
564 */
565int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
1da177e4 566{
1c8d7b0a
MW
567 int status, pos, maxvec;
568 u16 msgctl;
569
570 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
571 if (!pos)
572 return -EINVAL;
573 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
574 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
575 if (nvec > maxvec)
576 return maxvec;
1da177e4 577
1c8d7b0a 578 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
c9953a73
ME
579 if (status)
580 return status;
1da177e4 581
ded86d8d 582 WARN_ON(!!dev->msi_enabled);
1da177e4 583
1c8d7b0a 584 /* Check whether driver already requested MSI-X irqs */
b1cbf4e4 585 if (dev->msix_enabled) {
80ccba11
BH
586 dev_info(&dev->dev, "can't enable MSI "
587 "(MSI-X already enabled)\n");
b1cbf4e4 588 return -EINVAL;
1da177e4 589 }
1c8d7b0a
MW
590
591 status = msi_capability_init(dev, nvec);
1da177e4
LT
592 return status;
593}
1c8d7b0a 594EXPORT_SYMBOL(pci_enable_msi_block);
1da177e4 595
f2440d9a 596void pci_msi_shutdown(struct pci_dev *dev)
1da177e4 597{
f2440d9a
MW
598 struct msi_desc *desc;
599 u32 mask;
600 u16 ctrl;
110828c9 601 unsigned pos;
1da177e4 602
128bc5fc 603 if (!pci_msi_enable || !dev || !dev->msi_enabled)
ded86d8d
EB
604 return;
605
110828c9
MW
606 BUG_ON(list_empty(&dev->msi_list));
607 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
608 pos = desc->msi_attrib.pos;
609
610 msi_set_enable(dev, pos, 0);
ba698ad4 611 pci_intx_for_msi(dev, 1);
b1cbf4e4 612 dev->msi_enabled = 0;
7bd007e4 613
110828c9 614 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
f2440d9a
MW
615 mask = msi_capable_mask(ctrl);
616 msi_mask_irq(desc, mask, ~mask);
e387b9ee
ME
617
618 /* Restore dev->irq to its default pin-assertion irq */
f2440d9a 619 dev->irq = desc->msi_attrib.default_irq;
d52877c7 620}
24d27553 621
d52877c7
YL
622void pci_disable_msi(struct pci_dev* dev)
623{
624 struct msi_desc *entry;
625
626 if (!pci_msi_enable || !dev || !dev->msi_enabled)
627 return;
628
629 pci_msi_shutdown(dev);
630
631 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
379f5327 632 if (entry->msi_attrib.is_msix)
d52877c7
YL
633 return;
634
635 msi_free_irqs(dev);
1da177e4 636}
4cc086fa 637EXPORT_SYMBOL(pci_disable_msi);
1da177e4 638
032de8e2 639static int msi_free_irqs(struct pci_dev* dev)
1da177e4 640{
032de8e2 641 struct msi_desc *entry, *tmp;
7ede9c1f 642
b3b7cc7b 643 list_for_each_entry(entry, &dev->msi_list, list) {
1c8d7b0a
MW
644 int i, nvec;
645 if (!entry->irq)
646 continue;
647 nvec = 1 << entry->msi_attrib.multiple;
648 for (i = 0; i < nvec; i++)
649 BUG_ON(irq_has_action(entry->irq + i));
b3b7cc7b 650 }
1da177e4 651
032de8e2 652 arch_teardown_msi_irqs(dev);
1da177e4 653
032de8e2 654 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
24d27553 655 if (entry->msi_attrib.is_msix) {
2af5066f 656 msix_mask_irq(entry, 1);
78b7611c
EB
657 if (list_is_last(&entry->list, &dev->msi_list))
658 iounmap(entry->mask_base);
032de8e2
ME
659 }
660 list_del(&entry->list);
661 kfree(entry);
1da177e4
LT
662 }
663
664 return 0;
665}
666
a52e2e35
RW
667/**
668 * pci_msix_table_size - return the number of device's MSI-X table entries
669 * @dev: pointer to the pci_dev data structure of MSI-X device function
670 */
671int pci_msix_table_size(struct pci_dev *dev)
672{
673 int pos;
674 u16 control;
675
676 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
677 if (!pos)
678 return 0;
679
680 pci_read_config_word(dev, msi_control_reg(pos), &control);
681 return multi_msix_capable(control);
682}
683
1da177e4
LT
684/**
685 * pci_enable_msix - configure device's MSI-X capability structure
686 * @dev: pointer to the pci_dev data structure of MSI-X device function
70549ad9 687 * @entries: pointer to an array of MSI-X entries
1ce03373 688 * @nvec: number of MSI-X irqs requested for allocation by device driver
1da177e4
LT
689 *
690 * Setup the MSI-X capability structure of device function with the number
1ce03373 691 * of requested irqs upon its software driver call to request for
1da177e4
LT
692 * MSI-X mode enabled on its hardware device function. A return of zero
693 * indicates the successful configuration of MSI-X capability structure
1ce03373 694 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
1da177e4 695 * Or a return of > 0 indicates that driver request is exceeding the number
57fbf52c
MT
696 * of irqs or MSI-X vectors available. Driver should use the returned value to
697 * re-send its request.
1da177e4
LT
698 **/
699int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
700{
a52e2e35 701 int status, nr_entries;
ded86d8d 702 int i, j;
1da177e4 703
c9953a73 704 if (!entries)
1da177e4
LT
705 return -EINVAL;
706
c9953a73
ME
707 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
708 if (status)
709 return status;
710
a52e2e35 711 nr_entries = pci_msix_table_size(dev);
1da177e4 712 if (nvec > nr_entries)
57fbf52c 713 return nr_entries;
1da177e4
LT
714
715 /* Check for any invalid entries */
716 for (i = 0; i < nvec; i++) {
717 if (entries[i].entry >= nr_entries)
718 return -EINVAL; /* invalid entry */
719 for (j = i + 1; j < nvec; j++) {
720 if (entries[i].entry == entries[j].entry)
721 return -EINVAL; /* duplicate entry */
722 }
723 }
ded86d8d 724 WARN_ON(!!dev->msix_enabled);
7bd007e4 725
1ce03373 726 /* Check whether driver already requested for MSI irq */
b1cbf4e4 727 if (dev->msi_enabled) {
80ccba11
BH
728 dev_info(&dev->dev, "can't enable MSI-X "
729 "(MSI IRQ already assigned)\n");
1da177e4
LT
730 return -EINVAL;
731 }
1da177e4 732 status = msix_capability_init(dev, entries, nvec);
1da177e4
LT
733 return status;
734}
4cc086fa 735EXPORT_SYMBOL(pci_enable_msix);
1da177e4 736
fc4afc7b 737static void msix_free_all_irqs(struct pci_dev *dev)
1da177e4 738{
032de8e2 739 msi_free_irqs(dev);
fc4afc7b
ME
740}
741
d52877c7 742void pci_msix_shutdown(struct pci_dev* dev)
fc4afc7b 743{
128bc5fc 744 if (!pci_msi_enable || !dev || !dev->msix_enabled)
ded86d8d
EB
745 return;
746
b1cbf4e4 747 msix_set_enable(dev, 0);
ba698ad4 748 pci_intx_for_msi(dev, 1);
b1cbf4e4 749 dev->msix_enabled = 0;
d52877c7
YL
750}
751void pci_disable_msix(struct pci_dev* dev)
752{
753 if (!pci_msi_enable || !dev || !dev->msix_enabled)
754 return;
755
756 pci_msix_shutdown(dev);
7bd007e4 757
fc4afc7b 758 msix_free_all_irqs(dev);
1da177e4 759}
4cc086fa 760EXPORT_SYMBOL(pci_disable_msix);
1da177e4
LT
761
762/**
1ce03373 763 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
1da177e4
LT
764 * @dev: pointer to the pci_dev data structure of MSI(X) device function
765 *
eaae4b3a 766 * Being called during hotplug remove, from which the device function
1ce03373 767 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
1da177e4
LT
768 * allocated for this device function, are reclaimed to unused state,
769 * which may be used later on.
770 **/
771void msi_remove_pci_irq_vectors(struct pci_dev* dev)
772{
1da177e4
LT
773 if (!pci_msi_enable || !dev)
774 return;
775
032de8e2
ME
776 if (dev->msi_enabled)
777 msi_free_irqs(dev);
1da177e4 778
fc4afc7b
ME
779 if (dev->msix_enabled)
780 msix_free_all_irqs(dev);
1da177e4
LT
781}
782
309e57df
MW
783void pci_no_msi(void)
784{
785 pci_msi_enable = 0;
786}
c9953a73 787
07ae95f9
AP
788/**
789 * pci_msi_enabled - is MSI enabled?
790 *
791 * Returns true if MSI has not been disabled by the command-line option
792 * pci=nomsi.
793 **/
794int pci_msi_enabled(void)
d389fec6 795{
07ae95f9 796 return pci_msi_enable;
d389fec6 797}
07ae95f9 798EXPORT_SYMBOL(pci_msi_enabled);
d389fec6 799
07ae95f9 800void pci_msi_init_pci_dev(struct pci_dev *dev)
d389fec6 801{
07ae95f9 802 INIT_LIST_HEAD(&dev->msi_list);
d389fec6 803}
This page took 0.488759 seconds and 5 git commands to generate.