ALSA: hda - Limit 40bit DMA for AMD HDMI controllers
[deliverable/linux.git] / drivers / pci / msi.c
CommitLineData
1da177e4
LT
1/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
1ce03373 9#include <linux/err.h>
1da177e4
LT
10#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
363c75db 13#include <linux/export.h>
1da177e4 14#include <linux/ioport.h>
1da177e4
LT
15#include <linux/pci.h>
16#include <linux/proc_fs.h>
3b7d1921 17#include <linux/msi.h>
4fdadebc 18#include <linux/smp.h>
500559a9
HS
19#include <linux/errno.h>
20#include <linux/io.h>
5a0e3ad6 21#include <linux/slab.h>
1da177e4
LT
22
23#include "pci.h"
1da177e4 24
1da177e4 25static int pci_msi_enable = 1;
1da177e4 26
527eee29
BH
27#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
28
29
6a9e7f20
AB
30/* Arch hooks */
31
4287d824
TP
32int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
33{
0cbdcfcf
TR
34 struct msi_chip *chip = dev->bus->msi;
35 int err;
36
37 if (!chip || !chip->setup_irq)
38 return -EINVAL;
39
40 err = chip->setup_irq(chip, dev, desc);
41 if (err < 0)
42 return err;
43
44 irq_set_chip_data(desc->irq, chip);
45
46 return 0;
4287d824
TP
47}
48
49void __weak arch_teardown_msi_irq(unsigned int irq)
6a9e7f20 50{
0cbdcfcf
TR
51 struct msi_chip *chip = irq_get_chip_data(irq);
52
53 if (!chip || !chip->teardown_irq)
54 return;
55
56 chip->teardown_irq(chip, irq);
6a9e7f20
AB
57}
58
4287d824 59int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
6a9e7f20
AB
60{
61 struct msi_desc *entry;
62 int ret;
63
1c8d7b0a
MW
64 /*
65 * If an architecture wants to support multiple MSI, it needs to
66 * override arch_setup_msi_irqs()
67 */
68 if (type == PCI_CAP_ID_MSI && nvec > 1)
69 return 1;
70
6a9e7f20
AB
71 list_for_each_entry(entry, &dev->msi_list, list) {
72 ret = arch_setup_msi_irq(dev, entry);
b5fbf533 73 if (ret < 0)
6a9e7f20 74 return ret;
b5fbf533
ME
75 if (ret > 0)
76 return -ENOSPC;
6a9e7f20
AB
77 }
78
79 return 0;
80}
1525bf0d 81
4287d824
TP
82/*
83 * We have a default implementation available as a separate non-weak
84 * function, as it is used by the Xen x86 PCI code
85 */
1525bf0d 86void default_teardown_msi_irqs(struct pci_dev *dev)
6a9e7f20
AB
87{
88 struct msi_desc *entry;
89
90 list_for_each_entry(entry, &dev->msi_list, list) {
1c8d7b0a
MW
91 int i, nvec;
92 if (entry->irq == 0)
93 continue;
65f6ae66
AG
94 if (entry->nvec_used)
95 nvec = entry->nvec_used;
96 else
97 nvec = 1 << entry->msi_attrib.multiple;
1c8d7b0a
MW
98 for (i = 0; i < nvec; i++)
99 arch_teardown_msi_irq(entry->irq + i);
6a9e7f20
AB
100 }
101}
102
4287d824
TP
103void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
104{
105 return default_teardown_msi_irqs(dev);
106}
76ccc297 107
ac8344c4 108static void default_restore_msi_irq(struct pci_dev *dev, int irq)
76ccc297
KRW
109{
110 struct msi_desc *entry;
111
112 entry = NULL;
113 if (dev->msix_enabled) {
114 list_for_each_entry(entry, &dev->msi_list, list) {
115 if (irq == entry->irq)
116 break;
117 }
118 } else if (dev->msi_enabled) {
119 entry = irq_get_msi_desc(irq);
120 }
121
122 if (entry)
56b72b40 123 __write_msi_msg(entry, &entry->msg);
76ccc297 124}
4287d824 125
ac8344c4 126void __weak arch_restore_msi_irqs(struct pci_dev *dev)
4287d824 127{
ac8344c4 128 return default_restore_msi_irqs(dev);
4287d824 129}
76ccc297 130
e375b561 131static void msi_set_enable(struct pci_dev *dev, int enable)
b1cbf4e4 132{
b1cbf4e4
EB
133 u16 control;
134
e375b561 135 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
110828c9
MW
136 control &= ~PCI_MSI_FLAGS_ENABLE;
137 if (enable)
138 control |= PCI_MSI_FLAGS_ENABLE;
e375b561 139 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
5ca5c02f
HS
140}
141
66f0d0c4 142static void msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
b1cbf4e4 143{
66f0d0c4 144 u16 ctrl;
b1cbf4e4 145
66f0d0c4
YW
146 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
147 ctrl &= ~clear;
148 ctrl |= set;
149 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
b1cbf4e4
EB
150}
151
bffac3c5
MW
152static inline __attribute_const__ u32 msi_mask(unsigned x)
153{
0b49ec37
MW
154 /* Don't shift by >= width of type */
155 if (x >= 5)
156 return 0xffffffff;
157 return (1 << (1 << x)) - 1;
bffac3c5
MW
158}
159
ce6fce42
MW
160/*
161 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
162 * mask all MSI interrupts by clearing the MSI enable bit does not work
163 * reliably as devices without an INTx disable bit will then generate a
164 * level IRQ which will never be cleared.
ce6fce42 165 */
0e4ccb15 166u32 default_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
1da177e4 167{
f2440d9a 168 u32 mask_bits = desc->masked;
1da177e4 169
f2440d9a 170 if (!desc->msi_attrib.maskbit)
12abb8ba 171 return 0;
f2440d9a
MW
172
173 mask_bits &= ~mask;
174 mask_bits |= flag;
175 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
12abb8ba
HS
176
177 return mask_bits;
178}
179
0e4ccb15
KRW
180__weak u32 arch_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
181{
182 return default_msi_mask_irq(desc, mask, flag);
183}
184
12abb8ba
HS
185static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
186{
0e4ccb15 187 desc->masked = arch_msi_mask_irq(desc, mask, flag);
f2440d9a
MW
188}
189
190/*
191 * This internal function does not flush PCI writes to the device.
192 * All users must ensure that they read from the device before either
193 * assuming that the device state is up to date, or returning out of this
194 * file. This saves a few milliseconds when initialising devices with lots
195 * of MSI-X interrupts.
196 */
0e4ccb15 197u32 default_msix_mask_irq(struct msi_desc *desc, u32 flag)
f2440d9a
MW
198{
199 u32 mask_bits = desc->masked;
200 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
2c21fd4b 201 PCI_MSIX_ENTRY_VECTOR_CTRL;
8d805286
SY
202 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
203 if (flag)
204 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
f2440d9a 205 writel(mask_bits, desc->mask_base + offset);
12abb8ba
HS
206
207 return mask_bits;
208}
209
0e4ccb15
KRW
210__weak u32 arch_msix_mask_irq(struct msi_desc *desc, u32 flag)
211{
212 return default_msix_mask_irq(desc, flag);
213}
214
12abb8ba
HS
215static void msix_mask_irq(struct msi_desc *desc, u32 flag)
216{
0e4ccb15 217 desc->masked = arch_msix_mask_irq(desc, flag);
f2440d9a 218}
24d27553 219
1c9db525 220static void msi_set_mask_bit(struct irq_data *data, u32 flag)
f2440d9a 221{
1c9db525 222 struct msi_desc *desc = irq_data_get_msi(data);
24d27553 223
f2440d9a
MW
224 if (desc->msi_attrib.is_msix) {
225 msix_mask_irq(desc, flag);
226 readl(desc->mask_base); /* Flush write to device */
227 } else {
a281b788 228 unsigned offset = data->irq - desc->irq;
1c8d7b0a 229 msi_mask_irq(desc, 1 << offset, flag << offset);
1da177e4 230 }
f2440d9a
MW
231}
232
1c9db525 233void mask_msi_irq(struct irq_data *data)
f2440d9a 234{
1c9db525 235 msi_set_mask_bit(data, 1);
f2440d9a
MW
236}
237
1c9db525 238void unmask_msi_irq(struct irq_data *data)
f2440d9a 239{
1c9db525 240 msi_set_mask_bit(data, 0);
1da177e4
LT
241}
242
ac8344c4
D
243void default_restore_msi_irqs(struct pci_dev *dev)
244{
245 struct msi_desc *entry;
246
247 list_for_each_entry(entry, &dev->msi_list, list) {
248 default_restore_msi_irq(dev, entry->irq);
249 }
250}
251
39431acb 252void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
1da177e4 253{
30da5524
BH
254 BUG_ON(entry->dev->current_state != PCI_D0);
255
256 if (entry->msi_attrib.is_msix) {
257 void __iomem *base = entry->mask_base +
258 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
259
260 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
261 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
262 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
263 } else {
264 struct pci_dev *dev = entry->dev;
f5322169 265 int pos = dev->msi_cap;
30da5524
BH
266 u16 data;
267
9925ad0c
BH
268 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
269 &msg->address_lo);
30da5524 270 if (entry->msi_attrib.is_64) {
9925ad0c
BH
271 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
272 &msg->address_hi);
2f221349 273 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
30da5524
BH
274 } else {
275 msg->address_hi = 0;
2f221349 276 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
30da5524
BH
277 }
278 msg->data = data;
279 }
280}
281
282void read_msi_msg(unsigned int irq, struct msi_msg *msg)
283{
dced35ae 284 struct msi_desc *entry = irq_get_msi_desc(irq);
30da5524 285
39431acb 286 __read_msi_msg(entry, msg);
30da5524
BH
287}
288
39431acb 289void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
30da5524 290{
30da5524 291 /* Assert that the cache is valid, assuming that
fcd097f3
BH
292 * valid messages are not all-zeroes. */
293 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
294 entry->msg.data));
0366f8f7 295
fcd097f3 296 *msg = entry->msg;
0366f8f7 297}
1da177e4 298
30da5524 299void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
0366f8f7 300{
dced35ae 301 struct msi_desc *entry = irq_get_msi_desc(irq);
3145e941 302
39431acb 303 __get_cached_msi_msg(entry, msg);
3145e941 304}
3b307ffe 305EXPORT_SYMBOL_GPL(get_cached_msi_msg);
3145e941 306
39431acb 307void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
3145e941 308{
fcd097f3
BH
309 if (entry->dev->current_state != PCI_D0) {
310 /* Don't touch the hardware now */
311 } else if (entry->msi_attrib.is_msix) {
24d27553
MW
312 void __iomem *base;
313 base = entry->mask_base +
314 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
315
2c21fd4b
HS
316 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
317 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
318 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
24d27553 319 } else {
0366f8f7 320 struct pci_dev *dev = entry->dev;
f5322169 321 int pos = dev->msi_cap;
1c8d7b0a
MW
322 u16 msgctl;
323
f84ecd28 324 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
1c8d7b0a
MW
325 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
326 msgctl |= entry->msi_attrib.multiple << 4;
f84ecd28 327 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
0366f8f7 328
9925ad0c
BH
329 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
330 msg->address_lo);
0366f8f7 331 if (entry->msi_attrib.is_64) {
9925ad0c
BH
332 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
333 msg->address_hi);
2f221349
BH
334 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
335 msg->data);
0366f8f7 336 } else {
2f221349
BH
337 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
338 msg->data);
0366f8f7 339 }
1da177e4 340 }
392ee1e6 341 entry->msg = *msg;
1da177e4 342}
0366f8f7 343
3145e941
YL
344void write_msi_msg(unsigned int irq, struct msi_msg *msg)
345{
dced35ae 346 struct msi_desc *entry = irq_get_msi_desc(irq);
3145e941 347
39431acb 348 __write_msi_msg(entry, msg);
3145e941 349}
3b307ffe 350EXPORT_SYMBOL_GPL(write_msi_msg);
3145e941 351
f56e4481
HS
352static void free_msi_irqs(struct pci_dev *dev)
353{
354 struct msi_desc *entry, *tmp;
1c51b50c
GKH
355 struct attribute **msi_attrs;
356 struct device_attribute *dev_attr;
357 int count = 0;
f56e4481
HS
358
359 list_for_each_entry(entry, &dev->msi_list, list) {
360 int i, nvec;
361 if (!entry->irq)
362 continue;
65f6ae66
AG
363 if (entry->nvec_used)
364 nvec = entry->nvec_used;
365 else
366 nvec = 1 << entry->msi_attrib.multiple;
f56e4481
HS
367 for (i = 0; i < nvec; i++)
368 BUG_ON(irq_has_action(entry->irq + i));
369 }
370
371 arch_teardown_msi_irqs(dev);
372
373 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
374 if (entry->msi_attrib.is_msix) {
375 if (list_is_last(&entry->list, &dev->msi_list))
376 iounmap(entry->mask_base);
377 }
424eb391 378
f56e4481
HS
379 list_del(&entry->list);
380 kfree(entry);
381 }
1c51b50c
GKH
382
383 if (dev->msi_irq_groups) {
384 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
385 msi_attrs = dev->msi_irq_groups[0]->attrs;
b701c0b1 386 while (msi_attrs[count]) {
1c51b50c
GKH
387 dev_attr = container_of(msi_attrs[count],
388 struct device_attribute, attr);
389 kfree(dev_attr->attr.name);
390 kfree(dev_attr);
391 ++count;
392 }
393 kfree(msi_attrs);
394 kfree(dev->msi_irq_groups[0]);
395 kfree(dev->msi_irq_groups);
396 dev->msi_irq_groups = NULL;
397 }
f56e4481 398}
c54c1879 399
379f5327 400static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
1da177e4 401{
379f5327
MW
402 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
403 if (!desc)
1da177e4
LT
404 return NULL;
405
379f5327
MW
406 INIT_LIST_HEAD(&desc->list);
407 desc->dev = dev;
1da177e4 408
379f5327 409 return desc;
1da177e4
LT
410}
411
ba698ad4
DM
412static void pci_intx_for_msi(struct pci_dev *dev, int enable)
413{
414 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
415 pci_intx(dev, enable);
416}
417
8fed4b65 418static void __pci_restore_msi_state(struct pci_dev *dev)
41017f0c 419{
41017f0c 420 u16 control;
392ee1e6 421 struct msi_desc *entry;
41017f0c 422
b1cbf4e4
EB
423 if (!dev->msi_enabled)
424 return;
425
dced35ae 426 entry = irq_get_msi_desc(dev->irq);
41017f0c 427
ba698ad4 428 pci_intx_for_msi(dev, 0);
e375b561 429 msi_set_enable(dev, 0);
ac8344c4 430 arch_restore_msi_irqs(dev);
392ee1e6 431
f5322169 432 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
31ea5d4d
YW
433 msi_mask_irq(entry, msi_mask(entry->msi_attrib.multi_cap),
434 entry->masked);
abad2ec9 435 control &= ~PCI_MSI_FLAGS_QSIZE;
1c8d7b0a 436 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
f5322169 437 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
8fed4b65
ME
438}
439
440static void __pci_restore_msix_state(struct pci_dev *dev)
41017f0c 441{
41017f0c 442 struct msi_desc *entry;
41017f0c 443
ded86d8d
EB
444 if (!dev->msix_enabled)
445 return;
f598282f 446 BUG_ON(list_empty(&dev->msi_list));
ded86d8d 447
41017f0c 448 /* route the table */
ba698ad4 449 pci_intx_for_msi(dev, 0);
66f0d0c4
YW
450 msix_clear_and_set_ctrl(dev, 0,
451 PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL);
41017f0c 452
ac8344c4 453 arch_restore_msi_irqs(dev);
4aa9bc95 454 list_for_each_entry(entry, &dev->msi_list, list) {
f2440d9a 455 msix_mask_irq(entry, entry->masked);
41017f0c 456 }
41017f0c 457
66f0d0c4 458 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
41017f0c 459}
8fed4b65
ME
460
461void pci_restore_msi_state(struct pci_dev *dev)
462{
463 __pci_restore_msi_state(dev);
464 __pci_restore_msix_state(dev);
465}
94688cf2 466EXPORT_SYMBOL_GPL(pci_restore_msi_state);
41017f0c 467
1c51b50c 468static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
da8d1c8b
NH
469 char *buf)
470{
1c51b50c
GKH
471 struct msi_desc *entry;
472 unsigned long irq;
473 int retval;
da8d1c8b 474
1c51b50c
GKH
475 retval = kstrtoul(attr->attr.name, 10, &irq);
476 if (retval)
477 return retval;
da8d1c8b 478
e11ece5a
YW
479 entry = irq_get_msi_desc(irq);
480 if (entry)
481 return sprintf(buf, "%s\n",
482 entry->msi_attrib.is_msix ? "msix" : "msi");
483
1c51b50c 484 return -ENODEV;
da8d1c8b
NH
485}
486
da8d1c8b
NH
487static int populate_msi_sysfs(struct pci_dev *pdev)
488{
1c51b50c
GKH
489 struct attribute **msi_attrs;
490 struct attribute *msi_attr;
491 struct device_attribute *msi_dev_attr;
492 struct attribute_group *msi_irq_group;
493 const struct attribute_group **msi_irq_groups;
da8d1c8b 494 struct msi_desc *entry;
1c51b50c
GKH
495 int ret = -ENOMEM;
496 int num_msi = 0;
da8d1c8b
NH
497 int count = 0;
498
1c51b50c
GKH
499 /* Determine how many msi entries we have */
500 list_for_each_entry(entry, &pdev->msi_list, list) {
501 ++num_msi;
502 }
503 if (!num_msi)
504 return 0;
da8d1c8b 505
1c51b50c
GKH
506 /* Dynamically create the MSI attributes for the PCI device */
507 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
508 if (!msi_attrs)
509 return -ENOMEM;
da8d1c8b 510 list_for_each_entry(entry, &pdev->msi_list, list) {
1c51b50c 511 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
1406276c 512 if (!msi_dev_attr)
1c51b50c 513 goto error_attrs;
1406276c 514 msi_attrs[count] = &msi_dev_attr->attr;
86bb4f69 515
1c51b50c 516 sysfs_attr_init(&msi_dev_attr->attr);
1406276c
JB
517 msi_dev_attr->attr.name = kasprintf(GFP_KERNEL, "%d",
518 entry->irq);
519 if (!msi_dev_attr->attr.name)
520 goto error_attrs;
1c51b50c
GKH
521 msi_dev_attr->attr.mode = S_IRUGO;
522 msi_dev_attr->show = msi_mode_show;
1c51b50c 523 ++count;
da8d1c8b
NH
524 }
525
1c51b50c
GKH
526 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
527 if (!msi_irq_group)
528 goto error_attrs;
529 msi_irq_group->name = "msi_irqs";
530 msi_irq_group->attrs = msi_attrs;
531
532 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
533 if (!msi_irq_groups)
534 goto error_irq_group;
535 msi_irq_groups[0] = msi_irq_group;
536
537 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
538 if (ret)
539 goto error_irq_groups;
540 pdev->msi_irq_groups = msi_irq_groups;
541
da8d1c8b
NH
542 return 0;
543
1c51b50c
GKH
544error_irq_groups:
545 kfree(msi_irq_groups);
546error_irq_group:
547 kfree(msi_irq_group);
548error_attrs:
549 count = 0;
550 msi_attr = msi_attrs[count];
551 while (msi_attr) {
552 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
553 kfree(msi_attr->name);
554 kfree(msi_dev_attr);
555 ++count;
556 msi_attr = msi_attrs[count];
da8d1c8b 557 }
29237756 558 kfree(msi_attrs);
da8d1c8b
NH
559 return ret;
560}
561
d873b4d4
YW
562static struct msi_desc *msi_setup_entry(struct pci_dev *dev)
563{
564 u16 control;
565 struct msi_desc *entry;
566
567 /* MSI Entry Initialization */
568 entry = alloc_msi_entry(dev);
569 if (!entry)
570 return NULL;
571
572 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
573
574 entry->msi_attrib.is_msix = 0;
575 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
576 entry->msi_attrib.entry_nr = 0;
577 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
578 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
d873b4d4
YW
579 entry->msi_attrib.multi_cap = (control & PCI_MSI_FLAGS_QMASK) >> 1;
580
581 if (control & PCI_MSI_FLAGS_64BIT)
582 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
583 else
584 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
585
586 /* Save the initial mask status */
587 if (entry->msi_attrib.maskbit)
588 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
589
590 return entry;
591}
592
1da177e4
LT
593/**
594 * msi_capability_init - configure device's MSI capability structure
595 * @dev: pointer to the pci_dev data structure of MSI device function
1c8d7b0a 596 * @nvec: number of interrupts to allocate
1da177e4 597 *
1c8d7b0a
MW
598 * Setup the MSI capability structure of the device with the requested
599 * number of interrupts. A return value of zero indicates the successful
600 * setup of an entry with the new MSI irq. A negative return value indicates
601 * an error, and a positive return value indicates the number of interrupts
602 * which could have been allocated.
603 */
604static int msi_capability_init(struct pci_dev *dev, int nvec)
1da177e4
LT
605{
606 struct msi_desc *entry;
f465136d 607 int ret;
f2440d9a 608 unsigned mask;
1da177e4 609
e375b561 610 msi_set_enable(dev, 0); /* Disable MSI during set up */
110828c9 611
d873b4d4 612 entry = msi_setup_entry(dev);
f7feaca7
EB
613 if (!entry)
614 return -ENOMEM;
1ce03373 615
f2440d9a 616 /* All MSIs are unmasked by default, Mask them all */
31ea5d4d 617 mask = msi_mask(entry->msi_attrib.multi_cap);
f2440d9a
MW
618 msi_mask_irq(entry, mask, mask);
619
0dd11f9b 620 list_add_tail(&entry->list, &dev->msi_list);
9c831334 621
1da177e4 622 /* Configure MSI capability structure */
1c8d7b0a 623 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
7fe3730d 624 if (ret) {
7ba1930d 625 msi_mask_irq(entry, mask, ~mask);
f56e4481 626 free_msi_irqs(dev);
7fe3730d 627 return ret;
fd58e55f 628 }
f7feaca7 629
da8d1c8b
NH
630 ret = populate_msi_sysfs(dev);
631 if (ret) {
632 msi_mask_irq(entry, mask, ~mask);
633 free_msi_irqs(dev);
634 return ret;
635 }
636
1da177e4 637 /* Set MSI enabled bits */
ba698ad4 638 pci_intx_for_msi(dev, 0);
e375b561 639 msi_set_enable(dev, 1);
b1cbf4e4 640 dev->msi_enabled = 1;
1da177e4 641
7fe3730d 642 dev->irq = entry->irq;
1da177e4
LT
643 return 0;
644}
645
520fe9dc 646static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
5a05a9d8 647{
4302e0fb 648 resource_size_t phys_addr;
5a05a9d8
HS
649 u32 table_offset;
650 u8 bir;
651
909094c6
BH
652 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
653 &table_offset);
4d18760c
BH
654 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
655 table_offset &= PCI_MSIX_TABLE_OFFSET;
5a05a9d8
HS
656 phys_addr = pci_resource_start(dev, bir) + table_offset;
657
658 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
659}
660
520fe9dc
GS
661static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
662 struct msix_entry *entries, int nvec)
d9d7070e
HS
663{
664 struct msi_desc *entry;
665 int i;
666
667 for (i = 0; i < nvec; i++) {
668 entry = alloc_msi_entry(dev);
669 if (!entry) {
670 if (!i)
671 iounmap(base);
672 else
673 free_msi_irqs(dev);
674 /* No enough memory. Don't try again */
675 return -ENOMEM;
676 }
677
678 entry->msi_attrib.is_msix = 1;
679 entry->msi_attrib.is_64 = 1;
680 entry->msi_attrib.entry_nr = entries[i].entry;
681 entry->msi_attrib.default_irq = dev->irq;
d9d7070e
HS
682 entry->mask_base = base;
683
684 list_add_tail(&entry->list, &dev->msi_list);
685 }
686
687 return 0;
688}
689
75cb3426 690static void msix_program_entries(struct pci_dev *dev,
520fe9dc 691 struct msix_entry *entries)
75cb3426
HS
692{
693 struct msi_desc *entry;
694 int i = 0;
695
696 list_for_each_entry(entry, &dev->msi_list, list) {
697 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
698 PCI_MSIX_ENTRY_VECTOR_CTRL;
699
700 entries[i].vector = entry->irq;
dced35ae 701 irq_set_msi_desc(entry->irq, entry);
75cb3426
HS
702 entry->masked = readl(entry->mask_base + offset);
703 msix_mask_irq(entry, 1);
704 i++;
705 }
706}
707
1da177e4
LT
708/**
709 * msix_capability_init - configure device's MSI-X capability
710 * @dev: pointer to the pci_dev data structure of MSI-X device function
8f7020d3
RD
711 * @entries: pointer to an array of struct msix_entry entries
712 * @nvec: number of @entries
1da177e4 713 *
eaae4b3a 714 * Setup the MSI-X capability structure of device function with a
1ce03373
EB
715 * single MSI-X irq. A return of zero indicates the successful setup of
716 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
1da177e4
LT
717 **/
718static int msix_capability_init(struct pci_dev *dev,
719 struct msix_entry *entries, int nvec)
720{
520fe9dc 721 int ret;
5a05a9d8 722 u16 control;
1da177e4
LT
723 void __iomem *base;
724
f598282f 725 /* Ensure MSI-X is disabled while it is set up */
66f0d0c4 726 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
f598282f 727
66f0d0c4 728 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
1da177e4 729 /* Request & Map MSI-X table region */
527eee29 730 base = msix_map_region(dev, msix_table_size(control));
5a05a9d8 731 if (!base)
1da177e4
LT
732 return -ENOMEM;
733
520fe9dc 734 ret = msix_setup_entries(dev, base, entries, nvec);
d9d7070e
HS
735 if (ret)
736 return ret;
9c831334
ME
737
738 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
583871d4 739 if (ret)
2adc7907 740 goto out_avail;
9c831334 741
f598282f
MW
742 /*
743 * Some devices require MSI-X to be enabled before we can touch the
744 * MSI-X registers. We need to mask all the vectors to prevent
745 * interrupts coming in before they're fully set up.
746 */
66f0d0c4
YW
747 msix_clear_and_set_ctrl(dev, 0,
748 PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE);
f598282f 749
75cb3426 750 msix_program_entries(dev, entries);
f598282f 751
da8d1c8b 752 ret = populate_msi_sysfs(dev);
2adc7907
AG
753 if (ret)
754 goto out_free;
da8d1c8b 755
f598282f 756 /* Set MSI-X enabled bits and unmask the function */
ba698ad4 757 pci_intx_for_msi(dev, 0);
b1cbf4e4 758 dev->msix_enabled = 1;
1da177e4 759
66f0d0c4 760 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_MASKALL, 0);
8d181018 761
1da177e4 762 return 0;
583871d4 763
2adc7907 764out_avail:
583871d4
HS
765 if (ret < 0) {
766 /*
767 * If we had some success, report the number of irqs
768 * we succeeded in setting up.
769 */
d9d7070e 770 struct msi_desc *entry;
583871d4
HS
771 int avail = 0;
772
773 list_for_each_entry(entry, &dev->msi_list, list) {
774 if (entry->irq != 0)
775 avail++;
776 }
777 if (avail != 0)
778 ret = avail;
779 }
780
2adc7907 781out_free:
583871d4
HS
782 free_msi_irqs(dev);
783
784 return ret;
1da177e4
LT
785}
786
24334a12 787/**
a06cd74c 788 * pci_msi_supported - check whether MSI may be enabled on a device
24334a12 789 * @dev: pointer to the pci_dev data structure of MSI device function
c9953a73 790 * @nvec: how many MSIs have been requested ?
24334a12 791 *
f7625980 792 * Look at global flags, the device itself, and its parent buses
17bbc12a 793 * to determine if MSI/-X are supported for the device. If MSI/-X is
a06cd74c 794 * supported return 1, else return 0.
24334a12 795 **/
a06cd74c 796static int pci_msi_supported(struct pci_dev *dev, int nvec)
24334a12
BG
797{
798 struct pci_bus *bus;
799
0306ebfa 800 /* MSI must be globally enabled and supported by the device */
27e20603 801 if (!pci_msi_enable)
a06cd74c 802 return 0;
27e20603
AG
803
804 if (!dev || dev->no_msi || dev->current_state != PCI_D0)
a06cd74c 805 return 0;
24334a12 806
314e77b3
ME
807 /*
808 * You can't ask to have 0 or less MSIs configured.
809 * a) it's stupid ..
810 * b) the list manipulation code assumes nvec >= 1.
811 */
812 if (nvec < 1)
a06cd74c 813 return 0;
314e77b3 814
500559a9
HS
815 /*
816 * Any bridge which does NOT route MSI transactions from its
817 * secondary bus to its primary bus must set NO_MSI flag on
0306ebfa
BG
818 * the secondary pci_bus.
819 * We expect only arch-specific PCI host bus controller driver
820 * or quirks for specific PCI bridges to be setting NO_MSI.
821 */
24334a12
BG
822 for (bus = dev->bus; bus; bus = bus->parent)
823 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
a06cd74c 824 return 0;
24334a12 825
a06cd74c 826 return 1;
24334a12
BG
827}
828
d1ac1d26
AG
829/**
830 * pci_msi_vec_count - Return the number of MSI vectors a device can send
831 * @dev: device to report about
832 *
833 * This function returns the number of MSI vectors a device requested via
834 * Multiple Message Capable register. It returns a negative errno if the
835 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
836 * and returns a power of two, up to a maximum of 2^5 (32), according to the
837 * MSI specification.
838 **/
839int pci_msi_vec_count(struct pci_dev *dev)
840{
841 int ret;
842 u16 msgctl;
843
844 if (!dev->msi_cap)
845 return -EINVAL;
846
847 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
848 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
849
850 return ret;
851}
852EXPORT_SYMBOL(pci_msi_vec_count);
853
f2440d9a 854void pci_msi_shutdown(struct pci_dev *dev)
1da177e4 855{
f2440d9a
MW
856 struct msi_desc *desc;
857 u32 mask;
1da177e4 858
128bc5fc 859 if (!pci_msi_enable || !dev || !dev->msi_enabled)
ded86d8d
EB
860 return;
861
110828c9
MW
862 BUG_ON(list_empty(&dev->msi_list));
863 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
110828c9 864
e375b561 865 msi_set_enable(dev, 0);
ba698ad4 866 pci_intx_for_msi(dev, 1);
b1cbf4e4 867 dev->msi_enabled = 0;
7bd007e4 868
12abb8ba 869 /* Return the device with MSI unmasked as initial states */
31ea5d4d 870 mask = msi_mask(desc->msi_attrib.multi_cap);
12abb8ba 871 /* Keep cached state to be restored */
0e4ccb15 872 arch_msi_mask_irq(desc, mask, ~mask);
e387b9ee
ME
873
874 /* Restore dev->irq to its default pin-assertion irq */
f2440d9a 875 dev->irq = desc->msi_attrib.default_irq;
d52877c7 876}
24d27553 877
500559a9 878void pci_disable_msi(struct pci_dev *dev)
d52877c7 879{
d52877c7
YL
880 if (!pci_msi_enable || !dev || !dev->msi_enabled)
881 return;
882
883 pci_msi_shutdown(dev);
f56e4481 884 free_msi_irqs(dev);
1da177e4 885}
4cc086fa 886EXPORT_SYMBOL(pci_disable_msi);
1da177e4 887
a52e2e35 888/**
ff1aa430 889 * pci_msix_vec_count - return the number of device's MSI-X table entries
a52e2e35 890 * @dev: pointer to the pci_dev data structure of MSI-X device function
ff1aa430
AG
891 * This function returns the number of device's MSI-X table entries and
892 * therefore the number of MSI-X vectors device is capable of sending.
893 * It returns a negative errno if the device is not capable of sending MSI-X
894 * interrupts.
895 **/
896int pci_msix_vec_count(struct pci_dev *dev)
a52e2e35 897{
a52e2e35
RW
898 u16 control;
899
520fe9dc 900 if (!dev->msix_cap)
ff1aa430 901 return -EINVAL;
a52e2e35 902
f84ecd28 903 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
527eee29 904 return msix_table_size(control);
a52e2e35 905}
ff1aa430 906EXPORT_SYMBOL(pci_msix_vec_count);
a52e2e35 907
1da177e4
LT
908/**
909 * pci_enable_msix - configure device's MSI-X capability structure
910 * @dev: pointer to the pci_dev data structure of MSI-X device function
70549ad9 911 * @entries: pointer to an array of MSI-X entries
1ce03373 912 * @nvec: number of MSI-X irqs requested for allocation by device driver
1da177e4
LT
913 *
914 * Setup the MSI-X capability structure of device function with the number
1ce03373 915 * of requested irqs upon its software driver call to request for
1da177e4
LT
916 * MSI-X mode enabled on its hardware device function. A return of zero
917 * indicates the successful configuration of MSI-X capability structure
1ce03373 918 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
1da177e4 919 * Or a return of > 0 indicates that driver request is exceeding the number
57fbf52c
MT
920 * of irqs or MSI-X vectors available. Driver should use the returned value to
921 * re-send its request.
1da177e4 922 **/
500559a9 923int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
1da177e4 924{
5ec09405 925 int nr_entries;
ded86d8d 926 int i, j;
1da177e4 927
a06cd74c
AG
928 if (!pci_msi_supported(dev, nvec))
929 return -EINVAL;
c9953a73 930
27e20603
AG
931 if (!entries)
932 return -EINVAL;
933
ff1aa430
AG
934 nr_entries = pci_msix_vec_count(dev);
935 if (nr_entries < 0)
936 return nr_entries;
1da177e4 937 if (nvec > nr_entries)
57fbf52c 938 return nr_entries;
1da177e4
LT
939
940 /* Check for any invalid entries */
941 for (i = 0; i < nvec; i++) {
942 if (entries[i].entry >= nr_entries)
943 return -EINVAL; /* invalid entry */
944 for (j = i + 1; j < nvec; j++) {
945 if (entries[i].entry == entries[j].entry)
946 return -EINVAL; /* duplicate entry */
947 }
948 }
ded86d8d 949 WARN_ON(!!dev->msix_enabled);
7bd007e4 950
1ce03373 951 /* Check whether driver already requested for MSI irq */
500559a9 952 if (dev->msi_enabled) {
227f0647 953 dev_info(&dev->dev, "can't enable MSI-X (MSI IRQ already assigned)\n");
1da177e4
LT
954 return -EINVAL;
955 }
5ec09405 956 return msix_capability_init(dev, entries, nvec);
1da177e4 957}
4cc086fa 958EXPORT_SYMBOL(pci_enable_msix);
1da177e4 959
500559a9 960void pci_msix_shutdown(struct pci_dev *dev)
fc4afc7b 961{
12abb8ba
HS
962 struct msi_desc *entry;
963
128bc5fc 964 if (!pci_msi_enable || !dev || !dev->msix_enabled)
ded86d8d
EB
965 return;
966
12abb8ba
HS
967 /* Return the device with MSI-X masked as initial states */
968 list_for_each_entry(entry, &dev->msi_list, list) {
969 /* Keep cached states to be restored */
0e4ccb15 970 arch_msix_mask_irq(entry, 1);
12abb8ba
HS
971 }
972
66f0d0c4 973 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
ba698ad4 974 pci_intx_for_msi(dev, 1);
b1cbf4e4 975 dev->msix_enabled = 0;
d52877c7 976}
c901851f 977
500559a9 978void pci_disable_msix(struct pci_dev *dev)
d52877c7
YL
979{
980 if (!pci_msi_enable || !dev || !dev->msix_enabled)
981 return;
982
983 pci_msix_shutdown(dev);
f56e4481 984 free_msi_irqs(dev);
1da177e4 985}
4cc086fa 986EXPORT_SYMBOL(pci_disable_msix);
1da177e4 987
309e57df
MW
988void pci_no_msi(void)
989{
990 pci_msi_enable = 0;
991}
c9953a73 992
07ae95f9
AP
993/**
994 * pci_msi_enabled - is MSI enabled?
995 *
996 * Returns true if MSI has not been disabled by the command-line option
997 * pci=nomsi.
998 **/
999int pci_msi_enabled(void)
d389fec6 1000{
07ae95f9 1001 return pci_msi_enable;
d389fec6 1002}
07ae95f9 1003EXPORT_SYMBOL(pci_msi_enabled);
d389fec6 1004
07ae95f9 1005void pci_msi_init_pci_dev(struct pci_dev *dev)
d389fec6 1006{
07ae95f9 1007 INIT_LIST_HEAD(&dev->msi_list);
d5dea7d9
EB
1008
1009 /* Disable the msi hardware to avoid screaming interrupts
1010 * during boot. This is the power on reset default so
1011 * usually this should be a noop.
1012 */
e375b561
GS
1013 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1014 if (dev->msi_cap)
1015 msi_set_enable(dev, 0);
1016
1017 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1018 if (dev->msix_cap)
66f0d0c4 1019 msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
d389fec6 1020}
302a2523
AG
1021
1022/**
1023 * pci_enable_msi_range - configure device's MSI capability structure
1024 * @dev: device to configure
1025 * @minvec: minimal number of interrupts to configure
1026 * @maxvec: maximum number of interrupts to configure
1027 *
1028 * This function tries to allocate a maximum possible number of interrupts in a
1029 * range between @minvec and @maxvec. It returns a negative errno if an error
1030 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1031 * and updates the @dev's irq member to the lowest new interrupt number;
1032 * the other interrupt numbers allocated to this device are consecutive.
1033 **/
1034int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1035{
034cd97e 1036 int nvec;
302a2523
AG
1037 int rc;
1038
a06cd74c
AG
1039 if (!pci_msi_supported(dev, minvec))
1040 return -EINVAL;
034cd97e
AG
1041
1042 WARN_ON(!!dev->msi_enabled);
1043
1044 /* Check whether driver already requested MSI-X irqs */
1045 if (dev->msix_enabled) {
1046 dev_info(&dev->dev,
1047 "can't enable MSI (MSI-X already enabled)\n");
1048 return -EINVAL;
1049 }
1050
302a2523
AG
1051 if (maxvec < minvec)
1052 return -ERANGE;
1053
034cd97e
AG
1054 nvec = pci_msi_vec_count(dev);
1055 if (nvec < 0)
1056 return nvec;
1057 else if (nvec < minvec)
1058 return -EINVAL;
1059 else if (nvec > maxvec)
1060 nvec = maxvec;
1061
302a2523 1062 do {
034cd97e 1063 rc = msi_capability_init(dev, nvec);
302a2523
AG
1064 if (rc < 0) {
1065 return rc;
1066 } else if (rc > 0) {
1067 if (rc < minvec)
1068 return -ENOSPC;
1069 nvec = rc;
1070 }
1071 } while (rc);
1072
1073 return nvec;
1074}
1075EXPORT_SYMBOL(pci_enable_msi_range);
1076
1077/**
1078 * pci_enable_msix_range - configure device's MSI-X capability structure
1079 * @dev: pointer to the pci_dev data structure of MSI-X device function
1080 * @entries: pointer to an array of MSI-X entries
1081 * @minvec: minimum number of MSI-X irqs requested
1082 * @maxvec: maximum number of MSI-X irqs requested
1083 *
1084 * Setup the MSI-X capability structure of device function with a maximum
1085 * possible number of interrupts in the range between @minvec and @maxvec
1086 * upon its software driver call to request for MSI-X mode enabled on its
1087 * hardware device function. It returns a negative errno if an error occurs.
1088 * If it succeeds, it returns the actual number of interrupts allocated and
1089 * indicates the successful configuration of MSI-X capability structure
1090 * with new allocated MSI-X interrupts.
1091 **/
1092int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1093 int minvec, int maxvec)
1094{
1095 int nvec = maxvec;
1096 int rc;
1097
1098 if (maxvec < minvec)
1099 return -ERANGE;
1100
1101 do {
1102 rc = pci_enable_msix(dev, entries, nvec);
1103 if (rc < 0) {
1104 return rc;
1105 } else if (rc > 0) {
1106 if (rc < minvec)
1107 return -ENOSPC;
1108 nvec = rc;
1109 }
1110 } while (rc);
1111
1112 return nvec;
1113}
1114EXPORT_SYMBOL(pci_enable_msix_range);
This page took 0.817695 seconds and 5 git commands to generate.