MSI: Combine pci_(save|restore)_msi/msix_state
[deliverable/linux.git] / drivers / pci / msi.c
CommitLineData
1da177e4
LT
1/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
1ce03373 9#include <linux/err.h>
1da177e4
LT
10#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
1da177e4
LT
14#include <linux/ioport.h>
15#include <linux/smp_lock.h>
16#include <linux/pci.h>
17#include <linux/proc_fs.h>
3b7d1921 18#include <linux/msi.h>
1da177e4
LT
19
20#include <asm/errno.h>
21#include <asm/io.h>
22#include <asm/smp.h>
23
24#include "pci.h"
25#include "msi.h"
26
27static DEFINE_SPINLOCK(msi_lock);
28static struct msi_desc* msi_desc[NR_IRQS] = { [0 ... NR_IRQS-1] = NULL };
e18b890b 29static struct kmem_cache* msi_cachep;
1da177e4
LT
30
31static int pci_msi_enable = 1;
1da177e4 32
1da177e4
LT
33static int msi_cache_init(void)
34{
57181784
PE
35 msi_cachep = kmem_cache_create("msi_cache", sizeof(struct msi_desc),
36 0, SLAB_HWCACHE_ALIGN, NULL, NULL);
1da177e4
LT
37 if (!msi_cachep)
38 return -ENOMEM;
39
40 return 0;
41}
42
1ce03373 43static void msi_set_mask_bit(unsigned int irq, int flag)
1da177e4
LT
44{
45 struct msi_desc *entry;
46
1ce03373 47 entry = msi_desc[irq];
277bc33b 48 BUG_ON(!entry || !entry->dev);
1da177e4
LT
49 switch (entry->msi_attrib.type) {
50 case PCI_CAP_ID_MSI:
277bc33b 51 if (entry->msi_attrib.maskbit) {
c54c1879
ST
52 int pos;
53 u32 mask_bits;
277bc33b
EB
54
55 pos = (long)entry->mask_base;
56 pci_read_config_dword(entry->dev, pos, &mask_bits);
57 mask_bits &= ~(1);
58 mask_bits |= flag;
59 pci_write_config_dword(entry->dev, pos, mask_bits);
60 }
1da177e4 61 break;
1da177e4
LT
62 case PCI_CAP_ID_MSIX:
63 {
64 int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
65 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
66 writel(flag, entry->mask_base + offset);
67 break;
68 }
69 default:
277bc33b 70 BUG();
1da177e4
LT
71 break;
72 }
73}
74
3b7d1921 75void read_msi_msg(unsigned int irq, struct msi_msg *msg)
1da177e4 76{
3b7d1921 77 struct msi_desc *entry = get_irq_data(irq);
0366f8f7
EB
78 switch(entry->msi_attrib.type) {
79 case PCI_CAP_ID_MSI:
80 {
81 struct pci_dev *dev = entry->dev;
82 int pos = entry->msi_attrib.pos;
83 u16 data;
84
85 pci_read_config_dword(dev, msi_lower_address_reg(pos),
86 &msg->address_lo);
87 if (entry->msi_attrib.is_64) {
88 pci_read_config_dword(dev, msi_upper_address_reg(pos),
89 &msg->address_hi);
90 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
91 } else {
92 msg->address_hi = 0;
93 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
94 }
95 msg->data = data;
96 break;
97 }
98 case PCI_CAP_ID_MSIX:
99 {
100 void __iomem *base;
101 base = entry->mask_base +
102 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
103
104 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
105 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
106 msg->data = readl(base + PCI_MSIX_ENTRY_DATA_OFFSET);
107 break;
108 }
109 default:
110 BUG();
111 }
112}
1da177e4 113
3b7d1921 114void write_msi_msg(unsigned int irq, struct msi_msg *msg)
0366f8f7 115{
3b7d1921 116 struct msi_desc *entry = get_irq_data(irq);
1da177e4
LT
117 switch (entry->msi_attrib.type) {
118 case PCI_CAP_ID_MSI:
119 {
0366f8f7
EB
120 struct pci_dev *dev = entry->dev;
121 int pos = entry->msi_attrib.pos;
122
123 pci_write_config_dword(dev, msi_lower_address_reg(pos),
124 msg->address_lo);
125 if (entry->msi_attrib.is_64) {
126 pci_write_config_dword(dev, msi_upper_address_reg(pos),
127 msg->address_hi);
128 pci_write_config_word(dev, msi_data_reg(pos, 1),
129 msg->data);
130 } else {
131 pci_write_config_word(dev, msi_data_reg(pos, 0),
132 msg->data);
133 }
1da177e4
LT
134 break;
135 }
136 case PCI_CAP_ID_MSIX:
137 {
0366f8f7
EB
138 void __iomem *base;
139 base = entry->mask_base +
140 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
141
142 writel(msg->address_lo,
143 base + PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
144 writel(msg->address_hi,
145 base + PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
146 writel(msg->data, base + PCI_MSIX_ENTRY_DATA_OFFSET);
1da177e4
LT
147 break;
148 }
149 default:
0366f8f7 150 BUG();
1da177e4
LT
151 }
152}
0366f8f7 153
3b7d1921 154void mask_msi_irq(unsigned int irq)
1da177e4 155{
1ce03373 156 msi_set_mask_bit(irq, 1);
1da177e4
LT
157}
158
3b7d1921 159void unmask_msi_irq(unsigned int irq)
1da177e4 160{
1ce03373 161 msi_set_mask_bit(irq, 0);
1da177e4
LT
162}
163
1ce03373 164static int msi_free_irq(struct pci_dev* dev, int irq);
c54c1879 165
1da177e4
LT
166static int msi_init(void)
167{
168 static int status = -ENOMEM;
169
170 if (!status)
171 return status;
172
b64c05e7
GG
173 status = msi_cache_init();
174 if (status < 0) {
1da177e4
LT
175 pci_msi_enable = 0;
176 printk(KERN_WARNING "PCI: MSI cache init failed\n");
177 return status;
178 }
fd58e55f 179
1da177e4
LT
180 return status;
181}
182
1da177e4
LT
183static struct msi_desc* alloc_msi_entry(void)
184{
185 struct msi_desc *entry;
186
57181784 187 entry = kmem_cache_zalloc(msi_cachep, GFP_KERNEL);
1da177e4
LT
188 if (!entry)
189 return NULL;
190
1da177e4
LT
191 entry->link.tail = entry->link.head = 0; /* single message */
192 entry->dev = NULL;
193
194 return entry;
195}
196
1ce03373 197static void attach_msi_entry(struct msi_desc *entry, int irq)
1da177e4
LT
198{
199 unsigned long flags;
200
201 spin_lock_irqsave(&msi_lock, flags);
1ce03373 202 msi_desc[irq] = entry;
1da177e4
LT
203 spin_unlock_irqrestore(&msi_lock, flags);
204}
205
3b7d1921 206static int create_msi_irq(void)
1da177e4 207{
1ce03373
EB
208 struct msi_desc *entry;
209 int irq;
210
211 entry = alloc_msi_entry();
212 if (!entry)
213 return -ENOMEM;
f6bc2666 214
1ce03373
EB
215 irq = create_irq();
216 if (irq < 0) {
217 kmem_cache_free(msi_cachep, entry);
218 return -EBUSY;
1da177e4 219 }
1ce03373 220
1ce03373
EB
221 set_irq_data(irq, entry);
222
223 return irq;
224}
225
226static void destroy_msi_irq(unsigned int irq)
227{
228 struct msi_desc *entry;
229
230 entry = get_irq_data(irq);
231 set_irq_chip(irq, NULL);
232 set_irq_data(irq, NULL);
233 destroy_irq(irq);
234 kmem_cache_free(msi_cachep, entry);
1da177e4
LT
235}
236
237static void enable_msi_mode(struct pci_dev *dev, int pos, int type)
238{
239 u16 control;
240
241 pci_read_config_word(dev, msi_control_reg(pos), &control);
242 if (type == PCI_CAP_ID_MSI) {
243 /* Set enabled bits to single MSI & enable MSI_enable bit */
244 msi_enable(control, 1);
245 pci_write_config_word(dev, msi_control_reg(pos), control);
99dc804d 246 dev->msi_enabled = 1;
1da177e4
LT
247 } else {
248 msix_enable(control);
249 pci_write_config_word(dev, msi_control_reg(pos), control);
99dc804d 250 dev->msix_enabled = 1;
1da177e4 251 }
1769b46a
JG
252
253 pci_intx(dev, 0); /* disable intx */
1da177e4
LT
254}
255
4602b88d 256void disable_msi_mode(struct pci_dev *dev, int pos, int type)
1da177e4
LT
257{
258 u16 control;
259
260 pci_read_config_word(dev, msi_control_reg(pos), &control);
261 if (type == PCI_CAP_ID_MSI) {
262 /* Set enabled bits to single MSI & enable MSI_enable bit */
263 msi_disable(control);
264 pci_write_config_word(dev, msi_control_reg(pos), control);
99dc804d 265 dev->msi_enabled = 0;
1da177e4
LT
266 } else {
267 msix_disable(control);
268 pci_write_config_word(dev, msi_control_reg(pos), control);
99dc804d 269 dev->msix_enabled = 0;
1da177e4 270 }
1769b46a
JG
271
272 pci_intx(dev, 1); /* enable intx */
1da177e4
LT
273}
274
1ce03373 275static int msi_lookup_irq(struct pci_dev *dev, int type)
1da177e4 276{
1ce03373 277 int irq;
1da177e4
LT
278 unsigned long flags;
279
280 spin_lock_irqsave(&msi_lock, flags);
1ce03373
EB
281 for (irq = 0; irq < NR_IRQS; irq++) {
282 if (!msi_desc[irq] || msi_desc[irq]->dev != dev ||
283 msi_desc[irq]->msi_attrib.type != type ||
284 msi_desc[irq]->msi_attrib.default_irq != dev->irq)
1da177e4
LT
285 continue;
286 spin_unlock_irqrestore(&msi_lock, flags);
1ce03373 287 /* This pre-assigned MSI irq for this device
c54c1879 288 already exists. Override dev->irq with this irq */
1ce03373 289 dev->irq = irq;
1da177e4
LT
290 return 0;
291 }
292 spin_unlock_irqrestore(&msi_lock, flags);
293
294 return -EACCES;
295}
296
41017f0c 297#ifdef CONFIG_PM
8fed4b65 298static int __pci_save_msi_state(struct pci_dev *dev)
41017f0c
SL
299{
300 int pos, i = 0;
301 u16 control;
302 struct pci_cap_saved_state *save_state;
303 u32 *cap;
304
305 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
306 if (pos <= 0 || dev->no_msi)
307 return 0;
308
309 pci_read_config_word(dev, msi_control_reg(pos), &control);
310 if (!(control & PCI_MSI_FLAGS_ENABLE))
311 return 0;
312
313 save_state = kzalloc(sizeof(struct pci_cap_saved_state) + sizeof(u32) * 5,
314 GFP_KERNEL);
315 if (!save_state) {
316 printk(KERN_ERR "Out of memory in pci_save_msi_state\n");
317 return -ENOMEM;
318 }
319 cap = &save_state->data[0];
320
321 pci_read_config_dword(dev, pos, &cap[i++]);
322 control = cap[0] >> 16;
323 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO, &cap[i++]);
324 if (control & PCI_MSI_FLAGS_64BIT) {
325 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI, &cap[i++]);
326 pci_read_config_dword(dev, pos + PCI_MSI_DATA_64, &cap[i++]);
327 } else
328 pci_read_config_dword(dev, pos + PCI_MSI_DATA_32, &cap[i++]);
329 if (control & PCI_MSI_FLAGS_MASKBIT)
330 pci_read_config_dword(dev, pos + PCI_MSI_MASK_BIT, &cap[i++]);
41017f0c
SL
331 save_state->cap_nr = PCI_CAP_ID_MSI;
332 pci_add_saved_cap(dev, save_state);
333 return 0;
334}
335
8fed4b65 336static void __pci_restore_msi_state(struct pci_dev *dev)
41017f0c
SL
337{
338 int i = 0, pos;
339 u16 control;
340 struct pci_cap_saved_state *save_state;
341 u32 *cap;
342
343 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_MSI);
344 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
345 if (!save_state || pos <= 0)
346 return;
347 cap = &save_state->data[0];
348
349 control = cap[i++] >> 16;
350 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO, cap[i++]);
351 if (control & PCI_MSI_FLAGS_64BIT) {
352 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI, cap[i++]);
353 pci_write_config_dword(dev, pos + PCI_MSI_DATA_64, cap[i++]);
354 } else
355 pci_write_config_dword(dev, pos + PCI_MSI_DATA_32, cap[i++]);
356 if (control & PCI_MSI_FLAGS_MASKBIT)
357 pci_write_config_dword(dev, pos + PCI_MSI_MASK_BIT, cap[i++]);
358 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
359 enable_msi_mode(dev, pos, PCI_CAP_ID_MSI);
360 pci_remove_saved_cap(save_state);
361 kfree(save_state);
362}
363
8fed4b65 364static int __pci_save_msix_state(struct pci_dev *dev)
41017f0c
SL
365{
366 int pos;
fd58e55f 367 int temp;
1ce03373 368 int irq, head, tail = 0;
41017f0c
SL
369 u16 control;
370 struct pci_cap_saved_state *save_state;
371
372 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
373 if (pos <= 0 || dev->no_msi)
374 return 0;
375
fd58e55f 376 /* save the capability */
41017f0c
SL
377 pci_read_config_word(dev, msi_control_reg(pos), &control);
378 if (!(control & PCI_MSIX_FLAGS_ENABLE))
379 return 0;
380 save_state = kzalloc(sizeof(struct pci_cap_saved_state) + sizeof(u16),
381 GFP_KERNEL);
382 if (!save_state) {
383 printk(KERN_ERR "Out of memory in pci_save_msix_state\n");
384 return -ENOMEM;
385 }
386 *((u16 *)&save_state->data[0]) = control;
387
fd58e55f
MM
388 /* save the table */
389 temp = dev->irq;
1ce03373 390 if (msi_lookup_irq(dev, PCI_CAP_ID_MSIX)) {
fd58e55f
MM
391 kfree(save_state);
392 return -EINVAL;
393 }
394
1ce03373 395 irq = head = dev->irq;
fd58e55f 396 while (head != tail) {
fd58e55f
MM
397 struct msi_desc *entry;
398
1ce03373 399 entry = msi_desc[irq];
3b7d1921 400 read_msi_msg(irq, &entry->msg_save);
fd58e55f 401
1ce03373
EB
402 tail = msi_desc[irq]->link.tail;
403 irq = tail;
fd58e55f
MM
404 }
405 dev->irq = temp;
406
41017f0c
SL
407 save_state->cap_nr = PCI_CAP_ID_MSIX;
408 pci_add_saved_cap(dev, save_state);
409 return 0;
410}
411
8fed4b65
ME
412int pci_save_msi_state(struct pci_dev *dev)
413{
414 int rc;
415
416 rc = __pci_save_msi_state(dev);
417 if (rc)
418 return rc;
419
420 rc = __pci_save_msix_state(dev);
421
422 return rc;
423}
424
425static void __pci_restore_msix_state(struct pci_dev *dev)
41017f0c
SL
426{
427 u16 save;
428 int pos;
1ce03373 429 int irq, head, tail = 0;
41017f0c
SL
430 struct msi_desc *entry;
431 int temp;
432 struct pci_cap_saved_state *save_state;
433
434 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_MSIX);
435 if (!save_state)
436 return;
437 save = *((u16 *)&save_state->data[0]);
438 pci_remove_saved_cap(save_state);
439 kfree(save_state);
440
441 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
442 if (pos <= 0)
443 return;
444
445 /* route the table */
446 temp = dev->irq;
1ce03373 447 if (msi_lookup_irq(dev, PCI_CAP_ID_MSIX))
41017f0c 448 return;
1ce03373 449 irq = head = dev->irq;
41017f0c 450 while (head != tail) {
1ce03373 451 entry = msi_desc[irq];
3b7d1921 452 write_msi_msg(irq, &entry->msg_save);
41017f0c 453
1ce03373
EB
454 tail = msi_desc[irq]->link.tail;
455 irq = tail;
41017f0c
SL
456 }
457 dev->irq = temp;
458
459 pci_write_config_word(dev, msi_control_reg(pos), save);
460 enable_msi_mode(dev, pos, PCI_CAP_ID_MSIX);
461}
8fed4b65
ME
462
463void pci_restore_msi_state(struct pci_dev *dev)
464{
465 __pci_restore_msi_state(dev);
466 __pci_restore_msix_state(dev);
467}
c54c1879 468#endif /* CONFIG_PM */
41017f0c 469
1da177e4
LT
470/**
471 * msi_capability_init - configure device's MSI capability structure
472 * @dev: pointer to the pci_dev data structure of MSI device function
473 *
eaae4b3a 474 * Setup the MSI capability structure of device function with a single
1ce03373 475 * MSI irq, regardless of device function is capable of handling
1da177e4 476 * multiple messages. A return of zero indicates the successful setup
1ce03373 477 * of an entry zero with the new MSI irq or non-zero for otherwise.
1da177e4
LT
478 **/
479static int msi_capability_init(struct pci_dev *dev)
480{
fd58e55f 481 int status;
1da177e4 482 struct msi_desc *entry;
1ce03373 483 int pos, irq;
1da177e4
LT
484 u16 control;
485
486 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
487 pci_read_config_word(dev, msi_control_reg(pos), &control);
488 /* MSI Entry Initialization */
3b7d1921 489 irq = create_msi_irq();
1ce03373
EB
490 if (irq < 0)
491 return irq;
492
493 entry = get_irq_data(irq);
494 entry->link.head = irq;
495 entry->link.tail = irq;
1da177e4 496 entry->msi_attrib.type = PCI_CAP_ID_MSI;
0366f8f7 497 entry->msi_attrib.is_64 = is_64bit_address(control);
1da177e4
LT
498 entry->msi_attrib.entry_nr = 0;
499 entry->msi_attrib.maskbit = is_mask_bit_support(control);
1ce03373 500 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
0366f8f7 501 entry->msi_attrib.pos = pos;
1da177e4
LT
502 if (is_mask_bit_support(control)) {
503 entry->mask_base = (void __iomem *)(long)msi_mask_bits_reg(pos,
504 is_64bit_address(control));
505 }
3b7d1921
EB
506 entry->dev = dev;
507 if (entry->msi_attrib.maskbit) {
508 unsigned int maskbits, temp;
509 /* All MSIs are unmasked by default, Mask them all */
510 pci_read_config_dword(dev,
511 msi_mask_bits_reg(pos, is_64bit_address(control)),
512 &maskbits);
513 temp = (1 << multi_msi_capable(control));
514 temp = ((temp - 1) & ~temp);
515 maskbits |= temp;
516 pci_write_config_dword(dev,
517 msi_mask_bits_reg(pos, is_64bit_address(control)),
518 maskbits);
519 }
1da177e4 520 /* Configure MSI capability structure */
3b7d1921
EB
521 status = arch_setup_msi_irq(irq, dev);
522 if (status < 0) {
1ce03373 523 destroy_msi_irq(irq);
fd58e55f
MM
524 return status;
525 }
41017f0c 526
1ce03373 527 attach_msi_entry(entry, irq);
1da177e4
LT
528 /* Set MSI enabled bits */
529 enable_msi_mode(dev, pos, PCI_CAP_ID_MSI);
530
3b7d1921 531 dev->irq = irq;
1da177e4
LT
532 return 0;
533}
534
535/**
536 * msix_capability_init - configure device's MSI-X capability
537 * @dev: pointer to the pci_dev data structure of MSI-X device function
8f7020d3
RD
538 * @entries: pointer to an array of struct msix_entry entries
539 * @nvec: number of @entries
1da177e4 540 *
eaae4b3a 541 * Setup the MSI-X capability structure of device function with a
1ce03373
EB
542 * single MSI-X irq. A return of zero indicates the successful setup of
543 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
1da177e4
LT
544 **/
545static int msix_capability_init(struct pci_dev *dev,
546 struct msix_entry *entries, int nvec)
547{
548 struct msi_desc *head = NULL, *tail = NULL, *entry = NULL;
fd58e55f 549 int status;
1ce03373 550 int irq, pos, i, j, nr_entries, temp = 0;
a0454b40
GG
551 unsigned long phys_addr;
552 u32 table_offset;
1da177e4
LT
553 u16 control;
554 u8 bir;
555 void __iomem *base;
556
557 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
558 /* Request & Map MSI-X table region */
559 pci_read_config_word(dev, msi_control_reg(pos), &control);
560 nr_entries = multi_msix_capable(control);
a0454b40
GG
561
562 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
1da177e4 563 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
a0454b40
GG
564 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
565 phys_addr = pci_resource_start (dev, bir) + table_offset;
1da177e4
LT
566 base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
567 if (base == NULL)
568 return -ENOMEM;
569
570 /* MSI-X Table Initialization */
571 for (i = 0; i < nvec; i++) {
3b7d1921 572 irq = create_msi_irq();
1ce03373 573 if (irq < 0)
1da177e4 574 break;
1da177e4 575
1ce03373 576 entry = get_irq_data(irq);
1da177e4 577 j = entries[i].entry;
1ce03373 578 entries[i].vector = irq;
1da177e4 579 entry->msi_attrib.type = PCI_CAP_ID_MSIX;
0366f8f7 580 entry->msi_attrib.is_64 = 1;
1da177e4
LT
581 entry->msi_attrib.entry_nr = j;
582 entry->msi_attrib.maskbit = 1;
1ce03373 583 entry->msi_attrib.default_irq = dev->irq;
0366f8f7 584 entry->msi_attrib.pos = pos;
1da177e4
LT
585 entry->dev = dev;
586 entry->mask_base = base;
587 if (!head) {
1ce03373
EB
588 entry->link.head = irq;
589 entry->link.tail = irq;
1da177e4
LT
590 head = entry;
591 } else {
592 entry->link.head = temp;
593 entry->link.tail = tail->link.tail;
1ce03373
EB
594 tail->link.tail = irq;
595 head->link.head = irq;
1da177e4 596 }
1ce03373 597 temp = irq;
1da177e4 598 tail = entry;
1da177e4 599 /* Configure MSI-X capability structure */
3b7d1921 600 status = arch_setup_msi_irq(irq, dev);
1ce03373
EB
601 if (status < 0) {
602 destroy_msi_irq(irq);
fd58e55f 603 break;
1ce03373 604 }
fd58e55f 605
1ce03373 606 attach_msi_entry(entry, irq);
1da177e4
LT
607 }
608 if (i != nvec) {
92db6d10 609 int avail = i - 1;
1da177e4
LT
610 i--;
611 for (; i >= 0; i--) {
1ce03373
EB
612 irq = (entries + i)->vector;
613 msi_free_irq(dev, irq);
1da177e4
LT
614 (entries + i)->vector = 0;
615 }
92db6d10
EB
616 /* If we had some success report the number of irqs
617 * we succeeded in setting up.
618 */
619 if (avail <= 0)
620 avail = -EBUSY;
621 return avail;
1da177e4
LT
622 }
623 /* Set MSI-X enabled bits */
624 enable_msi_mode(dev, pos, PCI_CAP_ID_MSIX);
625
626 return 0;
627}
628
24334a12
BG
629/**
630 * pci_msi_supported - check whether MSI may be enabled on device
631 * @dev: pointer to the pci_dev data structure of MSI device function
632 *
0306ebfa
BG
633 * Look at global flags, the device itself, and its parent busses
634 * to return 0 if MSI are supported for the device.
24334a12
BG
635 **/
636static
637int pci_msi_supported(struct pci_dev * dev)
638{
639 struct pci_bus *bus;
640
0306ebfa 641 /* MSI must be globally enabled and supported by the device */
24334a12
BG
642 if (!pci_msi_enable || !dev || dev->no_msi)
643 return -EINVAL;
644
0306ebfa
BG
645 /* Any bridge which does NOT route MSI transactions from it's
646 * secondary bus to it's primary bus must set NO_MSI flag on
647 * the secondary pci_bus.
648 * We expect only arch-specific PCI host bus controller driver
649 * or quirks for specific PCI bridges to be setting NO_MSI.
650 */
24334a12
BG
651 for (bus = dev->bus; bus; bus = bus->parent)
652 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
653 return -EINVAL;
654
655 return 0;
656}
657
1da177e4
LT
658/**
659 * pci_enable_msi - configure device's MSI capability structure
660 * @dev: pointer to the pci_dev data structure of MSI device function
661 *
662 * Setup the MSI capability structure of device function with
1ce03373 663 * a single MSI irq upon its software driver call to request for
1da177e4
LT
664 * MSI mode enabled on its hardware device function. A return of zero
665 * indicates the successful setup of an entry zero with the new MSI
1ce03373 666 * irq or non-zero for otherwise.
1da177e4
LT
667 **/
668int pci_enable_msi(struct pci_dev* dev)
669{
24334a12 670 int pos, temp, status;
1da177e4 671
24334a12
BG
672 if (pci_msi_supported(dev) < 0)
673 return -EINVAL;
6e325a62 674
1da177e4
LT
675 temp = dev->irq;
676
b64c05e7
GG
677 status = msi_init();
678 if (status < 0)
1da177e4
LT
679 return status;
680
b64c05e7
GG
681 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
682 if (!pos)
1da177e4
LT
683 return -EINVAL;
684
1ce03373 685 WARN_ON(!msi_lookup_irq(dev, PCI_CAP_ID_MSI));
1da177e4 686
1ce03373 687 /* Check whether driver already requested for MSI-X irqs */
b64c05e7 688 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1ce03373 689 if (pos > 0 && !msi_lookup_irq(dev, PCI_CAP_ID_MSIX)) {
1da177e4 690 printk(KERN_INFO "PCI: %s: Can't enable MSI. "
1ce03373 691 "Device already has MSI-X irq assigned\n",
1da177e4
LT
692 pci_name(dev));
693 dev->irq = temp;
694 return -EINVAL;
695 }
696 status = msi_capability_init(dev);
1da177e4
LT
697 return status;
698}
699
700void pci_disable_msi(struct pci_dev* dev)
701{
702 struct msi_desc *entry;
1ce03373 703 int pos, default_irq;
1da177e4
LT
704 u16 control;
705 unsigned long flags;
706
309e57df
MW
707 if (!pci_msi_enable)
708 return;
b64c05e7
GG
709 if (!dev)
710 return;
309e57df 711
b64c05e7
GG
712 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
713 if (!pos)
1da177e4
LT
714 return;
715
716 pci_read_config_word(dev, msi_control_reg(pos), &control);
717 if (!(control & PCI_MSI_FLAGS_ENABLE))
718 return;
719
7bd007e4
EB
720 disable_msi_mode(dev, pos, PCI_CAP_ID_MSI);
721
1da177e4
LT
722 spin_lock_irqsave(&msi_lock, flags);
723 entry = msi_desc[dev->irq];
724 if (!entry || !entry->dev || entry->msi_attrib.type != PCI_CAP_ID_MSI) {
725 spin_unlock_irqrestore(&msi_lock, flags);
726 return;
727 }
1f80025e 728 if (irq_has_action(dev->irq)) {
1da177e4
LT
729 spin_unlock_irqrestore(&msi_lock, flags);
730 printk(KERN_WARNING "PCI: %s: pci_disable_msi() called without "
1ce03373 731 "free_irq() on MSI irq %d\n",
1da177e4 732 pci_name(dev), dev->irq);
1f80025e 733 BUG_ON(irq_has_action(dev->irq));
1da177e4 734 } else {
1ce03373 735 default_irq = entry->msi_attrib.default_irq;
1da177e4 736 spin_unlock_irqrestore(&msi_lock, flags);
1ce03373 737 msi_free_irq(dev, dev->irq);
7bd007e4 738
1ce03373
EB
739 /* Restore dev->irq to its default pin-assertion irq */
740 dev->irq = default_irq;
1da177e4
LT
741 }
742}
743
1ce03373 744static int msi_free_irq(struct pci_dev* dev, int irq)
1da177e4
LT
745{
746 struct msi_desc *entry;
747 int head, entry_nr, type;
748 void __iomem *base;
749 unsigned long flags;
750
3b7d1921 751 arch_teardown_msi_irq(irq);
fd58e55f 752
1da177e4 753 spin_lock_irqsave(&msi_lock, flags);
1ce03373 754 entry = msi_desc[irq];
1da177e4
LT
755 if (!entry || entry->dev != dev) {
756 spin_unlock_irqrestore(&msi_lock, flags);
757 return -EINVAL;
758 }
759 type = entry->msi_attrib.type;
760 entry_nr = entry->msi_attrib.entry_nr;
761 head = entry->link.head;
762 base = entry->mask_base;
763 msi_desc[entry->link.head]->link.tail = entry->link.tail;
764 msi_desc[entry->link.tail]->link.head = entry->link.head;
765 entry->dev = NULL;
1ce03373 766 msi_desc[irq] = NULL;
1da177e4
LT
767 spin_unlock_irqrestore(&msi_lock, flags);
768
1ce03373 769 destroy_msi_irq(irq);
1da177e4
LT
770
771 if (type == PCI_CAP_ID_MSIX) {
1ce03373
EB
772 writel(1, base + entry_nr * PCI_MSIX_ENTRY_SIZE +
773 PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
1da177e4 774
1ce03373 775 if (head == irq)
1da177e4 776 iounmap(base);
1da177e4
LT
777 }
778
779 return 0;
780}
781
1da177e4
LT
782/**
783 * pci_enable_msix - configure device's MSI-X capability structure
784 * @dev: pointer to the pci_dev data structure of MSI-X device function
70549ad9 785 * @entries: pointer to an array of MSI-X entries
1ce03373 786 * @nvec: number of MSI-X irqs requested for allocation by device driver
1da177e4
LT
787 *
788 * Setup the MSI-X capability structure of device function with the number
1ce03373 789 * of requested irqs upon its software driver call to request for
1da177e4
LT
790 * MSI-X mode enabled on its hardware device function. A return of zero
791 * indicates the successful configuration of MSI-X capability structure
1ce03373 792 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
1da177e4 793 * Or a return of > 0 indicates that driver request is exceeding the number
1ce03373 794 * of irqs available. Driver should use the returned value to re-send
1da177e4
LT
795 * its request.
796 **/
797int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
798{
92db6d10 799 int status, pos, nr_entries;
1da177e4
LT
800 int i, j, temp;
801 u16 control;
1da177e4 802
24334a12 803 if (!entries || pci_msi_supported(dev) < 0)
1da177e4
LT
804 return -EINVAL;
805
b64c05e7
GG
806 status = msi_init();
807 if (status < 0)
1da177e4
LT
808 return status;
809
b64c05e7
GG
810 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
811 if (!pos)
1da177e4
LT
812 return -EINVAL;
813
814 pci_read_config_word(dev, msi_control_reg(pos), &control);
1da177e4
LT
815 nr_entries = multi_msix_capable(control);
816 if (nvec > nr_entries)
817 return -EINVAL;
818
819 /* Check for any invalid entries */
820 for (i = 0; i < nvec; i++) {
821 if (entries[i].entry >= nr_entries)
822 return -EINVAL; /* invalid entry */
823 for (j = i + 1; j < nvec; j++) {
824 if (entries[i].entry == entries[j].entry)
825 return -EINVAL; /* duplicate entry */
826 }
827 }
828 temp = dev->irq;
1ce03373 829 WARN_ON(!msi_lookup_irq(dev, PCI_CAP_ID_MSIX));
7bd007e4 830
1ce03373 831 /* Check whether driver already requested for MSI irq */
1da177e4 832 if (pci_find_capability(dev, PCI_CAP_ID_MSI) > 0 &&
1ce03373 833 !msi_lookup_irq(dev, PCI_CAP_ID_MSI)) {
1da177e4 834 printk(KERN_INFO "PCI: %s: Can't enable MSI-X. "
1ce03373 835 "Device already has an MSI irq assigned\n",
1da177e4
LT
836 pci_name(dev));
837 dev->irq = temp;
838 return -EINVAL;
839 }
1da177e4 840 status = msix_capability_init(dev, entries, nvec);
1da177e4
LT
841 return status;
842}
843
844void pci_disable_msix(struct pci_dev* dev)
845{
846 int pos, temp;
847 u16 control;
848
309e57df
MW
849 if (!pci_msi_enable)
850 return;
b64c05e7
GG
851 if (!dev)
852 return;
853
854 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
855 if (!pos)
1da177e4
LT
856 return;
857
858 pci_read_config_word(dev, msi_control_reg(pos), &control);
859 if (!(control & PCI_MSIX_FLAGS_ENABLE))
860 return;
861
7bd007e4
EB
862 disable_msi_mode(dev, pos, PCI_CAP_ID_MSIX);
863
1da177e4 864 temp = dev->irq;
1ce03373 865 if (!msi_lookup_irq(dev, PCI_CAP_ID_MSIX)) {
1f80025e 866 int irq, head, tail = 0, warning = 0;
1da177e4
LT
867 unsigned long flags;
868
1ce03373 869 irq = head = dev->irq;
7bd007e4 870 dev->irq = temp; /* Restore pin IRQ */
1da177e4 871 while (head != tail) {
7bd007e4 872 spin_lock_irqsave(&msi_lock, flags);
1ce03373 873 tail = msi_desc[irq]->link.tail;
7bd007e4 874 spin_unlock_irqrestore(&msi_lock, flags);
1f80025e 875 if (irq_has_action(irq))
1da177e4 876 warning = 1;
1ce03373
EB
877 else if (irq != head) /* Release MSI-X irq */
878 msi_free_irq(dev, irq);
879 irq = tail;
1da177e4 880 }
1ce03373 881 msi_free_irq(dev, irq);
1da177e4 882 if (warning) {
1da177e4 883 printk(KERN_WARNING "PCI: %s: pci_disable_msix() called without "
1ce03373 884 "free_irq() on all MSI-X irqs\n",
1da177e4
LT
885 pci_name(dev));
886 BUG_ON(warning > 0);
1da177e4
LT
887 }
888 }
889}
890
891/**
1ce03373 892 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
1da177e4
LT
893 * @dev: pointer to the pci_dev data structure of MSI(X) device function
894 *
eaae4b3a 895 * Being called during hotplug remove, from which the device function
1ce03373 896 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
1da177e4
LT
897 * allocated for this device function, are reclaimed to unused state,
898 * which may be used later on.
899 **/
900void msi_remove_pci_irq_vectors(struct pci_dev* dev)
901{
1f80025e 902 int pos, temp;
1da177e4
LT
903 unsigned long flags;
904
905 if (!pci_msi_enable || !dev)
906 return;
907
908 temp = dev->irq; /* Save IOAPIC IRQ */
b64c05e7 909 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
1ce03373 910 if (pos > 0 && !msi_lookup_irq(dev, PCI_CAP_ID_MSI)) {
1f80025e 911 if (irq_has_action(dev->irq)) {
1da177e4 912 printk(KERN_WARNING "PCI: %s: msi_remove_pci_irq_vectors() "
1ce03373 913 "called without free_irq() on MSI irq %d\n",
1da177e4 914 pci_name(dev), dev->irq);
1f80025e 915 BUG_ON(irq_has_action(dev->irq));
1ce03373
EB
916 } else /* Release MSI irq assigned to this device */
917 msi_free_irq(dev, dev->irq);
1da177e4
LT
918 dev->irq = temp; /* Restore IOAPIC IRQ */
919 }
b64c05e7 920 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1ce03373
EB
921 if (pos > 0 && !msi_lookup_irq(dev, PCI_CAP_ID_MSIX)) {
922 int irq, head, tail = 0, warning = 0;
1da177e4
LT
923 void __iomem *base = NULL;
924
1ce03373 925 irq = head = dev->irq;
1da177e4
LT
926 while (head != tail) {
927 spin_lock_irqsave(&msi_lock, flags);
1ce03373
EB
928 tail = msi_desc[irq]->link.tail;
929 base = msi_desc[irq]->mask_base;
1da177e4 930 spin_unlock_irqrestore(&msi_lock, flags);
1f80025e 931 if (irq_has_action(irq))
1da177e4 932 warning = 1;
1ce03373
EB
933 else if (irq != head) /* Release MSI-X irq */
934 msi_free_irq(dev, irq);
935 irq = tail;
1da177e4 936 }
1ce03373 937 msi_free_irq(dev, irq);
1da177e4 938 if (warning) {
1da177e4
LT
939 iounmap(base);
940 printk(KERN_WARNING "PCI: %s: msi_remove_pci_irq_vectors() "
1ce03373 941 "called without free_irq() on all MSI-X irqs\n",
1da177e4
LT
942 pci_name(dev));
943 BUG_ON(warning > 0);
944 }
945 dev->irq = temp; /* Restore IOAPIC IRQ */
946 }
947}
948
309e57df
MW
949void pci_no_msi(void)
950{
951 pci_msi_enable = 0;
952}
953
1da177e4
LT
954EXPORT_SYMBOL(pci_enable_msi);
955EXPORT_SYMBOL(pci_disable_msi);
956EXPORT_SYMBOL(pci_enable_msix);
957EXPORT_SYMBOL(pci_disable_msix);
This page took 0.426122 seconds and 5 git commands to generate.