x86/PCI: minor logic simplications
[deliverable/linux.git] / drivers / pci / pci.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
075c1771 14#include <linux/pm.h>
1da177e4
LT
15#include <linux/module.h>
16#include <linux/spinlock.h>
4e57b681 17#include <linux/string.h>
229f5afd 18#include <linux/log2.h>
7d715a6c 19#include <linux/pci-aspm.h>
c300bd2f 20#include <linux/pm_wakeup.h>
8dd7f803 21#include <linux/interrupt.h>
1da177e4 22#include <asm/dma.h> /* isa_dma_bridge_buggy */
bc56b9e0 23#include "pci.h"
1da177e4 24
ffadcc2f 25unsigned int pci_pm_d3_delay = 10;
1da177e4 26
32a2eea7
JG
27#ifdef CONFIG_PCI_DOMAINS
28int pci_domains_supported = 1;
29#endif
30
4516a618
AN
31#define DEFAULT_CARDBUS_IO_SIZE (256)
32#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
33/* pci=cbmemsize=nnM,cbiosize=nn can override this */
34unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
35unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
36
1da177e4
LT
37/**
38 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
39 * @bus: pointer to PCI bus structure to search
40 *
41 * Given a PCI bus, returns the highest PCI bus number present in the set
42 * including the given PCI bus and its list of child PCI buses.
43 */
96bde06a 44unsigned char pci_bus_max_busnr(struct pci_bus* bus)
1da177e4
LT
45{
46 struct list_head *tmp;
47 unsigned char max, n;
48
b82db5ce 49 max = bus->subordinate;
1da177e4
LT
50 list_for_each(tmp, &bus->children) {
51 n = pci_bus_max_busnr(pci_bus_b(tmp));
52 if(n > max)
53 max = n;
54 }
55 return max;
56}
b82db5ce 57EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 58
b82db5ce 59#if 0
1da177e4
LT
60/**
61 * pci_max_busnr - returns maximum PCI bus number
62 *
63 * Returns the highest PCI bus number present in the system global list of
64 * PCI buses.
65 */
66unsigned char __devinit
67pci_max_busnr(void)
68{
69 struct pci_bus *bus = NULL;
70 unsigned char max, n;
71
72 max = 0;
73 while ((bus = pci_find_next_bus(bus)) != NULL) {
74 n = pci_bus_max_busnr(bus);
75 if(n > max)
76 max = n;
77 }
78 return max;
79}
80
54c762fe
AB
81#endif /* 0 */
82
687d5fe3
ME
83#define PCI_FIND_CAP_TTL 48
84
85static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
86 u8 pos, int cap, int *ttl)
24a4e377
RD
87{
88 u8 id;
24a4e377 89
687d5fe3 90 while ((*ttl)--) {
24a4e377
RD
91 pci_bus_read_config_byte(bus, devfn, pos, &pos);
92 if (pos < 0x40)
93 break;
94 pos &= ~3;
95 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
96 &id);
97 if (id == 0xff)
98 break;
99 if (id == cap)
100 return pos;
101 pos += PCI_CAP_LIST_NEXT;
102 }
103 return 0;
104}
105
687d5fe3
ME
106static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
107 u8 pos, int cap)
108{
109 int ttl = PCI_FIND_CAP_TTL;
110
111 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
112}
113
24a4e377
RD
114int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
115{
116 return __pci_find_next_cap(dev->bus, dev->devfn,
117 pos + PCI_CAP_LIST_NEXT, cap);
118}
119EXPORT_SYMBOL_GPL(pci_find_next_capability);
120
d3bac118
ME
121static int __pci_bus_find_cap_start(struct pci_bus *bus,
122 unsigned int devfn, u8 hdr_type)
1da177e4
LT
123{
124 u16 status;
1da177e4
LT
125
126 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
127 if (!(status & PCI_STATUS_CAP_LIST))
128 return 0;
129
130 switch (hdr_type) {
131 case PCI_HEADER_TYPE_NORMAL:
132 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 133 return PCI_CAPABILITY_LIST;
1da177e4 134 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 135 return PCI_CB_CAPABILITY_LIST;
1da177e4
LT
136 default:
137 return 0;
138 }
d3bac118
ME
139
140 return 0;
1da177e4
LT
141}
142
143/**
144 * pci_find_capability - query for devices' capabilities
145 * @dev: PCI device to query
146 * @cap: capability code
147 *
148 * Tell if a device supports a given PCI capability.
149 * Returns the address of the requested capability structure within the
150 * device's PCI configuration space or 0 in case the device does not
151 * support it. Possible values for @cap:
152 *
153 * %PCI_CAP_ID_PM Power Management
154 * %PCI_CAP_ID_AGP Accelerated Graphics Port
155 * %PCI_CAP_ID_VPD Vital Product Data
156 * %PCI_CAP_ID_SLOTID Slot Identification
157 * %PCI_CAP_ID_MSI Message Signalled Interrupts
158 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
159 * %PCI_CAP_ID_PCIX PCI-X
160 * %PCI_CAP_ID_EXP PCI Express
161 */
162int pci_find_capability(struct pci_dev *dev, int cap)
163{
d3bac118
ME
164 int pos;
165
166 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
167 if (pos)
168 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
169
170 return pos;
1da177e4
LT
171}
172
173/**
174 * pci_bus_find_capability - query for devices' capabilities
175 * @bus: the PCI bus to query
176 * @devfn: PCI device to query
177 * @cap: capability code
178 *
179 * Like pci_find_capability() but works for pci devices that do not have a
180 * pci_dev structure set up yet.
181 *
182 * Returns the address of the requested capability structure within the
183 * device's PCI configuration space or 0 in case the device does not
184 * support it.
185 */
186int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
187{
d3bac118 188 int pos;
1da177e4
LT
189 u8 hdr_type;
190
191 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
192
d3bac118
ME
193 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
194 if (pos)
195 pos = __pci_find_next_cap(bus, devfn, pos, cap);
196
197 return pos;
1da177e4
LT
198}
199
200/**
201 * pci_find_ext_capability - Find an extended capability
202 * @dev: PCI device to query
203 * @cap: capability code
204 *
205 * Returns the address of the requested extended capability structure
206 * within the device's PCI configuration space or 0 if the device does
207 * not support it. Possible values for @cap:
208 *
209 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
210 * %PCI_EXT_CAP_ID_VC Virtual Channel
211 * %PCI_EXT_CAP_ID_DSN Device Serial Number
212 * %PCI_EXT_CAP_ID_PWR Power Budgeting
213 */
214int pci_find_ext_capability(struct pci_dev *dev, int cap)
215{
216 u32 header;
557848c3
ZY
217 int ttl;
218 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 219
557848c3
ZY
220 /* minimum 8 bytes per capability */
221 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
222
223 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
1da177e4
LT
224 return 0;
225
226 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
227 return 0;
228
229 /*
230 * If we have no capabilities, this is indicated by cap ID,
231 * cap version and next pointer all being 0.
232 */
233 if (header == 0)
234 return 0;
235
236 while (ttl-- > 0) {
237 if (PCI_EXT_CAP_ID(header) == cap)
238 return pos;
239
240 pos = PCI_EXT_CAP_NEXT(header);
557848c3 241 if (pos < PCI_CFG_SPACE_SIZE)
1da177e4
LT
242 break;
243
244 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
245 break;
246 }
247
248 return 0;
249}
3a720d72 250EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 251
687d5fe3
ME
252static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
253{
254 int rc, ttl = PCI_FIND_CAP_TTL;
255 u8 cap, mask;
256
257 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
258 mask = HT_3BIT_CAP_MASK;
259 else
260 mask = HT_5BIT_CAP_MASK;
261
262 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
263 PCI_CAP_ID_HT, &ttl);
264 while (pos) {
265 rc = pci_read_config_byte(dev, pos + 3, &cap);
266 if (rc != PCIBIOS_SUCCESSFUL)
267 return 0;
268
269 if ((cap & mask) == ht_cap)
270 return pos;
271
47a4d5be
BG
272 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
273 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
274 PCI_CAP_ID_HT, &ttl);
275 }
276
277 return 0;
278}
279/**
280 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
281 * @dev: PCI device to query
282 * @pos: Position from which to continue searching
283 * @ht_cap: Hypertransport capability code
284 *
285 * To be used in conjunction with pci_find_ht_capability() to search for
286 * all capabilities matching @ht_cap. @pos should always be a value returned
287 * from pci_find_ht_capability().
288 *
289 * NB. To be 100% safe against broken PCI devices, the caller should take
290 * steps to avoid an infinite loop.
291 */
292int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
293{
294 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
295}
296EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
297
298/**
299 * pci_find_ht_capability - query a device's Hypertransport capabilities
300 * @dev: PCI device to query
301 * @ht_cap: Hypertransport capability code
302 *
303 * Tell if a device supports a given Hypertransport capability.
304 * Returns an address within the device's PCI configuration space
305 * or 0 in case the device does not support the request capability.
306 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
307 * which has a Hypertransport capability matching @ht_cap.
308 */
309int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
310{
311 int pos;
312
313 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
314 if (pos)
315 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
316
317 return pos;
318}
319EXPORT_SYMBOL_GPL(pci_find_ht_capability);
320
1da177e4
LT
321/**
322 * pci_find_parent_resource - return resource region of parent bus of given region
323 * @dev: PCI device structure contains resources to be searched
324 * @res: child resource record for which parent is sought
325 *
326 * For given resource region of given device, return the resource
327 * region of parent bus the given region is contained in or where
328 * it should be allocated from.
329 */
330struct resource *
331pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
332{
333 const struct pci_bus *bus = dev->bus;
334 int i;
335 struct resource *best = NULL;
336
337 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
338 struct resource *r = bus->resource[i];
339 if (!r)
340 continue;
341 if (res->start && !(res->start >= r->start && res->end <= r->end))
342 continue; /* Not contained */
343 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
344 continue; /* Wrong type */
345 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
346 return r; /* Exact match */
347 if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
348 best = r; /* Approximating prefetchable by non-prefetchable */
349 }
350 return best;
351}
352
064b53db
JL
353/**
354 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
355 * @dev: PCI device to have its BARs restored
356 *
357 * Restore the BAR values for a given device, so as to make it
358 * accessible by its driver.
359 */
ad668599 360static void
064b53db
JL
361pci_restore_bars(struct pci_dev *dev)
362{
363 int i, numres;
364
365 switch (dev->hdr_type) {
366 case PCI_HEADER_TYPE_NORMAL:
367 numres = 6;
368 break;
369 case PCI_HEADER_TYPE_BRIDGE:
370 numres = 2;
371 break;
372 case PCI_HEADER_TYPE_CARDBUS:
373 numres = 1;
374 break;
375 default:
376 /* Should never get here, but just in case... */
377 return;
378 }
379
380 for (i = 0; i < numres; i ++)
381 pci_update_resource(dev, &dev->resource[i], i);
382}
383
961d9120
RW
384static struct pci_platform_pm_ops *pci_platform_pm;
385
386int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
387{
eb9d0fe4
RW
388 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
389 || !ops->sleep_wake || !ops->can_wakeup)
961d9120
RW
390 return -EINVAL;
391 pci_platform_pm = ops;
392 return 0;
393}
394
395static inline bool platform_pci_power_manageable(struct pci_dev *dev)
396{
397 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
398}
399
400static inline int platform_pci_set_power_state(struct pci_dev *dev,
401 pci_power_t t)
402{
403 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
404}
405
406static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
407{
408 return pci_platform_pm ?
409 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
410}
8f7020d3 411
eb9d0fe4
RW
412static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
413{
414 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
415}
416
417static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
418{
419 return pci_platform_pm ?
420 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
421}
422
1da177e4 423/**
44e4e66e
RW
424 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
425 * given PCI device
426 * @dev: PCI device to handle.
44e4e66e 427 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1da177e4 428 *
44e4e66e
RW
429 * RETURN VALUE:
430 * -EINVAL if the requested state is invalid.
431 * -EIO if device does not support PCI PM or its PM capabilities register has a
432 * wrong version, or device doesn't support the requested state.
433 * 0 if device already is in the requested state.
434 * 0 if device's power state has been successfully changed.
1da177e4 435 */
44e4e66e 436static int
337001b6 437pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1da177e4 438{
337001b6 439 u16 pmcsr;
44e4e66e 440 bool need_restore = false;
1da177e4 441
337001b6 442 if (!dev->pm_cap)
cca03dec
AL
443 return -EIO;
444
44e4e66e
RW
445 if (state < PCI_D0 || state > PCI_D3hot)
446 return -EINVAL;
447
1da177e4
LT
448 /* Validate current state:
449 * Can enter D0 from any state, but if we can only go deeper
450 * to sleep if we're already in a low power state
451 */
44e4e66e
RW
452 if (dev->current_state == state) {
453 /* we're already there */
454 return 0;
455 } else if (state != PCI_D0 && dev->current_state <= PCI_D3cold
456 && dev->current_state > state) {
80ccba11
BH
457 dev_err(&dev->dev, "invalid power transition "
458 "(from state %d to %d)\n", dev->current_state, state);
1da177e4 459 return -EINVAL;
44e4e66e 460 }
1da177e4 461
1da177e4 462 /* check if this device supports the desired state */
337001b6
RW
463 if ((state == PCI_D1 && !dev->d1_support)
464 || (state == PCI_D2 && !dev->d2_support))
3fe9d19f 465 return -EIO;
1da177e4 466
337001b6 467 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
064b53db 468
32a36585 469 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
470 * This doesn't affect PME_Status, disables PME_En, and
471 * sets PowerState to 0.
472 */
32a36585 473 switch (dev->current_state) {
d3535fbb
JL
474 case PCI_D0:
475 case PCI_D1:
476 case PCI_D2:
477 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
478 pmcsr |= state;
479 break;
32a36585
JL
480 case PCI_UNKNOWN: /* Boot-up */
481 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
482 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
44e4e66e 483 need_restore = true;
32a36585 484 /* Fall-through: force to D0 */
32a36585 485 default:
d3535fbb 486 pmcsr = 0;
32a36585 487 break;
1da177e4
LT
488 }
489
490 /* enter specified state */
337001b6 491 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1da177e4
LT
492
493 /* Mandatory power management transition delays */
494 /* see PCI PM 1.1 5.6.1 table 18 */
495 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
ffadcc2f 496 msleep(pci_pm_d3_delay);
1da177e4
LT
497 else if (state == PCI_D2 || dev->current_state == PCI_D2)
498 udelay(200);
1da177e4 499
b913100d 500 dev->current_state = state;
064b53db
JL
501
502 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
503 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
504 * from D3hot to D0 _may_ perform an internal reset, thereby
505 * going to "D0 Uninitialized" rather than "D0 Initialized".
506 * For example, at least some versions of the 3c905B and the
507 * 3c556B exhibit this behaviour.
508 *
509 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
510 * devices in a D3hot state at boot. Consequently, we need to
511 * restore at least the BARs so that the device will be
512 * accessible to its driver.
513 */
514 if (need_restore)
515 pci_restore_bars(dev);
516
7d715a6c
SL
517 if (dev->bus->self)
518 pcie_aspm_pm_state_change(dev->bus->self);
519
1da177e4
LT
520 return 0;
521}
522
44e4e66e
RW
523/**
524 * pci_update_current_state - Read PCI power state of given device from its
525 * PCI PM registers and cache it
526 * @dev: PCI device to handle.
44e4e66e 527 */
337001b6 528static void pci_update_current_state(struct pci_dev *dev)
44e4e66e 529{
337001b6 530 if (dev->pm_cap) {
44e4e66e
RW
531 u16 pmcsr;
532
337001b6 533 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
44e4e66e
RW
534 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
535 }
536}
537
538/**
539 * pci_set_power_state - Set the power state of a PCI device
540 * @dev: PCI device to handle.
541 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
542 *
543 * Transition a device to a new power state, using the platform formware and/or
544 * the device's PCI PM registers.
545 *
546 * RETURN VALUE:
547 * -EINVAL if the requested state is invalid.
548 * -EIO if device does not support PCI PM or its PM capabilities register has a
549 * wrong version, or device doesn't support the requested state.
550 * 0 if device already is in the requested state.
551 * 0 if device's power state has been successfully changed.
552 */
553int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
554{
337001b6 555 int error;
44e4e66e
RW
556
557 /* bound the state we're entering */
558 if (state > PCI_D3hot)
559 state = PCI_D3hot;
560 else if (state < PCI_D0)
561 state = PCI_D0;
562 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
563 /*
564 * If the device or the parent bridge do not support PCI PM,
565 * ignore the request if we're doing anything other than putting
566 * it into D0 (which would only happen on boot).
567 */
568 return 0;
569
44e4e66e
RW
570 if (state == PCI_D0 && platform_pci_power_manageable(dev)) {
571 /*
572 * Allow the platform to change the state, for example via ACPI
573 * _PR0, _PS0 and some such, but do not trust it.
574 */
575 int ret = platform_pci_set_power_state(dev, PCI_D0);
576 if (!ret)
337001b6 577 pci_update_current_state(dev);
44e4e66e 578 }
979b1791
AC
579 /* This device is quirked not to be put into D3, so
580 don't put it in D3 */
581 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
582 return 0;
44e4e66e 583
337001b6 584 error = pci_raw_set_power_state(dev, state);
44e4e66e
RW
585
586 if (state > PCI_D0 && platform_pci_power_manageable(dev)) {
587 /* Allow the platform to finalize the transition */
588 int ret = platform_pci_set_power_state(dev, state);
589 if (!ret) {
337001b6 590 pci_update_current_state(dev);
44e4e66e
RW
591 error = 0;
592 }
593 }
594
595 return error;
596}
597
1da177e4
LT
598/**
599 * pci_choose_state - Choose the power state of a PCI device
600 * @dev: PCI device to be suspended
601 * @state: target sleep state for the whole system. This is the value
602 * that is passed to suspend() function.
603 *
604 * Returns PCI power state suitable for given device and given system
605 * message.
606 */
607
608pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
609{
ab826ca4 610 pci_power_t ret;
0f64474b 611
1da177e4
LT
612 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
613 return PCI_D0;
614
961d9120
RW
615 ret = platform_pci_choose_state(dev);
616 if (ret != PCI_POWER_ERROR)
617 return ret;
ca078bae
PM
618
619 switch (state.event) {
620 case PM_EVENT_ON:
621 return PCI_D0;
622 case PM_EVENT_FREEZE:
b887d2e6
DB
623 case PM_EVENT_PRETHAW:
624 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 625 case PM_EVENT_SUSPEND:
3a2d5b70 626 case PM_EVENT_HIBERNATE:
ca078bae 627 return PCI_D3hot;
1da177e4 628 default:
80ccba11
BH
629 dev_info(&dev->dev, "unrecognized suspend event %d\n",
630 state.event);
1da177e4
LT
631 BUG();
632 }
633 return PCI_D0;
634}
635
636EXPORT_SYMBOL(pci_choose_state);
637
b56a5a23
MT
638static int pci_save_pcie_state(struct pci_dev *dev)
639{
640 int pos, i = 0;
641 struct pci_cap_saved_state *save_state;
642 u16 *cap;
643
644 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
645 if (pos <= 0)
646 return 0;
647
9f35575d 648 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
b56a5a23 649 if (!save_state) {
63f4898a 650 dev_err(&dev->dev, "buffer not found in %s\n", __FUNCTION__);
b56a5a23
MT
651 return -ENOMEM;
652 }
653 cap = (u16 *)&save_state->data[0];
654
655 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
656 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
657 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
658 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
63f4898a 659
b56a5a23
MT
660 return 0;
661}
662
663static void pci_restore_pcie_state(struct pci_dev *dev)
664{
665 int i = 0, pos;
666 struct pci_cap_saved_state *save_state;
667 u16 *cap;
668
669 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
670 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
671 if (!save_state || pos <= 0)
672 return;
673 cap = (u16 *)&save_state->data[0];
674
675 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
676 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
677 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
678 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
b56a5a23
MT
679}
680
cc692a5f
SH
681
682static int pci_save_pcix_state(struct pci_dev *dev)
683{
63f4898a 684 int pos;
cc692a5f 685 struct pci_cap_saved_state *save_state;
cc692a5f
SH
686
687 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
688 if (pos <= 0)
689 return 0;
690
f34303de 691 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
cc692a5f 692 if (!save_state) {
63f4898a 693 dev_err(&dev->dev, "buffer not found in %s\n", __FUNCTION__);
cc692a5f
SH
694 return -ENOMEM;
695 }
cc692a5f 696
63f4898a
RW
697 pci_read_config_word(dev, pos + PCI_X_CMD, (u16 *)save_state->data);
698
cc692a5f
SH
699 return 0;
700}
701
702static void pci_restore_pcix_state(struct pci_dev *dev)
703{
704 int i = 0, pos;
705 struct pci_cap_saved_state *save_state;
706 u16 *cap;
707
708 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
709 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
710 if (!save_state || pos <= 0)
711 return;
712 cap = (u16 *)&save_state->data[0];
713
714 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
715}
716
717
1da177e4
LT
718/**
719 * pci_save_state - save the PCI configuration space of a device before suspending
720 * @dev: - PCI device that we're dealing with
1da177e4
LT
721 */
722int
723pci_save_state(struct pci_dev *dev)
724{
725 int i;
726 /* XXX: 100% dword access ok here? */
727 for (i = 0; i < 16; i++)
728 pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
b56a5a23
MT
729 if ((i = pci_save_pcie_state(dev)) != 0)
730 return i;
cc692a5f
SH
731 if ((i = pci_save_pcix_state(dev)) != 0)
732 return i;
1da177e4
LT
733 return 0;
734}
735
736/**
737 * pci_restore_state - Restore the saved state of a PCI device
738 * @dev: - PCI device that we're dealing with
1da177e4
LT
739 */
740int
741pci_restore_state(struct pci_dev *dev)
742{
743 int i;
b4482a4b 744 u32 val;
1da177e4 745
b56a5a23
MT
746 /* PCI Express register must be restored first */
747 pci_restore_pcie_state(dev);
748
8b8c8d28
YL
749 /*
750 * The Base Address register should be programmed before the command
751 * register(s)
752 */
753 for (i = 15; i >= 0; i--) {
04d9c1a1
DJ
754 pci_read_config_dword(dev, i * 4, &val);
755 if (val != dev->saved_config_space[i]) {
80ccba11
BH
756 dev_printk(KERN_DEBUG, &dev->dev, "restoring config "
757 "space at offset %#x (was %#x, writing %#x)\n",
758 i, val, (int)dev->saved_config_space[i]);
04d9c1a1
DJ
759 pci_write_config_dword(dev,i * 4,
760 dev->saved_config_space[i]);
761 }
762 }
cc692a5f 763 pci_restore_pcix_state(dev);
41017f0c 764 pci_restore_msi_state(dev);
8fed4b65 765
1da177e4
LT
766 return 0;
767}
768
38cc1302
HS
769static int do_pci_enable_device(struct pci_dev *dev, int bars)
770{
771 int err;
772
773 err = pci_set_power_state(dev, PCI_D0);
774 if (err < 0 && err != -EIO)
775 return err;
776 err = pcibios_enable_device(dev, bars);
777 if (err < 0)
778 return err;
779 pci_fixup_device(pci_fixup_enable, dev);
780
781 return 0;
782}
783
784/**
0b62e13b 785 * pci_reenable_device - Resume abandoned device
38cc1302
HS
786 * @dev: PCI device to be resumed
787 *
788 * Note this function is a backend of pci_default_resume and is not supposed
789 * to be called by normal code, write proper resume handler and use it instead.
790 */
0b62e13b 791int pci_reenable_device(struct pci_dev *dev)
38cc1302
HS
792{
793 if (atomic_read(&dev->enable_cnt))
794 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
795 return 0;
796}
797
b718989d
BH
798static int __pci_enable_device_flags(struct pci_dev *dev,
799 resource_size_t flags)
1da177e4
LT
800{
801 int err;
b718989d 802 int i, bars = 0;
1da177e4 803
9fb625c3
HS
804 if (atomic_add_return(1, &dev->enable_cnt) > 1)
805 return 0; /* already enabled */
806
b718989d
BH
807 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
808 if (dev->resource[i].flags & flags)
809 bars |= (1 << i);
810
38cc1302 811 err = do_pci_enable_device(dev, bars);
95a62965 812 if (err < 0)
38cc1302 813 atomic_dec(&dev->enable_cnt);
9fb625c3 814 return err;
1da177e4
LT
815}
816
b718989d
BH
817/**
818 * pci_enable_device_io - Initialize a device for use with IO space
819 * @dev: PCI device to be initialized
820 *
821 * Initialize device before it's used by a driver. Ask low-level code
822 * to enable I/O resources. Wake up the device if it was suspended.
823 * Beware, this function can fail.
824 */
825int pci_enable_device_io(struct pci_dev *dev)
826{
827 return __pci_enable_device_flags(dev, IORESOURCE_IO);
828}
829
830/**
831 * pci_enable_device_mem - Initialize a device for use with Memory space
832 * @dev: PCI device to be initialized
833 *
834 * Initialize device before it's used by a driver. Ask low-level code
835 * to enable Memory resources. Wake up the device if it was suspended.
836 * Beware, this function can fail.
837 */
838int pci_enable_device_mem(struct pci_dev *dev)
839{
840 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
841}
842
bae94d02
IPG
843/**
844 * pci_enable_device - Initialize device before it's used by a driver.
845 * @dev: PCI device to be initialized
846 *
847 * Initialize device before it's used by a driver. Ask low-level code
848 * to enable I/O and memory. Wake up the device if it was suspended.
849 * Beware, this function can fail.
850 *
851 * Note we don't actually enable the device many times if we call
852 * this function repeatedly (we just increment the count).
853 */
854int pci_enable_device(struct pci_dev *dev)
855{
b718989d 856 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02
IPG
857}
858
9ac7849e
TH
859/*
860 * Managed PCI resources. This manages device on/off, intx/msi/msix
861 * on/off and BAR regions. pci_dev itself records msi/msix status, so
862 * there's no need to track it separately. pci_devres is initialized
863 * when a device is enabled using managed PCI device enable interface.
864 */
865struct pci_devres {
7f375f32
TH
866 unsigned int enabled:1;
867 unsigned int pinned:1;
9ac7849e
TH
868 unsigned int orig_intx:1;
869 unsigned int restore_intx:1;
870 u32 region_mask;
871};
872
873static void pcim_release(struct device *gendev, void *res)
874{
875 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
876 struct pci_devres *this = res;
877 int i;
878
879 if (dev->msi_enabled)
880 pci_disable_msi(dev);
881 if (dev->msix_enabled)
882 pci_disable_msix(dev);
883
884 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
885 if (this->region_mask & (1 << i))
886 pci_release_region(dev, i);
887
888 if (this->restore_intx)
889 pci_intx(dev, this->orig_intx);
890
7f375f32 891 if (this->enabled && !this->pinned)
9ac7849e
TH
892 pci_disable_device(dev);
893}
894
895static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
896{
897 struct pci_devres *dr, *new_dr;
898
899 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
900 if (dr)
901 return dr;
902
903 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
904 if (!new_dr)
905 return NULL;
906 return devres_get(&pdev->dev, new_dr, NULL, NULL);
907}
908
909static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
910{
911 if (pci_is_managed(pdev))
912 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
913 return NULL;
914}
915
916/**
917 * pcim_enable_device - Managed pci_enable_device()
918 * @pdev: PCI device to be initialized
919 *
920 * Managed pci_enable_device().
921 */
922int pcim_enable_device(struct pci_dev *pdev)
923{
924 struct pci_devres *dr;
925 int rc;
926
927 dr = get_pci_dr(pdev);
928 if (unlikely(!dr))
929 return -ENOMEM;
b95d58ea
TH
930 if (dr->enabled)
931 return 0;
9ac7849e
TH
932
933 rc = pci_enable_device(pdev);
934 if (!rc) {
935 pdev->is_managed = 1;
7f375f32 936 dr->enabled = 1;
9ac7849e
TH
937 }
938 return rc;
939}
940
941/**
942 * pcim_pin_device - Pin managed PCI device
943 * @pdev: PCI device to pin
944 *
945 * Pin managed PCI device @pdev. Pinned device won't be disabled on
946 * driver detach. @pdev must have been enabled with
947 * pcim_enable_device().
948 */
949void pcim_pin_device(struct pci_dev *pdev)
950{
951 struct pci_devres *dr;
952
953 dr = find_pci_dr(pdev);
7f375f32 954 WARN_ON(!dr || !dr->enabled);
9ac7849e 955 if (dr)
7f375f32 956 dr->pinned = 1;
9ac7849e
TH
957}
958
1da177e4
LT
959/**
960 * pcibios_disable_device - disable arch specific PCI resources for device dev
961 * @dev: the PCI device to disable
962 *
963 * Disables architecture specific PCI resources for the device. This
964 * is the default implementation. Architecture implementations can
965 * override this.
966 */
967void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
968
969/**
970 * pci_disable_device - Disable PCI device after use
971 * @dev: PCI device to be disabled
972 *
973 * Signal to the system that the PCI device is not in use by the system
974 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
975 *
976 * Note we don't actually disable the device until all callers of
977 * pci_device_enable() have called pci_device_disable().
1da177e4
LT
978 */
979void
980pci_disable_device(struct pci_dev *dev)
981{
9ac7849e 982 struct pci_devres *dr;
1da177e4 983 u16 pci_command;
99dc804d 984
9ac7849e
TH
985 dr = find_pci_dr(dev);
986 if (dr)
7f375f32 987 dr->enabled = 0;
9ac7849e 988
bae94d02
IPG
989 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
990 return;
991
1da177e4
LT
992 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
993 if (pci_command & PCI_COMMAND_MASTER) {
994 pci_command &= ~PCI_COMMAND_MASTER;
995 pci_write_config_word(dev, PCI_COMMAND, pci_command);
996 }
ceb43744 997 dev->is_busmaster = 0;
1da177e4
LT
998
999 pcibios_disable_device(dev);
1000}
1001
f7bdd12d
BK
1002/**
1003 * pcibios_set_pcie_reset_state - set reset state for device dev
1004 * @dev: the PCI-E device reset
1005 * @state: Reset state to enter into
1006 *
1007 *
1008 * Sets the PCI-E reset state for the device. This is the default
1009 * implementation. Architecture implementations can override this.
1010 */
1011int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1012 enum pcie_reset_state state)
1013{
1014 return -EINVAL;
1015}
1016
1017/**
1018 * pci_set_pcie_reset_state - set reset state for device dev
1019 * @dev: the PCI-E device reset
1020 * @state: Reset state to enter into
1021 *
1022 *
1023 * Sets the PCI reset state for the device.
1024 */
1025int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1026{
1027 return pcibios_set_pcie_reset_state(dev, state);
1028}
1029
eb9d0fe4
RW
1030/**
1031 * pci_pme_capable - check the capability of PCI device to generate PME#
1032 * @dev: PCI device to handle.
eb9d0fe4
RW
1033 * @state: PCI state from which device will issue PME#.
1034 */
e5899e1b 1035bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
eb9d0fe4 1036{
337001b6 1037 if (!dev->pm_cap)
eb9d0fe4
RW
1038 return false;
1039
337001b6 1040 return !!(dev->pme_support & (1 << state));
eb9d0fe4
RW
1041}
1042
1043/**
1044 * pci_pme_active - enable or disable PCI device's PME# function
1045 * @dev: PCI device to handle.
eb9d0fe4
RW
1046 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1047 *
1048 * The caller must verify that the device is capable of generating PME# before
1049 * calling this function with @enable equal to 'true'.
1050 */
5a6c9b60 1051void pci_pme_active(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
1052{
1053 u16 pmcsr;
1054
337001b6 1055 if (!dev->pm_cap)
eb9d0fe4
RW
1056 return;
1057
337001b6 1058 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
eb9d0fe4
RW
1059 /* Clear PME_Status by writing 1 to it and enable PME# */
1060 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1061 if (!enable)
1062 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1063
337001b6 1064 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
eb9d0fe4
RW
1065
1066 dev_printk(KERN_INFO, &dev->dev, "PME# %s\n",
1067 enable ? "enabled" : "disabled");
1068}
1069
1da177e4 1070/**
075c1771
DB
1071 * pci_enable_wake - enable PCI device as wakeup event source
1072 * @dev: PCI device affected
1073 * @state: PCI state from which device will issue wakeup events
1074 * @enable: True to enable event generation; false to disable
1075 *
1076 * This enables the device as a wakeup event source, or disables it.
1077 * When such events involves platform-specific hooks, those hooks are
1078 * called automatically by this routine.
1079 *
1080 * Devices with legacy power management (no standard PCI PM capabilities)
eb9d0fe4 1081 * always require such platform hooks.
075c1771 1082 *
eb9d0fe4
RW
1083 * RETURN VALUE:
1084 * 0 is returned on success
1085 * -EINVAL is returned if device is not supposed to wake up the system
1086 * Error code depending on the platform is returned if both the platform and
1087 * the native mechanism fail to enable the generation of wake-up events
1da177e4
LT
1088 */
1089int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
1090{
eb9d0fe4
RW
1091 int error = 0;
1092 bool pme_done = false;
075c1771 1093
eb9d0fe4
RW
1094 if (!device_may_wakeup(&dev->dev))
1095 return -EINVAL;
1da177e4 1096
eb9d0fe4
RW
1097 /*
1098 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1099 * Anderson we should be doing PME# wake enable followed by ACPI wake
1100 * enable. To disable wake-up we call the platform first, for symmetry.
075c1771 1101 */
1da177e4 1102
eb9d0fe4
RW
1103 if (!enable && platform_pci_can_wakeup(dev))
1104 error = platform_pci_sleep_wake(dev, false);
1da177e4 1105
337001b6
RW
1106 if (!enable || pci_pme_capable(dev, state)) {
1107 pci_pme_active(dev, enable);
eb9d0fe4 1108 pme_done = true;
075c1771 1109 }
1da177e4 1110
eb9d0fe4
RW
1111 if (enable && platform_pci_can_wakeup(dev))
1112 error = platform_pci_sleep_wake(dev, true);
1da177e4 1113
eb9d0fe4
RW
1114 return pme_done ? 0 : error;
1115}
1da177e4 1116
0235c4fc
RW
1117/**
1118 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1119 * @dev: PCI device to prepare
1120 * @enable: True to enable wake-up event generation; false to disable
1121 *
1122 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1123 * and this function allows them to set that up cleanly - pci_enable_wake()
1124 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1125 * ordering constraints.
1126 *
1127 * This function only returns error code if the device is not capable of
1128 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1129 * enable wake-up power for it.
1130 */
1131int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1132{
1133 return pci_pme_capable(dev, PCI_D3cold) ?
1134 pci_enable_wake(dev, PCI_D3cold, enable) :
1135 pci_enable_wake(dev, PCI_D3hot, enable);
1136}
1137
404cc2d8 1138/**
37139074
JB
1139 * pci_target_state - find an appropriate low power state for a given PCI dev
1140 * @dev: PCI device
1141 *
1142 * Use underlying platform code to find a supported low power state for @dev.
1143 * If the platform can't manage @dev, return the deepest state from which it
1144 * can generate wake events, based on any available PME info.
404cc2d8 1145 */
e5899e1b 1146pci_power_t pci_target_state(struct pci_dev *dev)
404cc2d8
RW
1147{
1148 pci_power_t target_state = PCI_D3hot;
404cc2d8
RW
1149
1150 if (platform_pci_power_manageable(dev)) {
1151 /*
1152 * Call the platform to choose the target state of the device
1153 * and enable wake-up from this state if supported.
1154 */
1155 pci_power_t state = platform_pci_choose_state(dev);
1156
1157 switch (state) {
1158 case PCI_POWER_ERROR:
1159 case PCI_UNKNOWN:
1160 break;
1161 case PCI_D1:
1162 case PCI_D2:
1163 if (pci_no_d1d2(dev))
1164 break;
1165 default:
1166 target_state = state;
404cc2d8
RW
1167 }
1168 } else if (device_may_wakeup(&dev->dev)) {
1169 /*
1170 * Find the deepest state from which the device can generate
1171 * wake-up events, make it the target state and enable device
1172 * to generate PME#.
1173 */
337001b6 1174 if (!dev->pm_cap)
e5899e1b 1175 return PCI_POWER_ERROR;
404cc2d8 1176
337001b6
RW
1177 if (dev->pme_support) {
1178 while (target_state
1179 && !(dev->pme_support & (1 << target_state)))
1180 target_state--;
404cc2d8
RW
1181 }
1182 }
1183
e5899e1b
RW
1184 return target_state;
1185}
1186
1187/**
1188 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1189 * @dev: Device to handle.
1190 *
1191 * Choose the power state appropriate for the device depending on whether
1192 * it can wake up the system and/or is power manageable by the platform
1193 * (PCI_D3hot is the default) and put the device into that state.
1194 */
1195int pci_prepare_to_sleep(struct pci_dev *dev)
1196{
1197 pci_power_t target_state = pci_target_state(dev);
1198 int error;
1199
1200 if (target_state == PCI_POWER_ERROR)
1201 return -EIO;
1202
c157dfa3
RW
1203 pci_enable_wake(dev, target_state, true);
1204
404cc2d8
RW
1205 error = pci_set_power_state(dev, target_state);
1206
1207 if (error)
1208 pci_enable_wake(dev, target_state, false);
1209
1210 return error;
1211}
1212
1213/**
443bd1c4 1214 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
404cc2d8
RW
1215 * @dev: Device to handle.
1216 *
1217 * Disable device's sytem wake-up capability and put it into D0.
1218 */
1219int pci_back_from_sleep(struct pci_dev *dev)
1220{
1221 pci_enable_wake(dev, PCI_D0, false);
1222 return pci_set_power_state(dev, PCI_D0);
1223}
1224
eb9d0fe4
RW
1225/**
1226 * pci_pm_init - Initialize PM functions of given PCI device
1227 * @dev: PCI device to handle.
1228 */
1229void pci_pm_init(struct pci_dev *dev)
1230{
1231 int pm;
1232 u16 pmc;
1da177e4 1233
337001b6
RW
1234 dev->pm_cap = 0;
1235
eb9d0fe4
RW
1236 /* find PCI PM capability in list */
1237 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1238 if (!pm)
1239 return;
1240 /* Check device's ability to generate PME# */
1241 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
075c1771 1242
eb9d0fe4
RW
1243 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1244 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1245 pmc & PCI_PM_CAP_VER_MASK);
1246 return;
1247 }
1248
337001b6
RW
1249 dev->pm_cap = pm;
1250
1251 dev->d1_support = false;
1252 dev->d2_support = false;
1253 if (!pci_no_d1d2(dev)) {
c9ed77ee 1254 if (pmc & PCI_PM_CAP_D1)
337001b6 1255 dev->d1_support = true;
c9ed77ee 1256 if (pmc & PCI_PM_CAP_D2)
337001b6 1257 dev->d2_support = true;
c9ed77ee
BH
1258
1259 if (dev->d1_support || dev->d2_support)
1260 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
ec84f126
JB
1261 dev->d1_support ? " D1" : "",
1262 dev->d2_support ? " D2" : "");
337001b6
RW
1263 }
1264
1265 pmc &= PCI_PM_CAP_PME_MASK;
1266 if (pmc) {
c9ed77ee
BH
1267 dev_info(&dev->dev, "PME# supported from%s%s%s%s%s\n",
1268 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1269 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1270 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1271 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1272 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
337001b6 1273 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
eb9d0fe4
RW
1274 /*
1275 * Make device's PM flags reflect the wake-up capability, but
1276 * let the user space enable it to wake up the system as needed.
1277 */
1278 device_set_wakeup_capable(&dev->dev, true);
1279 device_set_wakeup_enable(&dev->dev, false);
1280 /* Disable the PME# generation functionality */
337001b6
RW
1281 pci_pme_active(dev, false);
1282 } else {
1283 dev->pme_support = 0;
eb9d0fe4 1284 }
1da177e4
LT
1285}
1286
63f4898a
RW
1287/**
1288 * pci_add_save_buffer - allocate buffer for saving given capability registers
1289 * @dev: the PCI device
1290 * @cap: the capability to allocate the buffer for
1291 * @size: requested size of the buffer
1292 */
1293static int pci_add_cap_save_buffer(
1294 struct pci_dev *dev, char cap, unsigned int size)
1295{
1296 int pos;
1297 struct pci_cap_saved_state *save_state;
1298
1299 pos = pci_find_capability(dev, cap);
1300 if (pos <= 0)
1301 return 0;
1302
1303 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1304 if (!save_state)
1305 return -ENOMEM;
1306
1307 save_state->cap_nr = cap;
1308 pci_add_saved_cap(dev, save_state);
1309
1310 return 0;
1311}
1312
1313/**
1314 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1315 * @dev: the PCI device
1316 */
1317void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1318{
1319 int error;
1320
1321 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP, 4 * sizeof(u16));
1322 if (error)
1323 dev_err(&dev->dev,
1324 "unable to preallocate PCI Express save buffer\n");
1325
1326 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1327 if (error)
1328 dev_err(&dev->dev,
1329 "unable to preallocate PCI-X save buffer\n");
1330}
1331
58c3a727
YZ
1332/**
1333 * pci_enable_ari - enable ARI forwarding if hardware support it
1334 * @dev: the PCI device
1335 */
1336void pci_enable_ari(struct pci_dev *dev)
1337{
1338 int pos;
1339 u32 cap;
1340 u16 ctrl;
8113587c 1341 struct pci_dev *bridge;
58c3a727 1342
8113587c 1343 if (!dev->is_pcie || dev->devfn)
58c3a727
YZ
1344 return;
1345
8113587c
ZY
1346 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1347 if (!pos)
58c3a727
YZ
1348 return;
1349
8113587c
ZY
1350 bridge = dev->bus->self;
1351 if (!bridge || !bridge->is_pcie)
1352 return;
1353
1354 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
58c3a727
YZ
1355 if (!pos)
1356 return;
1357
8113587c 1358 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
58c3a727
YZ
1359 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1360 return;
1361
8113587c 1362 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
58c3a727 1363 ctrl |= PCI_EXP_DEVCTL2_ARI;
8113587c 1364 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
58c3a727 1365
8113587c 1366 bridge->ari_enabled = 1;
58c3a727
YZ
1367}
1368
1da177e4
LT
1369int
1370pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1371{
1372 u8 pin;
1373
514d207d 1374 pin = dev->pin;
1da177e4
LT
1375 if (!pin)
1376 return -1;
878f2e50 1377
1da177e4 1378 while (dev->bus->self) {
878f2e50 1379 pin = (((pin - 1) + PCI_SLOT(dev->devfn)) % 4) + 1;
1da177e4
LT
1380 dev = dev->bus->self;
1381 }
1382 *bridge = dev;
1383 return pin;
1384}
1385
1386/**
1387 * pci_release_region - Release a PCI bar
1388 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1389 * @bar: BAR to release
1390 *
1391 * Releases the PCI I/O and memory resources previously reserved by a
1392 * successful call to pci_request_region. Call this function only
1393 * after all use of the PCI regions has ceased.
1394 */
1395void pci_release_region(struct pci_dev *pdev, int bar)
1396{
9ac7849e
TH
1397 struct pci_devres *dr;
1398
1da177e4
LT
1399 if (pci_resource_len(pdev, bar) == 0)
1400 return;
1401 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1402 release_region(pci_resource_start(pdev, bar),
1403 pci_resource_len(pdev, bar));
1404 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1405 release_mem_region(pci_resource_start(pdev, bar),
1406 pci_resource_len(pdev, bar));
9ac7849e
TH
1407
1408 dr = find_pci_dr(pdev);
1409 if (dr)
1410 dr->region_mask &= ~(1 << bar);
1da177e4
LT
1411}
1412
1413/**
1414 * pci_request_region - Reserved PCI I/O and memory resource
1415 * @pdev: PCI device whose resources are to be reserved
1416 * @bar: BAR to be reserved
1417 * @res_name: Name to be associated with resource.
1418 *
1419 * Mark the PCI region associated with PCI device @pdev BR @bar as
1420 * being reserved by owner @res_name. Do not access any
1421 * address inside the PCI regions unless this call returns
1422 * successfully.
1423 *
1424 * Returns 0 on success, or %EBUSY on error. A warning
1425 * message is also printed on failure.
1426 */
e8de1481
AV
1427static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
1428 int exclusive)
1da177e4 1429{
9ac7849e
TH
1430 struct pci_devres *dr;
1431
1da177e4
LT
1432 if (pci_resource_len(pdev, bar) == 0)
1433 return 0;
1434
1435 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1436 if (!request_region(pci_resource_start(pdev, bar),
1437 pci_resource_len(pdev, bar), res_name))
1438 goto err_out;
1439 }
1440 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
e8de1481
AV
1441 if (!__request_mem_region(pci_resource_start(pdev, bar),
1442 pci_resource_len(pdev, bar), res_name,
1443 exclusive))
1da177e4
LT
1444 goto err_out;
1445 }
9ac7849e
TH
1446
1447 dr = find_pci_dr(pdev);
1448 if (dr)
1449 dr->region_mask |= 1 << bar;
1450
1da177e4
LT
1451 return 0;
1452
1453err_out:
096e6f67 1454 dev_warn(&pdev->dev, "BAR %d: can't reserve %s region %pR\n",
e4ec7a00
JB
1455 bar,
1456 pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
096e6f67 1457 &pdev->resource[bar]);
1da177e4
LT
1458 return -EBUSY;
1459}
1460
e8de1481
AV
1461/**
1462 * pci_request_region - Reserved PCI I/O and memory resource
1463 * @pdev: PCI device whose resources are to be reserved
1464 * @bar: BAR to be reserved
1465 * @res_name: Name to be associated with resource.
1466 *
1467 * Mark the PCI region associated with PCI device @pdev BR @bar as
1468 * being reserved by owner @res_name. Do not access any
1469 * address inside the PCI regions unless this call returns
1470 * successfully.
1471 *
1472 * Returns 0 on success, or %EBUSY on error. A warning
1473 * message is also printed on failure.
1474 */
1475int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1476{
1477 return __pci_request_region(pdev, bar, res_name, 0);
1478}
1479
1480/**
1481 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
1482 * @pdev: PCI device whose resources are to be reserved
1483 * @bar: BAR to be reserved
1484 * @res_name: Name to be associated with resource.
1485 *
1486 * Mark the PCI region associated with PCI device @pdev BR @bar as
1487 * being reserved by owner @res_name. Do not access any
1488 * address inside the PCI regions unless this call returns
1489 * successfully.
1490 *
1491 * Returns 0 on success, or %EBUSY on error. A warning
1492 * message is also printed on failure.
1493 *
1494 * The key difference that _exclusive makes it that userspace is
1495 * explicitly not allowed to map the resource via /dev/mem or
1496 * sysfs.
1497 */
1498int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
1499{
1500 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
1501}
c87deff7
HS
1502/**
1503 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1504 * @pdev: PCI device whose resources were previously reserved
1505 * @bars: Bitmask of BARs to be released
1506 *
1507 * Release selected PCI I/O and memory resources previously reserved.
1508 * Call this function only after all use of the PCI regions has ceased.
1509 */
1510void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1511{
1512 int i;
1513
1514 for (i = 0; i < 6; i++)
1515 if (bars & (1 << i))
1516 pci_release_region(pdev, i);
1517}
1518
e8de1481
AV
1519int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
1520 const char *res_name, int excl)
c87deff7
HS
1521{
1522 int i;
1523
1524 for (i = 0; i < 6; i++)
1525 if (bars & (1 << i))
e8de1481 1526 if (__pci_request_region(pdev, i, res_name, excl))
c87deff7
HS
1527 goto err_out;
1528 return 0;
1529
1530err_out:
1531 while(--i >= 0)
1532 if (bars & (1 << i))
1533 pci_release_region(pdev, i);
1534
1535 return -EBUSY;
1536}
1da177e4 1537
e8de1481
AV
1538
1539/**
1540 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1541 * @pdev: PCI device whose resources are to be reserved
1542 * @bars: Bitmask of BARs to be requested
1543 * @res_name: Name to be associated with resource
1544 */
1545int pci_request_selected_regions(struct pci_dev *pdev, int bars,
1546 const char *res_name)
1547{
1548 return __pci_request_selected_regions(pdev, bars, res_name, 0);
1549}
1550
1551int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
1552 int bars, const char *res_name)
1553{
1554 return __pci_request_selected_regions(pdev, bars, res_name,
1555 IORESOURCE_EXCLUSIVE);
1556}
1557
1da177e4
LT
1558/**
1559 * pci_release_regions - Release reserved PCI I/O and memory resources
1560 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1561 *
1562 * Releases all PCI I/O and memory resources previously reserved by a
1563 * successful call to pci_request_regions. Call this function only
1564 * after all use of the PCI regions has ceased.
1565 */
1566
1567void pci_release_regions(struct pci_dev *pdev)
1568{
c87deff7 1569 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4
LT
1570}
1571
1572/**
1573 * pci_request_regions - Reserved PCI I/O and memory resources
1574 * @pdev: PCI device whose resources are to be reserved
1575 * @res_name: Name to be associated with resource.
1576 *
1577 * Mark all PCI regions associated with PCI device @pdev as
1578 * being reserved by owner @res_name. Do not access any
1579 * address inside the PCI regions unless this call returns
1580 * successfully.
1581 *
1582 * Returns 0 on success, or %EBUSY on error. A warning
1583 * message is also printed on failure.
1584 */
3c990e92 1585int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 1586{
c87deff7 1587 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4
LT
1588}
1589
e8de1481
AV
1590/**
1591 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
1592 * @pdev: PCI device whose resources are to be reserved
1593 * @res_name: Name to be associated with resource.
1594 *
1595 * Mark all PCI regions associated with PCI device @pdev as
1596 * being reserved by owner @res_name. Do not access any
1597 * address inside the PCI regions unless this call returns
1598 * successfully.
1599 *
1600 * pci_request_regions_exclusive() will mark the region so that
1601 * /dev/mem and the sysfs MMIO access will not be allowed.
1602 *
1603 * Returns 0 on success, or %EBUSY on error. A warning
1604 * message is also printed on failure.
1605 */
1606int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
1607{
1608 return pci_request_selected_regions_exclusive(pdev,
1609 ((1 << 6) - 1), res_name);
1610}
1611
1612
1da177e4
LT
1613/**
1614 * pci_set_master - enables bus-mastering for device dev
1615 * @dev: the PCI device to enable
1616 *
1617 * Enables bus-mastering on the device and calls pcibios_set_master()
1618 * to do the needed arch specific settings.
1619 */
1620void
1621pci_set_master(struct pci_dev *dev)
1622{
1623 u16 cmd;
1624
1625 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1626 if (! (cmd & PCI_COMMAND_MASTER)) {
80ccba11 1627 dev_dbg(&dev->dev, "enabling bus mastering\n");
1da177e4
LT
1628 cmd |= PCI_COMMAND_MASTER;
1629 pci_write_config_word(dev, PCI_COMMAND, cmd);
1630 }
1631 dev->is_busmaster = 1;
1632 pcibios_set_master(dev);
1633}
1634
edb2d97e
MW
1635#ifdef PCI_DISABLE_MWI
1636int pci_set_mwi(struct pci_dev *dev)
1637{
1638 return 0;
1639}
1640
694625c0
RD
1641int pci_try_set_mwi(struct pci_dev *dev)
1642{
1643 return 0;
1644}
1645
edb2d97e
MW
1646void pci_clear_mwi(struct pci_dev *dev)
1647{
1648}
1649
1650#else
ebf5a248
MW
1651
1652#ifndef PCI_CACHE_LINE_BYTES
1653#define PCI_CACHE_LINE_BYTES L1_CACHE_BYTES
1654#endif
1655
1da177e4 1656/* This can be overridden by arch code. */
ebf5a248
MW
1657/* Don't forget this is measured in 32-bit words, not bytes */
1658u8 pci_cache_line_size = PCI_CACHE_LINE_BYTES / 4;
1da177e4
LT
1659
1660/**
edb2d97e
MW
1661 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
1662 * @dev: the PCI device for which MWI is to be enabled
1da177e4 1663 *
edb2d97e
MW
1664 * Helper function for pci_set_mwi.
1665 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
1666 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
1667 *
1668 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1669 */
1670static int
edb2d97e 1671pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
1672{
1673 u8 cacheline_size;
1674
1675 if (!pci_cache_line_size)
1676 return -EINVAL; /* The system doesn't support MWI. */
1677
1678 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
1679 equal to or multiple of the right value. */
1680 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1681 if (cacheline_size >= pci_cache_line_size &&
1682 (cacheline_size % pci_cache_line_size) == 0)
1683 return 0;
1684
1685 /* Write the correct value. */
1686 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
1687 /* Read it back. */
1688 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1689 if (cacheline_size == pci_cache_line_size)
1690 return 0;
1691
80ccba11
BH
1692 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
1693 "supported\n", pci_cache_line_size << 2);
1da177e4
LT
1694
1695 return -EINVAL;
1696}
1da177e4
LT
1697
1698/**
1699 * pci_set_mwi - enables memory-write-invalidate PCI transaction
1700 * @dev: the PCI device for which MWI is enabled
1701 *
694625c0 1702 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
1703 *
1704 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1705 */
1706int
1707pci_set_mwi(struct pci_dev *dev)
1708{
1709 int rc;
1710 u16 cmd;
1711
edb2d97e 1712 rc = pci_set_cacheline_size(dev);
1da177e4
LT
1713 if (rc)
1714 return rc;
1715
1716 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1717 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
80ccba11 1718 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
1da177e4
LT
1719 cmd |= PCI_COMMAND_INVALIDATE;
1720 pci_write_config_word(dev, PCI_COMMAND, cmd);
1721 }
1722
1723 return 0;
1724}
1725
694625c0
RD
1726/**
1727 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
1728 * @dev: the PCI device for which MWI is enabled
1729 *
1730 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1731 * Callers are not required to check the return value.
1732 *
1733 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1734 */
1735int pci_try_set_mwi(struct pci_dev *dev)
1736{
1737 int rc = pci_set_mwi(dev);
1738 return rc;
1739}
1740
1da177e4
LT
1741/**
1742 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
1743 * @dev: the PCI device to disable
1744 *
1745 * Disables PCI Memory-Write-Invalidate transaction on the device
1746 */
1747void
1748pci_clear_mwi(struct pci_dev *dev)
1749{
1750 u16 cmd;
1751
1752 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1753 if (cmd & PCI_COMMAND_INVALIDATE) {
1754 cmd &= ~PCI_COMMAND_INVALIDATE;
1755 pci_write_config_word(dev, PCI_COMMAND, cmd);
1756 }
1757}
edb2d97e 1758#endif /* ! PCI_DISABLE_MWI */
1da177e4 1759
a04ce0ff
BR
1760/**
1761 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
1762 * @pdev: the PCI device to operate on
1763 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
1764 *
1765 * Enables/disables PCI INTx for device dev
1766 */
1767void
1768pci_intx(struct pci_dev *pdev, int enable)
1769{
1770 u16 pci_command, new;
1771
1772 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
1773
1774 if (enable) {
1775 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
1776 } else {
1777 new = pci_command | PCI_COMMAND_INTX_DISABLE;
1778 }
1779
1780 if (new != pci_command) {
9ac7849e
TH
1781 struct pci_devres *dr;
1782
2fd9d74b 1783 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
1784
1785 dr = find_pci_dr(pdev);
1786 if (dr && !dr->restore_intx) {
1787 dr->restore_intx = 1;
1788 dr->orig_intx = !enable;
1789 }
a04ce0ff
BR
1790 }
1791}
1792
f5f2b131
EB
1793/**
1794 * pci_msi_off - disables any msi or msix capabilities
8d7d86e9 1795 * @dev: the PCI device to operate on
f5f2b131
EB
1796 *
1797 * If you want to use msi see pci_enable_msi and friends.
1798 * This is a lower level primitive that allows us to disable
1799 * msi operation at the device level.
1800 */
1801void pci_msi_off(struct pci_dev *dev)
1802{
1803 int pos;
1804 u16 control;
1805
1806 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
1807 if (pos) {
1808 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
1809 control &= ~PCI_MSI_FLAGS_ENABLE;
1810 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
1811 }
1812 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1813 if (pos) {
1814 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
1815 control &= ~PCI_MSIX_FLAGS_ENABLE;
1816 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
1817 }
1818}
1819
1da177e4
LT
1820#ifndef HAVE_ARCH_PCI_SET_DMA_MASK
1821/*
1822 * These can be overridden by arch-specific implementations
1823 */
1824int
1825pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1826{
1827 if (!pci_dma_supported(dev, mask))
1828 return -EIO;
1829
1830 dev->dma_mask = mask;
1831
1832 return 0;
1833}
1834
1da177e4
LT
1835int
1836pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1837{
1838 if (!pci_dma_supported(dev, mask))
1839 return -EIO;
1840
1841 dev->dev.coherent_dma_mask = mask;
1842
1843 return 0;
1844}
1845#endif
c87deff7 1846
4d57cdfa
FT
1847#ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
1848int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
1849{
1850 return dma_set_max_seg_size(&dev->dev, size);
1851}
1852EXPORT_SYMBOL(pci_set_dma_max_seg_size);
1853#endif
1854
59fc67de
FT
1855#ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
1856int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
1857{
1858 return dma_set_seg_boundary(&dev->dev, mask);
1859}
1860EXPORT_SYMBOL(pci_set_dma_seg_boundary);
1861#endif
1862
d91cdc74 1863static int __pcie_flr(struct pci_dev *dev, int probe)
8dd7f803
SY
1864{
1865 u16 status;
1866 u32 cap;
1867 int exppos = pci_find_capability(dev, PCI_CAP_ID_EXP);
1868
1869 if (!exppos)
1870 return -ENOTTY;
1871 pci_read_config_dword(dev, exppos + PCI_EXP_DEVCAP, &cap);
1872 if (!(cap & PCI_EXP_DEVCAP_FLR))
1873 return -ENOTTY;
1874
d91cdc74
SY
1875 if (probe)
1876 return 0;
1877
8dd7f803
SY
1878 pci_block_user_cfg_access(dev);
1879
1880 /* Wait for Transaction Pending bit clean */
1881 msleep(100);
1882 pci_read_config_word(dev, exppos + PCI_EXP_DEVSTA, &status);
1883 if (status & PCI_EXP_DEVSTA_TRPND) {
1884 dev_info(&dev->dev, "Busy after 100ms while trying to reset; "
1885 "sleeping for 1 second\n");
1886 ssleep(1);
1887 pci_read_config_word(dev, exppos + PCI_EXP_DEVSTA, &status);
1888 if (status & PCI_EXP_DEVSTA_TRPND)
1889 dev_info(&dev->dev, "Still busy after 1s; "
1890 "proceeding with reset anyway\n");
1891 }
1892
1893 pci_write_config_word(dev, exppos + PCI_EXP_DEVCTL,
1894 PCI_EXP_DEVCTL_BCR_FLR);
1895 mdelay(100);
1896
1897 pci_unblock_user_cfg_access(dev);
1898 return 0;
1899}
d91cdc74 1900
1ca88797
SY
1901static int __pci_af_flr(struct pci_dev *dev, int probe)
1902{
1903 int cappos = pci_find_capability(dev, PCI_CAP_ID_AF);
1904 u8 status;
1905 u8 cap;
1906
1907 if (!cappos)
1908 return -ENOTTY;
1909 pci_read_config_byte(dev, cappos + PCI_AF_CAP, &cap);
1910 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
1911 return -ENOTTY;
1912
1913 if (probe)
1914 return 0;
1915
1916 pci_block_user_cfg_access(dev);
1917
1918 /* Wait for Transaction Pending bit clean */
1919 msleep(100);
1920 pci_read_config_byte(dev, cappos + PCI_AF_STATUS, &status);
1921 if (status & PCI_AF_STATUS_TP) {
1922 dev_info(&dev->dev, "Busy after 100ms while trying to"
1923 " reset; sleeping for 1 second\n");
1924 ssleep(1);
1925 pci_read_config_byte(dev,
1926 cappos + PCI_AF_STATUS, &status);
1927 if (status & PCI_AF_STATUS_TP)
1928 dev_info(&dev->dev, "Still busy after 1s; "
1929 "proceeding with reset anyway\n");
1930 }
1931 pci_write_config_byte(dev, cappos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
1932 mdelay(100);
1933
1934 pci_unblock_user_cfg_access(dev);
1935 return 0;
1936}
1937
d91cdc74
SY
1938static int __pci_reset_function(struct pci_dev *pdev, int probe)
1939{
1940 int res;
1941
1942 res = __pcie_flr(pdev, probe);
1943 if (res != -ENOTTY)
1944 return res;
1945
1ca88797
SY
1946 res = __pci_af_flr(pdev, probe);
1947 if (res != -ENOTTY)
1948 return res;
1949
d91cdc74
SY
1950 return res;
1951}
1952
1953/**
1954 * pci_execute_reset_function() - Reset a PCI device function
1955 * @dev: Device function to reset
1956 *
1957 * Some devices allow an individual function to be reset without affecting
1958 * other functions in the same device. The PCI device must be responsive
1959 * to PCI config space in order to use this function.
1960 *
1961 * The device function is presumed to be unused when this function is called.
1962 * Resetting the device will make the contents of PCI configuration space
1963 * random, so any caller of this must be prepared to reinitialise the
1964 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
1965 * etc.
1966 *
1967 * Returns 0 if the device function was successfully reset or -ENOTTY if the
1968 * device doesn't support resetting a single function.
1969 */
1970int pci_execute_reset_function(struct pci_dev *dev)
1971{
1972 return __pci_reset_function(dev, 0);
1973}
8dd7f803
SY
1974EXPORT_SYMBOL_GPL(pci_execute_reset_function);
1975
1976/**
1977 * pci_reset_function() - quiesce and reset a PCI device function
1978 * @dev: Device function to reset
1979 *
1980 * Some devices allow an individual function to be reset without affecting
1981 * other functions in the same device. The PCI device must be responsive
1982 * to PCI config space in order to use this function.
1983 *
1984 * This function does not just reset the PCI portion of a device, but
1985 * clears all the state associated with the device. This function differs
1986 * from pci_execute_reset_function in that it saves and restores device state
1987 * over the reset.
1988 *
1989 * Returns 0 if the device function was successfully reset or -ENOTTY if the
1990 * device doesn't support resetting a single function.
1991 */
1992int pci_reset_function(struct pci_dev *dev)
1993{
d91cdc74 1994 int r = __pci_reset_function(dev, 1);
8dd7f803 1995
d91cdc74
SY
1996 if (r < 0)
1997 return r;
8dd7f803 1998
1df8fb3d 1999 if (!dev->msi_enabled && !dev->msix_enabled && dev->irq != 0)
8dd7f803
SY
2000 disable_irq(dev->irq);
2001 pci_save_state(dev);
2002
2003 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
2004
2005 r = pci_execute_reset_function(dev);
2006
2007 pci_restore_state(dev);
1df8fb3d 2008 if (!dev->msi_enabled && !dev->msix_enabled && dev->irq != 0)
8dd7f803
SY
2009 enable_irq(dev->irq);
2010
2011 return r;
2012}
2013EXPORT_SYMBOL_GPL(pci_reset_function);
2014
d556ad4b
PO
2015/**
2016 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
2017 * @dev: PCI device to query
2018 *
2019 * Returns mmrbc: maximum designed memory read count in bytes
2020 * or appropriate error value.
2021 */
2022int pcix_get_max_mmrbc(struct pci_dev *dev)
2023{
b7b095c1 2024 int err, cap;
d556ad4b
PO
2025 u32 stat;
2026
2027 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2028 if (!cap)
2029 return -EINVAL;
2030
2031 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2032 if (err)
2033 return -EINVAL;
2034
b7b095c1 2035 return (stat & PCI_X_STATUS_MAX_READ) >> 12;
d556ad4b
PO
2036}
2037EXPORT_SYMBOL(pcix_get_max_mmrbc);
2038
2039/**
2040 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
2041 * @dev: PCI device to query
2042 *
2043 * Returns mmrbc: maximum memory read count in bytes
2044 * or appropriate error value.
2045 */
2046int pcix_get_mmrbc(struct pci_dev *dev)
2047{
2048 int ret, cap;
2049 u32 cmd;
2050
2051 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2052 if (!cap)
2053 return -EINVAL;
2054
2055 ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2056 if (!ret)
2057 ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
2058
2059 return ret;
2060}
2061EXPORT_SYMBOL(pcix_get_mmrbc);
2062
2063/**
2064 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
2065 * @dev: PCI device to query
2066 * @mmrbc: maximum memory read count in bytes
2067 * valid values are 512, 1024, 2048, 4096
2068 *
2069 * If possible sets maximum memory read byte count, some bridges have erratas
2070 * that prevent this.
2071 */
2072int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
2073{
2074 int cap, err = -EINVAL;
2075 u32 stat, cmd, v, o;
2076
229f5afd 2077 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
d556ad4b
PO
2078 goto out;
2079
2080 v = ffs(mmrbc) - 10;
2081
2082 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
2083 if (!cap)
2084 goto out;
2085
2086 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
2087 if (err)
2088 goto out;
2089
2090 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
2091 return -E2BIG;
2092
2093 err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
2094 if (err)
2095 goto out;
2096
2097 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
2098 if (o != v) {
2099 if (v > o && dev->bus &&
2100 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
2101 return -EIO;
2102
2103 cmd &= ~PCI_X_CMD_MAX_READ;
2104 cmd |= v << 2;
2105 err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
2106 }
2107out:
2108 return err;
2109}
2110EXPORT_SYMBOL(pcix_set_mmrbc);
2111
2112/**
2113 * pcie_get_readrq - get PCI Express read request size
2114 * @dev: PCI device to query
2115 *
2116 * Returns maximum memory read request in bytes
2117 * or appropriate error value.
2118 */
2119int pcie_get_readrq(struct pci_dev *dev)
2120{
2121 int ret, cap;
2122 u16 ctl;
2123
2124 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
2125 if (!cap)
2126 return -EINVAL;
2127
2128 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2129 if (!ret)
2130 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
2131
2132 return ret;
2133}
2134EXPORT_SYMBOL(pcie_get_readrq);
2135
2136/**
2137 * pcie_set_readrq - set PCI Express maximum memory read request
2138 * @dev: PCI device to query
42e61f4a 2139 * @rq: maximum memory read count in bytes
d556ad4b
PO
2140 * valid values are 128, 256, 512, 1024, 2048, 4096
2141 *
2142 * If possible sets maximum read byte count
2143 */
2144int pcie_set_readrq(struct pci_dev *dev, int rq)
2145{
2146 int cap, err = -EINVAL;
2147 u16 ctl, v;
2148
229f5afd 2149 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
d556ad4b
PO
2150 goto out;
2151
2152 v = (ffs(rq) - 8) << 12;
2153
2154 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
2155 if (!cap)
2156 goto out;
2157
2158 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
2159 if (err)
2160 goto out;
2161
2162 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
2163 ctl &= ~PCI_EXP_DEVCTL_READRQ;
2164 ctl |= v;
2165 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
2166 }
2167
2168out:
2169 return err;
2170}
2171EXPORT_SYMBOL(pcie_set_readrq);
2172
c87deff7
HS
2173/**
2174 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 2175 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
2176 * @flags: resource type mask to be selected
2177 *
2178 * This helper routine makes bar mask from the type of resource.
2179 */
2180int pci_select_bars(struct pci_dev *dev, unsigned long flags)
2181{
2182 int i, bars = 0;
2183 for (i = 0; i < PCI_NUM_RESOURCES; i++)
2184 if (pci_resource_flags(dev, i) & flags)
2185 bars |= (1 << i);
2186 return bars;
2187}
2188
32a2eea7
JG
2189static void __devinit pci_no_domains(void)
2190{
2191#ifdef CONFIG_PCI_DOMAINS
2192 pci_domains_supported = 0;
2193#endif
2194}
2195
0ef5f8f6
AP
2196/**
2197 * pci_ext_cfg_enabled - can we access extended PCI config space?
2198 * @dev: The PCI device of the root bridge.
2199 *
2200 * Returns 1 if we can access PCI extended config space (offsets
2201 * greater than 0xff). This is the default implementation. Architecture
2202 * implementations can override this.
2203 */
2204int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
2205{
2206 return 1;
2207}
2208
1da177e4
LT
2209static int __devinit pci_init(void)
2210{
2211 struct pci_dev *dev = NULL;
2212
2213 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
2214 pci_fixup_device(pci_fixup_final, dev);
2215 }
d389fec6 2216
1da177e4
LT
2217 return 0;
2218}
2219
ad04d31e 2220static int __init pci_setup(char *str)
1da177e4
LT
2221{
2222 while (str) {
2223 char *k = strchr(str, ',');
2224 if (k)
2225 *k++ = 0;
2226 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
2227 if (!strcmp(str, "nomsi")) {
2228 pci_no_msi();
7f785763
RD
2229 } else if (!strcmp(str, "noaer")) {
2230 pci_no_aer();
32a2eea7
JG
2231 } else if (!strcmp(str, "nodomains")) {
2232 pci_no_domains();
4516a618
AN
2233 } else if (!strncmp(str, "cbiosize=", 9)) {
2234 pci_cardbus_io_size = memparse(str + 9, &str);
2235 } else if (!strncmp(str, "cbmemsize=", 10)) {
2236 pci_cardbus_mem_size = memparse(str + 10, &str);
309e57df
MW
2237 } else {
2238 printk(KERN_ERR "PCI: Unknown option `%s'\n",
2239 str);
2240 }
1da177e4
LT
2241 }
2242 str = k;
2243 }
0637a70a 2244 return 0;
1da177e4 2245}
0637a70a 2246early_param("pci", pci_setup);
1da177e4
LT
2247
2248device_initcall(pci_init);
1da177e4 2249
0b62e13b 2250EXPORT_SYMBOL(pci_reenable_device);
b718989d
BH
2251EXPORT_SYMBOL(pci_enable_device_io);
2252EXPORT_SYMBOL(pci_enable_device_mem);
1da177e4 2253EXPORT_SYMBOL(pci_enable_device);
9ac7849e
TH
2254EXPORT_SYMBOL(pcim_enable_device);
2255EXPORT_SYMBOL(pcim_pin_device);
1da177e4 2256EXPORT_SYMBOL(pci_disable_device);
1da177e4
LT
2257EXPORT_SYMBOL(pci_find_capability);
2258EXPORT_SYMBOL(pci_bus_find_capability);
2259EXPORT_SYMBOL(pci_release_regions);
2260EXPORT_SYMBOL(pci_request_regions);
e8de1481 2261EXPORT_SYMBOL(pci_request_regions_exclusive);
1da177e4
LT
2262EXPORT_SYMBOL(pci_release_region);
2263EXPORT_SYMBOL(pci_request_region);
e8de1481 2264EXPORT_SYMBOL(pci_request_region_exclusive);
c87deff7
HS
2265EXPORT_SYMBOL(pci_release_selected_regions);
2266EXPORT_SYMBOL(pci_request_selected_regions);
e8de1481 2267EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
1da177e4
LT
2268EXPORT_SYMBOL(pci_set_master);
2269EXPORT_SYMBOL(pci_set_mwi);
694625c0 2270EXPORT_SYMBOL(pci_try_set_mwi);
1da177e4 2271EXPORT_SYMBOL(pci_clear_mwi);
a04ce0ff 2272EXPORT_SYMBOL_GPL(pci_intx);
1da177e4 2273EXPORT_SYMBOL(pci_set_dma_mask);
1da177e4
LT
2274EXPORT_SYMBOL(pci_set_consistent_dma_mask);
2275EXPORT_SYMBOL(pci_assign_resource);
2276EXPORT_SYMBOL(pci_find_parent_resource);
c87deff7 2277EXPORT_SYMBOL(pci_select_bars);
1da177e4
LT
2278
2279EXPORT_SYMBOL(pci_set_power_state);
2280EXPORT_SYMBOL(pci_save_state);
2281EXPORT_SYMBOL(pci_restore_state);
e5899e1b 2282EXPORT_SYMBOL(pci_pme_capable);
5a6c9b60 2283EXPORT_SYMBOL(pci_pme_active);
1da177e4 2284EXPORT_SYMBOL(pci_enable_wake);
0235c4fc 2285EXPORT_SYMBOL(pci_wake_from_d3);
e5899e1b 2286EXPORT_SYMBOL(pci_target_state);
404cc2d8
RW
2287EXPORT_SYMBOL(pci_prepare_to_sleep);
2288EXPORT_SYMBOL(pci_back_from_sleep);
f7bdd12d 2289EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
1da177e4 2290
This page took 0.539831 seconds and 5 git commands to generate.