Commit | Line | Data |
---|---|---|
1da177e4 | 1 | /* |
1da177e4 LT |
2 | * PCI Bus Services, see include/linux/pci.h for further explanation. |
3 | * | |
4 | * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter, | |
5 | * David Mosberger-Tang | |
6 | * | |
7 | * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz> | |
8 | */ | |
9 | ||
10 | #include <linux/kernel.h> | |
11 | #include <linux/delay.h> | |
12 | #include <linux/init.h> | |
7c674700 LP |
13 | #include <linux/of.h> |
14 | #include <linux/of_pci.h> | |
1da177e4 | 15 | #include <linux/pci.h> |
075c1771 | 16 | #include <linux/pm.h> |
5a0e3ad6 | 17 | #include <linux/slab.h> |
1da177e4 LT |
18 | #include <linux/module.h> |
19 | #include <linux/spinlock.h> | |
4e57b681 | 20 | #include <linux/string.h> |
229f5afd | 21 | #include <linux/log2.h> |
7d715a6c | 22 | #include <linux/pci-aspm.h> |
c300bd2f | 23 | #include <linux/pm_wakeup.h> |
8dd7f803 | 24 | #include <linux/interrupt.h> |
32a9a682 | 25 | #include <linux/device.h> |
b67ea761 | 26 | #include <linux/pm_runtime.h> |
608c3881 | 27 | #include <linux/pci_hotplug.h> |
284f5f9d | 28 | #include <asm-generic/pci-bridge.h> |
32a9a682 | 29 | #include <asm/setup.h> |
bc56b9e0 | 30 | #include "pci.h" |
1da177e4 | 31 | |
00240c38 AS |
32 | const char *pci_power_names[] = { |
33 | "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown", | |
34 | }; | |
35 | EXPORT_SYMBOL_GPL(pci_power_names); | |
36 | ||
93177a74 RW |
37 | int isa_dma_bridge_buggy; |
38 | EXPORT_SYMBOL(isa_dma_bridge_buggy); | |
39 | ||
40 | int pci_pci_problems; | |
41 | EXPORT_SYMBOL(pci_pci_problems); | |
42 | ||
1ae861e6 RW |
43 | unsigned int pci_pm_d3_delay; |
44 | ||
df17e62e MG |
45 | static void pci_pme_list_scan(struct work_struct *work); |
46 | ||
47 | static LIST_HEAD(pci_pme_list); | |
48 | static DEFINE_MUTEX(pci_pme_list_mutex); | |
49 | static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan); | |
50 | ||
51 | struct pci_pme_device { | |
52 | struct list_head list; | |
53 | struct pci_dev *dev; | |
54 | }; | |
55 | ||
56 | #define PME_TIMEOUT 1000 /* How long between PME checks */ | |
57 | ||
1ae861e6 RW |
58 | static void pci_dev_d3_sleep(struct pci_dev *dev) |
59 | { | |
60 | unsigned int delay = dev->d3_delay; | |
61 | ||
62 | if (delay < pci_pm_d3_delay) | |
63 | delay = pci_pm_d3_delay; | |
64 | ||
65 | msleep(delay); | |
66 | } | |
1da177e4 | 67 | |
32a2eea7 JG |
68 | #ifdef CONFIG_PCI_DOMAINS |
69 | int pci_domains_supported = 1; | |
70 | #endif | |
71 | ||
4516a618 AN |
72 | #define DEFAULT_CARDBUS_IO_SIZE (256) |
73 | #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024) | |
74 | /* pci=cbmemsize=nnM,cbiosize=nn can override this */ | |
75 | unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE; | |
76 | unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE; | |
77 | ||
28760489 EB |
78 | #define DEFAULT_HOTPLUG_IO_SIZE (256) |
79 | #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024) | |
80 | /* pci=hpmemsize=nnM,hpiosize=nn can override this */ | |
81 | unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE; | |
82 | unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE; | |
83 | ||
27d868b5 | 84 | enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT; |
b03e7495 | 85 | |
ac1aa47b JB |
86 | /* |
87 | * The default CLS is used if arch didn't set CLS explicitly and not | |
88 | * all pci devices agree on the same value. Arch can override either | |
89 | * the dfl or actual value as it sees fit. Don't forget this is | |
90 | * measured in 32-bit words, not bytes. | |
91 | */ | |
15856ad5 | 92 | u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2; |
ac1aa47b JB |
93 | u8 pci_cache_line_size; |
94 | ||
96c55900 MS |
95 | /* |
96 | * If we set up a device for bus mastering, we need to check the latency | |
97 | * timer as certain BIOSes forget to set it properly. | |
98 | */ | |
99 | unsigned int pcibios_max_latency = 255; | |
100 | ||
6748dcc2 RW |
101 | /* If set, the PCIe ARI capability will not be used. */ |
102 | static bool pcie_ari_disabled; | |
103 | ||
1da177e4 LT |
104 | /** |
105 | * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children | |
106 | * @bus: pointer to PCI bus structure to search | |
107 | * | |
108 | * Given a PCI bus, returns the highest PCI bus number present in the set | |
109 | * including the given PCI bus and its list of child PCI buses. | |
110 | */ | |
07656d83 | 111 | unsigned char pci_bus_max_busnr(struct pci_bus *bus) |
1da177e4 | 112 | { |
94e6a9b9 | 113 | struct pci_bus *tmp; |
1da177e4 LT |
114 | unsigned char max, n; |
115 | ||
b918c62e | 116 | max = bus->busn_res.end; |
94e6a9b9 YW |
117 | list_for_each_entry(tmp, &bus->children, node) { |
118 | n = pci_bus_max_busnr(tmp); | |
3c78bc61 | 119 | if (n > max) |
1da177e4 LT |
120 | max = n; |
121 | } | |
122 | return max; | |
123 | } | |
b82db5ce | 124 | EXPORT_SYMBOL_GPL(pci_bus_max_busnr); |
1da177e4 | 125 | |
1684f5dd AM |
126 | #ifdef CONFIG_HAS_IOMEM |
127 | void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar) | |
128 | { | |
1f7bf3bf BH |
129 | struct resource *res = &pdev->resource[bar]; |
130 | ||
1684f5dd AM |
131 | /* |
132 | * Make sure the BAR is actually a memory resource, not an IO resource | |
133 | */ | |
646c0282 | 134 | if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) { |
1f7bf3bf | 135 | dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res); |
1684f5dd AM |
136 | return NULL; |
137 | } | |
1f7bf3bf | 138 | return ioremap_nocache(res->start, resource_size(res)); |
1684f5dd AM |
139 | } |
140 | EXPORT_SYMBOL_GPL(pci_ioremap_bar); | |
c43996f4 LR |
141 | |
142 | void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar) | |
143 | { | |
144 | /* | |
145 | * Make sure the BAR is actually a memory resource, not an IO resource | |
146 | */ | |
147 | if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) { | |
148 | WARN_ON(1); | |
149 | return NULL; | |
150 | } | |
151 | return ioremap_wc(pci_resource_start(pdev, bar), | |
152 | pci_resource_len(pdev, bar)); | |
153 | } | |
154 | EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar); | |
1684f5dd AM |
155 | #endif |
156 | ||
687d5fe3 ME |
157 | |
158 | static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn, | |
159 | u8 pos, int cap, int *ttl) | |
24a4e377 RD |
160 | { |
161 | u8 id; | |
55db3208 SS |
162 | u16 ent; |
163 | ||
164 | pci_bus_read_config_byte(bus, devfn, pos, &pos); | |
24a4e377 | 165 | |
687d5fe3 | 166 | while ((*ttl)--) { |
24a4e377 RD |
167 | if (pos < 0x40) |
168 | break; | |
169 | pos &= ~3; | |
55db3208 SS |
170 | pci_bus_read_config_word(bus, devfn, pos, &ent); |
171 | ||
172 | id = ent & 0xff; | |
24a4e377 RD |
173 | if (id == 0xff) |
174 | break; | |
175 | if (id == cap) | |
176 | return pos; | |
55db3208 | 177 | pos = (ent >> 8); |
24a4e377 RD |
178 | } |
179 | return 0; | |
180 | } | |
181 | ||
687d5fe3 ME |
182 | static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn, |
183 | u8 pos, int cap) | |
184 | { | |
185 | int ttl = PCI_FIND_CAP_TTL; | |
186 | ||
187 | return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl); | |
188 | } | |
189 | ||
24a4e377 RD |
190 | int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap) |
191 | { | |
192 | return __pci_find_next_cap(dev->bus, dev->devfn, | |
193 | pos + PCI_CAP_LIST_NEXT, cap); | |
194 | } | |
195 | EXPORT_SYMBOL_GPL(pci_find_next_capability); | |
196 | ||
d3bac118 ME |
197 | static int __pci_bus_find_cap_start(struct pci_bus *bus, |
198 | unsigned int devfn, u8 hdr_type) | |
1da177e4 LT |
199 | { |
200 | u16 status; | |
1da177e4 LT |
201 | |
202 | pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status); | |
203 | if (!(status & PCI_STATUS_CAP_LIST)) | |
204 | return 0; | |
205 | ||
206 | switch (hdr_type) { | |
207 | case PCI_HEADER_TYPE_NORMAL: | |
208 | case PCI_HEADER_TYPE_BRIDGE: | |
d3bac118 | 209 | return PCI_CAPABILITY_LIST; |
1da177e4 | 210 | case PCI_HEADER_TYPE_CARDBUS: |
d3bac118 | 211 | return PCI_CB_CAPABILITY_LIST; |
1da177e4 | 212 | } |
d3bac118 ME |
213 | |
214 | return 0; | |
1da177e4 LT |
215 | } |
216 | ||
217 | /** | |
f7625980 | 218 | * pci_find_capability - query for devices' capabilities |
1da177e4 LT |
219 | * @dev: PCI device to query |
220 | * @cap: capability code | |
221 | * | |
222 | * Tell if a device supports a given PCI capability. | |
223 | * Returns the address of the requested capability structure within the | |
224 | * device's PCI configuration space or 0 in case the device does not | |
225 | * support it. Possible values for @cap: | |
226 | * | |
f7625980 BH |
227 | * %PCI_CAP_ID_PM Power Management |
228 | * %PCI_CAP_ID_AGP Accelerated Graphics Port | |
229 | * %PCI_CAP_ID_VPD Vital Product Data | |
230 | * %PCI_CAP_ID_SLOTID Slot Identification | |
1da177e4 | 231 | * %PCI_CAP_ID_MSI Message Signalled Interrupts |
f7625980 | 232 | * %PCI_CAP_ID_CHSWP CompactPCI HotSwap |
1da177e4 LT |
233 | * %PCI_CAP_ID_PCIX PCI-X |
234 | * %PCI_CAP_ID_EXP PCI Express | |
235 | */ | |
236 | int pci_find_capability(struct pci_dev *dev, int cap) | |
237 | { | |
d3bac118 ME |
238 | int pos; |
239 | ||
240 | pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type); | |
241 | if (pos) | |
242 | pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap); | |
243 | ||
244 | return pos; | |
1da177e4 | 245 | } |
b7fe9434 | 246 | EXPORT_SYMBOL(pci_find_capability); |
1da177e4 LT |
247 | |
248 | /** | |
f7625980 | 249 | * pci_bus_find_capability - query for devices' capabilities |
1da177e4 LT |
250 | * @bus: the PCI bus to query |
251 | * @devfn: PCI device to query | |
252 | * @cap: capability code | |
253 | * | |
254 | * Like pci_find_capability() but works for pci devices that do not have a | |
f7625980 | 255 | * pci_dev structure set up yet. |
1da177e4 LT |
256 | * |
257 | * Returns the address of the requested capability structure within the | |
258 | * device's PCI configuration space or 0 in case the device does not | |
259 | * support it. | |
260 | */ | |
261 | int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap) | |
262 | { | |
d3bac118 | 263 | int pos; |
1da177e4 LT |
264 | u8 hdr_type; |
265 | ||
266 | pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type); | |
267 | ||
d3bac118 ME |
268 | pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f); |
269 | if (pos) | |
270 | pos = __pci_find_next_cap(bus, devfn, pos, cap); | |
271 | ||
272 | return pos; | |
1da177e4 | 273 | } |
b7fe9434 | 274 | EXPORT_SYMBOL(pci_bus_find_capability); |
1da177e4 LT |
275 | |
276 | /** | |
44a9a36f | 277 | * pci_find_next_ext_capability - Find an extended capability |
1da177e4 | 278 | * @dev: PCI device to query |
44a9a36f | 279 | * @start: address at which to start looking (0 to start at beginning of list) |
1da177e4 LT |
280 | * @cap: capability code |
281 | * | |
44a9a36f | 282 | * Returns the address of the next matching extended capability structure |
1da177e4 | 283 | * within the device's PCI configuration space or 0 if the device does |
44a9a36f BH |
284 | * not support it. Some capabilities can occur several times, e.g., the |
285 | * vendor-specific capability, and this provides a way to find them all. | |
1da177e4 | 286 | */ |
44a9a36f | 287 | int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap) |
1da177e4 LT |
288 | { |
289 | u32 header; | |
557848c3 ZY |
290 | int ttl; |
291 | int pos = PCI_CFG_SPACE_SIZE; | |
1da177e4 | 292 | |
557848c3 ZY |
293 | /* minimum 8 bytes per capability */ |
294 | ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8; | |
295 | ||
296 | if (dev->cfg_size <= PCI_CFG_SPACE_SIZE) | |
1da177e4 LT |
297 | return 0; |
298 | ||
44a9a36f BH |
299 | if (start) |
300 | pos = start; | |
301 | ||
1da177e4 LT |
302 | if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL) |
303 | return 0; | |
304 | ||
305 | /* | |
306 | * If we have no capabilities, this is indicated by cap ID, | |
307 | * cap version and next pointer all being 0. | |
308 | */ | |
309 | if (header == 0) | |
310 | return 0; | |
311 | ||
312 | while (ttl-- > 0) { | |
44a9a36f | 313 | if (PCI_EXT_CAP_ID(header) == cap && pos != start) |
1da177e4 LT |
314 | return pos; |
315 | ||
316 | pos = PCI_EXT_CAP_NEXT(header); | |
557848c3 | 317 | if (pos < PCI_CFG_SPACE_SIZE) |
1da177e4 LT |
318 | break; |
319 | ||
320 | if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL) | |
321 | break; | |
322 | } | |
323 | ||
324 | return 0; | |
325 | } | |
44a9a36f BH |
326 | EXPORT_SYMBOL_GPL(pci_find_next_ext_capability); |
327 | ||
328 | /** | |
329 | * pci_find_ext_capability - Find an extended capability | |
330 | * @dev: PCI device to query | |
331 | * @cap: capability code | |
332 | * | |
333 | * Returns the address of the requested extended capability structure | |
334 | * within the device's PCI configuration space or 0 if the device does | |
335 | * not support it. Possible values for @cap: | |
336 | * | |
337 | * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting | |
338 | * %PCI_EXT_CAP_ID_VC Virtual Channel | |
339 | * %PCI_EXT_CAP_ID_DSN Device Serial Number | |
340 | * %PCI_EXT_CAP_ID_PWR Power Budgeting | |
341 | */ | |
342 | int pci_find_ext_capability(struct pci_dev *dev, int cap) | |
343 | { | |
344 | return pci_find_next_ext_capability(dev, 0, cap); | |
345 | } | |
3a720d72 | 346 | EXPORT_SYMBOL_GPL(pci_find_ext_capability); |
1da177e4 | 347 | |
687d5fe3 ME |
348 | static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap) |
349 | { | |
350 | int rc, ttl = PCI_FIND_CAP_TTL; | |
351 | u8 cap, mask; | |
352 | ||
353 | if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST) | |
354 | mask = HT_3BIT_CAP_MASK; | |
355 | else | |
356 | mask = HT_5BIT_CAP_MASK; | |
357 | ||
358 | pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos, | |
359 | PCI_CAP_ID_HT, &ttl); | |
360 | while (pos) { | |
361 | rc = pci_read_config_byte(dev, pos + 3, &cap); | |
362 | if (rc != PCIBIOS_SUCCESSFUL) | |
363 | return 0; | |
364 | ||
365 | if ((cap & mask) == ht_cap) | |
366 | return pos; | |
367 | ||
47a4d5be BG |
368 | pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, |
369 | pos + PCI_CAP_LIST_NEXT, | |
687d5fe3 ME |
370 | PCI_CAP_ID_HT, &ttl); |
371 | } | |
372 | ||
373 | return 0; | |
374 | } | |
375 | /** | |
376 | * pci_find_next_ht_capability - query a device's Hypertransport capabilities | |
377 | * @dev: PCI device to query | |
378 | * @pos: Position from which to continue searching | |
379 | * @ht_cap: Hypertransport capability code | |
380 | * | |
381 | * To be used in conjunction with pci_find_ht_capability() to search for | |
382 | * all capabilities matching @ht_cap. @pos should always be a value returned | |
383 | * from pci_find_ht_capability(). | |
384 | * | |
385 | * NB. To be 100% safe against broken PCI devices, the caller should take | |
386 | * steps to avoid an infinite loop. | |
387 | */ | |
388 | int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap) | |
389 | { | |
390 | return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap); | |
391 | } | |
392 | EXPORT_SYMBOL_GPL(pci_find_next_ht_capability); | |
393 | ||
394 | /** | |
395 | * pci_find_ht_capability - query a device's Hypertransport capabilities | |
396 | * @dev: PCI device to query | |
397 | * @ht_cap: Hypertransport capability code | |
398 | * | |
399 | * Tell if a device supports a given Hypertransport capability. | |
400 | * Returns an address within the device's PCI configuration space | |
401 | * or 0 in case the device does not support the request capability. | |
402 | * The address points to the PCI capability, of type PCI_CAP_ID_HT, | |
403 | * which has a Hypertransport capability matching @ht_cap. | |
404 | */ | |
405 | int pci_find_ht_capability(struct pci_dev *dev, int ht_cap) | |
406 | { | |
407 | int pos; | |
408 | ||
409 | pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type); | |
410 | if (pos) | |
411 | pos = __pci_find_next_ht_cap(dev, pos, ht_cap); | |
412 | ||
413 | return pos; | |
414 | } | |
415 | EXPORT_SYMBOL_GPL(pci_find_ht_capability); | |
416 | ||
1da177e4 LT |
417 | /** |
418 | * pci_find_parent_resource - return resource region of parent bus of given region | |
419 | * @dev: PCI device structure contains resources to be searched | |
420 | * @res: child resource record for which parent is sought | |
421 | * | |
422 | * For given resource region of given device, return the resource | |
f44116ae | 423 | * region of parent bus the given region is contained in. |
1da177e4 | 424 | */ |
3c78bc61 RD |
425 | struct resource *pci_find_parent_resource(const struct pci_dev *dev, |
426 | struct resource *res) | |
1da177e4 LT |
427 | { |
428 | const struct pci_bus *bus = dev->bus; | |
f44116ae | 429 | struct resource *r; |
1da177e4 | 430 | int i; |
1da177e4 | 431 | |
89a74ecc | 432 | pci_bus_for_each_resource(bus, r, i) { |
1da177e4 LT |
433 | if (!r) |
434 | continue; | |
f44116ae BH |
435 | if (res->start && resource_contains(r, res)) { |
436 | ||
437 | /* | |
438 | * If the window is prefetchable but the BAR is | |
439 | * not, the allocator made a mistake. | |
440 | */ | |
441 | if (r->flags & IORESOURCE_PREFETCH && | |
442 | !(res->flags & IORESOURCE_PREFETCH)) | |
443 | return NULL; | |
444 | ||
445 | /* | |
446 | * If we're below a transparent bridge, there may | |
447 | * be both a positively-decoded aperture and a | |
448 | * subtractively-decoded region that contain the BAR. | |
449 | * We want the positively-decoded one, so this depends | |
450 | * on pci_bus_for_each_resource() giving us those | |
451 | * first. | |
452 | */ | |
453 | return r; | |
454 | } | |
1da177e4 | 455 | } |
f44116ae | 456 | return NULL; |
1da177e4 | 457 | } |
b7fe9434 | 458 | EXPORT_SYMBOL(pci_find_parent_resource); |
1da177e4 | 459 | |
157e876f AW |
460 | /** |
461 | * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos | |
462 | * @dev: the PCI device to operate on | |
463 | * @pos: config space offset of status word | |
464 | * @mask: mask of bit(s) to care about in status word | |
465 | * | |
466 | * Return 1 when mask bit(s) in status word clear, 0 otherwise. | |
467 | */ | |
468 | int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask) | |
469 | { | |
470 | int i; | |
471 | ||
472 | /* Wait for Transaction Pending bit clean */ | |
473 | for (i = 0; i < 4; i++) { | |
474 | u16 status; | |
475 | if (i) | |
476 | msleep((1 << (i - 1)) * 100); | |
477 | ||
478 | pci_read_config_word(dev, pos, &status); | |
479 | if (!(status & mask)) | |
480 | return 1; | |
481 | } | |
482 | ||
483 | return 0; | |
484 | } | |
485 | ||
064b53db JL |
486 | /** |
487 | * pci_restore_bars - restore a devices BAR values (e.g. after wake-up) | |
488 | * @dev: PCI device to have its BARs restored | |
489 | * | |
490 | * Restore the BAR values for a given device, so as to make it | |
491 | * accessible by its driver. | |
492 | */ | |
3c78bc61 | 493 | static void pci_restore_bars(struct pci_dev *dev) |
064b53db | 494 | { |
bc5f5a82 | 495 | int i; |
064b53db | 496 | |
bc5f5a82 | 497 | for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) |
14add80b | 498 | pci_update_resource(dev, i); |
064b53db JL |
499 | } |
500 | ||
961d9120 RW |
501 | static struct pci_platform_pm_ops *pci_platform_pm; |
502 | ||
503 | int pci_set_platform_pm(struct pci_platform_pm_ops *ops) | |
504 | { | |
eb9d0fe4 | 505 | if (!ops->is_manageable || !ops->set_state || !ops->choose_state |
d2e5f0c1 | 506 | || !ops->sleep_wake) |
961d9120 RW |
507 | return -EINVAL; |
508 | pci_platform_pm = ops; | |
509 | return 0; | |
510 | } | |
511 | ||
512 | static inline bool platform_pci_power_manageable(struct pci_dev *dev) | |
513 | { | |
514 | return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false; | |
515 | } | |
516 | ||
517 | static inline int platform_pci_set_power_state(struct pci_dev *dev, | |
3c78bc61 | 518 | pci_power_t t) |
961d9120 RW |
519 | { |
520 | return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS; | |
521 | } | |
522 | ||
523 | static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev) | |
524 | { | |
525 | return pci_platform_pm ? | |
526 | pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR; | |
527 | } | |
8f7020d3 | 528 | |
eb9d0fe4 RW |
529 | static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable) |
530 | { | |
531 | return pci_platform_pm ? | |
532 | pci_platform_pm->sleep_wake(dev, enable) : -ENODEV; | |
533 | } | |
534 | ||
b67ea761 RW |
535 | static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable) |
536 | { | |
537 | return pci_platform_pm ? | |
538 | pci_platform_pm->run_wake(dev, enable) : -ENODEV; | |
539 | } | |
540 | ||
bac2a909 RW |
541 | static inline bool platform_pci_need_resume(struct pci_dev *dev) |
542 | { | |
543 | return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false; | |
544 | } | |
545 | ||
1da177e4 | 546 | /** |
44e4e66e RW |
547 | * pci_raw_set_power_state - Use PCI PM registers to set the power state of |
548 | * given PCI device | |
549 | * @dev: PCI device to handle. | |
44e4e66e | 550 | * @state: PCI power state (D0, D1, D2, D3hot) to put the device into. |
1da177e4 | 551 | * |
44e4e66e RW |
552 | * RETURN VALUE: |
553 | * -EINVAL if the requested state is invalid. | |
554 | * -EIO if device does not support PCI PM or its PM capabilities register has a | |
555 | * wrong version, or device doesn't support the requested state. | |
556 | * 0 if device already is in the requested state. | |
557 | * 0 if device's power state has been successfully changed. | |
1da177e4 | 558 | */ |
f00a20ef | 559 | static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state) |
1da177e4 | 560 | { |
337001b6 | 561 | u16 pmcsr; |
44e4e66e | 562 | bool need_restore = false; |
1da177e4 | 563 | |
4a865905 RW |
564 | /* Check if we're already there */ |
565 | if (dev->current_state == state) | |
566 | return 0; | |
567 | ||
337001b6 | 568 | if (!dev->pm_cap) |
cca03dec AL |
569 | return -EIO; |
570 | ||
44e4e66e RW |
571 | if (state < PCI_D0 || state > PCI_D3hot) |
572 | return -EINVAL; | |
573 | ||
1da177e4 | 574 | /* Validate current state: |
f7625980 | 575 | * Can enter D0 from any state, but if we can only go deeper |
1da177e4 LT |
576 | * to sleep if we're already in a low power state |
577 | */ | |
4a865905 | 578 | if (state != PCI_D0 && dev->current_state <= PCI_D3cold |
44e4e66e | 579 | && dev->current_state > state) { |
227f0647 RD |
580 | dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n", |
581 | dev->current_state, state); | |
1da177e4 | 582 | return -EINVAL; |
44e4e66e | 583 | } |
1da177e4 | 584 | |
1da177e4 | 585 | /* check if this device supports the desired state */ |
337001b6 RW |
586 | if ((state == PCI_D1 && !dev->d1_support) |
587 | || (state == PCI_D2 && !dev->d2_support)) | |
3fe9d19f | 588 | return -EIO; |
1da177e4 | 589 | |
337001b6 | 590 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); |
064b53db | 591 | |
32a36585 | 592 | /* If we're (effectively) in D3, force entire word to 0. |
1da177e4 LT |
593 | * This doesn't affect PME_Status, disables PME_En, and |
594 | * sets PowerState to 0. | |
595 | */ | |
32a36585 | 596 | switch (dev->current_state) { |
d3535fbb JL |
597 | case PCI_D0: |
598 | case PCI_D1: | |
599 | case PCI_D2: | |
600 | pmcsr &= ~PCI_PM_CTRL_STATE_MASK; | |
601 | pmcsr |= state; | |
602 | break; | |
f62795f1 RW |
603 | case PCI_D3hot: |
604 | case PCI_D3cold: | |
32a36585 JL |
605 | case PCI_UNKNOWN: /* Boot-up */ |
606 | if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot | |
f00a20ef | 607 | && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET)) |
44e4e66e | 608 | need_restore = true; |
32a36585 | 609 | /* Fall-through: force to D0 */ |
32a36585 | 610 | default: |
d3535fbb | 611 | pmcsr = 0; |
32a36585 | 612 | break; |
1da177e4 LT |
613 | } |
614 | ||
615 | /* enter specified state */ | |
337001b6 | 616 | pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr); |
1da177e4 LT |
617 | |
618 | /* Mandatory power management transition delays */ | |
619 | /* see PCI PM 1.1 5.6.1 table 18 */ | |
620 | if (state == PCI_D3hot || dev->current_state == PCI_D3hot) | |
1ae861e6 | 621 | pci_dev_d3_sleep(dev); |
1da177e4 | 622 | else if (state == PCI_D2 || dev->current_state == PCI_D2) |
aa8c6c93 | 623 | udelay(PCI_PM_D2_DELAY); |
1da177e4 | 624 | |
e13cdbd7 RW |
625 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); |
626 | dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK); | |
627 | if (dev->current_state != state && printk_ratelimit()) | |
227f0647 RD |
628 | dev_info(&dev->dev, "Refused to change power state, currently in D%d\n", |
629 | dev->current_state); | |
064b53db | 630 | |
448bd857 HY |
631 | /* |
632 | * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT | |
064b53db JL |
633 | * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning |
634 | * from D3hot to D0 _may_ perform an internal reset, thereby | |
635 | * going to "D0 Uninitialized" rather than "D0 Initialized". | |
636 | * For example, at least some versions of the 3c905B and the | |
637 | * 3c556B exhibit this behaviour. | |
638 | * | |
639 | * At least some laptop BIOSen (e.g. the Thinkpad T21) leave | |
640 | * devices in a D3hot state at boot. Consequently, we need to | |
641 | * restore at least the BARs so that the device will be | |
642 | * accessible to its driver. | |
643 | */ | |
644 | if (need_restore) | |
645 | pci_restore_bars(dev); | |
646 | ||
f00a20ef | 647 | if (dev->bus->self) |
7d715a6c SL |
648 | pcie_aspm_pm_state_change(dev->bus->self); |
649 | ||
1da177e4 LT |
650 | return 0; |
651 | } | |
652 | ||
44e4e66e RW |
653 | /** |
654 | * pci_update_current_state - Read PCI power state of given device from its | |
655 | * PCI PM registers and cache it | |
656 | * @dev: PCI device to handle. | |
f06fc0b6 | 657 | * @state: State to cache in case the device doesn't have the PM capability |
44e4e66e | 658 | */ |
73410429 | 659 | void pci_update_current_state(struct pci_dev *dev, pci_power_t state) |
44e4e66e | 660 | { |
337001b6 | 661 | if (dev->pm_cap) { |
44e4e66e RW |
662 | u16 pmcsr; |
663 | ||
448bd857 HY |
664 | /* |
665 | * Configuration space is not accessible for device in | |
666 | * D3cold, so just keep or set D3cold for safety | |
667 | */ | |
668 | if (dev->current_state == PCI_D3cold) | |
669 | return; | |
670 | if (state == PCI_D3cold) { | |
671 | dev->current_state = PCI_D3cold; | |
672 | return; | |
673 | } | |
337001b6 | 674 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); |
44e4e66e | 675 | dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK); |
f06fc0b6 RW |
676 | } else { |
677 | dev->current_state = state; | |
44e4e66e RW |
678 | } |
679 | } | |
680 | ||
db288c9c RW |
681 | /** |
682 | * pci_power_up - Put the given device into D0 forcibly | |
683 | * @dev: PCI device to power up | |
684 | */ | |
685 | void pci_power_up(struct pci_dev *dev) | |
686 | { | |
687 | if (platform_pci_power_manageable(dev)) | |
688 | platform_pci_set_power_state(dev, PCI_D0); | |
689 | ||
690 | pci_raw_set_power_state(dev, PCI_D0); | |
691 | pci_update_current_state(dev, PCI_D0); | |
692 | } | |
693 | ||
0e5dd46b RW |
694 | /** |
695 | * pci_platform_power_transition - Use platform to change device power state | |
696 | * @dev: PCI device to handle. | |
697 | * @state: State to put the device into. | |
698 | */ | |
699 | static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state) | |
700 | { | |
701 | int error; | |
702 | ||
703 | if (platform_pci_power_manageable(dev)) { | |
704 | error = platform_pci_set_power_state(dev, state); | |
705 | if (!error) | |
706 | pci_update_current_state(dev, state); | |
769ba721 | 707 | } else |
0e5dd46b | 708 | error = -ENODEV; |
769ba721 RW |
709 | |
710 | if (error && !dev->pm_cap) /* Fall back to PCI_D0 */ | |
711 | dev->current_state = PCI_D0; | |
0e5dd46b RW |
712 | |
713 | return error; | |
714 | } | |
715 | ||
0b950f0f SH |
716 | /** |
717 | * pci_wakeup - Wake up a PCI device | |
718 | * @pci_dev: Device to handle. | |
719 | * @ign: ignored parameter | |
720 | */ | |
721 | static int pci_wakeup(struct pci_dev *pci_dev, void *ign) | |
722 | { | |
723 | pci_wakeup_event(pci_dev); | |
724 | pm_request_resume(&pci_dev->dev); | |
725 | return 0; | |
726 | } | |
727 | ||
728 | /** | |
729 | * pci_wakeup_bus - Walk given bus and wake up devices on it | |
730 | * @bus: Top bus of the subtree to walk. | |
731 | */ | |
732 | static void pci_wakeup_bus(struct pci_bus *bus) | |
733 | { | |
734 | if (bus) | |
735 | pci_walk_bus(bus, pci_wakeup, NULL); | |
736 | } | |
737 | ||
0e5dd46b RW |
738 | /** |
739 | * __pci_start_power_transition - Start power transition of a PCI device | |
740 | * @dev: PCI device to handle. | |
741 | * @state: State to put the device into. | |
742 | */ | |
743 | static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state) | |
744 | { | |
448bd857 | 745 | if (state == PCI_D0) { |
0e5dd46b | 746 | pci_platform_power_transition(dev, PCI_D0); |
448bd857 HY |
747 | /* |
748 | * Mandatory power management transition delays, see | |
749 | * PCI Express Base Specification Revision 2.0 Section | |
750 | * 6.6.1: Conventional Reset. Do not delay for | |
751 | * devices powered on/off by corresponding bridge, | |
752 | * because have already delayed for the bridge. | |
753 | */ | |
754 | if (dev->runtime_d3cold) { | |
755 | msleep(dev->d3cold_delay); | |
756 | /* | |
757 | * When powering on a bridge from D3cold, the | |
758 | * whole hierarchy may be powered on into | |
759 | * D0uninitialized state, resume them to give | |
760 | * them a chance to suspend again | |
761 | */ | |
762 | pci_wakeup_bus(dev->subordinate); | |
763 | } | |
764 | } | |
765 | } | |
766 | ||
767 | /** | |
768 | * __pci_dev_set_current_state - Set current state of a PCI device | |
769 | * @dev: Device to handle | |
770 | * @data: pointer to state to be set | |
771 | */ | |
772 | static int __pci_dev_set_current_state(struct pci_dev *dev, void *data) | |
773 | { | |
774 | pci_power_t state = *(pci_power_t *)data; | |
775 | ||
776 | dev->current_state = state; | |
777 | return 0; | |
778 | } | |
779 | ||
780 | /** | |
781 | * __pci_bus_set_current_state - Walk given bus and set current state of devices | |
782 | * @bus: Top bus of the subtree to walk. | |
783 | * @state: state to be set | |
784 | */ | |
785 | static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state) | |
786 | { | |
787 | if (bus) | |
788 | pci_walk_bus(bus, __pci_dev_set_current_state, &state); | |
0e5dd46b RW |
789 | } |
790 | ||
791 | /** | |
792 | * __pci_complete_power_transition - Complete power transition of a PCI device | |
793 | * @dev: PCI device to handle. | |
794 | * @state: State to put the device into. | |
795 | * | |
796 | * This function should not be called directly by device drivers. | |
797 | */ | |
798 | int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state) | |
799 | { | |
448bd857 HY |
800 | int ret; |
801 | ||
db288c9c | 802 | if (state <= PCI_D0) |
448bd857 HY |
803 | return -EINVAL; |
804 | ret = pci_platform_power_transition(dev, state); | |
805 | /* Power off the bridge may power off the whole hierarchy */ | |
806 | if (!ret && state == PCI_D3cold) | |
807 | __pci_bus_set_current_state(dev->subordinate, PCI_D3cold); | |
808 | return ret; | |
0e5dd46b RW |
809 | } |
810 | EXPORT_SYMBOL_GPL(__pci_complete_power_transition); | |
811 | ||
44e4e66e RW |
812 | /** |
813 | * pci_set_power_state - Set the power state of a PCI device | |
814 | * @dev: PCI device to handle. | |
815 | * @state: PCI power state (D0, D1, D2, D3hot) to put the device into. | |
816 | * | |
877d0310 | 817 | * Transition a device to a new power state, using the platform firmware and/or |
44e4e66e RW |
818 | * the device's PCI PM registers. |
819 | * | |
820 | * RETURN VALUE: | |
821 | * -EINVAL if the requested state is invalid. | |
822 | * -EIO if device does not support PCI PM or its PM capabilities register has a | |
823 | * wrong version, or device doesn't support the requested state. | |
824 | * 0 if device already is in the requested state. | |
825 | * 0 if device's power state has been successfully changed. | |
826 | */ | |
827 | int pci_set_power_state(struct pci_dev *dev, pci_power_t state) | |
828 | { | |
337001b6 | 829 | int error; |
44e4e66e RW |
830 | |
831 | /* bound the state we're entering */ | |
448bd857 HY |
832 | if (state > PCI_D3cold) |
833 | state = PCI_D3cold; | |
44e4e66e RW |
834 | else if (state < PCI_D0) |
835 | state = PCI_D0; | |
836 | else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev)) | |
837 | /* | |
838 | * If the device or the parent bridge do not support PCI PM, | |
839 | * ignore the request if we're doing anything other than putting | |
840 | * it into D0 (which would only happen on boot). | |
841 | */ | |
842 | return 0; | |
843 | ||
db288c9c RW |
844 | /* Check if we're already there */ |
845 | if (dev->current_state == state) | |
846 | return 0; | |
847 | ||
0e5dd46b RW |
848 | __pci_start_power_transition(dev, state); |
849 | ||
979b1791 AC |
850 | /* This device is quirked not to be put into D3, so |
851 | don't put it in D3 */ | |
448bd857 | 852 | if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3)) |
979b1791 | 853 | return 0; |
44e4e66e | 854 | |
448bd857 HY |
855 | /* |
856 | * To put device in D3cold, we put device into D3hot in native | |
857 | * way, then put device into D3cold with platform ops | |
858 | */ | |
859 | error = pci_raw_set_power_state(dev, state > PCI_D3hot ? | |
860 | PCI_D3hot : state); | |
44e4e66e | 861 | |
0e5dd46b RW |
862 | if (!__pci_complete_power_transition(dev, state)) |
863 | error = 0; | |
44e4e66e RW |
864 | |
865 | return error; | |
866 | } | |
b7fe9434 | 867 | EXPORT_SYMBOL(pci_set_power_state); |
44e4e66e | 868 | |
1da177e4 LT |
869 | /** |
870 | * pci_choose_state - Choose the power state of a PCI device | |
871 | * @dev: PCI device to be suspended | |
872 | * @state: target sleep state for the whole system. This is the value | |
873 | * that is passed to suspend() function. | |
874 | * | |
875 | * Returns PCI power state suitable for given device and given system | |
876 | * message. | |
877 | */ | |
878 | ||
879 | pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state) | |
880 | { | |
ab826ca4 | 881 | pci_power_t ret; |
0f64474b | 882 | |
728cdb75 | 883 | if (!dev->pm_cap) |
1da177e4 LT |
884 | return PCI_D0; |
885 | ||
961d9120 RW |
886 | ret = platform_pci_choose_state(dev); |
887 | if (ret != PCI_POWER_ERROR) | |
888 | return ret; | |
ca078bae PM |
889 | |
890 | switch (state.event) { | |
891 | case PM_EVENT_ON: | |
892 | return PCI_D0; | |
893 | case PM_EVENT_FREEZE: | |
b887d2e6 DB |
894 | case PM_EVENT_PRETHAW: |
895 | /* REVISIT both freeze and pre-thaw "should" use D0 */ | |
ca078bae | 896 | case PM_EVENT_SUSPEND: |
3a2d5b70 | 897 | case PM_EVENT_HIBERNATE: |
ca078bae | 898 | return PCI_D3hot; |
1da177e4 | 899 | default: |
80ccba11 BH |
900 | dev_info(&dev->dev, "unrecognized suspend event %d\n", |
901 | state.event); | |
1da177e4 LT |
902 | BUG(); |
903 | } | |
904 | return PCI_D0; | |
905 | } | |
1da177e4 LT |
906 | EXPORT_SYMBOL(pci_choose_state); |
907 | ||
89858517 YZ |
908 | #define PCI_EXP_SAVE_REGS 7 |
909 | ||
fd0f7f73 AW |
910 | static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev, |
911 | u16 cap, bool extended) | |
34a4876e YL |
912 | { |
913 | struct pci_cap_saved_state *tmp; | |
34a4876e | 914 | |
b67bfe0d | 915 | hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) { |
fd0f7f73 | 916 | if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap) |
34a4876e YL |
917 | return tmp; |
918 | } | |
919 | return NULL; | |
920 | } | |
921 | ||
fd0f7f73 AW |
922 | struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap) |
923 | { | |
924 | return _pci_find_saved_cap(dev, cap, false); | |
925 | } | |
926 | ||
927 | struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap) | |
928 | { | |
929 | return _pci_find_saved_cap(dev, cap, true); | |
930 | } | |
931 | ||
b56a5a23 MT |
932 | static int pci_save_pcie_state(struct pci_dev *dev) |
933 | { | |
59875ae4 | 934 | int i = 0; |
b56a5a23 MT |
935 | struct pci_cap_saved_state *save_state; |
936 | u16 *cap; | |
937 | ||
59875ae4 | 938 | if (!pci_is_pcie(dev)) |
b56a5a23 MT |
939 | return 0; |
940 | ||
9f35575d | 941 | save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP); |
b56a5a23 | 942 | if (!save_state) { |
e496b617 | 943 | dev_err(&dev->dev, "buffer not found in %s\n", __func__); |
b56a5a23 MT |
944 | return -ENOMEM; |
945 | } | |
63f4898a | 946 | |
59875ae4 JL |
947 | cap = (u16 *)&save_state->cap.data[0]; |
948 | pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]); | |
949 | pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]); | |
950 | pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]); | |
951 | pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]); | |
952 | pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]); | |
953 | pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]); | |
954 | pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]); | |
9cb604ed | 955 | |
b56a5a23 MT |
956 | return 0; |
957 | } | |
958 | ||
959 | static void pci_restore_pcie_state(struct pci_dev *dev) | |
960 | { | |
59875ae4 | 961 | int i = 0; |
b56a5a23 MT |
962 | struct pci_cap_saved_state *save_state; |
963 | u16 *cap; | |
964 | ||
965 | save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP); | |
59875ae4 | 966 | if (!save_state) |
9cb604ed MS |
967 | return; |
968 | ||
59875ae4 JL |
969 | cap = (u16 *)&save_state->cap.data[0]; |
970 | pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]); | |
971 | pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]); | |
972 | pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]); | |
973 | pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]); | |
974 | pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]); | |
975 | pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]); | |
976 | pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]); | |
b56a5a23 MT |
977 | } |
978 | ||
cc692a5f SH |
979 | |
980 | static int pci_save_pcix_state(struct pci_dev *dev) | |
981 | { | |
63f4898a | 982 | int pos; |
cc692a5f | 983 | struct pci_cap_saved_state *save_state; |
cc692a5f SH |
984 | |
985 | pos = pci_find_capability(dev, PCI_CAP_ID_PCIX); | |
0a1a9b49 | 986 | if (!pos) |
cc692a5f SH |
987 | return 0; |
988 | ||
f34303de | 989 | save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX); |
cc692a5f | 990 | if (!save_state) { |
e496b617 | 991 | dev_err(&dev->dev, "buffer not found in %s\n", __func__); |
cc692a5f SH |
992 | return -ENOMEM; |
993 | } | |
cc692a5f | 994 | |
24a4742f AW |
995 | pci_read_config_word(dev, pos + PCI_X_CMD, |
996 | (u16 *)save_state->cap.data); | |
63f4898a | 997 | |
cc692a5f SH |
998 | return 0; |
999 | } | |
1000 | ||
1001 | static void pci_restore_pcix_state(struct pci_dev *dev) | |
1002 | { | |
1003 | int i = 0, pos; | |
1004 | struct pci_cap_saved_state *save_state; | |
1005 | u16 *cap; | |
1006 | ||
1007 | save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX); | |
1008 | pos = pci_find_capability(dev, PCI_CAP_ID_PCIX); | |
0a1a9b49 | 1009 | if (!save_state || !pos) |
cc692a5f | 1010 | return; |
24a4742f | 1011 | cap = (u16 *)&save_state->cap.data[0]; |
cc692a5f SH |
1012 | |
1013 | pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]); | |
cc692a5f SH |
1014 | } |
1015 | ||
1016 | ||
1da177e4 LT |
1017 | /** |
1018 | * pci_save_state - save the PCI configuration space of a device before suspending | |
1019 | * @dev: - PCI device that we're dealing with | |
1da177e4 | 1020 | */ |
3c78bc61 | 1021 | int pci_save_state(struct pci_dev *dev) |
1da177e4 LT |
1022 | { |
1023 | int i; | |
1024 | /* XXX: 100% dword access ok here? */ | |
1025 | for (i = 0; i < 16; i++) | |
9e0b5b2c | 1026 | pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]); |
aa8c6c93 | 1027 | dev->state_saved = true; |
79e50e72 QL |
1028 | |
1029 | i = pci_save_pcie_state(dev); | |
1030 | if (i != 0) | |
b56a5a23 | 1031 | return i; |
79e50e72 QL |
1032 | |
1033 | i = pci_save_pcix_state(dev); | |
1034 | if (i != 0) | |
cc692a5f | 1035 | return i; |
79e50e72 | 1036 | |
754834b9 | 1037 | return pci_save_vc_state(dev); |
1da177e4 | 1038 | } |
b7fe9434 | 1039 | EXPORT_SYMBOL(pci_save_state); |
1da177e4 | 1040 | |
ebfc5b80 RW |
1041 | static void pci_restore_config_dword(struct pci_dev *pdev, int offset, |
1042 | u32 saved_val, int retry) | |
1043 | { | |
1044 | u32 val; | |
1045 | ||
1046 | pci_read_config_dword(pdev, offset, &val); | |
1047 | if (val == saved_val) | |
1048 | return; | |
1049 | ||
1050 | for (;;) { | |
227f0647 RD |
1051 | dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n", |
1052 | offset, val, saved_val); | |
ebfc5b80 RW |
1053 | pci_write_config_dword(pdev, offset, saved_val); |
1054 | if (retry-- <= 0) | |
1055 | return; | |
1056 | ||
1057 | pci_read_config_dword(pdev, offset, &val); | |
1058 | if (val == saved_val) | |
1059 | return; | |
1060 | ||
1061 | mdelay(1); | |
1062 | } | |
1063 | } | |
1064 | ||
a6cb9ee7 RW |
1065 | static void pci_restore_config_space_range(struct pci_dev *pdev, |
1066 | int start, int end, int retry) | |
ebfc5b80 RW |
1067 | { |
1068 | int index; | |
1069 | ||
1070 | for (index = end; index >= start; index--) | |
1071 | pci_restore_config_dword(pdev, 4 * index, | |
1072 | pdev->saved_config_space[index], | |
1073 | retry); | |
1074 | } | |
1075 | ||
a6cb9ee7 RW |
1076 | static void pci_restore_config_space(struct pci_dev *pdev) |
1077 | { | |
1078 | if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) { | |
1079 | pci_restore_config_space_range(pdev, 10, 15, 0); | |
1080 | /* Restore BARs before the command register. */ | |
1081 | pci_restore_config_space_range(pdev, 4, 9, 10); | |
1082 | pci_restore_config_space_range(pdev, 0, 3, 0); | |
1083 | } else { | |
1084 | pci_restore_config_space_range(pdev, 0, 15, 0); | |
1085 | } | |
1086 | } | |
1087 | ||
f7625980 | 1088 | /** |
1da177e4 LT |
1089 | * pci_restore_state - Restore the saved state of a PCI device |
1090 | * @dev: - PCI device that we're dealing with | |
1da177e4 | 1091 | */ |
1d3c16a8 | 1092 | void pci_restore_state(struct pci_dev *dev) |
1da177e4 | 1093 | { |
c82f63e4 | 1094 | if (!dev->state_saved) |
1d3c16a8 | 1095 | return; |
4b77b0a2 | 1096 | |
b56a5a23 MT |
1097 | /* PCI Express register must be restored first */ |
1098 | pci_restore_pcie_state(dev); | |
1900ca13 | 1099 | pci_restore_ats_state(dev); |
425c1b22 | 1100 | pci_restore_vc_state(dev); |
b56a5a23 | 1101 | |
a6cb9ee7 | 1102 | pci_restore_config_space(dev); |
ebfc5b80 | 1103 | |
cc692a5f | 1104 | pci_restore_pcix_state(dev); |
41017f0c | 1105 | pci_restore_msi_state(dev); |
ccbc175a AD |
1106 | |
1107 | /* Restore ACS and IOV configuration state */ | |
1108 | pci_enable_acs(dev); | |
8c5cdb6a | 1109 | pci_restore_iov_state(dev); |
8fed4b65 | 1110 | |
4b77b0a2 | 1111 | dev->state_saved = false; |
1da177e4 | 1112 | } |
b7fe9434 | 1113 | EXPORT_SYMBOL(pci_restore_state); |
1da177e4 | 1114 | |
ffbdd3f7 AW |
1115 | struct pci_saved_state { |
1116 | u32 config_space[16]; | |
1117 | struct pci_cap_saved_data cap[0]; | |
1118 | }; | |
1119 | ||
1120 | /** | |
1121 | * pci_store_saved_state - Allocate and return an opaque struct containing | |
1122 | * the device saved state. | |
1123 | * @dev: PCI device that we're dealing with | |
1124 | * | |
f7625980 | 1125 | * Return NULL if no state or error. |
ffbdd3f7 AW |
1126 | */ |
1127 | struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev) | |
1128 | { | |
1129 | struct pci_saved_state *state; | |
1130 | struct pci_cap_saved_state *tmp; | |
1131 | struct pci_cap_saved_data *cap; | |
ffbdd3f7 AW |
1132 | size_t size; |
1133 | ||
1134 | if (!dev->state_saved) | |
1135 | return NULL; | |
1136 | ||
1137 | size = sizeof(*state) + sizeof(struct pci_cap_saved_data); | |
1138 | ||
b67bfe0d | 1139 | hlist_for_each_entry(tmp, &dev->saved_cap_space, next) |
ffbdd3f7 AW |
1140 | size += sizeof(struct pci_cap_saved_data) + tmp->cap.size; |
1141 | ||
1142 | state = kzalloc(size, GFP_KERNEL); | |
1143 | if (!state) | |
1144 | return NULL; | |
1145 | ||
1146 | memcpy(state->config_space, dev->saved_config_space, | |
1147 | sizeof(state->config_space)); | |
1148 | ||
1149 | cap = state->cap; | |
b67bfe0d | 1150 | hlist_for_each_entry(tmp, &dev->saved_cap_space, next) { |
ffbdd3f7 AW |
1151 | size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size; |
1152 | memcpy(cap, &tmp->cap, len); | |
1153 | cap = (struct pci_cap_saved_data *)((u8 *)cap + len); | |
1154 | } | |
1155 | /* Empty cap_save terminates list */ | |
1156 | ||
1157 | return state; | |
1158 | } | |
1159 | EXPORT_SYMBOL_GPL(pci_store_saved_state); | |
1160 | ||
1161 | /** | |
1162 | * pci_load_saved_state - Reload the provided save state into struct pci_dev. | |
1163 | * @dev: PCI device that we're dealing with | |
1164 | * @state: Saved state returned from pci_store_saved_state() | |
1165 | */ | |
98d9b271 KRW |
1166 | int pci_load_saved_state(struct pci_dev *dev, |
1167 | struct pci_saved_state *state) | |
ffbdd3f7 AW |
1168 | { |
1169 | struct pci_cap_saved_data *cap; | |
1170 | ||
1171 | dev->state_saved = false; | |
1172 | ||
1173 | if (!state) | |
1174 | return 0; | |
1175 | ||
1176 | memcpy(dev->saved_config_space, state->config_space, | |
1177 | sizeof(state->config_space)); | |
1178 | ||
1179 | cap = state->cap; | |
1180 | while (cap->size) { | |
1181 | struct pci_cap_saved_state *tmp; | |
1182 | ||
fd0f7f73 | 1183 | tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended); |
ffbdd3f7 AW |
1184 | if (!tmp || tmp->cap.size != cap->size) |
1185 | return -EINVAL; | |
1186 | ||
1187 | memcpy(tmp->cap.data, cap->data, tmp->cap.size); | |
1188 | cap = (struct pci_cap_saved_data *)((u8 *)cap + | |
1189 | sizeof(struct pci_cap_saved_data) + cap->size); | |
1190 | } | |
1191 | ||
1192 | dev->state_saved = true; | |
1193 | return 0; | |
1194 | } | |
98d9b271 | 1195 | EXPORT_SYMBOL_GPL(pci_load_saved_state); |
ffbdd3f7 AW |
1196 | |
1197 | /** | |
1198 | * pci_load_and_free_saved_state - Reload the save state pointed to by state, | |
1199 | * and free the memory allocated for it. | |
1200 | * @dev: PCI device that we're dealing with | |
1201 | * @state: Pointer to saved state returned from pci_store_saved_state() | |
1202 | */ | |
1203 | int pci_load_and_free_saved_state(struct pci_dev *dev, | |
1204 | struct pci_saved_state **state) | |
1205 | { | |
1206 | int ret = pci_load_saved_state(dev, *state); | |
1207 | kfree(*state); | |
1208 | *state = NULL; | |
1209 | return ret; | |
1210 | } | |
1211 | EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state); | |
1212 | ||
8a9d5609 BH |
1213 | int __weak pcibios_enable_device(struct pci_dev *dev, int bars) |
1214 | { | |
1215 | return pci_enable_resources(dev, bars); | |
1216 | } | |
1217 | ||
38cc1302 HS |
1218 | static int do_pci_enable_device(struct pci_dev *dev, int bars) |
1219 | { | |
1220 | int err; | |
1f6ae47e | 1221 | struct pci_dev *bridge; |
1e2571a7 BH |
1222 | u16 cmd; |
1223 | u8 pin; | |
38cc1302 HS |
1224 | |
1225 | err = pci_set_power_state(dev, PCI_D0); | |
1226 | if (err < 0 && err != -EIO) | |
1227 | return err; | |
1f6ae47e VS |
1228 | |
1229 | bridge = pci_upstream_bridge(dev); | |
1230 | if (bridge) | |
1231 | pcie_aspm_powersave_config_link(bridge); | |
1232 | ||
38cc1302 HS |
1233 | err = pcibios_enable_device(dev, bars); |
1234 | if (err < 0) | |
1235 | return err; | |
1236 | pci_fixup_device(pci_fixup_enable, dev); | |
1237 | ||
866d5417 BH |
1238 | if (dev->msi_enabled || dev->msix_enabled) |
1239 | return 0; | |
1240 | ||
1e2571a7 BH |
1241 | pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin); |
1242 | if (pin) { | |
1243 | pci_read_config_word(dev, PCI_COMMAND, &cmd); | |
1244 | if (cmd & PCI_COMMAND_INTX_DISABLE) | |
1245 | pci_write_config_word(dev, PCI_COMMAND, | |
1246 | cmd & ~PCI_COMMAND_INTX_DISABLE); | |
1247 | } | |
1248 | ||
38cc1302 HS |
1249 | return 0; |
1250 | } | |
1251 | ||
1252 | /** | |
0b62e13b | 1253 | * pci_reenable_device - Resume abandoned device |
38cc1302 HS |
1254 | * @dev: PCI device to be resumed |
1255 | * | |
1256 | * Note this function is a backend of pci_default_resume and is not supposed | |
1257 | * to be called by normal code, write proper resume handler and use it instead. | |
1258 | */ | |
0b62e13b | 1259 | int pci_reenable_device(struct pci_dev *dev) |
38cc1302 | 1260 | { |
296ccb08 | 1261 | if (pci_is_enabled(dev)) |
38cc1302 HS |
1262 | return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1); |
1263 | return 0; | |
1264 | } | |
b7fe9434 | 1265 | EXPORT_SYMBOL(pci_reenable_device); |
38cc1302 | 1266 | |
928bea96 YL |
1267 | static void pci_enable_bridge(struct pci_dev *dev) |
1268 | { | |
79272138 | 1269 | struct pci_dev *bridge; |
928bea96 YL |
1270 | int retval; |
1271 | ||
79272138 BH |
1272 | bridge = pci_upstream_bridge(dev); |
1273 | if (bridge) | |
1274 | pci_enable_bridge(bridge); | |
928bea96 | 1275 | |
cf3e1feb | 1276 | if (pci_is_enabled(dev)) { |
fbeeb822 | 1277 | if (!dev->is_busmaster) |
cf3e1feb | 1278 | pci_set_master(dev); |
928bea96 | 1279 | return; |
cf3e1feb YL |
1280 | } |
1281 | ||
928bea96 YL |
1282 | retval = pci_enable_device(dev); |
1283 | if (retval) | |
1284 | dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n", | |
1285 | retval); | |
1286 | pci_set_master(dev); | |
1287 | } | |
1288 | ||
b4b4fbba | 1289 | static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags) |
1da177e4 | 1290 | { |
79272138 | 1291 | struct pci_dev *bridge; |
1da177e4 | 1292 | int err; |
b718989d | 1293 | int i, bars = 0; |
1da177e4 | 1294 | |
97c145f7 JB |
1295 | /* |
1296 | * Power state could be unknown at this point, either due to a fresh | |
1297 | * boot or a device removal call. So get the current power state | |
1298 | * so that things like MSI message writing will behave as expected | |
1299 | * (e.g. if the device really is in D0 at enable time). | |
1300 | */ | |
1301 | if (dev->pm_cap) { | |
1302 | u16 pmcsr; | |
1303 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); | |
1304 | dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK); | |
1305 | } | |
1306 | ||
cc7ba39b | 1307 | if (atomic_inc_return(&dev->enable_cnt) > 1) |
9fb625c3 HS |
1308 | return 0; /* already enabled */ |
1309 | ||
79272138 BH |
1310 | bridge = pci_upstream_bridge(dev); |
1311 | if (bridge) | |
1312 | pci_enable_bridge(bridge); | |
928bea96 | 1313 | |
497f16f2 YL |
1314 | /* only skip sriov related */ |
1315 | for (i = 0; i <= PCI_ROM_RESOURCE; i++) | |
1316 | if (dev->resource[i].flags & flags) | |
1317 | bars |= (1 << i); | |
1318 | for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++) | |
b718989d BH |
1319 | if (dev->resource[i].flags & flags) |
1320 | bars |= (1 << i); | |
1321 | ||
38cc1302 | 1322 | err = do_pci_enable_device(dev, bars); |
95a62965 | 1323 | if (err < 0) |
38cc1302 | 1324 | atomic_dec(&dev->enable_cnt); |
9fb625c3 | 1325 | return err; |
1da177e4 LT |
1326 | } |
1327 | ||
b718989d BH |
1328 | /** |
1329 | * pci_enable_device_io - Initialize a device for use with IO space | |
1330 | * @dev: PCI device to be initialized | |
1331 | * | |
1332 | * Initialize device before it's used by a driver. Ask low-level code | |
1333 | * to enable I/O resources. Wake up the device if it was suspended. | |
1334 | * Beware, this function can fail. | |
1335 | */ | |
1336 | int pci_enable_device_io(struct pci_dev *dev) | |
1337 | { | |
b4b4fbba | 1338 | return pci_enable_device_flags(dev, IORESOURCE_IO); |
b718989d | 1339 | } |
b7fe9434 | 1340 | EXPORT_SYMBOL(pci_enable_device_io); |
b718989d BH |
1341 | |
1342 | /** | |
1343 | * pci_enable_device_mem - Initialize a device for use with Memory space | |
1344 | * @dev: PCI device to be initialized | |
1345 | * | |
1346 | * Initialize device before it's used by a driver. Ask low-level code | |
1347 | * to enable Memory resources. Wake up the device if it was suspended. | |
1348 | * Beware, this function can fail. | |
1349 | */ | |
1350 | int pci_enable_device_mem(struct pci_dev *dev) | |
1351 | { | |
b4b4fbba | 1352 | return pci_enable_device_flags(dev, IORESOURCE_MEM); |
b718989d | 1353 | } |
b7fe9434 | 1354 | EXPORT_SYMBOL(pci_enable_device_mem); |
b718989d | 1355 | |
bae94d02 IPG |
1356 | /** |
1357 | * pci_enable_device - Initialize device before it's used by a driver. | |
1358 | * @dev: PCI device to be initialized | |
1359 | * | |
1360 | * Initialize device before it's used by a driver. Ask low-level code | |
1361 | * to enable I/O and memory. Wake up the device if it was suspended. | |
1362 | * Beware, this function can fail. | |
1363 | * | |
1364 | * Note we don't actually enable the device many times if we call | |
1365 | * this function repeatedly (we just increment the count). | |
1366 | */ | |
1367 | int pci_enable_device(struct pci_dev *dev) | |
1368 | { | |
b4b4fbba | 1369 | return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO); |
bae94d02 | 1370 | } |
b7fe9434 | 1371 | EXPORT_SYMBOL(pci_enable_device); |
bae94d02 | 1372 | |
9ac7849e TH |
1373 | /* |
1374 | * Managed PCI resources. This manages device on/off, intx/msi/msix | |
1375 | * on/off and BAR regions. pci_dev itself records msi/msix status, so | |
1376 | * there's no need to track it separately. pci_devres is initialized | |
1377 | * when a device is enabled using managed PCI device enable interface. | |
1378 | */ | |
1379 | struct pci_devres { | |
7f375f32 TH |
1380 | unsigned int enabled:1; |
1381 | unsigned int pinned:1; | |
9ac7849e TH |
1382 | unsigned int orig_intx:1; |
1383 | unsigned int restore_intx:1; | |
1384 | u32 region_mask; | |
1385 | }; | |
1386 | ||
1387 | static void pcim_release(struct device *gendev, void *res) | |
1388 | { | |
1389 | struct pci_dev *dev = container_of(gendev, struct pci_dev, dev); | |
1390 | struct pci_devres *this = res; | |
1391 | int i; | |
1392 | ||
1393 | if (dev->msi_enabled) | |
1394 | pci_disable_msi(dev); | |
1395 | if (dev->msix_enabled) | |
1396 | pci_disable_msix(dev); | |
1397 | ||
1398 | for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) | |
1399 | if (this->region_mask & (1 << i)) | |
1400 | pci_release_region(dev, i); | |
1401 | ||
1402 | if (this->restore_intx) | |
1403 | pci_intx(dev, this->orig_intx); | |
1404 | ||
7f375f32 | 1405 | if (this->enabled && !this->pinned) |
9ac7849e TH |
1406 | pci_disable_device(dev); |
1407 | } | |
1408 | ||
07656d83 | 1409 | static struct pci_devres *get_pci_dr(struct pci_dev *pdev) |
9ac7849e TH |
1410 | { |
1411 | struct pci_devres *dr, *new_dr; | |
1412 | ||
1413 | dr = devres_find(&pdev->dev, pcim_release, NULL, NULL); | |
1414 | if (dr) | |
1415 | return dr; | |
1416 | ||
1417 | new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL); | |
1418 | if (!new_dr) | |
1419 | return NULL; | |
1420 | return devres_get(&pdev->dev, new_dr, NULL, NULL); | |
1421 | } | |
1422 | ||
07656d83 | 1423 | static struct pci_devres *find_pci_dr(struct pci_dev *pdev) |
9ac7849e TH |
1424 | { |
1425 | if (pci_is_managed(pdev)) | |
1426 | return devres_find(&pdev->dev, pcim_release, NULL, NULL); | |
1427 | return NULL; | |
1428 | } | |
1429 | ||
1430 | /** | |
1431 | * pcim_enable_device - Managed pci_enable_device() | |
1432 | * @pdev: PCI device to be initialized | |
1433 | * | |
1434 | * Managed pci_enable_device(). | |
1435 | */ | |
1436 | int pcim_enable_device(struct pci_dev *pdev) | |
1437 | { | |
1438 | struct pci_devres *dr; | |
1439 | int rc; | |
1440 | ||
1441 | dr = get_pci_dr(pdev); | |
1442 | if (unlikely(!dr)) | |
1443 | return -ENOMEM; | |
b95d58ea TH |
1444 | if (dr->enabled) |
1445 | return 0; | |
9ac7849e TH |
1446 | |
1447 | rc = pci_enable_device(pdev); | |
1448 | if (!rc) { | |
1449 | pdev->is_managed = 1; | |
7f375f32 | 1450 | dr->enabled = 1; |
9ac7849e TH |
1451 | } |
1452 | return rc; | |
1453 | } | |
b7fe9434 | 1454 | EXPORT_SYMBOL(pcim_enable_device); |
9ac7849e TH |
1455 | |
1456 | /** | |
1457 | * pcim_pin_device - Pin managed PCI device | |
1458 | * @pdev: PCI device to pin | |
1459 | * | |
1460 | * Pin managed PCI device @pdev. Pinned device won't be disabled on | |
1461 | * driver detach. @pdev must have been enabled with | |
1462 | * pcim_enable_device(). | |
1463 | */ | |
1464 | void pcim_pin_device(struct pci_dev *pdev) | |
1465 | { | |
1466 | struct pci_devres *dr; | |
1467 | ||
1468 | dr = find_pci_dr(pdev); | |
7f375f32 | 1469 | WARN_ON(!dr || !dr->enabled); |
9ac7849e | 1470 | if (dr) |
7f375f32 | 1471 | dr->pinned = 1; |
9ac7849e | 1472 | } |
b7fe9434 | 1473 | EXPORT_SYMBOL(pcim_pin_device); |
9ac7849e | 1474 | |
eca0d467 MG |
1475 | /* |
1476 | * pcibios_add_device - provide arch specific hooks when adding device dev | |
1477 | * @dev: the PCI device being added | |
1478 | * | |
1479 | * Permits the platform to provide architecture specific functionality when | |
1480 | * devices are added. This is the default implementation. Architecture | |
1481 | * implementations can override this. | |
1482 | */ | |
3c78bc61 | 1483 | int __weak pcibios_add_device(struct pci_dev *dev) |
eca0d467 MG |
1484 | { |
1485 | return 0; | |
1486 | } | |
1487 | ||
6ae32c53 SO |
1488 | /** |
1489 | * pcibios_release_device - provide arch specific hooks when releasing device dev | |
1490 | * @dev: the PCI device being released | |
1491 | * | |
1492 | * Permits the platform to provide architecture specific functionality when | |
1493 | * devices are released. This is the default implementation. Architecture | |
1494 | * implementations can override this. | |
1495 | */ | |
1496 | void __weak pcibios_release_device(struct pci_dev *dev) {} | |
1497 | ||
1da177e4 LT |
1498 | /** |
1499 | * pcibios_disable_device - disable arch specific PCI resources for device dev | |
1500 | * @dev: the PCI device to disable | |
1501 | * | |
1502 | * Disables architecture specific PCI resources for the device. This | |
1503 | * is the default implementation. Architecture implementations can | |
1504 | * override this. | |
1505 | */ | |
d6d88c83 | 1506 | void __weak pcibios_disable_device (struct pci_dev *dev) {} |
1da177e4 | 1507 | |
a43ae58c HG |
1508 | /** |
1509 | * pcibios_penalize_isa_irq - penalize an ISA IRQ | |
1510 | * @irq: ISA IRQ to penalize | |
1511 | * @active: IRQ active or not | |
1512 | * | |
1513 | * Permits the platform to provide architecture-specific functionality when | |
1514 | * penalizing ISA IRQs. This is the default implementation. Architecture | |
1515 | * implementations can override this. | |
1516 | */ | |
1517 | void __weak pcibios_penalize_isa_irq(int irq, int active) {} | |
1518 | ||
fa58d305 RW |
1519 | static void do_pci_disable_device(struct pci_dev *dev) |
1520 | { | |
1521 | u16 pci_command; | |
1522 | ||
1523 | pci_read_config_word(dev, PCI_COMMAND, &pci_command); | |
1524 | if (pci_command & PCI_COMMAND_MASTER) { | |
1525 | pci_command &= ~PCI_COMMAND_MASTER; | |
1526 | pci_write_config_word(dev, PCI_COMMAND, pci_command); | |
1527 | } | |
1528 | ||
1529 | pcibios_disable_device(dev); | |
1530 | } | |
1531 | ||
1532 | /** | |
1533 | * pci_disable_enabled_device - Disable device without updating enable_cnt | |
1534 | * @dev: PCI device to disable | |
1535 | * | |
1536 | * NOTE: This function is a backend of PCI power management routines and is | |
1537 | * not supposed to be called drivers. | |
1538 | */ | |
1539 | void pci_disable_enabled_device(struct pci_dev *dev) | |
1540 | { | |
296ccb08 | 1541 | if (pci_is_enabled(dev)) |
fa58d305 RW |
1542 | do_pci_disable_device(dev); |
1543 | } | |
1544 | ||
1da177e4 LT |
1545 | /** |
1546 | * pci_disable_device - Disable PCI device after use | |
1547 | * @dev: PCI device to be disabled | |
1548 | * | |
1549 | * Signal to the system that the PCI device is not in use by the system | |
1550 | * anymore. This only involves disabling PCI bus-mastering, if active. | |
bae94d02 IPG |
1551 | * |
1552 | * Note we don't actually disable the device until all callers of | |
ee6583f6 | 1553 | * pci_enable_device() have called pci_disable_device(). |
1da177e4 | 1554 | */ |
3c78bc61 | 1555 | void pci_disable_device(struct pci_dev *dev) |
1da177e4 | 1556 | { |
9ac7849e | 1557 | struct pci_devres *dr; |
99dc804d | 1558 | |
9ac7849e TH |
1559 | dr = find_pci_dr(dev); |
1560 | if (dr) | |
7f375f32 | 1561 | dr->enabled = 0; |
9ac7849e | 1562 | |
fd6dceab KK |
1563 | dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0, |
1564 | "disabling already-disabled device"); | |
1565 | ||
cc7ba39b | 1566 | if (atomic_dec_return(&dev->enable_cnt) != 0) |
bae94d02 IPG |
1567 | return; |
1568 | ||
fa58d305 | 1569 | do_pci_disable_device(dev); |
1da177e4 | 1570 | |
fa58d305 | 1571 | dev->is_busmaster = 0; |
1da177e4 | 1572 | } |
b7fe9434 | 1573 | EXPORT_SYMBOL(pci_disable_device); |
1da177e4 | 1574 | |
f7bdd12d BK |
1575 | /** |
1576 | * pcibios_set_pcie_reset_state - set reset state for device dev | |
45e829ea | 1577 | * @dev: the PCIe device reset |
f7bdd12d BK |
1578 | * @state: Reset state to enter into |
1579 | * | |
1580 | * | |
45e829ea | 1581 | * Sets the PCIe reset state for the device. This is the default |
f7bdd12d BK |
1582 | * implementation. Architecture implementations can override this. |
1583 | */ | |
d6d88c83 BH |
1584 | int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev, |
1585 | enum pcie_reset_state state) | |
f7bdd12d BK |
1586 | { |
1587 | return -EINVAL; | |
1588 | } | |
1589 | ||
1590 | /** | |
1591 | * pci_set_pcie_reset_state - set reset state for device dev | |
45e829ea | 1592 | * @dev: the PCIe device reset |
f7bdd12d BK |
1593 | * @state: Reset state to enter into |
1594 | * | |
1595 | * | |
1596 | * Sets the PCI reset state for the device. | |
1597 | */ | |
1598 | int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state) | |
1599 | { | |
1600 | return pcibios_set_pcie_reset_state(dev, state); | |
1601 | } | |
b7fe9434 | 1602 | EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state); |
f7bdd12d | 1603 | |
58ff4633 RW |
1604 | /** |
1605 | * pci_check_pme_status - Check if given device has generated PME. | |
1606 | * @dev: Device to check. | |
1607 | * | |
1608 | * Check the PME status of the device and if set, clear it and clear PME enable | |
1609 | * (if set). Return 'true' if PME status and PME enable were both set or | |
1610 | * 'false' otherwise. | |
1611 | */ | |
1612 | bool pci_check_pme_status(struct pci_dev *dev) | |
1613 | { | |
1614 | int pmcsr_pos; | |
1615 | u16 pmcsr; | |
1616 | bool ret = false; | |
1617 | ||
1618 | if (!dev->pm_cap) | |
1619 | return false; | |
1620 | ||
1621 | pmcsr_pos = dev->pm_cap + PCI_PM_CTRL; | |
1622 | pci_read_config_word(dev, pmcsr_pos, &pmcsr); | |
1623 | if (!(pmcsr & PCI_PM_CTRL_PME_STATUS)) | |
1624 | return false; | |
1625 | ||
1626 | /* Clear PME status. */ | |
1627 | pmcsr |= PCI_PM_CTRL_PME_STATUS; | |
1628 | if (pmcsr & PCI_PM_CTRL_PME_ENABLE) { | |
1629 | /* Disable PME to avoid interrupt flood. */ | |
1630 | pmcsr &= ~PCI_PM_CTRL_PME_ENABLE; | |
1631 | ret = true; | |
1632 | } | |
1633 | ||
1634 | pci_write_config_word(dev, pmcsr_pos, pmcsr); | |
1635 | ||
1636 | return ret; | |
1637 | } | |
1638 | ||
b67ea761 RW |
1639 | /** |
1640 | * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set. | |
1641 | * @dev: Device to handle. | |
379021d5 | 1642 | * @pme_poll_reset: Whether or not to reset the device's pme_poll flag. |
b67ea761 RW |
1643 | * |
1644 | * Check if @dev has generated PME and queue a resume request for it in that | |
1645 | * case. | |
1646 | */ | |
379021d5 | 1647 | static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset) |
b67ea761 | 1648 | { |
379021d5 RW |
1649 | if (pme_poll_reset && dev->pme_poll) |
1650 | dev->pme_poll = false; | |
1651 | ||
c125e96f | 1652 | if (pci_check_pme_status(dev)) { |
c125e96f | 1653 | pci_wakeup_event(dev); |
0f953bf6 | 1654 | pm_request_resume(&dev->dev); |
c125e96f | 1655 | } |
b67ea761 RW |
1656 | return 0; |
1657 | } | |
1658 | ||
1659 | /** | |
1660 | * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary. | |
1661 | * @bus: Top bus of the subtree to walk. | |
1662 | */ | |
1663 | void pci_pme_wakeup_bus(struct pci_bus *bus) | |
1664 | { | |
1665 | if (bus) | |
379021d5 | 1666 | pci_walk_bus(bus, pci_pme_wakeup, (void *)true); |
b67ea761 RW |
1667 | } |
1668 | ||
448bd857 | 1669 | |
eb9d0fe4 RW |
1670 | /** |
1671 | * pci_pme_capable - check the capability of PCI device to generate PME# | |
1672 | * @dev: PCI device to handle. | |
eb9d0fe4 RW |
1673 | * @state: PCI state from which device will issue PME#. |
1674 | */ | |
e5899e1b | 1675 | bool pci_pme_capable(struct pci_dev *dev, pci_power_t state) |
eb9d0fe4 | 1676 | { |
337001b6 | 1677 | if (!dev->pm_cap) |
eb9d0fe4 RW |
1678 | return false; |
1679 | ||
337001b6 | 1680 | return !!(dev->pme_support & (1 << state)); |
eb9d0fe4 | 1681 | } |
b7fe9434 | 1682 | EXPORT_SYMBOL(pci_pme_capable); |
eb9d0fe4 | 1683 | |
df17e62e MG |
1684 | static void pci_pme_list_scan(struct work_struct *work) |
1685 | { | |
379021d5 | 1686 | struct pci_pme_device *pme_dev, *n; |
df17e62e MG |
1687 | |
1688 | mutex_lock(&pci_pme_list_mutex); | |
ce300008 BH |
1689 | list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) { |
1690 | if (pme_dev->dev->pme_poll) { | |
1691 | struct pci_dev *bridge; | |
1692 | ||
1693 | bridge = pme_dev->dev->bus->self; | |
1694 | /* | |
1695 | * If bridge is in low power state, the | |
1696 | * configuration space of subordinate devices | |
1697 | * may be not accessible | |
1698 | */ | |
1699 | if (bridge && bridge->current_state != PCI_D0) | |
1700 | continue; | |
1701 | pci_pme_wakeup(pme_dev->dev, NULL); | |
1702 | } else { | |
1703 | list_del(&pme_dev->list); | |
1704 | kfree(pme_dev); | |
379021d5 | 1705 | } |
df17e62e | 1706 | } |
ce300008 BH |
1707 | if (!list_empty(&pci_pme_list)) |
1708 | schedule_delayed_work(&pci_pme_work, | |
1709 | msecs_to_jiffies(PME_TIMEOUT)); | |
df17e62e MG |
1710 | mutex_unlock(&pci_pme_list_mutex); |
1711 | } | |
1712 | ||
eb9d0fe4 RW |
1713 | /** |
1714 | * pci_pme_active - enable or disable PCI device's PME# function | |
1715 | * @dev: PCI device to handle. | |
eb9d0fe4 RW |
1716 | * @enable: 'true' to enable PME# generation; 'false' to disable it. |
1717 | * | |
1718 | * The caller must verify that the device is capable of generating PME# before | |
1719 | * calling this function with @enable equal to 'true'. | |
1720 | */ | |
5a6c9b60 | 1721 | void pci_pme_active(struct pci_dev *dev, bool enable) |
eb9d0fe4 RW |
1722 | { |
1723 | u16 pmcsr; | |
1724 | ||
ffaddbe8 | 1725 | if (!dev->pme_support) |
eb9d0fe4 RW |
1726 | return; |
1727 | ||
337001b6 | 1728 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); |
eb9d0fe4 RW |
1729 | /* Clear PME_Status by writing 1 to it and enable PME# */ |
1730 | pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE; | |
1731 | if (!enable) | |
1732 | pmcsr &= ~PCI_PM_CTRL_PME_ENABLE; | |
1733 | ||
337001b6 | 1734 | pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr); |
eb9d0fe4 | 1735 | |
6e965e0d HY |
1736 | /* |
1737 | * PCI (as opposed to PCIe) PME requires that the device have | |
1738 | * its PME# line hooked up correctly. Not all hardware vendors | |
1739 | * do this, so the PME never gets delivered and the device | |
1740 | * remains asleep. The easiest way around this is to | |
1741 | * periodically walk the list of suspended devices and check | |
1742 | * whether any have their PME flag set. The assumption is that | |
1743 | * we'll wake up often enough anyway that this won't be a huge | |
1744 | * hit, and the power savings from the devices will still be a | |
1745 | * win. | |
1746 | * | |
1747 | * Although PCIe uses in-band PME message instead of PME# line | |
1748 | * to report PME, PME does not work for some PCIe devices in | |
1749 | * reality. For example, there are devices that set their PME | |
1750 | * status bits, but don't really bother to send a PME message; | |
1751 | * there are PCI Express Root Ports that don't bother to | |
1752 | * trigger interrupts when they receive PME messages from the | |
1753 | * devices below. So PME poll is used for PCIe devices too. | |
1754 | */ | |
df17e62e | 1755 | |
379021d5 | 1756 | if (dev->pme_poll) { |
df17e62e MG |
1757 | struct pci_pme_device *pme_dev; |
1758 | if (enable) { | |
1759 | pme_dev = kmalloc(sizeof(struct pci_pme_device), | |
1760 | GFP_KERNEL); | |
0394cb19 BH |
1761 | if (!pme_dev) { |
1762 | dev_warn(&dev->dev, "can't enable PME#\n"); | |
1763 | return; | |
1764 | } | |
df17e62e MG |
1765 | pme_dev->dev = dev; |
1766 | mutex_lock(&pci_pme_list_mutex); | |
1767 | list_add(&pme_dev->list, &pci_pme_list); | |
1768 | if (list_is_singular(&pci_pme_list)) | |
1769 | schedule_delayed_work(&pci_pme_work, | |
1770 | msecs_to_jiffies(PME_TIMEOUT)); | |
1771 | mutex_unlock(&pci_pme_list_mutex); | |
1772 | } else { | |
1773 | mutex_lock(&pci_pme_list_mutex); | |
1774 | list_for_each_entry(pme_dev, &pci_pme_list, list) { | |
1775 | if (pme_dev->dev == dev) { | |
1776 | list_del(&pme_dev->list); | |
1777 | kfree(pme_dev); | |
1778 | break; | |
1779 | } | |
1780 | } | |
1781 | mutex_unlock(&pci_pme_list_mutex); | |
1782 | } | |
1783 | } | |
1784 | ||
85b8582d | 1785 | dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled"); |
eb9d0fe4 | 1786 | } |
b7fe9434 | 1787 | EXPORT_SYMBOL(pci_pme_active); |
eb9d0fe4 | 1788 | |
1da177e4 | 1789 | /** |
6cbf8214 | 1790 | * __pci_enable_wake - enable PCI device as wakeup event source |
075c1771 DB |
1791 | * @dev: PCI device affected |
1792 | * @state: PCI state from which device will issue wakeup events | |
6cbf8214 | 1793 | * @runtime: True if the events are to be generated at run time |
075c1771 DB |
1794 | * @enable: True to enable event generation; false to disable |
1795 | * | |
1796 | * This enables the device as a wakeup event source, or disables it. | |
1797 | * When such events involves platform-specific hooks, those hooks are | |
1798 | * called automatically by this routine. | |
1799 | * | |
1800 | * Devices with legacy power management (no standard PCI PM capabilities) | |
eb9d0fe4 | 1801 | * always require such platform hooks. |
075c1771 | 1802 | * |
eb9d0fe4 RW |
1803 | * RETURN VALUE: |
1804 | * 0 is returned on success | |
1805 | * -EINVAL is returned if device is not supposed to wake up the system | |
1806 | * Error code depending on the platform is returned if both the platform and | |
1807 | * the native mechanism fail to enable the generation of wake-up events | |
1da177e4 | 1808 | */ |
6cbf8214 RW |
1809 | int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, |
1810 | bool runtime, bool enable) | |
1da177e4 | 1811 | { |
5bcc2fb4 | 1812 | int ret = 0; |
075c1771 | 1813 | |
6cbf8214 | 1814 | if (enable && !runtime && !device_may_wakeup(&dev->dev)) |
eb9d0fe4 | 1815 | return -EINVAL; |
1da177e4 | 1816 | |
e80bb09d RW |
1817 | /* Don't do the same thing twice in a row for one device. */ |
1818 | if (!!enable == !!dev->wakeup_prepared) | |
1819 | return 0; | |
1820 | ||
eb9d0fe4 RW |
1821 | /* |
1822 | * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don | |
1823 | * Anderson we should be doing PME# wake enable followed by ACPI wake | |
1824 | * enable. To disable wake-up we call the platform first, for symmetry. | |
075c1771 | 1825 | */ |
1da177e4 | 1826 | |
5bcc2fb4 RW |
1827 | if (enable) { |
1828 | int error; | |
1da177e4 | 1829 | |
5bcc2fb4 RW |
1830 | if (pci_pme_capable(dev, state)) |
1831 | pci_pme_active(dev, true); | |
1832 | else | |
1833 | ret = 1; | |
6cbf8214 RW |
1834 | error = runtime ? platform_pci_run_wake(dev, true) : |
1835 | platform_pci_sleep_wake(dev, true); | |
5bcc2fb4 RW |
1836 | if (ret) |
1837 | ret = error; | |
e80bb09d RW |
1838 | if (!ret) |
1839 | dev->wakeup_prepared = true; | |
5bcc2fb4 | 1840 | } else { |
6cbf8214 RW |
1841 | if (runtime) |
1842 | platform_pci_run_wake(dev, false); | |
1843 | else | |
1844 | platform_pci_sleep_wake(dev, false); | |
5bcc2fb4 | 1845 | pci_pme_active(dev, false); |
e80bb09d | 1846 | dev->wakeup_prepared = false; |
5bcc2fb4 | 1847 | } |
1da177e4 | 1848 | |
5bcc2fb4 | 1849 | return ret; |
eb9d0fe4 | 1850 | } |
6cbf8214 | 1851 | EXPORT_SYMBOL(__pci_enable_wake); |
1da177e4 | 1852 | |
0235c4fc RW |
1853 | /** |
1854 | * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold | |
1855 | * @dev: PCI device to prepare | |
1856 | * @enable: True to enable wake-up event generation; false to disable | |
1857 | * | |
1858 | * Many drivers want the device to wake up the system from D3_hot or D3_cold | |
1859 | * and this function allows them to set that up cleanly - pci_enable_wake() | |
1860 | * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI | |
1861 | * ordering constraints. | |
1862 | * | |
1863 | * This function only returns error code if the device is not capable of | |
1864 | * generating PME# from both D3_hot and D3_cold, and the platform is unable to | |
1865 | * enable wake-up power for it. | |
1866 | */ | |
1867 | int pci_wake_from_d3(struct pci_dev *dev, bool enable) | |
1868 | { | |
1869 | return pci_pme_capable(dev, PCI_D3cold) ? | |
1870 | pci_enable_wake(dev, PCI_D3cold, enable) : | |
1871 | pci_enable_wake(dev, PCI_D3hot, enable); | |
1872 | } | |
b7fe9434 | 1873 | EXPORT_SYMBOL(pci_wake_from_d3); |
0235c4fc | 1874 | |
404cc2d8 | 1875 | /** |
37139074 JB |
1876 | * pci_target_state - find an appropriate low power state for a given PCI dev |
1877 | * @dev: PCI device | |
1878 | * | |
1879 | * Use underlying platform code to find a supported low power state for @dev. | |
1880 | * If the platform can't manage @dev, return the deepest state from which it | |
1881 | * can generate wake events, based on any available PME info. | |
404cc2d8 | 1882 | */ |
0b950f0f | 1883 | static pci_power_t pci_target_state(struct pci_dev *dev) |
404cc2d8 RW |
1884 | { |
1885 | pci_power_t target_state = PCI_D3hot; | |
404cc2d8 RW |
1886 | |
1887 | if (platform_pci_power_manageable(dev)) { | |
1888 | /* | |
1889 | * Call the platform to choose the target state of the device | |
1890 | * and enable wake-up from this state if supported. | |
1891 | */ | |
1892 | pci_power_t state = platform_pci_choose_state(dev); | |
1893 | ||
1894 | switch (state) { | |
1895 | case PCI_POWER_ERROR: | |
1896 | case PCI_UNKNOWN: | |
1897 | break; | |
1898 | case PCI_D1: | |
1899 | case PCI_D2: | |
1900 | if (pci_no_d1d2(dev)) | |
1901 | break; | |
1902 | default: | |
1903 | target_state = state; | |
404cc2d8 | 1904 | } |
d2abdf62 RW |
1905 | } else if (!dev->pm_cap) { |
1906 | target_state = PCI_D0; | |
404cc2d8 RW |
1907 | } else if (device_may_wakeup(&dev->dev)) { |
1908 | /* | |
1909 | * Find the deepest state from which the device can generate | |
1910 | * wake-up events, make it the target state and enable device | |
1911 | * to generate PME#. | |
1912 | */ | |
337001b6 RW |
1913 | if (dev->pme_support) { |
1914 | while (target_state | |
1915 | && !(dev->pme_support & (1 << target_state))) | |
1916 | target_state--; | |
404cc2d8 RW |
1917 | } |
1918 | } | |
1919 | ||
e5899e1b RW |
1920 | return target_state; |
1921 | } | |
1922 | ||
1923 | /** | |
1924 | * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state | |
1925 | * @dev: Device to handle. | |
1926 | * | |
1927 | * Choose the power state appropriate for the device depending on whether | |
1928 | * it can wake up the system and/or is power manageable by the platform | |
1929 | * (PCI_D3hot is the default) and put the device into that state. | |
1930 | */ | |
1931 | int pci_prepare_to_sleep(struct pci_dev *dev) | |
1932 | { | |
1933 | pci_power_t target_state = pci_target_state(dev); | |
1934 | int error; | |
1935 | ||
1936 | if (target_state == PCI_POWER_ERROR) | |
1937 | return -EIO; | |
1938 | ||
8efb8c76 | 1939 | pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev)); |
c157dfa3 | 1940 | |
404cc2d8 RW |
1941 | error = pci_set_power_state(dev, target_state); |
1942 | ||
1943 | if (error) | |
1944 | pci_enable_wake(dev, target_state, false); | |
1945 | ||
1946 | return error; | |
1947 | } | |
b7fe9434 | 1948 | EXPORT_SYMBOL(pci_prepare_to_sleep); |
404cc2d8 RW |
1949 | |
1950 | /** | |
443bd1c4 | 1951 | * pci_back_from_sleep - turn PCI device on during system-wide transition into working state |
404cc2d8 RW |
1952 | * @dev: Device to handle. |
1953 | * | |
88393161 | 1954 | * Disable device's system wake-up capability and put it into D0. |
404cc2d8 RW |
1955 | */ |
1956 | int pci_back_from_sleep(struct pci_dev *dev) | |
1957 | { | |
1958 | pci_enable_wake(dev, PCI_D0, false); | |
1959 | return pci_set_power_state(dev, PCI_D0); | |
1960 | } | |
b7fe9434 | 1961 | EXPORT_SYMBOL(pci_back_from_sleep); |
404cc2d8 | 1962 | |
6cbf8214 RW |
1963 | /** |
1964 | * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend. | |
1965 | * @dev: PCI device being suspended. | |
1966 | * | |
1967 | * Prepare @dev to generate wake-up events at run time and put it into a low | |
1968 | * power state. | |
1969 | */ | |
1970 | int pci_finish_runtime_suspend(struct pci_dev *dev) | |
1971 | { | |
1972 | pci_power_t target_state = pci_target_state(dev); | |
1973 | int error; | |
1974 | ||
1975 | if (target_state == PCI_POWER_ERROR) | |
1976 | return -EIO; | |
1977 | ||
448bd857 HY |
1978 | dev->runtime_d3cold = target_state == PCI_D3cold; |
1979 | ||
6cbf8214 RW |
1980 | __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev)); |
1981 | ||
1982 | error = pci_set_power_state(dev, target_state); | |
1983 | ||
448bd857 | 1984 | if (error) { |
6cbf8214 | 1985 | __pci_enable_wake(dev, target_state, true, false); |
448bd857 HY |
1986 | dev->runtime_d3cold = false; |
1987 | } | |
6cbf8214 RW |
1988 | |
1989 | return error; | |
1990 | } | |
1991 | ||
b67ea761 RW |
1992 | /** |
1993 | * pci_dev_run_wake - Check if device can generate run-time wake-up events. | |
1994 | * @dev: Device to check. | |
1995 | * | |
f7625980 | 1996 | * Return true if the device itself is capable of generating wake-up events |
b67ea761 RW |
1997 | * (through the platform or using the native PCIe PME) or if the device supports |
1998 | * PME and one of its upstream bridges can generate wake-up events. | |
1999 | */ | |
2000 | bool pci_dev_run_wake(struct pci_dev *dev) | |
2001 | { | |
2002 | struct pci_bus *bus = dev->bus; | |
2003 | ||
2004 | if (device_run_wake(&dev->dev)) | |
2005 | return true; | |
2006 | ||
2007 | if (!dev->pme_support) | |
2008 | return false; | |
2009 | ||
2010 | while (bus->parent) { | |
2011 | struct pci_dev *bridge = bus->self; | |
2012 | ||
2013 | if (device_run_wake(&bridge->dev)) | |
2014 | return true; | |
2015 | ||
2016 | bus = bus->parent; | |
2017 | } | |
2018 | ||
2019 | /* We have reached the root bus. */ | |
2020 | if (bus->bridge) | |
2021 | return device_run_wake(bus->bridge); | |
2022 | ||
2023 | return false; | |
2024 | } | |
2025 | EXPORT_SYMBOL_GPL(pci_dev_run_wake); | |
2026 | ||
bac2a909 RW |
2027 | /** |
2028 | * pci_dev_keep_suspended - Check if the device can stay in the suspended state. | |
2029 | * @pci_dev: Device to check. | |
2030 | * | |
2031 | * Return 'true' if the device is runtime-suspended, it doesn't have to be | |
2032 | * reconfigured due to wakeup settings difference between system and runtime | |
2033 | * suspend and the current power state of it is suitable for the upcoming | |
2034 | * (system) transition. | |
2035 | */ | |
2036 | bool pci_dev_keep_suspended(struct pci_dev *pci_dev) | |
2037 | { | |
2038 | struct device *dev = &pci_dev->dev; | |
2039 | ||
2040 | if (!pm_runtime_suspended(dev) | |
2041 | || (device_can_wakeup(dev) && !device_may_wakeup(dev)) | |
2042 | || platform_pci_need_resume(pci_dev)) | |
2043 | return false; | |
2044 | ||
2045 | return pci_target_state(pci_dev) == pci_dev->current_state; | |
2046 | } | |
2047 | ||
b3c32c4f HY |
2048 | void pci_config_pm_runtime_get(struct pci_dev *pdev) |
2049 | { | |
2050 | struct device *dev = &pdev->dev; | |
2051 | struct device *parent = dev->parent; | |
2052 | ||
2053 | if (parent) | |
2054 | pm_runtime_get_sync(parent); | |
2055 | pm_runtime_get_noresume(dev); | |
2056 | /* | |
2057 | * pdev->current_state is set to PCI_D3cold during suspending, | |
2058 | * so wait until suspending completes | |
2059 | */ | |
2060 | pm_runtime_barrier(dev); | |
2061 | /* | |
2062 | * Only need to resume devices in D3cold, because config | |
2063 | * registers are still accessible for devices suspended but | |
2064 | * not in D3cold. | |
2065 | */ | |
2066 | if (pdev->current_state == PCI_D3cold) | |
2067 | pm_runtime_resume(dev); | |
2068 | } | |
2069 | ||
2070 | void pci_config_pm_runtime_put(struct pci_dev *pdev) | |
2071 | { | |
2072 | struct device *dev = &pdev->dev; | |
2073 | struct device *parent = dev->parent; | |
2074 | ||
2075 | pm_runtime_put(dev); | |
2076 | if (parent) | |
2077 | pm_runtime_put_sync(parent); | |
2078 | } | |
2079 | ||
eb9d0fe4 RW |
2080 | /** |
2081 | * pci_pm_init - Initialize PM functions of given PCI device | |
2082 | * @dev: PCI device to handle. | |
2083 | */ | |
2084 | void pci_pm_init(struct pci_dev *dev) | |
2085 | { | |
2086 | int pm; | |
2087 | u16 pmc; | |
1da177e4 | 2088 | |
bb910a70 | 2089 | pm_runtime_forbid(&dev->dev); |
967577b0 HY |
2090 | pm_runtime_set_active(&dev->dev); |
2091 | pm_runtime_enable(&dev->dev); | |
a1e4d72c | 2092 | device_enable_async_suspend(&dev->dev); |
e80bb09d | 2093 | dev->wakeup_prepared = false; |
bb910a70 | 2094 | |
337001b6 | 2095 | dev->pm_cap = 0; |
ffaddbe8 | 2096 | dev->pme_support = 0; |
337001b6 | 2097 | |
eb9d0fe4 RW |
2098 | /* find PCI PM capability in list */ |
2099 | pm = pci_find_capability(dev, PCI_CAP_ID_PM); | |
2100 | if (!pm) | |
50246dd4 | 2101 | return; |
eb9d0fe4 RW |
2102 | /* Check device's ability to generate PME# */ |
2103 | pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc); | |
075c1771 | 2104 | |
eb9d0fe4 RW |
2105 | if ((pmc & PCI_PM_CAP_VER_MASK) > 3) { |
2106 | dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n", | |
2107 | pmc & PCI_PM_CAP_VER_MASK); | |
50246dd4 | 2108 | return; |
eb9d0fe4 RW |
2109 | } |
2110 | ||
337001b6 | 2111 | dev->pm_cap = pm; |
1ae861e6 | 2112 | dev->d3_delay = PCI_PM_D3_WAIT; |
448bd857 | 2113 | dev->d3cold_delay = PCI_PM_D3COLD_WAIT; |
4f9c1397 | 2114 | dev->d3cold_allowed = true; |
337001b6 RW |
2115 | |
2116 | dev->d1_support = false; | |
2117 | dev->d2_support = false; | |
2118 | if (!pci_no_d1d2(dev)) { | |
c9ed77ee | 2119 | if (pmc & PCI_PM_CAP_D1) |
337001b6 | 2120 | dev->d1_support = true; |
c9ed77ee | 2121 | if (pmc & PCI_PM_CAP_D2) |
337001b6 | 2122 | dev->d2_support = true; |
c9ed77ee BH |
2123 | |
2124 | if (dev->d1_support || dev->d2_support) | |
2125 | dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n", | |
ec84f126 JB |
2126 | dev->d1_support ? " D1" : "", |
2127 | dev->d2_support ? " D2" : ""); | |
337001b6 RW |
2128 | } |
2129 | ||
2130 | pmc &= PCI_PM_CAP_PME_MASK; | |
2131 | if (pmc) { | |
10c3d71d BH |
2132 | dev_printk(KERN_DEBUG, &dev->dev, |
2133 | "PME# supported from%s%s%s%s%s\n", | |
c9ed77ee BH |
2134 | (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "", |
2135 | (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "", | |
2136 | (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "", | |
2137 | (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "", | |
2138 | (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : ""); | |
337001b6 | 2139 | dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT; |
379021d5 | 2140 | dev->pme_poll = true; |
eb9d0fe4 RW |
2141 | /* |
2142 | * Make device's PM flags reflect the wake-up capability, but | |
2143 | * let the user space enable it to wake up the system as needed. | |
2144 | */ | |
2145 | device_set_wakeup_capable(&dev->dev, true); | |
eb9d0fe4 | 2146 | /* Disable the PME# generation functionality */ |
337001b6 | 2147 | pci_pme_active(dev, false); |
eb9d0fe4 | 2148 | } |
1da177e4 LT |
2149 | } |
2150 | ||
938174e5 SS |
2151 | static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop) |
2152 | { | |
2153 | unsigned long flags = IORESOURCE_PCI_FIXED; | |
2154 | ||
2155 | switch (prop) { | |
2156 | case PCI_EA_P_MEM: | |
2157 | case PCI_EA_P_VF_MEM: | |
2158 | flags |= IORESOURCE_MEM; | |
2159 | break; | |
2160 | case PCI_EA_P_MEM_PREFETCH: | |
2161 | case PCI_EA_P_VF_MEM_PREFETCH: | |
2162 | flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; | |
2163 | break; | |
2164 | case PCI_EA_P_IO: | |
2165 | flags |= IORESOURCE_IO; | |
2166 | break; | |
2167 | default: | |
2168 | return 0; | |
2169 | } | |
2170 | ||
2171 | return flags; | |
2172 | } | |
2173 | ||
2174 | static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei, | |
2175 | u8 prop) | |
2176 | { | |
2177 | if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO) | |
2178 | return &dev->resource[bei]; | |
11183991 DD |
2179 | #ifdef CONFIG_PCI_IOV |
2180 | else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 && | |
2181 | (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH)) | |
2182 | return &dev->resource[PCI_IOV_RESOURCES + | |
2183 | bei - PCI_EA_BEI_VF_BAR0]; | |
2184 | #endif | |
938174e5 SS |
2185 | else if (bei == PCI_EA_BEI_ROM) |
2186 | return &dev->resource[PCI_ROM_RESOURCE]; | |
2187 | else | |
2188 | return NULL; | |
2189 | } | |
2190 | ||
2191 | /* Read an Enhanced Allocation (EA) entry */ | |
2192 | static int pci_ea_read(struct pci_dev *dev, int offset) | |
2193 | { | |
2194 | struct resource *res; | |
2195 | int ent_size, ent_offset = offset; | |
2196 | resource_size_t start, end; | |
2197 | unsigned long flags; | |
26635112 | 2198 | u32 dw0, bei, base, max_offset; |
938174e5 SS |
2199 | u8 prop; |
2200 | bool support_64 = (sizeof(resource_size_t) >= 8); | |
2201 | ||
2202 | pci_read_config_dword(dev, ent_offset, &dw0); | |
2203 | ent_offset += 4; | |
2204 | ||
2205 | /* Entry size field indicates DWORDs after 1st */ | |
2206 | ent_size = ((dw0 & PCI_EA_ES) + 1) << 2; | |
2207 | ||
2208 | if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */ | |
2209 | goto out; | |
2210 | ||
26635112 BH |
2211 | bei = (dw0 & PCI_EA_BEI) >> 4; |
2212 | prop = (dw0 & PCI_EA_PP) >> 8; | |
2213 | ||
938174e5 SS |
2214 | /* |
2215 | * If the Property is in the reserved range, try the Secondary | |
2216 | * Property instead. | |
2217 | */ | |
2218 | if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED) | |
26635112 | 2219 | prop = (dw0 & PCI_EA_SP) >> 16; |
938174e5 SS |
2220 | if (prop > PCI_EA_P_BRIDGE_IO) |
2221 | goto out; | |
2222 | ||
26635112 | 2223 | res = pci_ea_get_resource(dev, bei, prop); |
938174e5 | 2224 | if (!res) { |
26635112 | 2225 | dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei); |
938174e5 SS |
2226 | goto out; |
2227 | } | |
2228 | ||
2229 | flags = pci_ea_flags(dev, prop); | |
2230 | if (!flags) { | |
2231 | dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop); | |
2232 | goto out; | |
2233 | } | |
2234 | ||
2235 | /* Read Base */ | |
2236 | pci_read_config_dword(dev, ent_offset, &base); | |
2237 | start = (base & PCI_EA_FIELD_MASK); | |
2238 | ent_offset += 4; | |
2239 | ||
2240 | /* Read MaxOffset */ | |
2241 | pci_read_config_dword(dev, ent_offset, &max_offset); | |
2242 | ent_offset += 4; | |
2243 | ||
2244 | /* Read Base MSBs (if 64-bit entry) */ | |
2245 | if (base & PCI_EA_IS_64) { | |
2246 | u32 base_upper; | |
2247 | ||
2248 | pci_read_config_dword(dev, ent_offset, &base_upper); | |
2249 | ent_offset += 4; | |
2250 | ||
2251 | flags |= IORESOURCE_MEM_64; | |
2252 | ||
2253 | /* entry starts above 32-bit boundary, can't use */ | |
2254 | if (!support_64 && base_upper) | |
2255 | goto out; | |
2256 | ||
2257 | if (support_64) | |
2258 | start |= ((u64)base_upper << 32); | |
2259 | } | |
2260 | ||
2261 | end = start + (max_offset | 0x03); | |
2262 | ||
2263 | /* Read MaxOffset MSBs (if 64-bit entry) */ | |
2264 | if (max_offset & PCI_EA_IS_64) { | |
2265 | u32 max_offset_upper; | |
2266 | ||
2267 | pci_read_config_dword(dev, ent_offset, &max_offset_upper); | |
2268 | ent_offset += 4; | |
2269 | ||
2270 | flags |= IORESOURCE_MEM_64; | |
2271 | ||
2272 | /* entry too big, can't use */ | |
2273 | if (!support_64 && max_offset_upper) | |
2274 | goto out; | |
2275 | ||
2276 | if (support_64) | |
2277 | end += ((u64)max_offset_upper << 32); | |
2278 | } | |
2279 | ||
2280 | if (end < start) { | |
2281 | dev_err(&dev->dev, "EA Entry crosses address boundary\n"); | |
2282 | goto out; | |
2283 | } | |
2284 | ||
2285 | if (ent_size != ent_offset - offset) { | |
2286 | dev_err(&dev->dev, | |
2287 | "EA Entry Size (%d) does not match length read (%d)\n", | |
2288 | ent_size, ent_offset - offset); | |
2289 | goto out; | |
2290 | } | |
2291 | ||
2292 | res->name = pci_name(dev); | |
2293 | res->start = start; | |
2294 | res->end = end; | |
2295 | res->flags = flags; | |
2296 | dev_printk(KERN_DEBUG, &dev->dev, "EA - BEI %2u, Prop 0x%02x: %pR\n", | |
26635112 | 2297 | bei, prop, res); |
938174e5 SS |
2298 | out: |
2299 | return offset + ent_size; | |
2300 | } | |
2301 | ||
2302 | /* Enhanced Allocation Initalization */ | |
2303 | void pci_ea_init(struct pci_dev *dev) | |
2304 | { | |
2305 | int ea; | |
2306 | u8 num_ent; | |
2307 | int offset; | |
2308 | int i; | |
2309 | ||
2310 | /* find PCI EA capability in list */ | |
2311 | ea = pci_find_capability(dev, PCI_CAP_ID_EA); | |
2312 | if (!ea) | |
2313 | return; | |
2314 | ||
2315 | /* determine the number of entries */ | |
2316 | pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT, | |
2317 | &num_ent); | |
2318 | num_ent &= PCI_EA_NUM_ENT_MASK; | |
2319 | ||
2320 | offset = ea + PCI_EA_FIRST_ENT; | |
2321 | ||
2322 | /* Skip DWORD 2 for type 1 functions */ | |
2323 | if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) | |
2324 | offset += 4; | |
2325 | ||
2326 | /* parse each EA entry */ | |
2327 | for (i = 0; i < num_ent; ++i) | |
2328 | offset = pci_ea_read(dev, offset); | |
2329 | } | |
2330 | ||
34a4876e YL |
2331 | static void pci_add_saved_cap(struct pci_dev *pci_dev, |
2332 | struct pci_cap_saved_state *new_cap) | |
2333 | { | |
2334 | hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space); | |
2335 | } | |
2336 | ||
63f4898a | 2337 | /** |
fd0f7f73 AW |
2338 | * _pci_add_cap_save_buffer - allocate buffer for saving given |
2339 | * capability registers | |
63f4898a RW |
2340 | * @dev: the PCI device |
2341 | * @cap: the capability to allocate the buffer for | |
fd0f7f73 | 2342 | * @extended: Standard or Extended capability ID |
63f4898a RW |
2343 | * @size: requested size of the buffer |
2344 | */ | |
fd0f7f73 AW |
2345 | static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap, |
2346 | bool extended, unsigned int size) | |
63f4898a RW |
2347 | { |
2348 | int pos; | |
2349 | struct pci_cap_saved_state *save_state; | |
2350 | ||
fd0f7f73 AW |
2351 | if (extended) |
2352 | pos = pci_find_ext_capability(dev, cap); | |
2353 | else | |
2354 | pos = pci_find_capability(dev, cap); | |
2355 | ||
0a1a9b49 | 2356 | if (!pos) |
63f4898a RW |
2357 | return 0; |
2358 | ||
2359 | save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL); | |
2360 | if (!save_state) | |
2361 | return -ENOMEM; | |
2362 | ||
24a4742f | 2363 | save_state->cap.cap_nr = cap; |
fd0f7f73 | 2364 | save_state->cap.cap_extended = extended; |
24a4742f | 2365 | save_state->cap.size = size; |
63f4898a RW |
2366 | pci_add_saved_cap(dev, save_state); |
2367 | ||
2368 | return 0; | |
2369 | } | |
2370 | ||
fd0f7f73 AW |
2371 | int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size) |
2372 | { | |
2373 | return _pci_add_cap_save_buffer(dev, cap, false, size); | |
2374 | } | |
2375 | ||
2376 | int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size) | |
2377 | { | |
2378 | return _pci_add_cap_save_buffer(dev, cap, true, size); | |
2379 | } | |
2380 | ||
63f4898a RW |
2381 | /** |
2382 | * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities | |
2383 | * @dev: the PCI device | |
2384 | */ | |
2385 | void pci_allocate_cap_save_buffers(struct pci_dev *dev) | |
2386 | { | |
2387 | int error; | |
2388 | ||
89858517 YZ |
2389 | error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP, |
2390 | PCI_EXP_SAVE_REGS * sizeof(u16)); | |
63f4898a RW |
2391 | if (error) |
2392 | dev_err(&dev->dev, | |
2393 | "unable to preallocate PCI Express save buffer\n"); | |
2394 | ||
2395 | error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16)); | |
2396 | if (error) | |
2397 | dev_err(&dev->dev, | |
2398 | "unable to preallocate PCI-X save buffer\n"); | |
425c1b22 AW |
2399 | |
2400 | pci_allocate_vc_save_buffers(dev); | |
63f4898a RW |
2401 | } |
2402 | ||
f796841e YL |
2403 | void pci_free_cap_save_buffers(struct pci_dev *dev) |
2404 | { | |
2405 | struct pci_cap_saved_state *tmp; | |
b67bfe0d | 2406 | struct hlist_node *n; |
f796841e | 2407 | |
b67bfe0d | 2408 | hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next) |
f796841e YL |
2409 | kfree(tmp); |
2410 | } | |
2411 | ||
58c3a727 | 2412 | /** |
31ab2476 | 2413 | * pci_configure_ari - enable or disable ARI forwarding |
58c3a727 | 2414 | * @dev: the PCI device |
b0cc6020 YW |
2415 | * |
2416 | * If @dev and its upstream bridge both support ARI, enable ARI in the | |
2417 | * bridge. Otherwise, disable ARI in the bridge. | |
58c3a727 | 2418 | */ |
31ab2476 | 2419 | void pci_configure_ari(struct pci_dev *dev) |
58c3a727 | 2420 | { |
58c3a727 | 2421 | u32 cap; |
8113587c | 2422 | struct pci_dev *bridge; |
58c3a727 | 2423 | |
6748dcc2 | 2424 | if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn) |
58c3a727 YZ |
2425 | return; |
2426 | ||
8113587c | 2427 | bridge = dev->bus->self; |
cb97ae34 | 2428 | if (!bridge) |
8113587c ZY |
2429 | return; |
2430 | ||
59875ae4 | 2431 | pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap); |
58c3a727 YZ |
2432 | if (!(cap & PCI_EXP_DEVCAP2_ARI)) |
2433 | return; | |
2434 | ||
b0cc6020 YW |
2435 | if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) { |
2436 | pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2, | |
2437 | PCI_EXP_DEVCTL2_ARI); | |
2438 | bridge->ari_enabled = 1; | |
2439 | } else { | |
2440 | pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2, | |
2441 | PCI_EXP_DEVCTL2_ARI); | |
2442 | bridge->ari_enabled = 0; | |
2443 | } | |
58c3a727 YZ |
2444 | } |
2445 | ||
5d990b62 CW |
2446 | static int pci_acs_enable; |
2447 | ||
2448 | /** | |
2449 | * pci_request_acs - ask for ACS to be enabled if supported | |
2450 | */ | |
2451 | void pci_request_acs(void) | |
2452 | { | |
2453 | pci_acs_enable = 1; | |
2454 | } | |
2455 | ||
ae21ee65 | 2456 | /** |
2c744244 | 2457 | * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites |
ae21ee65 AK |
2458 | * @dev: the PCI device |
2459 | */ | |
2c744244 | 2460 | static int pci_std_enable_acs(struct pci_dev *dev) |
ae21ee65 AK |
2461 | { |
2462 | int pos; | |
2463 | u16 cap; | |
2464 | u16 ctrl; | |
2465 | ||
ae21ee65 AK |
2466 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS); |
2467 | if (!pos) | |
2c744244 | 2468 | return -ENODEV; |
ae21ee65 AK |
2469 | |
2470 | pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap); | |
2471 | pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl); | |
2472 | ||
2473 | /* Source Validation */ | |
2474 | ctrl |= (cap & PCI_ACS_SV); | |
2475 | ||
2476 | /* P2P Request Redirect */ | |
2477 | ctrl |= (cap & PCI_ACS_RR); | |
2478 | ||
2479 | /* P2P Completion Redirect */ | |
2480 | ctrl |= (cap & PCI_ACS_CR); | |
2481 | ||
2482 | /* Upstream Forwarding */ | |
2483 | ctrl |= (cap & PCI_ACS_UF); | |
2484 | ||
2485 | pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl); | |
2c744244 AW |
2486 | |
2487 | return 0; | |
2488 | } | |
2489 | ||
2490 | /** | |
2491 | * pci_enable_acs - enable ACS if hardware support it | |
2492 | * @dev: the PCI device | |
2493 | */ | |
2494 | void pci_enable_acs(struct pci_dev *dev) | |
2495 | { | |
2496 | if (!pci_acs_enable) | |
2497 | return; | |
2498 | ||
2499 | if (!pci_std_enable_acs(dev)) | |
2500 | return; | |
2501 | ||
2502 | pci_dev_specific_enable_acs(dev); | |
ae21ee65 AK |
2503 | } |
2504 | ||
0a67119f AW |
2505 | static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags) |
2506 | { | |
2507 | int pos; | |
83db7e0b | 2508 | u16 cap, ctrl; |
0a67119f AW |
2509 | |
2510 | pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS); | |
2511 | if (!pos) | |
2512 | return false; | |
2513 | ||
83db7e0b AW |
2514 | /* |
2515 | * Except for egress control, capabilities are either required | |
2516 | * or only required if controllable. Features missing from the | |
2517 | * capability field can therefore be assumed as hard-wired enabled. | |
2518 | */ | |
2519 | pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap); | |
2520 | acs_flags &= (cap | PCI_ACS_EC); | |
2521 | ||
0a67119f AW |
2522 | pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl); |
2523 | return (ctrl & acs_flags) == acs_flags; | |
2524 | } | |
2525 | ||
ad805758 AW |
2526 | /** |
2527 | * pci_acs_enabled - test ACS against required flags for a given device | |
2528 | * @pdev: device to test | |
2529 | * @acs_flags: required PCI ACS flags | |
2530 | * | |
2531 | * Return true if the device supports the provided flags. Automatically | |
2532 | * filters out flags that are not implemented on multifunction devices. | |
0a67119f AW |
2533 | * |
2534 | * Note that this interface checks the effective ACS capabilities of the | |
2535 | * device rather than the actual capabilities. For instance, most single | |
2536 | * function endpoints are not required to support ACS because they have no | |
2537 | * opportunity for peer-to-peer access. We therefore return 'true' | |
2538 | * regardless of whether the device exposes an ACS capability. This makes | |
2539 | * it much easier for callers of this function to ignore the actual type | |
2540 | * or topology of the device when testing ACS support. | |
ad805758 AW |
2541 | */ |
2542 | bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags) | |
2543 | { | |
0a67119f | 2544 | int ret; |
ad805758 AW |
2545 | |
2546 | ret = pci_dev_specific_acs_enabled(pdev, acs_flags); | |
2547 | if (ret >= 0) | |
2548 | return ret > 0; | |
2549 | ||
0a67119f AW |
2550 | /* |
2551 | * Conventional PCI and PCI-X devices never support ACS, either | |
2552 | * effectively or actually. The shared bus topology implies that | |
2553 | * any device on the bus can receive or snoop DMA. | |
2554 | */ | |
ad805758 AW |
2555 | if (!pci_is_pcie(pdev)) |
2556 | return false; | |
2557 | ||
0a67119f AW |
2558 | switch (pci_pcie_type(pdev)) { |
2559 | /* | |
2560 | * PCI/X-to-PCIe bridges are not specifically mentioned by the spec, | |
f7625980 | 2561 | * but since their primary interface is PCI/X, we conservatively |
0a67119f AW |
2562 | * handle them as we would a non-PCIe device. |
2563 | */ | |
2564 | case PCI_EXP_TYPE_PCIE_BRIDGE: | |
2565 | /* | |
2566 | * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never | |
2567 | * applicable... must never implement an ACS Extended Capability...". | |
2568 | * This seems arbitrary, but we take a conservative interpretation | |
2569 | * of this statement. | |
2570 | */ | |
2571 | case PCI_EXP_TYPE_PCI_BRIDGE: | |
2572 | case PCI_EXP_TYPE_RC_EC: | |
2573 | return false; | |
2574 | /* | |
2575 | * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should | |
2576 | * implement ACS in order to indicate their peer-to-peer capabilities, | |
2577 | * regardless of whether they are single- or multi-function devices. | |
2578 | */ | |
2579 | case PCI_EXP_TYPE_DOWNSTREAM: | |
2580 | case PCI_EXP_TYPE_ROOT_PORT: | |
2581 | return pci_acs_flags_enabled(pdev, acs_flags); | |
2582 | /* | |
2583 | * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be | |
2584 | * implemented by the remaining PCIe types to indicate peer-to-peer | |
f7625980 | 2585 | * capabilities, but only when they are part of a multifunction |
0a67119f AW |
2586 | * device. The footnote for section 6.12 indicates the specific |
2587 | * PCIe types included here. | |
2588 | */ | |
2589 | case PCI_EXP_TYPE_ENDPOINT: | |
2590 | case PCI_EXP_TYPE_UPSTREAM: | |
2591 | case PCI_EXP_TYPE_LEG_END: | |
2592 | case PCI_EXP_TYPE_RC_END: | |
2593 | if (!pdev->multifunction) | |
2594 | break; | |
2595 | ||
0a67119f | 2596 | return pci_acs_flags_enabled(pdev, acs_flags); |
ad805758 AW |
2597 | } |
2598 | ||
0a67119f | 2599 | /* |
f7625980 | 2600 | * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable |
0a67119f AW |
2601 | * to single function devices with the exception of downstream ports. |
2602 | */ | |
ad805758 AW |
2603 | return true; |
2604 | } | |
2605 | ||
2606 | /** | |
2607 | * pci_acs_path_enable - test ACS flags from start to end in a hierarchy | |
2608 | * @start: starting downstream device | |
2609 | * @end: ending upstream device or NULL to search to the root bus | |
2610 | * @acs_flags: required flags | |
2611 | * | |
2612 | * Walk up a device tree from start to end testing PCI ACS support. If | |
2613 | * any step along the way does not support the required flags, return false. | |
2614 | */ | |
2615 | bool pci_acs_path_enabled(struct pci_dev *start, | |
2616 | struct pci_dev *end, u16 acs_flags) | |
2617 | { | |
2618 | struct pci_dev *pdev, *parent = start; | |
2619 | ||
2620 | do { | |
2621 | pdev = parent; | |
2622 | ||
2623 | if (!pci_acs_enabled(pdev, acs_flags)) | |
2624 | return false; | |
2625 | ||
2626 | if (pci_is_root_bus(pdev->bus)) | |
2627 | return (end == NULL); | |
2628 | ||
2629 | parent = pdev->bus->self; | |
2630 | } while (pdev != end); | |
2631 | ||
2632 | return true; | |
2633 | } | |
2634 | ||
57c2cf71 BH |
2635 | /** |
2636 | * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge | |
2637 | * @dev: the PCI device | |
bb5c2de2 | 2638 | * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD) |
57c2cf71 BH |
2639 | * |
2640 | * Perform INTx swizzling for a device behind one level of bridge. This is | |
2641 | * required by section 9.1 of the PCI-to-PCI bridge specification for devices | |
46b952a3 MW |
2642 | * behind bridges on add-in cards. For devices with ARI enabled, the slot |
2643 | * number is always 0 (see the Implementation Note in section 2.2.8.1 of | |
2644 | * the PCI Express Base Specification, Revision 2.1) | |
57c2cf71 | 2645 | */ |
3df425f3 | 2646 | u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin) |
57c2cf71 | 2647 | { |
46b952a3 MW |
2648 | int slot; |
2649 | ||
2650 | if (pci_ari_enabled(dev->bus)) | |
2651 | slot = 0; | |
2652 | else | |
2653 | slot = PCI_SLOT(dev->devfn); | |
2654 | ||
2655 | return (((pin - 1) + slot) % 4) + 1; | |
57c2cf71 BH |
2656 | } |
2657 | ||
3c78bc61 | 2658 | int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge) |
1da177e4 LT |
2659 | { |
2660 | u8 pin; | |
2661 | ||
514d207d | 2662 | pin = dev->pin; |
1da177e4 LT |
2663 | if (!pin) |
2664 | return -1; | |
878f2e50 | 2665 | |
8784fd4d | 2666 | while (!pci_is_root_bus(dev->bus)) { |
57c2cf71 | 2667 | pin = pci_swizzle_interrupt_pin(dev, pin); |
1da177e4 LT |
2668 | dev = dev->bus->self; |
2669 | } | |
2670 | *bridge = dev; | |
2671 | return pin; | |
2672 | } | |
2673 | ||
68feac87 BH |
2674 | /** |
2675 | * pci_common_swizzle - swizzle INTx all the way to root bridge | |
2676 | * @dev: the PCI device | |
2677 | * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD) | |
2678 | * | |
2679 | * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI | |
2680 | * bridges all the way up to a PCI root bus. | |
2681 | */ | |
2682 | u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp) | |
2683 | { | |
2684 | u8 pin = *pinp; | |
2685 | ||
1eb39487 | 2686 | while (!pci_is_root_bus(dev->bus)) { |
68feac87 BH |
2687 | pin = pci_swizzle_interrupt_pin(dev, pin); |
2688 | dev = dev->bus->self; | |
2689 | } | |
2690 | *pinp = pin; | |
2691 | return PCI_SLOT(dev->devfn); | |
2692 | } | |
e6b29dea | 2693 | EXPORT_SYMBOL_GPL(pci_common_swizzle); |
68feac87 | 2694 | |
1da177e4 LT |
2695 | /** |
2696 | * pci_release_region - Release a PCI bar | |
2697 | * @pdev: PCI device whose resources were previously reserved by pci_request_region | |
2698 | * @bar: BAR to release | |
2699 | * | |
2700 | * Releases the PCI I/O and memory resources previously reserved by a | |
2701 | * successful call to pci_request_region. Call this function only | |
2702 | * after all use of the PCI regions has ceased. | |
2703 | */ | |
2704 | void pci_release_region(struct pci_dev *pdev, int bar) | |
2705 | { | |
9ac7849e TH |
2706 | struct pci_devres *dr; |
2707 | ||
1da177e4 LT |
2708 | if (pci_resource_len(pdev, bar) == 0) |
2709 | return; | |
2710 | if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) | |
2711 | release_region(pci_resource_start(pdev, bar), | |
2712 | pci_resource_len(pdev, bar)); | |
2713 | else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) | |
2714 | release_mem_region(pci_resource_start(pdev, bar), | |
2715 | pci_resource_len(pdev, bar)); | |
9ac7849e TH |
2716 | |
2717 | dr = find_pci_dr(pdev); | |
2718 | if (dr) | |
2719 | dr->region_mask &= ~(1 << bar); | |
1da177e4 | 2720 | } |
b7fe9434 | 2721 | EXPORT_SYMBOL(pci_release_region); |
1da177e4 LT |
2722 | |
2723 | /** | |
f5ddcac4 | 2724 | * __pci_request_region - Reserved PCI I/O and memory resource |
1da177e4 LT |
2725 | * @pdev: PCI device whose resources are to be reserved |
2726 | * @bar: BAR to be reserved | |
2727 | * @res_name: Name to be associated with resource. | |
f5ddcac4 | 2728 | * @exclusive: whether the region access is exclusive or not |
1da177e4 LT |
2729 | * |
2730 | * Mark the PCI region associated with PCI device @pdev BR @bar as | |
2731 | * being reserved by owner @res_name. Do not access any | |
2732 | * address inside the PCI regions unless this call returns | |
2733 | * successfully. | |
2734 | * | |
f5ddcac4 RD |
2735 | * If @exclusive is set, then the region is marked so that userspace |
2736 | * is explicitly not allowed to map the resource via /dev/mem or | |
f7625980 | 2737 | * sysfs MMIO access. |
f5ddcac4 | 2738 | * |
1da177e4 LT |
2739 | * Returns 0 on success, or %EBUSY on error. A warning |
2740 | * message is also printed on failure. | |
2741 | */ | |
3c78bc61 RD |
2742 | static int __pci_request_region(struct pci_dev *pdev, int bar, |
2743 | const char *res_name, int exclusive) | |
1da177e4 | 2744 | { |
9ac7849e TH |
2745 | struct pci_devres *dr; |
2746 | ||
1da177e4 LT |
2747 | if (pci_resource_len(pdev, bar) == 0) |
2748 | return 0; | |
f7625980 | 2749 | |
1da177e4 LT |
2750 | if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) { |
2751 | if (!request_region(pci_resource_start(pdev, bar), | |
2752 | pci_resource_len(pdev, bar), res_name)) | |
2753 | goto err_out; | |
3c78bc61 | 2754 | } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) { |
e8de1481 AV |
2755 | if (!__request_mem_region(pci_resource_start(pdev, bar), |
2756 | pci_resource_len(pdev, bar), res_name, | |
2757 | exclusive)) | |
1da177e4 LT |
2758 | goto err_out; |
2759 | } | |
9ac7849e TH |
2760 | |
2761 | dr = find_pci_dr(pdev); | |
2762 | if (dr) | |
2763 | dr->region_mask |= 1 << bar; | |
2764 | ||
1da177e4 LT |
2765 | return 0; |
2766 | ||
2767 | err_out: | |
c7dabef8 | 2768 | dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar, |
096e6f67 | 2769 | &pdev->resource[bar]); |
1da177e4 LT |
2770 | return -EBUSY; |
2771 | } | |
2772 | ||
e8de1481 | 2773 | /** |
f5ddcac4 | 2774 | * pci_request_region - Reserve PCI I/O and memory resource |
e8de1481 AV |
2775 | * @pdev: PCI device whose resources are to be reserved |
2776 | * @bar: BAR to be reserved | |
f5ddcac4 | 2777 | * @res_name: Name to be associated with resource |
e8de1481 | 2778 | * |
f5ddcac4 | 2779 | * Mark the PCI region associated with PCI device @pdev BAR @bar as |
e8de1481 AV |
2780 | * being reserved by owner @res_name. Do not access any |
2781 | * address inside the PCI regions unless this call returns | |
2782 | * successfully. | |
2783 | * | |
2784 | * Returns 0 on success, or %EBUSY on error. A warning | |
2785 | * message is also printed on failure. | |
2786 | */ | |
2787 | int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name) | |
2788 | { | |
2789 | return __pci_request_region(pdev, bar, res_name, 0); | |
2790 | } | |
b7fe9434 | 2791 | EXPORT_SYMBOL(pci_request_region); |
e8de1481 AV |
2792 | |
2793 | /** | |
2794 | * pci_request_region_exclusive - Reserved PCI I/O and memory resource | |
2795 | * @pdev: PCI device whose resources are to be reserved | |
2796 | * @bar: BAR to be reserved | |
2797 | * @res_name: Name to be associated with resource. | |
2798 | * | |
2799 | * Mark the PCI region associated with PCI device @pdev BR @bar as | |
2800 | * being reserved by owner @res_name. Do not access any | |
2801 | * address inside the PCI regions unless this call returns | |
2802 | * successfully. | |
2803 | * | |
2804 | * Returns 0 on success, or %EBUSY on error. A warning | |
2805 | * message is also printed on failure. | |
2806 | * | |
2807 | * The key difference that _exclusive makes it that userspace is | |
2808 | * explicitly not allowed to map the resource via /dev/mem or | |
f7625980 | 2809 | * sysfs. |
e8de1481 | 2810 | */ |
3c78bc61 RD |
2811 | int pci_request_region_exclusive(struct pci_dev *pdev, int bar, |
2812 | const char *res_name) | |
e8de1481 AV |
2813 | { |
2814 | return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE); | |
2815 | } | |
b7fe9434 RD |
2816 | EXPORT_SYMBOL(pci_request_region_exclusive); |
2817 | ||
c87deff7 HS |
2818 | /** |
2819 | * pci_release_selected_regions - Release selected PCI I/O and memory resources | |
2820 | * @pdev: PCI device whose resources were previously reserved | |
2821 | * @bars: Bitmask of BARs to be released | |
2822 | * | |
2823 | * Release selected PCI I/O and memory resources previously reserved. | |
2824 | * Call this function only after all use of the PCI regions has ceased. | |
2825 | */ | |
2826 | void pci_release_selected_regions(struct pci_dev *pdev, int bars) | |
2827 | { | |
2828 | int i; | |
2829 | ||
2830 | for (i = 0; i < 6; i++) | |
2831 | if (bars & (1 << i)) | |
2832 | pci_release_region(pdev, i); | |
2833 | } | |
b7fe9434 | 2834 | EXPORT_SYMBOL(pci_release_selected_regions); |
c87deff7 | 2835 | |
9738abed | 2836 | static int __pci_request_selected_regions(struct pci_dev *pdev, int bars, |
3c78bc61 | 2837 | const char *res_name, int excl) |
c87deff7 HS |
2838 | { |
2839 | int i; | |
2840 | ||
2841 | for (i = 0; i < 6; i++) | |
2842 | if (bars & (1 << i)) | |
e8de1481 | 2843 | if (__pci_request_region(pdev, i, res_name, excl)) |
c87deff7 HS |
2844 | goto err_out; |
2845 | return 0; | |
2846 | ||
2847 | err_out: | |
3c78bc61 | 2848 | while (--i >= 0) |
c87deff7 HS |
2849 | if (bars & (1 << i)) |
2850 | pci_release_region(pdev, i); | |
2851 | ||
2852 | return -EBUSY; | |
2853 | } | |
1da177e4 | 2854 | |
e8de1481 AV |
2855 | |
2856 | /** | |
2857 | * pci_request_selected_regions - Reserve selected PCI I/O and memory resources | |
2858 | * @pdev: PCI device whose resources are to be reserved | |
2859 | * @bars: Bitmask of BARs to be requested | |
2860 | * @res_name: Name to be associated with resource | |
2861 | */ | |
2862 | int pci_request_selected_regions(struct pci_dev *pdev, int bars, | |
2863 | const char *res_name) | |
2864 | { | |
2865 | return __pci_request_selected_regions(pdev, bars, res_name, 0); | |
2866 | } | |
b7fe9434 | 2867 | EXPORT_SYMBOL(pci_request_selected_regions); |
e8de1481 | 2868 | |
3c78bc61 RD |
2869 | int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars, |
2870 | const char *res_name) | |
e8de1481 AV |
2871 | { |
2872 | return __pci_request_selected_regions(pdev, bars, res_name, | |
2873 | IORESOURCE_EXCLUSIVE); | |
2874 | } | |
b7fe9434 | 2875 | EXPORT_SYMBOL(pci_request_selected_regions_exclusive); |
e8de1481 | 2876 | |
1da177e4 LT |
2877 | /** |
2878 | * pci_release_regions - Release reserved PCI I/O and memory resources | |
2879 | * @pdev: PCI device whose resources were previously reserved by pci_request_regions | |
2880 | * | |
2881 | * Releases all PCI I/O and memory resources previously reserved by a | |
2882 | * successful call to pci_request_regions. Call this function only | |
2883 | * after all use of the PCI regions has ceased. | |
2884 | */ | |
2885 | ||
2886 | void pci_release_regions(struct pci_dev *pdev) | |
2887 | { | |
c87deff7 | 2888 | pci_release_selected_regions(pdev, (1 << 6) - 1); |
1da177e4 | 2889 | } |
b7fe9434 | 2890 | EXPORT_SYMBOL(pci_release_regions); |
1da177e4 LT |
2891 | |
2892 | /** | |
2893 | * pci_request_regions - Reserved PCI I/O and memory resources | |
2894 | * @pdev: PCI device whose resources are to be reserved | |
2895 | * @res_name: Name to be associated with resource. | |
2896 | * | |
2897 | * Mark all PCI regions associated with PCI device @pdev as | |
2898 | * being reserved by owner @res_name. Do not access any | |
2899 | * address inside the PCI regions unless this call returns | |
2900 | * successfully. | |
2901 | * | |
2902 | * Returns 0 on success, or %EBUSY on error. A warning | |
2903 | * message is also printed on failure. | |
2904 | */ | |
3c990e92 | 2905 | int pci_request_regions(struct pci_dev *pdev, const char *res_name) |
1da177e4 | 2906 | { |
c87deff7 | 2907 | return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name); |
1da177e4 | 2908 | } |
b7fe9434 | 2909 | EXPORT_SYMBOL(pci_request_regions); |
1da177e4 | 2910 | |
e8de1481 AV |
2911 | /** |
2912 | * pci_request_regions_exclusive - Reserved PCI I/O and memory resources | |
2913 | * @pdev: PCI device whose resources are to be reserved | |
2914 | * @res_name: Name to be associated with resource. | |
2915 | * | |
2916 | * Mark all PCI regions associated with PCI device @pdev as | |
2917 | * being reserved by owner @res_name. Do not access any | |
2918 | * address inside the PCI regions unless this call returns | |
2919 | * successfully. | |
2920 | * | |
2921 | * pci_request_regions_exclusive() will mark the region so that | |
f7625980 | 2922 | * /dev/mem and the sysfs MMIO access will not be allowed. |
e8de1481 AV |
2923 | * |
2924 | * Returns 0 on success, or %EBUSY on error. A warning | |
2925 | * message is also printed on failure. | |
2926 | */ | |
2927 | int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name) | |
2928 | { | |
2929 | return pci_request_selected_regions_exclusive(pdev, | |
2930 | ((1 << 6) - 1), res_name); | |
2931 | } | |
b7fe9434 | 2932 | EXPORT_SYMBOL(pci_request_regions_exclusive); |
e8de1481 | 2933 | |
8b921acf LD |
2934 | /** |
2935 | * pci_remap_iospace - Remap the memory mapped I/O space | |
2936 | * @res: Resource describing the I/O space | |
2937 | * @phys_addr: physical address of range to be mapped | |
2938 | * | |
2939 | * Remap the memory mapped I/O space described by the @res | |
2940 | * and the CPU physical address @phys_addr into virtual address space. | |
2941 | * Only architectures that have memory mapped IO functions defined | |
2942 | * (and the PCI_IOBASE value defined) should call this function. | |
2943 | */ | |
2944 | int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr) | |
2945 | { | |
2946 | #if defined(PCI_IOBASE) && defined(CONFIG_MMU) | |
2947 | unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start; | |
2948 | ||
2949 | if (!(res->flags & IORESOURCE_IO)) | |
2950 | return -EINVAL; | |
2951 | ||
2952 | if (res->end > IO_SPACE_LIMIT) | |
2953 | return -EINVAL; | |
2954 | ||
2955 | return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr, | |
2956 | pgprot_device(PAGE_KERNEL)); | |
2957 | #else | |
2958 | /* this architecture does not have memory mapped I/O space, | |
2959 | so this function should never be called */ | |
2960 | WARN_ONCE(1, "This architecture does not support memory mapped I/O\n"); | |
2961 | return -ENODEV; | |
2962 | #endif | |
2963 | } | |
2964 | ||
6a479079 BH |
2965 | static void __pci_set_master(struct pci_dev *dev, bool enable) |
2966 | { | |
2967 | u16 old_cmd, cmd; | |
2968 | ||
2969 | pci_read_config_word(dev, PCI_COMMAND, &old_cmd); | |
2970 | if (enable) | |
2971 | cmd = old_cmd | PCI_COMMAND_MASTER; | |
2972 | else | |
2973 | cmd = old_cmd & ~PCI_COMMAND_MASTER; | |
2974 | if (cmd != old_cmd) { | |
2975 | dev_dbg(&dev->dev, "%s bus mastering\n", | |
2976 | enable ? "enabling" : "disabling"); | |
2977 | pci_write_config_word(dev, PCI_COMMAND, cmd); | |
2978 | } | |
2979 | dev->is_busmaster = enable; | |
2980 | } | |
e8de1481 | 2981 | |
2b6f2c35 MS |
2982 | /** |
2983 | * pcibios_setup - process "pci=" kernel boot arguments | |
2984 | * @str: string used to pass in "pci=" kernel boot arguments | |
2985 | * | |
2986 | * Process kernel boot arguments. This is the default implementation. | |
2987 | * Architecture specific implementations can override this as necessary. | |
2988 | */ | |
2989 | char * __weak __init pcibios_setup(char *str) | |
2990 | { | |
2991 | return str; | |
2992 | } | |
2993 | ||
96c55900 MS |
2994 | /** |
2995 | * pcibios_set_master - enable PCI bus-mastering for device dev | |
2996 | * @dev: the PCI device to enable | |
2997 | * | |
2998 | * Enables PCI bus-mastering for the device. This is the default | |
2999 | * implementation. Architecture specific implementations can override | |
3000 | * this if necessary. | |
3001 | */ | |
3002 | void __weak pcibios_set_master(struct pci_dev *dev) | |
3003 | { | |
3004 | u8 lat; | |
3005 | ||
f676678f MS |
3006 | /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */ |
3007 | if (pci_is_pcie(dev)) | |
3008 | return; | |
3009 | ||
96c55900 MS |
3010 | pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat); |
3011 | if (lat < 16) | |
3012 | lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency; | |
3013 | else if (lat > pcibios_max_latency) | |
3014 | lat = pcibios_max_latency; | |
3015 | else | |
3016 | return; | |
a006482b | 3017 | |
96c55900 MS |
3018 | pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat); |
3019 | } | |
3020 | ||
1da177e4 LT |
3021 | /** |
3022 | * pci_set_master - enables bus-mastering for device dev | |
3023 | * @dev: the PCI device to enable | |
3024 | * | |
3025 | * Enables bus-mastering on the device and calls pcibios_set_master() | |
3026 | * to do the needed arch specific settings. | |
3027 | */ | |
6a479079 | 3028 | void pci_set_master(struct pci_dev *dev) |
1da177e4 | 3029 | { |
6a479079 | 3030 | __pci_set_master(dev, true); |
1da177e4 LT |
3031 | pcibios_set_master(dev); |
3032 | } | |
b7fe9434 | 3033 | EXPORT_SYMBOL(pci_set_master); |
1da177e4 | 3034 | |
6a479079 BH |
3035 | /** |
3036 | * pci_clear_master - disables bus-mastering for device dev | |
3037 | * @dev: the PCI device to disable | |
3038 | */ | |
3039 | void pci_clear_master(struct pci_dev *dev) | |
3040 | { | |
3041 | __pci_set_master(dev, false); | |
3042 | } | |
b7fe9434 | 3043 | EXPORT_SYMBOL(pci_clear_master); |
6a479079 | 3044 | |
1da177e4 | 3045 | /** |
edb2d97e MW |
3046 | * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed |
3047 | * @dev: the PCI device for which MWI is to be enabled | |
1da177e4 | 3048 | * |
edb2d97e MW |
3049 | * Helper function for pci_set_mwi. |
3050 | * Originally copied from drivers/net/acenic.c. | |
1da177e4 LT |
3051 | * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>. |
3052 | * | |
3053 | * RETURNS: An appropriate -ERRNO error value on error, or zero for success. | |
3054 | */ | |
15ea76d4 | 3055 | int pci_set_cacheline_size(struct pci_dev *dev) |
1da177e4 LT |
3056 | { |
3057 | u8 cacheline_size; | |
3058 | ||
3059 | if (!pci_cache_line_size) | |
15ea76d4 | 3060 | return -EINVAL; |
1da177e4 LT |
3061 | |
3062 | /* Validate current setting: the PCI_CACHE_LINE_SIZE must be | |
3063 | equal to or multiple of the right value. */ | |
3064 | pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size); | |
3065 | if (cacheline_size >= pci_cache_line_size && | |
3066 | (cacheline_size % pci_cache_line_size) == 0) | |
3067 | return 0; | |
3068 | ||
3069 | /* Write the correct value. */ | |
3070 | pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size); | |
3071 | /* Read it back. */ | |
3072 | pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size); | |
3073 | if (cacheline_size == pci_cache_line_size) | |
3074 | return 0; | |
3075 | ||
227f0647 RD |
3076 | dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n", |
3077 | pci_cache_line_size << 2); | |
1da177e4 LT |
3078 | |
3079 | return -EINVAL; | |
3080 | } | |
15ea76d4 TH |
3081 | EXPORT_SYMBOL_GPL(pci_set_cacheline_size); |
3082 | ||
1da177e4 LT |
3083 | /** |
3084 | * pci_set_mwi - enables memory-write-invalidate PCI transaction | |
3085 | * @dev: the PCI device for which MWI is enabled | |
3086 | * | |
694625c0 | 3087 | * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND. |
1da177e4 LT |
3088 | * |
3089 | * RETURNS: An appropriate -ERRNO error value on error, or zero for success. | |
3090 | */ | |
3c78bc61 | 3091 | int pci_set_mwi(struct pci_dev *dev) |
1da177e4 | 3092 | { |
b7fe9434 RD |
3093 | #ifdef PCI_DISABLE_MWI |
3094 | return 0; | |
3095 | #else | |
1da177e4 LT |
3096 | int rc; |
3097 | u16 cmd; | |
3098 | ||
edb2d97e | 3099 | rc = pci_set_cacheline_size(dev); |
1da177e4 LT |
3100 | if (rc) |
3101 | return rc; | |
3102 | ||
3103 | pci_read_config_word(dev, PCI_COMMAND, &cmd); | |
3c78bc61 | 3104 | if (!(cmd & PCI_COMMAND_INVALIDATE)) { |
80ccba11 | 3105 | dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n"); |
1da177e4 LT |
3106 | cmd |= PCI_COMMAND_INVALIDATE; |
3107 | pci_write_config_word(dev, PCI_COMMAND, cmd); | |
3108 | } | |
1da177e4 | 3109 | return 0; |
b7fe9434 | 3110 | #endif |
1da177e4 | 3111 | } |
b7fe9434 | 3112 | EXPORT_SYMBOL(pci_set_mwi); |
1da177e4 | 3113 | |
694625c0 RD |
3114 | /** |
3115 | * pci_try_set_mwi - enables memory-write-invalidate PCI transaction | |
3116 | * @dev: the PCI device for which MWI is enabled | |
3117 | * | |
3118 | * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND. | |
3119 | * Callers are not required to check the return value. | |
3120 | * | |
3121 | * RETURNS: An appropriate -ERRNO error value on error, or zero for success. | |
3122 | */ | |
3123 | int pci_try_set_mwi(struct pci_dev *dev) | |
3124 | { | |
b7fe9434 RD |
3125 | #ifdef PCI_DISABLE_MWI |
3126 | return 0; | |
3127 | #else | |
3128 | return pci_set_mwi(dev); | |
3129 | #endif | |
694625c0 | 3130 | } |
b7fe9434 | 3131 | EXPORT_SYMBOL(pci_try_set_mwi); |
694625c0 | 3132 | |
1da177e4 LT |
3133 | /** |
3134 | * pci_clear_mwi - disables Memory-Write-Invalidate for device dev | |
3135 | * @dev: the PCI device to disable | |
3136 | * | |
3137 | * Disables PCI Memory-Write-Invalidate transaction on the device | |
3138 | */ | |
3c78bc61 | 3139 | void pci_clear_mwi(struct pci_dev *dev) |
1da177e4 | 3140 | { |
b7fe9434 | 3141 | #ifndef PCI_DISABLE_MWI |
1da177e4 LT |
3142 | u16 cmd; |
3143 | ||
3144 | pci_read_config_word(dev, PCI_COMMAND, &cmd); | |
3145 | if (cmd & PCI_COMMAND_INVALIDATE) { | |
3146 | cmd &= ~PCI_COMMAND_INVALIDATE; | |
3147 | pci_write_config_word(dev, PCI_COMMAND, cmd); | |
3148 | } | |
b7fe9434 | 3149 | #endif |
1da177e4 | 3150 | } |
b7fe9434 | 3151 | EXPORT_SYMBOL(pci_clear_mwi); |
1da177e4 | 3152 | |
a04ce0ff BR |
3153 | /** |
3154 | * pci_intx - enables/disables PCI INTx for device dev | |
8f7020d3 RD |
3155 | * @pdev: the PCI device to operate on |
3156 | * @enable: boolean: whether to enable or disable PCI INTx | |
a04ce0ff BR |
3157 | * |
3158 | * Enables/disables PCI INTx for device dev | |
3159 | */ | |
3c78bc61 | 3160 | void pci_intx(struct pci_dev *pdev, int enable) |
a04ce0ff BR |
3161 | { |
3162 | u16 pci_command, new; | |
3163 | ||
3164 | pci_read_config_word(pdev, PCI_COMMAND, &pci_command); | |
3165 | ||
3c78bc61 | 3166 | if (enable) |
a04ce0ff | 3167 | new = pci_command & ~PCI_COMMAND_INTX_DISABLE; |
3c78bc61 | 3168 | else |
a04ce0ff | 3169 | new = pci_command | PCI_COMMAND_INTX_DISABLE; |
a04ce0ff BR |
3170 | |
3171 | if (new != pci_command) { | |
9ac7849e TH |
3172 | struct pci_devres *dr; |
3173 | ||
2fd9d74b | 3174 | pci_write_config_word(pdev, PCI_COMMAND, new); |
9ac7849e TH |
3175 | |
3176 | dr = find_pci_dr(pdev); | |
3177 | if (dr && !dr->restore_intx) { | |
3178 | dr->restore_intx = 1; | |
3179 | dr->orig_intx = !enable; | |
3180 | } | |
a04ce0ff BR |
3181 | } |
3182 | } | |
b7fe9434 | 3183 | EXPORT_SYMBOL_GPL(pci_intx); |
a04ce0ff | 3184 | |
a2e27787 JK |
3185 | /** |
3186 | * pci_intx_mask_supported - probe for INTx masking support | |
6e9292c5 | 3187 | * @dev: the PCI device to operate on |
a2e27787 JK |
3188 | * |
3189 | * Check if the device dev support INTx masking via the config space | |
3190 | * command word. | |
3191 | */ | |
3192 | bool pci_intx_mask_supported(struct pci_dev *dev) | |
3193 | { | |
3194 | bool mask_supported = false; | |
3195 | u16 orig, new; | |
3196 | ||
fbebb9fd BH |
3197 | if (dev->broken_intx_masking) |
3198 | return false; | |
3199 | ||
a2e27787 JK |
3200 | pci_cfg_access_lock(dev); |
3201 | ||
3202 | pci_read_config_word(dev, PCI_COMMAND, &orig); | |
3203 | pci_write_config_word(dev, PCI_COMMAND, | |
3204 | orig ^ PCI_COMMAND_INTX_DISABLE); | |
3205 | pci_read_config_word(dev, PCI_COMMAND, &new); | |
3206 | ||
3207 | /* | |
3208 | * There's no way to protect against hardware bugs or detect them | |
3209 | * reliably, but as long as we know what the value should be, let's | |
3210 | * go ahead and check it. | |
3211 | */ | |
3212 | if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) { | |
227f0647 RD |
3213 | dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n", |
3214 | orig, new); | |
a2e27787 JK |
3215 | } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) { |
3216 | mask_supported = true; | |
3217 | pci_write_config_word(dev, PCI_COMMAND, orig); | |
3218 | } | |
3219 | ||
3220 | pci_cfg_access_unlock(dev); | |
3221 | return mask_supported; | |
3222 | } | |
3223 | EXPORT_SYMBOL_GPL(pci_intx_mask_supported); | |
3224 | ||
3225 | static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask) | |
3226 | { | |
3227 | struct pci_bus *bus = dev->bus; | |
3228 | bool mask_updated = true; | |
3229 | u32 cmd_status_dword; | |
3230 | u16 origcmd, newcmd; | |
3231 | unsigned long flags; | |
3232 | bool irq_pending; | |
3233 | ||
3234 | /* | |
3235 | * We do a single dword read to retrieve both command and status. | |
3236 | * Document assumptions that make this possible. | |
3237 | */ | |
3238 | BUILD_BUG_ON(PCI_COMMAND % 4); | |
3239 | BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS); | |
3240 | ||
3241 | raw_spin_lock_irqsave(&pci_lock, flags); | |
3242 | ||
3243 | bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword); | |
3244 | ||
3245 | irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT; | |
3246 | ||
3247 | /* | |
3248 | * Check interrupt status register to see whether our device | |
3249 | * triggered the interrupt (when masking) or the next IRQ is | |
3250 | * already pending (when unmasking). | |
3251 | */ | |
3252 | if (mask != irq_pending) { | |
3253 | mask_updated = false; | |
3254 | goto done; | |
3255 | } | |
3256 | ||
3257 | origcmd = cmd_status_dword; | |
3258 | newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE; | |
3259 | if (mask) | |
3260 | newcmd |= PCI_COMMAND_INTX_DISABLE; | |
3261 | if (newcmd != origcmd) | |
3262 | bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd); | |
3263 | ||
3264 | done: | |
3265 | raw_spin_unlock_irqrestore(&pci_lock, flags); | |
3266 | ||
3267 | return mask_updated; | |
3268 | } | |
3269 | ||
3270 | /** | |
3271 | * pci_check_and_mask_intx - mask INTx on pending interrupt | |
6e9292c5 | 3272 | * @dev: the PCI device to operate on |
a2e27787 JK |
3273 | * |
3274 | * Check if the device dev has its INTx line asserted, mask it and | |
3275 | * return true in that case. False is returned if not interrupt was | |
3276 | * pending. | |
3277 | */ | |
3278 | bool pci_check_and_mask_intx(struct pci_dev *dev) | |
3279 | { | |
3280 | return pci_check_and_set_intx_mask(dev, true); | |
3281 | } | |
3282 | EXPORT_SYMBOL_GPL(pci_check_and_mask_intx); | |
3283 | ||
3284 | /** | |
ebd50b93 | 3285 | * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending |
6e9292c5 | 3286 | * @dev: the PCI device to operate on |
a2e27787 JK |
3287 | * |
3288 | * Check if the device dev has its INTx line asserted, unmask it if not | |
3289 | * and return true. False is returned and the mask remains active if | |
3290 | * there was still an interrupt pending. | |
3291 | */ | |
3292 | bool pci_check_and_unmask_intx(struct pci_dev *dev) | |
3293 | { | |
3294 | return pci_check_and_set_intx_mask(dev, false); | |
3295 | } | |
3296 | EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx); | |
3297 | ||
4d57cdfa FT |
3298 | int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size) |
3299 | { | |
3300 | return dma_set_max_seg_size(&dev->dev, size); | |
3301 | } | |
3302 | EXPORT_SYMBOL(pci_set_dma_max_seg_size); | |
4d57cdfa | 3303 | |
59fc67de FT |
3304 | int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask) |
3305 | { | |
3306 | return dma_set_seg_boundary(&dev->dev, mask); | |
3307 | } | |
3308 | EXPORT_SYMBOL(pci_set_dma_seg_boundary); | |
59fc67de | 3309 | |
3775a209 CL |
3310 | /** |
3311 | * pci_wait_for_pending_transaction - waits for pending transaction | |
3312 | * @dev: the PCI device to operate on | |
3313 | * | |
3314 | * Return 0 if transaction is pending 1 otherwise. | |
3315 | */ | |
3316 | int pci_wait_for_pending_transaction(struct pci_dev *dev) | |
8dd7f803 | 3317 | { |
157e876f AW |
3318 | if (!pci_is_pcie(dev)) |
3319 | return 1; | |
8c1c699f | 3320 | |
d0b4cc4e GS |
3321 | return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA, |
3322 | PCI_EXP_DEVSTA_TRPND); | |
3775a209 CL |
3323 | } |
3324 | EXPORT_SYMBOL(pci_wait_for_pending_transaction); | |
3325 | ||
3326 | static int pcie_flr(struct pci_dev *dev, int probe) | |
3327 | { | |
3328 | u32 cap; | |
3329 | ||
3330 | pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap); | |
3331 | if (!(cap & PCI_EXP_DEVCAP_FLR)) | |
3332 | return -ENOTTY; | |
3333 | ||
3334 | if (probe) | |
3335 | return 0; | |
3336 | ||
3337 | if (!pci_wait_for_pending_transaction(dev)) | |
bb383e28 | 3338 | dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n"); |
8c1c699f | 3339 | |
59875ae4 | 3340 | pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR); |
8c1c699f | 3341 | msleep(100); |
8dd7f803 SY |
3342 | return 0; |
3343 | } | |
d91cdc74 | 3344 | |
8c1c699f | 3345 | static int pci_af_flr(struct pci_dev *dev, int probe) |
1ca88797 | 3346 | { |
8c1c699f | 3347 | int pos; |
1ca88797 SY |
3348 | u8 cap; |
3349 | ||
8c1c699f YZ |
3350 | pos = pci_find_capability(dev, PCI_CAP_ID_AF); |
3351 | if (!pos) | |
1ca88797 | 3352 | return -ENOTTY; |
8c1c699f YZ |
3353 | |
3354 | pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap); | |
1ca88797 SY |
3355 | if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR)) |
3356 | return -ENOTTY; | |
3357 | ||
3358 | if (probe) | |
3359 | return 0; | |
3360 | ||
d066c946 AW |
3361 | /* |
3362 | * Wait for Transaction Pending bit to clear. A word-aligned test | |
3363 | * is used, so we use the conrol offset rather than status and shift | |
3364 | * the test bit to match. | |
3365 | */ | |
bb383e28 | 3366 | if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL, |
d066c946 | 3367 | PCI_AF_STATUS_TP << 8)) |
bb383e28 | 3368 | dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n"); |
5fe5db05 | 3369 | |
8c1c699f | 3370 | pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR); |
1ca88797 | 3371 | msleep(100); |
1ca88797 SY |
3372 | return 0; |
3373 | } | |
3374 | ||
83d74e03 RW |
3375 | /** |
3376 | * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0. | |
3377 | * @dev: Device to reset. | |
3378 | * @probe: If set, only check if the device can be reset this way. | |
3379 | * | |
3380 | * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is | |
3381 | * unset, it will be reinitialized internally when going from PCI_D3hot to | |
3382 | * PCI_D0. If that's the case and the device is not in a low-power state | |
3383 | * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset. | |
3384 | * | |
3385 | * NOTE: This causes the caller to sleep for twice the device power transition | |
3386 | * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms | |
f7625980 | 3387 | * by default (i.e. unless the @dev's d3_delay field has a different value). |
83d74e03 RW |
3388 | * Moreover, only devices in D0 can be reset by this function. |
3389 | */ | |
f85876ba | 3390 | static int pci_pm_reset(struct pci_dev *dev, int probe) |
d91cdc74 | 3391 | { |
f85876ba YZ |
3392 | u16 csr; |
3393 | ||
51e53738 | 3394 | if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET) |
f85876ba | 3395 | return -ENOTTY; |
d91cdc74 | 3396 | |
f85876ba YZ |
3397 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr); |
3398 | if (csr & PCI_PM_CTRL_NO_SOFT_RESET) | |
3399 | return -ENOTTY; | |
d91cdc74 | 3400 | |
f85876ba YZ |
3401 | if (probe) |
3402 | return 0; | |
1ca88797 | 3403 | |
f85876ba YZ |
3404 | if (dev->current_state != PCI_D0) |
3405 | return -EINVAL; | |
3406 | ||
3407 | csr &= ~PCI_PM_CTRL_STATE_MASK; | |
3408 | csr |= PCI_D3hot; | |
3409 | pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr); | |
1ae861e6 | 3410 | pci_dev_d3_sleep(dev); |
f85876ba YZ |
3411 | |
3412 | csr &= ~PCI_PM_CTRL_STATE_MASK; | |
3413 | csr |= PCI_D0; | |
3414 | pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr); | |
1ae861e6 | 3415 | pci_dev_d3_sleep(dev); |
f85876ba YZ |
3416 | |
3417 | return 0; | |
3418 | } | |
3419 | ||
9e33002f | 3420 | void pci_reset_secondary_bus(struct pci_dev *dev) |
c12ff1df YZ |
3421 | { |
3422 | u16 ctrl; | |
64e8674f AW |
3423 | |
3424 | pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl); | |
3425 | ctrl |= PCI_BRIDGE_CTL_BUS_RESET; | |
3426 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl); | |
de0c548c AW |
3427 | /* |
3428 | * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double | |
f7625980 | 3429 | * this to 2ms to ensure that we meet the minimum requirement. |
de0c548c AW |
3430 | */ |
3431 | msleep(2); | |
64e8674f AW |
3432 | |
3433 | ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET; | |
3434 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl); | |
de0c548c AW |
3435 | |
3436 | /* | |
3437 | * Trhfa for conventional PCI is 2^25 clock cycles. | |
3438 | * Assuming a minimum 33MHz clock this results in a 1s | |
3439 | * delay before we can consider subordinate devices to | |
3440 | * be re-initialized. PCIe has some ways to shorten this, | |
3441 | * but we don't make use of them yet. | |
3442 | */ | |
3443 | ssleep(1); | |
64e8674f | 3444 | } |
d92a208d | 3445 | |
9e33002f GS |
3446 | void __weak pcibios_reset_secondary_bus(struct pci_dev *dev) |
3447 | { | |
3448 | pci_reset_secondary_bus(dev); | |
3449 | } | |
3450 | ||
d92a208d GS |
3451 | /** |
3452 | * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge. | |
3453 | * @dev: Bridge device | |
3454 | * | |
3455 | * Use the bridge control register to assert reset on the secondary bus. | |
3456 | * Devices on the secondary bus are left in power-on state. | |
3457 | */ | |
3458 | void pci_reset_bridge_secondary_bus(struct pci_dev *dev) | |
3459 | { | |
3460 | pcibios_reset_secondary_bus(dev); | |
3461 | } | |
64e8674f AW |
3462 | EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus); |
3463 | ||
3464 | static int pci_parent_bus_reset(struct pci_dev *dev, int probe) | |
3465 | { | |
c12ff1df YZ |
3466 | struct pci_dev *pdev; |
3467 | ||
f331a859 AW |
3468 | if (pci_is_root_bus(dev->bus) || dev->subordinate || |
3469 | !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET) | |
c12ff1df YZ |
3470 | return -ENOTTY; |
3471 | ||
3472 | list_for_each_entry(pdev, &dev->bus->devices, bus_list) | |
3473 | if (pdev != dev) | |
3474 | return -ENOTTY; | |
3475 | ||
3476 | if (probe) | |
3477 | return 0; | |
3478 | ||
64e8674f | 3479 | pci_reset_bridge_secondary_bus(dev->bus->self); |
c12ff1df YZ |
3480 | |
3481 | return 0; | |
3482 | } | |
3483 | ||
608c3881 AW |
3484 | static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe) |
3485 | { | |
3486 | int rc = -ENOTTY; | |
3487 | ||
3488 | if (!hotplug || !try_module_get(hotplug->ops->owner)) | |
3489 | return rc; | |
3490 | ||
3491 | if (hotplug->ops->reset_slot) | |
3492 | rc = hotplug->ops->reset_slot(hotplug, probe); | |
3493 | ||
3494 | module_put(hotplug->ops->owner); | |
3495 | ||
3496 | return rc; | |
3497 | } | |
3498 | ||
3499 | static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe) | |
3500 | { | |
3501 | struct pci_dev *pdev; | |
3502 | ||
f331a859 AW |
3503 | if (dev->subordinate || !dev->slot || |
3504 | dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET) | |
608c3881 AW |
3505 | return -ENOTTY; |
3506 | ||
3507 | list_for_each_entry(pdev, &dev->bus->devices, bus_list) | |
3508 | if (pdev != dev && pdev->slot == dev->slot) | |
3509 | return -ENOTTY; | |
3510 | ||
3511 | return pci_reset_hotplug_slot(dev->slot->hotplug, probe); | |
3512 | } | |
3513 | ||
977f857c | 3514 | static int __pci_dev_reset(struct pci_dev *dev, int probe) |
d91cdc74 | 3515 | { |
8c1c699f YZ |
3516 | int rc; |
3517 | ||
3518 | might_sleep(); | |
3519 | ||
b9c3b266 DC |
3520 | rc = pci_dev_specific_reset(dev, probe); |
3521 | if (rc != -ENOTTY) | |
3522 | goto done; | |
3523 | ||
8c1c699f YZ |
3524 | rc = pcie_flr(dev, probe); |
3525 | if (rc != -ENOTTY) | |
3526 | goto done; | |
d91cdc74 | 3527 | |
8c1c699f | 3528 | rc = pci_af_flr(dev, probe); |
f85876ba YZ |
3529 | if (rc != -ENOTTY) |
3530 | goto done; | |
3531 | ||
3532 | rc = pci_pm_reset(dev, probe); | |
c12ff1df YZ |
3533 | if (rc != -ENOTTY) |
3534 | goto done; | |
3535 | ||
608c3881 AW |
3536 | rc = pci_dev_reset_slot_function(dev, probe); |
3537 | if (rc != -ENOTTY) | |
3538 | goto done; | |
3539 | ||
c12ff1df | 3540 | rc = pci_parent_bus_reset(dev, probe); |
8c1c699f | 3541 | done: |
977f857c KRW |
3542 | return rc; |
3543 | } | |
3544 | ||
77cb985a AW |
3545 | static void pci_dev_lock(struct pci_dev *dev) |
3546 | { | |
3547 | pci_cfg_access_lock(dev); | |
3548 | /* block PM suspend, driver probe, etc. */ | |
3549 | device_lock(&dev->dev); | |
3550 | } | |
3551 | ||
61cf16d8 AW |
3552 | /* Return 1 on successful lock, 0 on contention */ |
3553 | static int pci_dev_trylock(struct pci_dev *dev) | |
3554 | { | |
3555 | if (pci_cfg_access_trylock(dev)) { | |
3556 | if (device_trylock(&dev->dev)) | |
3557 | return 1; | |
3558 | pci_cfg_access_unlock(dev); | |
3559 | } | |
3560 | ||
3561 | return 0; | |
3562 | } | |
3563 | ||
77cb985a AW |
3564 | static void pci_dev_unlock(struct pci_dev *dev) |
3565 | { | |
3566 | device_unlock(&dev->dev); | |
3567 | pci_cfg_access_unlock(dev); | |
3568 | } | |
3569 | ||
3ebe7f9f KB |
3570 | /** |
3571 | * pci_reset_notify - notify device driver of reset | |
3572 | * @dev: device to be notified of reset | |
3573 | * @prepare: 'true' if device is about to be reset; 'false' if reset attempt | |
3574 | * completed | |
3575 | * | |
3576 | * Must be called prior to device access being disabled and after device | |
3577 | * access is restored. | |
3578 | */ | |
3579 | static void pci_reset_notify(struct pci_dev *dev, bool prepare) | |
3580 | { | |
3581 | const struct pci_error_handlers *err_handler = | |
3582 | dev->driver ? dev->driver->err_handler : NULL; | |
3583 | if (err_handler && err_handler->reset_notify) | |
3584 | err_handler->reset_notify(dev, prepare); | |
3585 | } | |
3586 | ||
77cb985a AW |
3587 | static void pci_dev_save_and_disable(struct pci_dev *dev) |
3588 | { | |
3ebe7f9f KB |
3589 | pci_reset_notify(dev, true); |
3590 | ||
a6cbaade AW |
3591 | /* |
3592 | * Wake-up device prior to save. PM registers default to D0 after | |
3593 | * reset and a simple register restore doesn't reliably return | |
3594 | * to a non-D0 state anyway. | |
3595 | */ | |
3596 | pci_set_power_state(dev, PCI_D0); | |
3597 | ||
77cb985a AW |
3598 | pci_save_state(dev); |
3599 | /* | |
3600 | * Disable the device by clearing the Command register, except for | |
3601 | * INTx-disable which is set. This not only disables MMIO and I/O port | |
3602 | * BARs, but also prevents the device from being Bus Master, preventing | |
3603 | * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3 | |
3604 | * compliant devices, INTx-disable prevents legacy interrupts. | |
3605 | */ | |
3606 | pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE); | |
3607 | } | |
3608 | ||
3609 | static void pci_dev_restore(struct pci_dev *dev) | |
3610 | { | |
3611 | pci_restore_state(dev); | |
3ebe7f9f | 3612 | pci_reset_notify(dev, false); |
77cb985a AW |
3613 | } |
3614 | ||
977f857c KRW |
3615 | static int pci_dev_reset(struct pci_dev *dev, int probe) |
3616 | { | |
3617 | int rc; | |
3618 | ||
77cb985a AW |
3619 | if (!probe) |
3620 | pci_dev_lock(dev); | |
977f857c KRW |
3621 | |
3622 | rc = __pci_dev_reset(dev, probe); | |
3623 | ||
77cb985a AW |
3624 | if (!probe) |
3625 | pci_dev_unlock(dev); | |
3626 | ||
8c1c699f | 3627 | return rc; |
d91cdc74 | 3628 | } |
3ebe7f9f | 3629 | |
d91cdc74 | 3630 | /** |
8c1c699f YZ |
3631 | * __pci_reset_function - reset a PCI device function |
3632 | * @dev: PCI device to reset | |
d91cdc74 SY |
3633 | * |
3634 | * Some devices allow an individual function to be reset without affecting | |
3635 | * other functions in the same device. The PCI device must be responsive | |
3636 | * to PCI config space in order to use this function. | |
3637 | * | |
3638 | * The device function is presumed to be unused when this function is called. | |
3639 | * Resetting the device will make the contents of PCI configuration space | |
3640 | * random, so any caller of this must be prepared to reinitialise the | |
3641 | * device including MSI, bus mastering, BARs, decoding IO and memory spaces, | |
3642 | * etc. | |
3643 | * | |
8c1c699f | 3644 | * Returns 0 if the device function was successfully reset or negative if the |
d91cdc74 SY |
3645 | * device doesn't support resetting a single function. |
3646 | */ | |
8c1c699f | 3647 | int __pci_reset_function(struct pci_dev *dev) |
d91cdc74 | 3648 | { |
8c1c699f | 3649 | return pci_dev_reset(dev, 0); |
d91cdc74 | 3650 | } |
8c1c699f | 3651 | EXPORT_SYMBOL_GPL(__pci_reset_function); |
8dd7f803 | 3652 | |
6fbf9e7a KRW |
3653 | /** |
3654 | * __pci_reset_function_locked - reset a PCI device function while holding | |
3655 | * the @dev mutex lock. | |
3656 | * @dev: PCI device to reset | |
3657 | * | |
3658 | * Some devices allow an individual function to be reset without affecting | |
3659 | * other functions in the same device. The PCI device must be responsive | |
3660 | * to PCI config space in order to use this function. | |
3661 | * | |
3662 | * The device function is presumed to be unused and the caller is holding | |
3663 | * the device mutex lock when this function is called. | |
3664 | * Resetting the device will make the contents of PCI configuration space | |
3665 | * random, so any caller of this must be prepared to reinitialise the | |
3666 | * device including MSI, bus mastering, BARs, decoding IO and memory spaces, | |
3667 | * etc. | |
3668 | * | |
3669 | * Returns 0 if the device function was successfully reset or negative if the | |
3670 | * device doesn't support resetting a single function. | |
3671 | */ | |
3672 | int __pci_reset_function_locked(struct pci_dev *dev) | |
3673 | { | |
977f857c | 3674 | return __pci_dev_reset(dev, 0); |
6fbf9e7a KRW |
3675 | } |
3676 | EXPORT_SYMBOL_GPL(__pci_reset_function_locked); | |
3677 | ||
711d5779 MT |
3678 | /** |
3679 | * pci_probe_reset_function - check whether the device can be safely reset | |
3680 | * @dev: PCI device to reset | |
3681 | * | |
3682 | * Some devices allow an individual function to be reset without affecting | |
3683 | * other functions in the same device. The PCI device must be responsive | |
3684 | * to PCI config space in order to use this function. | |
3685 | * | |
3686 | * Returns 0 if the device function can be reset or negative if the | |
3687 | * device doesn't support resetting a single function. | |
3688 | */ | |
3689 | int pci_probe_reset_function(struct pci_dev *dev) | |
3690 | { | |
3691 | return pci_dev_reset(dev, 1); | |
3692 | } | |
3693 | ||
8dd7f803 | 3694 | /** |
8c1c699f YZ |
3695 | * pci_reset_function - quiesce and reset a PCI device function |
3696 | * @dev: PCI device to reset | |
8dd7f803 SY |
3697 | * |
3698 | * Some devices allow an individual function to be reset without affecting | |
3699 | * other functions in the same device. The PCI device must be responsive | |
3700 | * to PCI config space in order to use this function. | |
3701 | * | |
3702 | * This function does not just reset the PCI portion of a device, but | |
3703 | * clears all the state associated with the device. This function differs | |
8c1c699f | 3704 | * from __pci_reset_function in that it saves and restores device state |
8dd7f803 SY |
3705 | * over the reset. |
3706 | * | |
8c1c699f | 3707 | * Returns 0 if the device function was successfully reset or negative if the |
8dd7f803 SY |
3708 | * device doesn't support resetting a single function. |
3709 | */ | |
3710 | int pci_reset_function(struct pci_dev *dev) | |
3711 | { | |
8c1c699f | 3712 | int rc; |
8dd7f803 | 3713 | |
8c1c699f YZ |
3714 | rc = pci_dev_reset(dev, 1); |
3715 | if (rc) | |
3716 | return rc; | |
8dd7f803 | 3717 | |
77cb985a | 3718 | pci_dev_save_and_disable(dev); |
8dd7f803 | 3719 | |
8c1c699f | 3720 | rc = pci_dev_reset(dev, 0); |
8dd7f803 | 3721 | |
77cb985a | 3722 | pci_dev_restore(dev); |
8dd7f803 | 3723 | |
8c1c699f | 3724 | return rc; |
8dd7f803 SY |
3725 | } |
3726 | EXPORT_SYMBOL_GPL(pci_reset_function); | |
3727 | ||
61cf16d8 AW |
3728 | /** |
3729 | * pci_try_reset_function - quiesce and reset a PCI device function | |
3730 | * @dev: PCI device to reset | |
3731 | * | |
3732 | * Same as above, except return -EAGAIN if unable to lock device. | |
3733 | */ | |
3734 | int pci_try_reset_function(struct pci_dev *dev) | |
3735 | { | |
3736 | int rc; | |
3737 | ||
3738 | rc = pci_dev_reset(dev, 1); | |
3739 | if (rc) | |
3740 | return rc; | |
3741 | ||
3742 | pci_dev_save_and_disable(dev); | |
3743 | ||
3744 | if (pci_dev_trylock(dev)) { | |
3745 | rc = __pci_dev_reset(dev, 0); | |
3746 | pci_dev_unlock(dev); | |
3747 | } else | |
3748 | rc = -EAGAIN; | |
3749 | ||
3750 | pci_dev_restore(dev); | |
3751 | ||
3752 | return rc; | |
3753 | } | |
3754 | EXPORT_SYMBOL_GPL(pci_try_reset_function); | |
3755 | ||
f331a859 AW |
3756 | /* Do any devices on or below this bus prevent a bus reset? */ |
3757 | static bool pci_bus_resetable(struct pci_bus *bus) | |
3758 | { | |
3759 | struct pci_dev *dev; | |
3760 | ||
3761 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
3762 | if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET || | |
3763 | (dev->subordinate && !pci_bus_resetable(dev->subordinate))) | |
3764 | return false; | |
3765 | } | |
3766 | ||
3767 | return true; | |
3768 | } | |
3769 | ||
090a3c53 AW |
3770 | /* Lock devices from the top of the tree down */ |
3771 | static void pci_bus_lock(struct pci_bus *bus) | |
3772 | { | |
3773 | struct pci_dev *dev; | |
3774 | ||
3775 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
3776 | pci_dev_lock(dev); | |
3777 | if (dev->subordinate) | |
3778 | pci_bus_lock(dev->subordinate); | |
3779 | } | |
3780 | } | |
3781 | ||
3782 | /* Unlock devices from the bottom of the tree up */ | |
3783 | static void pci_bus_unlock(struct pci_bus *bus) | |
3784 | { | |
3785 | struct pci_dev *dev; | |
3786 | ||
3787 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
3788 | if (dev->subordinate) | |
3789 | pci_bus_unlock(dev->subordinate); | |
3790 | pci_dev_unlock(dev); | |
3791 | } | |
3792 | } | |
3793 | ||
61cf16d8 AW |
3794 | /* Return 1 on successful lock, 0 on contention */ |
3795 | static int pci_bus_trylock(struct pci_bus *bus) | |
3796 | { | |
3797 | struct pci_dev *dev; | |
3798 | ||
3799 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
3800 | if (!pci_dev_trylock(dev)) | |
3801 | goto unlock; | |
3802 | if (dev->subordinate) { | |
3803 | if (!pci_bus_trylock(dev->subordinate)) { | |
3804 | pci_dev_unlock(dev); | |
3805 | goto unlock; | |
3806 | } | |
3807 | } | |
3808 | } | |
3809 | return 1; | |
3810 | ||
3811 | unlock: | |
3812 | list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) { | |
3813 | if (dev->subordinate) | |
3814 | pci_bus_unlock(dev->subordinate); | |
3815 | pci_dev_unlock(dev); | |
3816 | } | |
3817 | return 0; | |
3818 | } | |
3819 | ||
f331a859 AW |
3820 | /* Do any devices on or below this slot prevent a bus reset? */ |
3821 | static bool pci_slot_resetable(struct pci_slot *slot) | |
3822 | { | |
3823 | struct pci_dev *dev; | |
3824 | ||
3825 | list_for_each_entry(dev, &slot->bus->devices, bus_list) { | |
3826 | if (!dev->slot || dev->slot != slot) | |
3827 | continue; | |
3828 | if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET || | |
3829 | (dev->subordinate && !pci_bus_resetable(dev->subordinate))) | |
3830 | return false; | |
3831 | } | |
3832 | ||
3833 | return true; | |
3834 | } | |
3835 | ||
090a3c53 AW |
3836 | /* Lock devices from the top of the tree down */ |
3837 | static void pci_slot_lock(struct pci_slot *slot) | |
3838 | { | |
3839 | struct pci_dev *dev; | |
3840 | ||
3841 | list_for_each_entry(dev, &slot->bus->devices, bus_list) { | |
3842 | if (!dev->slot || dev->slot != slot) | |
3843 | continue; | |
3844 | pci_dev_lock(dev); | |
3845 | if (dev->subordinate) | |
3846 | pci_bus_lock(dev->subordinate); | |
3847 | } | |
3848 | } | |
3849 | ||
3850 | /* Unlock devices from the bottom of the tree up */ | |
3851 | static void pci_slot_unlock(struct pci_slot *slot) | |
3852 | { | |
3853 | struct pci_dev *dev; | |
3854 | ||
3855 | list_for_each_entry(dev, &slot->bus->devices, bus_list) { | |
3856 | if (!dev->slot || dev->slot != slot) | |
3857 | continue; | |
3858 | if (dev->subordinate) | |
3859 | pci_bus_unlock(dev->subordinate); | |
3860 | pci_dev_unlock(dev); | |
3861 | } | |
3862 | } | |
3863 | ||
61cf16d8 AW |
3864 | /* Return 1 on successful lock, 0 on contention */ |
3865 | static int pci_slot_trylock(struct pci_slot *slot) | |
3866 | { | |
3867 | struct pci_dev *dev; | |
3868 | ||
3869 | list_for_each_entry(dev, &slot->bus->devices, bus_list) { | |
3870 | if (!dev->slot || dev->slot != slot) | |
3871 | continue; | |
3872 | if (!pci_dev_trylock(dev)) | |
3873 | goto unlock; | |
3874 | if (dev->subordinate) { | |
3875 | if (!pci_bus_trylock(dev->subordinate)) { | |
3876 | pci_dev_unlock(dev); | |
3877 | goto unlock; | |
3878 | } | |
3879 | } | |
3880 | } | |
3881 | return 1; | |
3882 | ||
3883 | unlock: | |
3884 | list_for_each_entry_continue_reverse(dev, | |
3885 | &slot->bus->devices, bus_list) { | |
3886 | if (!dev->slot || dev->slot != slot) | |
3887 | continue; | |
3888 | if (dev->subordinate) | |
3889 | pci_bus_unlock(dev->subordinate); | |
3890 | pci_dev_unlock(dev); | |
3891 | } | |
3892 | return 0; | |
3893 | } | |
3894 | ||
090a3c53 AW |
3895 | /* Save and disable devices from the top of the tree down */ |
3896 | static void pci_bus_save_and_disable(struct pci_bus *bus) | |
3897 | { | |
3898 | struct pci_dev *dev; | |
3899 | ||
3900 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
3901 | pci_dev_save_and_disable(dev); | |
3902 | if (dev->subordinate) | |
3903 | pci_bus_save_and_disable(dev->subordinate); | |
3904 | } | |
3905 | } | |
3906 | ||
3907 | /* | |
3908 | * Restore devices from top of the tree down - parent bridges need to be | |
3909 | * restored before we can get to subordinate devices. | |
3910 | */ | |
3911 | static void pci_bus_restore(struct pci_bus *bus) | |
3912 | { | |
3913 | struct pci_dev *dev; | |
3914 | ||
3915 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
3916 | pci_dev_restore(dev); | |
3917 | if (dev->subordinate) | |
3918 | pci_bus_restore(dev->subordinate); | |
3919 | } | |
3920 | } | |
3921 | ||
3922 | /* Save and disable devices from the top of the tree down */ | |
3923 | static void pci_slot_save_and_disable(struct pci_slot *slot) | |
3924 | { | |
3925 | struct pci_dev *dev; | |
3926 | ||
3927 | list_for_each_entry(dev, &slot->bus->devices, bus_list) { | |
3928 | if (!dev->slot || dev->slot != slot) | |
3929 | continue; | |
3930 | pci_dev_save_and_disable(dev); | |
3931 | if (dev->subordinate) | |
3932 | pci_bus_save_and_disable(dev->subordinate); | |
3933 | } | |
3934 | } | |
3935 | ||
3936 | /* | |
3937 | * Restore devices from top of the tree down - parent bridges need to be | |
3938 | * restored before we can get to subordinate devices. | |
3939 | */ | |
3940 | static void pci_slot_restore(struct pci_slot *slot) | |
3941 | { | |
3942 | struct pci_dev *dev; | |
3943 | ||
3944 | list_for_each_entry(dev, &slot->bus->devices, bus_list) { | |
3945 | if (!dev->slot || dev->slot != slot) | |
3946 | continue; | |
3947 | pci_dev_restore(dev); | |
3948 | if (dev->subordinate) | |
3949 | pci_bus_restore(dev->subordinate); | |
3950 | } | |
3951 | } | |
3952 | ||
3953 | static int pci_slot_reset(struct pci_slot *slot, int probe) | |
3954 | { | |
3955 | int rc; | |
3956 | ||
f331a859 | 3957 | if (!slot || !pci_slot_resetable(slot)) |
090a3c53 AW |
3958 | return -ENOTTY; |
3959 | ||
3960 | if (!probe) | |
3961 | pci_slot_lock(slot); | |
3962 | ||
3963 | might_sleep(); | |
3964 | ||
3965 | rc = pci_reset_hotplug_slot(slot->hotplug, probe); | |
3966 | ||
3967 | if (!probe) | |
3968 | pci_slot_unlock(slot); | |
3969 | ||
3970 | return rc; | |
3971 | } | |
3972 | ||
9a3d2b9b AW |
3973 | /** |
3974 | * pci_probe_reset_slot - probe whether a PCI slot can be reset | |
3975 | * @slot: PCI slot to probe | |
3976 | * | |
3977 | * Return 0 if slot can be reset, negative if a slot reset is not supported. | |
3978 | */ | |
3979 | int pci_probe_reset_slot(struct pci_slot *slot) | |
3980 | { | |
3981 | return pci_slot_reset(slot, 1); | |
3982 | } | |
3983 | EXPORT_SYMBOL_GPL(pci_probe_reset_slot); | |
3984 | ||
090a3c53 AW |
3985 | /** |
3986 | * pci_reset_slot - reset a PCI slot | |
3987 | * @slot: PCI slot to reset | |
3988 | * | |
3989 | * A PCI bus may host multiple slots, each slot may support a reset mechanism | |
3990 | * independent of other slots. For instance, some slots may support slot power | |
3991 | * control. In the case of a 1:1 bus to slot architecture, this function may | |
3992 | * wrap the bus reset to avoid spurious slot related events such as hotplug. | |
3993 | * Generally a slot reset should be attempted before a bus reset. All of the | |
3994 | * function of the slot and any subordinate buses behind the slot are reset | |
3995 | * through this function. PCI config space of all devices in the slot and | |
3996 | * behind the slot is saved before and restored after reset. | |
3997 | * | |
3998 | * Return 0 on success, non-zero on error. | |
3999 | */ | |
4000 | int pci_reset_slot(struct pci_slot *slot) | |
4001 | { | |
4002 | int rc; | |
4003 | ||
4004 | rc = pci_slot_reset(slot, 1); | |
4005 | if (rc) | |
4006 | return rc; | |
4007 | ||
4008 | pci_slot_save_and_disable(slot); | |
4009 | ||
4010 | rc = pci_slot_reset(slot, 0); | |
4011 | ||
4012 | pci_slot_restore(slot); | |
4013 | ||
4014 | return rc; | |
4015 | } | |
4016 | EXPORT_SYMBOL_GPL(pci_reset_slot); | |
4017 | ||
61cf16d8 AW |
4018 | /** |
4019 | * pci_try_reset_slot - Try to reset a PCI slot | |
4020 | * @slot: PCI slot to reset | |
4021 | * | |
4022 | * Same as above except return -EAGAIN if the slot cannot be locked | |
4023 | */ | |
4024 | int pci_try_reset_slot(struct pci_slot *slot) | |
4025 | { | |
4026 | int rc; | |
4027 | ||
4028 | rc = pci_slot_reset(slot, 1); | |
4029 | if (rc) | |
4030 | return rc; | |
4031 | ||
4032 | pci_slot_save_and_disable(slot); | |
4033 | ||
4034 | if (pci_slot_trylock(slot)) { | |
4035 | might_sleep(); | |
4036 | rc = pci_reset_hotplug_slot(slot->hotplug, 0); | |
4037 | pci_slot_unlock(slot); | |
4038 | } else | |
4039 | rc = -EAGAIN; | |
4040 | ||
4041 | pci_slot_restore(slot); | |
4042 | ||
4043 | return rc; | |
4044 | } | |
4045 | EXPORT_SYMBOL_GPL(pci_try_reset_slot); | |
4046 | ||
090a3c53 AW |
4047 | static int pci_bus_reset(struct pci_bus *bus, int probe) |
4048 | { | |
f331a859 | 4049 | if (!bus->self || !pci_bus_resetable(bus)) |
090a3c53 AW |
4050 | return -ENOTTY; |
4051 | ||
4052 | if (probe) | |
4053 | return 0; | |
4054 | ||
4055 | pci_bus_lock(bus); | |
4056 | ||
4057 | might_sleep(); | |
4058 | ||
4059 | pci_reset_bridge_secondary_bus(bus->self); | |
4060 | ||
4061 | pci_bus_unlock(bus); | |
4062 | ||
4063 | return 0; | |
4064 | } | |
4065 | ||
9a3d2b9b AW |
4066 | /** |
4067 | * pci_probe_reset_bus - probe whether a PCI bus can be reset | |
4068 | * @bus: PCI bus to probe | |
4069 | * | |
4070 | * Return 0 if bus can be reset, negative if a bus reset is not supported. | |
4071 | */ | |
4072 | int pci_probe_reset_bus(struct pci_bus *bus) | |
4073 | { | |
4074 | return pci_bus_reset(bus, 1); | |
4075 | } | |
4076 | EXPORT_SYMBOL_GPL(pci_probe_reset_bus); | |
4077 | ||
090a3c53 AW |
4078 | /** |
4079 | * pci_reset_bus - reset a PCI bus | |
4080 | * @bus: top level PCI bus to reset | |
4081 | * | |
4082 | * Do a bus reset on the given bus and any subordinate buses, saving | |
4083 | * and restoring state of all devices. | |
4084 | * | |
4085 | * Return 0 on success, non-zero on error. | |
4086 | */ | |
4087 | int pci_reset_bus(struct pci_bus *bus) | |
4088 | { | |
4089 | int rc; | |
4090 | ||
4091 | rc = pci_bus_reset(bus, 1); | |
4092 | if (rc) | |
4093 | return rc; | |
4094 | ||
4095 | pci_bus_save_and_disable(bus); | |
4096 | ||
4097 | rc = pci_bus_reset(bus, 0); | |
4098 | ||
4099 | pci_bus_restore(bus); | |
4100 | ||
4101 | return rc; | |
4102 | } | |
4103 | EXPORT_SYMBOL_GPL(pci_reset_bus); | |
4104 | ||
61cf16d8 AW |
4105 | /** |
4106 | * pci_try_reset_bus - Try to reset a PCI bus | |
4107 | * @bus: top level PCI bus to reset | |
4108 | * | |
4109 | * Same as above except return -EAGAIN if the bus cannot be locked | |
4110 | */ | |
4111 | int pci_try_reset_bus(struct pci_bus *bus) | |
4112 | { | |
4113 | int rc; | |
4114 | ||
4115 | rc = pci_bus_reset(bus, 1); | |
4116 | if (rc) | |
4117 | return rc; | |
4118 | ||
4119 | pci_bus_save_and_disable(bus); | |
4120 | ||
4121 | if (pci_bus_trylock(bus)) { | |
4122 | might_sleep(); | |
4123 | pci_reset_bridge_secondary_bus(bus->self); | |
4124 | pci_bus_unlock(bus); | |
4125 | } else | |
4126 | rc = -EAGAIN; | |
4127 | ||
4128 | pci_bus_restore(bus); | |
4129 | ||
4130 | return rc; | |
4131 | } | |
4132 | EXPORT_SYMBOL_GPL(pci_try_reset_bus); | |
4133 | ||
d556ad4b PO |
4134 | /** |
4135 | * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count | |
4136 | * @dev: PCI device to query | |
4137 | * | |
4138 | * Returns mmrbc: maximum designed memory read count in bytes | |
4139 | * or appropriate error value. | |
4140 | */ | |
4141 | int pcix_get_max_mmrbc(struct pci_dev *dev) | |
4142 | { | |
7c9e2b1c | 4143 | int cap; |
d556ad4b PO |
4144 | u32 stat; |
4145 | ||
4146 | cap = pci_find_capability(dev, PCI_CAP_ID_PCIX); | |
4147 | if (!cap) | |
4148 | return -EINVAL; | |
4149 | ||
7c9e2b1c | 4150 | if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat)) |
d556ad4b PO |
4151 | return -EINVAL; |
4152 | ||
25daeb55 | 4153 | return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21); |
d556ad4b PO |
4154 | } |
4155 | EXPORT_SYMBOL(pcix_get_max_mmrbc); | |
4156 | ||
4157 | /** | |
4158 | * pcix_get_mmrbc - get PCI-X maximum memory read byte count | |
4159 | * @dev: PCI device to query | |
4160 | * | |
4161 | * Returns mmrbc: maximum memory read count in bytes | |
4162 | * or appropriate error value. | |
4163 | */ | |
4164 | int pcix_get_mmrbc(struct pci_dev *dev) | |
4165 | { | |
7c9e2b1c | 4166 | int cap; |
bdc2bda7 | 4167 | u16 cmd; |
d556ad4b PO |
4168 | |
4169 | cap = pci_find_capability(dev, PCI_CAP_ID_PCIX); | |
4170 | if (!cap) | |
4171 | return -EINVAL; | |
4172 | ||
7c9e2b1c DN |
4173 | if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd)) |
4174 | return -EINVAL; | |
d556ad4b | 4175 | |
7c9e2b1c | 4176 | return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2); |
d556ad4b PO |
4177 | } |
4178 | EXPORT_SYMBOL(pcix_get_mmrbc); | |
4179 | ||
4180 | /** | |
4181 | * pcix_set_mmrbc - set PCI-X maximum memory read byte count | |
4182 | * @dev: PCI device to query | |
4183 | * @mmrbc: maximum memory read count in bytes | |
4184 | * valid values are 512, 1024, 2048, 4096 | |
4185 | * | |
4186 | * If possible sets maximum memory read byte count, some bridges have erratas | |
4187 | * that prevent this. | |
4188 | */ | |
4189 | int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc) | |
4190 | { | |
7c9e2b1c | 4191 | int cap; |
bdc2bda7 DN |
4192 | u32 stat, v, o; |
4193 | u16 cmd; | |
d556ad4b | 4194 | |
229f5afd | 4195 | if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc)) |
7c9e2b1c | 4196 | return -EINVAL; |
d556ad4b PO |
4197 | |
4198 | v = ffs(mmrbc) - 10; | |
4199 | ||
4200 | cap = pci_find_capability(dev, PCI_CAP_ID_PCIX); | |
4201 | if (!cap) | |
7c9e2b1c | 4202 | return -EINVAL; |
d556ad4b | 4203 | |
7c9e2b1c DN |
4204 | if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat)) |
4205 | return -EINVAL; | |
d556ad4b PO |
4206 | |
4207 | if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21) | |
4208 | return -E2BIG; | |
4209 | ||
7c9e2b1c DN |
4210 | if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd)) |
4211 | return -EINVAL; | |
d556ad4b PO |
4212 | |
4213 | o = (cmd & PCI_X_CMD_MAX_READ) >> 2; | |
4214 | if (o != v) { | |
809a3bf9 | 4215 | if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC)) |
d556ad4b PO |
4216 | return -EIO; |
4217 | ||
4218 | cmd &= ~PCI_X_CMD_MAX_READ; | |
4219 | cmd |= v << 2; | |
7c9e2b1c DN |
4220 | if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd)) |
4221 | return -EIO; | |
d556ad4b | 4222 | } |
7c9e2b1c | 4223 | return 0; |
d556ad4b PO |
4224 | } |
4225 | EXPORT_SYMBOL(pcix_set_mmrbc); | |
4226 | ||
4227 | /** | |
4228 | * pcie_get_readrq - get PCI Express read request size | |
4229 | * @dev: PCI device to query | |
4230 | * | |
4231 | * Returns maximum memory read request in bytes | |
4232 | * or appropriate error value. | |
4233 | */ | |
4234 | int pcie_get_readrq(struct pci_dev *dev) | |
4235 | { | |
d556ad4b PO |
4236 | u16 ctl; |
4237 | ||
59875ae4 | 4238 | pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl); |
d556ad4b | 4239 | |
59875ae4 | 4240 | return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12); |
d556ad4b PO |
4241 | } |
4242 | EXPORT_SYMBOL(pcie_get_readrq); | |
4243 | ||
4244 | /** | |
4245 | * pcie_set_readrq - set PCI Express maximum memory read request | |
4246 | * @dev: PCI device to query | |
42e61f4a | 4247 | * @rq: maximum memory read count in bytes |
d556ad4b PO |
4248 | * valid values are 128, 256, 512, 1024, 2048, 4096 |
4249 | * | |
c9b378c7 | 4250 | * If possible sets maximum memory read request in bytes |
d556ad4b PO |
4251 | */ |
4252 | int pcie_set_readrq(struct pci_dev *dev, int rq) | |
4253 | { | |
59875ae4 | 4254 | u16 v; |
d556ad4b | 4255 | |
229f5afd | 4256 | if (rq < 128 || rq > 4096 || !is_power_of_2(rq)) |
59875ae4 | 4257 | return -EINVAL; |
d556ad4b | 4258 | |
a1c473aa BH |
4259 | /* |
4260 | * If using the "performance" PCIe config, we clamp the | |
4261 | * read rq size to the max packet size to prevent the | |
4262 | * host bridge generating requests larger than we can | |
4263 | * cope with | |
4264 | */ | |
4265 | if (pcie_bus_config == PCIE_BUS_PERFORMANCE) { | |
4266 | int mps = pcie_get_mps(dev); | |
4267 | ||
a1c473aa BH |
4268 | if (mps < rq) |
4269 | rq = mps; | |
4270 | } | |
4271 | ||
4272 | v = (ffs(rq) - 8) << 12; | |
d556ad4b | 4273 | |
59875ae4 JL |
4274 | return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL, |
4275 | PCI_EXP_DEVCTL_READRQ, v); | |
d556ad4b PO |
4276 | } |
4277 | EXPORT_SYMBOL(pcie_set_readrq); | |
4278 | ||
b03e7495 JM |
4279 | /** |
4280 | * pcie_get_mps - get PCI Express maximum payload size | |
4281 | * @dev: PCI device to query | |
4282 | * | |
4283 | * Returns maximum payload size in bytes | |
b03e7495 JM |
4284 | */ |
4285 | int pcie_get_mps(struct pci_dev *dev) | |
4286 | { | |
b03e7495 JM |
4287 | u16 ctl; |
4288 | ||
59875ae4 | 4289 | pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl); |
b03e7495 | 4290 | |
59875ae4 | 4291 | return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5); |
b03e7495 | 4292 | } |
f1c66c46 | 4293 | EXPORT_SYMBOL(pcie_get_mps); |
b03e7495 JM |
4294 | |
4295 | /** | |
4296 | * pcie_set_mps - set PCI Express maximum payload size | |
4297 | * @dev: PCI device to query | |
47c08f31 | 4298 | * @mps: maximum payload size in bytes |
b03e7495 JM |
4299 | * valid values are 128, 256, 512, 1024, 2048, 4096 |
4300 | * | |
4301 | * If possible sets maximum payload size | |
4302 | */ | |
4303 | int pcie_set_mps(struct pci_dev *dev, int mps) | |
4304 | { | |
59875ae4 | 4305 | u16 v; |
b03e7495 JM |
4306 | |
4307 | if (mps < 128 || mps > 4096 || !is_power_of_2(mps)) | |
59875ae4 | 4308 | return -EINVAL; |
b03e7495 JM |
4309 | |
4310 | v = ffs(mps) - 8; | |
f7625980 | 4311 | if (v > dev->pcie_mpss) |
59875ae4 | 4312 | return -EINVAL; |
b03e7495 JM |
4313 | v <<= 5; |
4314 | ||
59875ae4 JL |
4315 | return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL, |
4316 | PCI_EXP_DEVCTL_PAYLOAD, v); | |
b03e7495 | 4317 | } |
f1c66c46 | 4318 | EXPORT_SYMBOL(pcie_set_mps); |
b03e7495 | 4319 | |
81377c8d JK |
4320 | /** |
4321 | * pcie_get_minimum_link - determine minimum link settings of a PCI device | |
4322 | * @dev: PCI device to query | |
4323 | * @speed: storage for minimum speed | |
4324 | * @width: storage for minimum width | |
4325 | * | |
4326 | * This function will walk up the PCI device chain and determine the minimum | |
4327 | * link width and speed of the device. | |
4328 | */ | |
4329 | int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed, | |
4330 | enum pcie_link_width *width) | |
4331 | { | |
4332 | int ret; | |
4333 | ||
4334 | *speed = PCI_SPEED_UNKNOWN; | |
4335 | *width = PCIE_LNK_WIDTH_UNKNOWN; | |
4336 | ||
4337 | while (dev) { | |
4338 | u16 lnksta; | |
4339 | enum pci_bus_speed next_speed; | |
4340 | enum pcie_link_width next_width; | |
4341 | ||
4342 | ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta); | |
4343 | if (ret) | |
4344 | return ret; | |
4345 | ||
4346 | next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS]; | |
4347 | next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >> | |
4348 | PCI_EXP_LNKSTA_NLW_SHIFT; | |
4349 | ||
4350 | if (next_speed < *speed) | |
4351 | *speed = next_speed; | |
4352 | ||
4353 | if (next_width < *width) | |
4354 | *width = next_width; | |
4355 | ||
4356 | dev = dev->bus->self; | |
4357 | } | |
4358 | ||
4359 | return 0; | |
4360 | } | |
4361 | EXPORT_SYMBOL(pcie_get_minimum_link); | |
4362 | ||
c87deff7 HS |
4363 | /** |
4364 | * pci_select_bars - Make BAR mask from the type of resource | |
f95d882d | 4365 | * @dev: the PCI device for which BAR mask is made |
c87deff7 HS |
4366 | * @flags: resource type mask to be selected |
4367 | * | |
4368 | * This helper routine makes bar mask from the type of resource. | |
4369 | */ | |
4370 | int pci_select_bars(struct pci_dev *dev, unsigned long flags) | |
4371 | { | |
4372 | int i, bars = 0; | |
4373 | for (i = 0; i < PCI_NUM_RESOURCES; i++) | |
4374 | if (pci_resource_flags(dev, i) & flags) | |
4375 | bars |= (1 << i); | |
4376 | return bars; | |
4377 | } | |
b7fe9434 | 4378 | EXPORT_SYMBOL(pci_select_bars); |
c87deff7 | 4379 | |
613e7ed6 YZ |
4380 | /** |
4381 | * pci_resource_bar - get position of the BAR associated with a resource | |
4382 | * @dev: the PCI device | |
4383 | * @resno: the resource number | |
4384 | * @type: the BAR type to be filled in | |
4385 | * | |
4386 | * Returns BAR position in config space, or 0 if the BAR is invalid. | |
4387 | */ | |
4388 | int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type) | |
4389 | { | |
d1b054da YZ |
4390 | int reg; |
4391 | ||
613e7ed6 YZ |
4392 | if (resno < PCI_ROM_RESOURCE) { |
4393 | *type = pci_bar_unknown; | |
4394 | return PCI_BASE_ADDRESS_0 + 4 * resno; | |
4395 | } else if (resno == PCI_ROM_RESOURCE) { | |
4396 | *type = pci_bar_mem32; | |
4397 | return dev->rom_base_reg; | |
d1b054da YZ |
4398 | } else if (resno < PCI_BRIDGE_RESOURCES) { |
4399 | /* device specific resource */ | |
26ff46c6 MS |
4400 | *type = pci_bar_unknown; |
4401 | reg = pci_iov_resource_bar(dev, resno); | |
d1b054da YZ |
4402 | if (reg) |
4403 | return reg; | |
613e7ed6 YZ |
4404 | } |
4405 | ||
865df576 | 4406 | dev_err(&dev->dev, "BAR %d: invalid resource\n", resno); |
613e7ed6 YZ |
4407 | return 0; |
4408 | } | |
4409 | ||
95a8b6ef MT |
4410 | /* Some architectures require additional programming to enable VGA */ |
4411 | static arch_set_vga_state_t arch_set_vga_state; | |
4412 | ||
4413 | void __init pci_register_set_vga_state(arch_set_vga_state_t func) | |
4414 | { | |
4415 | arch_set_vga_state = func; /* NULL disables */ | |
4416 | } | |
4417 | ||
4418 | static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode, | |
3c78bc61 | 4419 | unsigned int command_bits, u32 flags) |
95a8b6ef MT |
4420 | { |
4421 | if (arch_set_vga_state) | |
4422 | return arch_set_vga_state(dev, decode, command_bits, | |
7ad35cf2 | 4423 | flags); |
95a8b6ef MT |
4424 | return 0; |
4425 | } | |
4426 | ||
deb2d2ec BH |
4427 | /** |
4428 | * pci_set_vga_state - set VGA decode state on device and parents if requested | |
19eea630 RD |
4429 | * @dev: the PCI device |
4430 | * @decode: true = enable decoding, false = disable decoding | |
4431 | * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY | |
3f37d622 | 4432 | * @flags: traverse ancestors and change bridges |
3448a19d | 4433 | * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE |
deb2d2ec BH |
4434 | */ |
4435 | int pci_set_vga_state(struct pci_dev *dev, bool decode, | |
3448a19d | 4436 | unsigned int command_bits, u32 flags) |
deb2d2ec BH |
4437 | { |
4438 | struct pci_bus *bus; | |
4439 | struct pci_dev *bridge; | |
4440 | u16 cmd; | |
95a8b6ef | 4441 | int rc; |
deb2d2ec | 4442 | |
67ebd814 | 4443 | WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY))); |
deb2d2ec | 4444 | |
95a8b6ef | 4445 | /* ARCH specific VGA enables */ |
3448a19d | 4446 | rc = pci_set_vga_state_arch(dev, decode, command_bits, flags); |
95a8b6ef MT |
4447 | if (rc) |
4448 | return rc; | |
4449 | ||
3448a19d DA |
4450 | if (flags & PCI_VGA_STATE_CHANGE_DECODES) { |
4451 | pci_read_config_word(dev, PCI_COMMAND, &cmd); | |
4452 | if (decode == true) | |
4453 | cmd |= command_bits; | |
4454 | else | |
4455 | cmd &= ~command_bits; | |
4456 | pci_write_config_word(dev, PCI_COMMAND, cmd); | |
4457 | } | |
deb2d2ec | 4458 | |
3448a19d | 4459 | if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE)) |
deb2d2ec BH |
4460 | return 0; |
4461 | ||
4462 | bus = dev->bus; | |
4463 | while (bus) { | |
4464 | bridge = bus->self; | |
4465 | if (bridge) { | |
4466 | pci_read_config_word(bridge, PCI_BRIDGE_CONTROL, | |
4467 | &cmd); | |
4468 | if (decode == true) | |
4469 | cmd |= PCI_BRIDGE_CTL_VGA; | |
4470 | else | |
4471 | cmd &= ~PCI_BRIDGE_CTL_VGA; | |
4472 | pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, | |
4473 | cmd); | |
4474 | } | |
4475 | bus = bus->parent; | |
4476 | } | |
4477 | return 0; | |
4478 | } | |
4479 | ||
8496e85c RW |
4480 | bool pci_device_is_present(struct pci_dev *pdev) |
4481 | { | |
4482 | u32 v; | |
4483 | ||
4484 | return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0); | |
4485 | } | |
4486 | EXPORT_SYMBOL_GPL(pci_device_is_present); | |
4487 | ||
08249651 RW |
4488 | void pci_ignore_hotplug(struct pci_dev *dev) |
4489 | { | |
4490 | struct pci_dev *bridge = dev->bus->self; | |
4491 | ||
4492 | dev->ignore_hotplug = 1; | |
4493 | /* Propagate the "ignore hotplug" setting to the parent bridge. */ | |
4494 | if (bridge) | |
4495 | bridge->ignore_hotplug = 1; | |
4496 | } | |
4497 | EXPORT_SYMBOL_GPL(pci_ignore_hotplug); | |
4498 | ||
32a9a682 YS |
4499 | #define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE |
4500 | static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0}; | |
e9d1e492 | 4501 | static DEFINE_SPINLOCK(resource_alignment_lock); |
32a9a682 YS |
4502 | |
4503 | /** | |
4504 | * pci_specified_resource_alignment - get resource alignment specified by user. | |
4505 | * @dev: the PCI device to get | |
4506 | * | |
4507 | * RETURNS: Resource alignment if it is specified. | |
4508 | * Zero if it is not specified. | |
4509 | */ | |
9738abed | 4510 | static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev) |
32a9a682 YS |
4511 | { |
4512 | int seg, bus, slot, func, align_order, count; | |
4513 | resource_size_t align = 0; | |
4514 | char *p; | |
4515 | ||
4516 | spin_lock(&resource_alignment_lock); | |
4517 | p = resource_alignment_param; | |
4518 | while (*p) { | |
4519 | count = 0; | |
4520 | if (sscanf(p, "%d%n", &align_order, &count) == 1 && | |
4521 | p[count] == '@') { | |
4522 | p += count + 1; | |
4523 | } else { | |
4524 | align_order = -1; | |
4525 | } | |
4526 | if (sscanf(p, "%x:%x:%x.%x%n", | |
4527 | &seg, &bus, &slot, &func, &count) != 4) { | |
4528 | seg = 0; | |
4529 | if (sscanf(p, "%x:%x.%x%n", | |
4530 | &bus, &slot, &func, &count) != 3) { | |
4531 | /* Invalid format */ | |
4532 | printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n", | |
4533 | p); | |
4534 | break; | |
4535 | } | |
4536 | } | |
4537 | p += count; | |
4538 | if (seg == pci_domain_nr(dev->bus) && | |
4539 | bus == dev->bus->number && | |
4540 | slot == PCI_SLOT(dev->devfn) && | |
4541 | func == PCI_FUNC(dev->devfn)) { | |
3c78bc61 | 4542 | if (align_order == -1) |
32a9a682 | 4543 | align = PAGE_SIZE; |
3c78bc61 | 4544 | else |
32a9a682 | 4545 | align = 1 << align_order; |
32a9a682 YS |
4546 | /* Found */ |
4547 | break; | |
4548 | } | |
4549 | if (*p != ';' && *p != ',') { | |
4550 | /* End of param or invalid format */ | |
4551 | break; | |
4552 | } | |
4553 | p++; | |
4554 | } | |
4555 | spin_unlock(&resource_alignment_lock); | |
4556 | return align; | |
4557 | } | |
4558 | ||
2069ecfb YL |
4559 | /* |
4560 | * This function disables memory decoding and releases memory resources | |
4561 | * of the device specified by kernel's boot parameter 'pci=resource_alignment='. | |
4562 | * It also rounds up size to specified alignment. | |
4563 | * Later on, the kernel will assign page-aligned memory resource back | |
4564 | * to the device. | |
4565 | */ | |
4566 | void pci_reassigndev_resource_alignment(struct pci_dev *dev) | |
4567 | { | |
4568 | int i; | |
4569 | struct resource *r; | |
4570 | resource_size_t align, size; | |
4571 | u16 command; | |
4572 | ||
10c463a7 YL |
4573 | /* check if specified PCI is target device to reassign */ |
4574 | align = pci_specified_resource_alignment(dev); | |
4575 | if (!align) | |
2069ecfb YL |
4576 | return; |
4577 | ||
4578 | if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL && | |
4579 | (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) { | |
4580 | dev_warn(&dev->dev, | |
4581 | "Can't reassign resources to host bridge.\n"); | |
4582 | return; | |
4583 | } | |
4584 | ||
4585 | dev_info(&dev->dev, | |
4586 | "Disabling memory decoding and releasing memory resources.\n"); | |
4587 | pci_read_config_word(dev, PCI_COMMAND, &command); | |
4588 | command &= ~PCI_COMMAND_MEMORY; | |
4589 | pci_write_config_word(dev, PCI_COMMAND, command); | |
4590 | ||
2069ecfb YL |
4591 | for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) { |
4592 | r = &dev->resource[i]; | |
4593 | if (!(r->flags & IORESOURCE_MEM)) | |
4594 | continue; | |
4595 | size = resource_size(r); | |
4596 | if (size < align) { | |
4597 | size = align; | |
4598 | dev_info(&dev->dev, | |
4599 | "Rounding up size of resource #%d to %#llx.\n", | |
4600 | i, (unsigned long long)size); | |
4601 | } | |
bd064f0a | 4602 | r->flags |= IORESOURCE_UNSET; |
2069ecfb YL |
4603 | r->end = size - 1; |
4604 | r->start = 0; | |
4605 | } | |
4606 | /* Need to disable bridge's resource window, | |
4607 | * to enable the kernel to reassign new resource | |
4608 | * window later on. | |
4609 | */ | |
4610 | if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE && | |
4611 | (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) { | |
4612 | for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) { | |
4613 | r = &dev->resource[i]; | |
4614 | if (!(r->flags & IORESOURCE_MEM)) | |
4615 | continue; | |
bd064f0a | 4616 | r->flags |= IORESOURCE_UNSET; |
2069ecfb YL |
4617 | r->end = resource_size(r) - 1; |
4618 | r->start = 0; | |
4619 | } | |
4620 | pci_disable_bridge_window(dev); | |
4621 | } | |
4622 | } | |
4623 | ||
9738abed | 4624 | static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count) |
32a9a682 YS |
4625 | { |
4626 | if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1) | |
4627 | count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1; | |
4628 | spin_lock(&resource_alignment_lock); | |
4629 | strncpy(resource_alignment_param, buf, count); | |
4630 | resource_alignment_param[count] = '\0'; | |
4631 | spin_unlock(&resource_alignment_lock); | |
4632 | return count; | |
4633 | } | |
4634 | ||
9738abed | 4635 | static ssize_t pci_get_resource_alignment_param(char *buf, size_t size) |
32a9a682 YS |
4636 | { |
4637 | size_t count; | |
4638 | spin_lock(&resource_alignment_lock); | |
4639 | count = snprintf(buf, size, "%s", resource_alignment_param); | |
4640 | spin_unlock(&resource_alignment_lock); | |
4641 | return count; | |
4642 | } | |
4643 | ||
4644 | static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf) | |
4645 | { | |
4646 | return pci_get_resource_alignment_param(buf, PAGE_SIZE); | |
4647 | } | |
4648 | ||
4649 | static ssize_t pci_resource_alignment_store(struct bus_type *bus, | |
4650 | const char *buf, size_t count) | |
4651 | { | |
4652 | return pci_set_resource_alignment_param(buf, count); | |
4653 | } | |
4654 | ||
4655 | BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show, | |
4656 | pci_resource_alignment_store); | |
4657 | ||
4658 | static int __init pci_resource_alignment_sysfs_init(void) | |
4659 | { | |
4660 | return bus_create_file(&pci_bus_type, | |
4661 | &bus_attr_resource_alignment); | |
4662 | } | |
32a9a682 YS |
4663 | late_initcall(pci_resource_alignment_sysfs_init); |
4664 | ||
15856ad5 | 4665 | static void pci_no_domains(void) |
32a2eea7 JG |
4666 | { |
4667 | #ifdef CONFIG_PCI_DOMAINS | |
4668 | pci_domains_supported = 0; | |
4669 | #endif | |
4670 | } | |
4671 | ||
41e5c0f8 LD |
4672 | #ifdef CONFIG_PCI_DOMAINS |
4673 | static atomic_t __domain_nr = ATOMIC_INIT(-1); | |
4674 | ||
4675 | int pci_get_new_domain_nr(void) | |
4676 | { | |
4677 | return atomic_inc_return(&__domain_nr); | |
4678 | } | |
7c674700 LP |
4679 | |
4680 | #ifdef CONFIG_PCI_DOMAINS_GENERIC | |
4681 | void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent) | |
4682 | { | |
4683 | static int use_dt_domains = -1; | |
4684 | int domain = of_get_pci_domain_nr(parent->of_node); | |
4685 | ||
4686 | /* | |
4687 | * Check DT domain and use_dt_domains values. | |
4688 | * | |
4689 | * If DT domain property is valid (domain >= 0) and | |
4690 | * use_dt_domains != 0, the DT assignment is valid since this means | |
4691 | * we have not previously allocated a domain number by using | |
4692 | * pci_get_new_domain_nr(); we should also update use_dt_domains to | |
4693 | * 1, to indicate that we have just assigned a domain number from | |
4694 | * DT. | |
4695 | * | |
4696 | * If DT domain property value is not valid (ie domain < 0), and we | |
4697 | * have not previously assigned a domain number from DT | |
4698 | * (use_dt_domains != 1) we should assign a domain number by | |
4699 | * using the: | |
4700 | * | |
4701 | * pci_get_new_domain_nr() | |
4702 | * | |
4703 | * API and update the use_dt_domains value to keep track of method we | |
4704 | * are using to assign domain numbers (use_dt_domains = 0). | |
4705 | * | |
4706 | * All other combinations imply we have a platform that is trying | |
4707 | * to mix domain numbers obtained from DT and pci_get_new_domain_nr(), | |
4708 | * which is a recipe for domain mishandling and it is prevented by | |
4709 | * invalidating the domain value (domain = -1) and printing a | |
4710 | * corresponding error. | |
4711 | */ | |
4712 | if (domain >= 0 && use_dt_domains) { | |
4713 | use_dt_domains = 1; | |
4714 | } else if (domain < 0 && use_dt_domains != 1) { | |
4715 | use_dt_domains = 0; | |
4716 | domain = pci_get_new_domain_nr(); | |
4717 | } else { | |
4718 | dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n", | |
4719 | parent->of_node->full_name); | |
4720 | domain = -1; | |
4721 | } | |
4722 | ||
4723 | bus->domain_nr = domain; | |
4724 | } | |
4725 | #endif | |
41e5c0f8 LD |
4726 | #endif |
4727 | ||
0ef5f8f6 | 4728 | /** |
642c92da | 4729 | * pci_ext_cfg_avail - can we access extended PCI config space? |
0ef5f8f6 AP |
4730 | * |
4731 | * Returns 1 if we can access PCI extended config space (offsets | |
4732 | * greater than 0xff). This is the default implementation. Architecture | |
4733 | * implementations can override this. | |
4734 | */ | |
642c92da | 4735 | int __weak pci_ext_cfg_avail(void) |
0ef5f8f6 AP |
4736 | { |
4737 | return 1; | |
4738 | } | |
4739 | ||
2d1c8618 BH |
4740 | void __weak pci_fixup_cardbus(struct pci_bus *bus) |
4741 | { | |
4742 | } | |
4743 | EXPORT_SYMBOL(pci_fixup_cardbus); | |
4744 | ||
ad04d31e | 4745 | static int __init pci_setup(char *str) |
1da177e4 LT |
4746 | { |
4747 | while (str) { | |
4748 | char *k = strchr(str, ','); | |
4749 | if (k) | |
4750 | *k++ = 0; | |
4751 | if (*str && (str = pcibios_setup(str)) && *str) { | |
309e57df MW |
4752 | if (!strcmp(str, "nomsi")) { |
4753 | pci_no_msi(); | |
7f785763 RD |
4754 | } else if (!strcmp(str, "noaer")) { |
4755 | pci_no_aer(); | |
b55438fd YL |
4756 | } else if (!strncmp(str, "realloc=", 8)) { |
4757 | pci_realloc_get_opt(str + 8); | |
f483d392 | 4758 | } else if (!strncmp(str, "realloc", 7)) { |
b55438fd | 4759 | pci_realloc_get_opt("on"); |
32a2eea7 JG |
4760 | } else if (!strcmp(str, "nodomains")) { |
4761 | pci_no_domains(); | |
6748dcc2 RW |
4762 | } else if (!strncmp(str, "noari", 5)) { |
4763 | pcie_ari_disabled = true; | |
4516a618 AN |
4764 | } else if (!strncmp(str, "cbiosize=", 9)) { |
4765 | pci_cardbus_io_size = memparse(str + 9, &str); | |
4766 | } else if (!strncmp(str, "cbmemsize=", 10)) { | |
4767 | pci_cardbus_mem_size = memparse(str + 10, &str); | |
32a9a682 YS |
4768 | } else if (!strncmp(str, "resource_alignment=", 19)) { |
4769 | pci_set_resource_alignment_param(str + 19, | |
4770 | strlen(str + 19)); | |
43c16408 AP |
4771 | } else if (!strncmp(str, "ecrc=", 5)) { |
4772 | pcie_ecrc_get_policy(str + 5); | |
28760489 EB |
4773 | } else if (!strncmp(str, "hpiosize=", 9)) { |
4774 | pci_hotplug_io_size = memparse(str + 9, &str); | |
4775 | } else if (!strncmp(str, "hpmemsize=", 10)) { | |
4776 | pci_hotplug_mem_size = memparse(str + 10, &str); | |
5f39e670 JM |
4777 | } else if (!strncmp(str, "pcie_bus_tune_off", 17)) { |
4778 | pcie_bus_config = PCIE_BUS_TUNE_OFF; | |
b03e7495 JM |
4779 | } else if (!strncmp(str, "pcie_bus_safe", 13)) { |
4780 | pcie_bus_config = PCIE_BUS_SAFE; | |
4781 | } else if (!strncmp(str, "pcie_bus_perf", 13)) { | |
4782 | pcie_bus_config = PCIE_BUS_PERFORMANCE; | |
5f39e670 JM |
4783 | } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) { |
4784 | pcie_bus_config = PCIE_BUS_PEER2PEER; | |
284f5f9d BH |
4785 | } else if (!strncmp(str, "pcie_scan_all", 13)) { |
4786 | pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS); | |
309e57df MW |
4787 | } else { |
4788 | printk(KERN_ERR "PCI: Unknown option `%s'\n", | |
4789 | str); | |
4790 | } | |
1da177e4 LT |
4791 | } |
4792 | str = k; | |
4793 | } | |
0637a70a | 4794 | return 0; |
1da177e4 | 4795 | } |
0637a70a | 4796 | early_param("pci", pci_setup); |