PCI: revert "pcie: utilize pcie transaction pending bit"
[deliverable/linux.git] / drivers / pci / pci.c
CommitLineData
1da177e4
LT
1/*
2 * $Id: pci.c,v 1.91 1999/01/21 13:34:01 davem Exp $
3 *
4 * PCI Bus Services, see include/linux/pci.h for further explanation.
5 *
6 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
7 * David Mosberger-Tang
8 *
9 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
10 */
11
12#include <linux/kernel.h>
13#include <linux/delay.h>
14#include <linux/init.h>
15#include <linux/pci.h>
075c1771 16#include <linux/pm.h>
1da177e4
LT
17#include <linux/module.h>
18#include <linux/spinlock.h>
4e57b681 19#include <linux/string.h>
229f5afd 20#include <linux/log2.h>
1da177e4 21#include <asm/dma.h> /* isa_dma_bridge_buggy */
bc56b9e0 22#include "pci.h"
1da177e4 23
ffadcc2f 24unsigned int pci_pm_d3_delay = 10;
1da177e4 25
32a2eea7
JG
26#ifdef CONFIG_PCI_DOMAINS
27int pci_domains_supported = 1;
28#endif
29
4516a618
AN
30#define DEFAULT_CARDBUS_IO_SIZE (256)
31#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
32/* pci=cbmemsize=nnM,cbiosize=nn can override this */
33unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
34unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
35
1da177e4
LT
36/**
37 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
38 * @bus: pointer to PCI bus structure to search
39 *
40 * Given a PCI bus, returns the highest PCI bus number present in the set
41 * including the given PCI bus and its list of child PCI buses.
42 */
96bde06a 43unsigned char pci_bus_max_busnr(struct pci_bus* bus)
1da177e4
LT
44{
45 struct list_head *tmp;
46 unsigned char max, n;
47
b82db5ce 48 max = bus->subordinate;
1da177e4
LT
49 list_for_each(tmp, &bus->children) {
50 n = pci_bus_max_busnr(pci_bus_b(tmp));
51 if(n > max)
52 max = n;
53 }
54 return max;
55}
b82db5ce 56EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 57
b82db5ce 58#if 0
1da177e4
LT
59/**
60 * pci_max_busnr - returns maximum PCI bus number
61 *
62 * Returns the highest PCI bus number present in the system global list of
63 * PCI buses.
64 */
65unsigned char __devinit
66pci_max_busnr(void)
67{
68 struct pci_bus *bus = NULL;
69 unsigned char max, n;
70
71 max = 0;
72 while ((bus = pci_find_next_bus(bus)) != NULL) {
73 n = pci_bus_max_busnr(bus);
74 if(n > max)
75 max = n;
76 }
77 return max;
78}
79
54c762fe
AB
80#endif /* 0 */
81
687d5fe3
ME
82#define PCI_FIND_CAP_TTL 48
83
84static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
85 u8 pos, int cap, int *ttl)
24a4e377
RD
86{
87 u8 id;
24a4e377 88
687d5fe3 89 while ((*ttl)--) {
24a4e377
RD
90 pci_bus_read_config_byte(bus, devfn, pos, &pos);
91 if (pos < 0x40)
92 break;
93 pos &= ~3;
94 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
95 &id);
96 if (id == 0xff)
97 break;
98 if (id == cap)
99 return pos;
100 pos += PCI_CAP_LIST_NEXT;
101 }
102 return 0;
103}
104
687d5fe3
ME
105static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
106 u8 pos, int cap)
107{
108 int ttl = PCI_FIND_CAP_TTL;
109
110 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
111}
112
24a4e377
RD
113int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
114{
115 return __pci_find_next_cap(dev->bus, dev->devfn,
116 pos + PCI_CAP_LIST_NEXT, cap);
117}
118EXPORT_SYMBOL_GPL(pci_find_next_capability);
119
d3bac118
ME
120static int __pci_bus_find_cap_start(struct pci_bus *bus,
121 unsigned int devfn, u8 hdr_type)
1da177e4
LT
122{
123 u16 status;
1da177e4
LT
124
125 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
126 if (!(status & PCI_STATUS_CAP_LIST))
127 return 0;
128
129 switch (hdr_type) {
130 case PCI_HEADER_TYPE_NORMAL:
131 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 132 return PCI_CAPABILITY_LIST;
1da177e4 133 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 134 return PCI_CB_CAPABILITY_LIST;
1da177e4
LT
135 default:
136 return 0;
137 }
d3bac118
ME
138
139 return 0;
1da177e4
LT
140}
141
142/**
143 * pci_find_capability - query for devices' capabilities
144 * @dev: PCI device to query
145 * @cap: capability code
146 *
147 * Tell if a device supports a given PCI capability.
148 * Returns the address of the requested capability structure within the
149 * device's PCI configuration space or 0 in case the device does not
150 * support it. Possible values for @cap:
151 *
152 * %PCI_CAP_ID_PM Power Management
153 * %PCI_CAP_ID_AGP Accelerated Graphics Port
154 * %PCI_CAP_ID_VPD Vital Product Data
155 * %PCI_CAP_ID_SLOTID Slot Identification
156 * %PCI_CAP_ID_MSI Message Signalled Interrupts
157 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
158 * %PCI_CAP_ID_PCIX PCI-X
159 * %PCI_CAP_ID_EXP PCI Express
160 */
161int pci_find_capability(struct pci_dev *dev, int cap)
162{
d3bac118
ME
163 int pos;
164
165 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
166 if (pos)
167 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
168
169 return pos;
1da177e4
LT
170}
171
172/**
173 * pci_bus_find_capability - query for devices' capabilities
174 * @bus: the PCI bus to query
175 * @devfn: PCI device to query
176 * @cap: capability code
177 *
178 * Like pci_find_capability() but works for pci devices that do not have a
179 * pci_dev structure set up yet.
180 *
181 * Returns the address of the requested capability structure within the
182 * device's PCI configuration space or 0 in case the device does not
183 * support it.
184 */
185int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
186{
d3bac118 187 int pos;
1da177e4
LT
188 u8 hdr_type;
189
190 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
191
d3bac118
ME
192 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
193 if (pos)
194 pos = __pci_find_next_cap(bus, devfn, pos, cap);
195
196 return pos;
1da177e4
LT
197}
198
199/**
200 * pci_find_ext_capability - Find an extended capability
201 * @dev: PCI device to query
202 * @cap: capability code
203 *
204 * Returns the address of the requested extended capability structure
205 * within the device's PCI configuration space or 0 if the device does
206 * not support it. Possible values for @cap:
207 *
208 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
209 * %PCI_EXT_CAP_ID_VC Virtual Channel
210 * %PCI_EXT_CAP_ID_DSN Device Serial Number
211 * %PCI_EXT_CAP_ID_PWR Power Budgeting
212 */
213int pci_find_ext_capability(struct pci_dev *dev, int cap)
214{
215 u32 header;
216 int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
217 int pos = 0x100;
218
219 if (dev->cfg_size <= 256)
220 return 0;
221
222 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
223 return 0;
224
225 /*
226 * If we have no capabilities, this is indicated by cap ID,
227 * cap version and next pointer all being 0.
228 */
229 if (header == 0)
230 return 0;
231
232 while (ttl-- > 0) {
233 if (PCI_EXT_CAP_ID(header) == cap)
234 return pos;
235
236 pos = PCI_EXT_CAP_NEXT(header);
237 if (pos < 0x100)
238 break;
239
240 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
241 break;
242 }
243
244 return 0;
245}
3a720d72 246EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 247
687d5fe3
ME
248static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
249{
250 int rc, ttl = PCI_FIND_CAP_TTL;
251 u8 cap, mask;
252
253 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
254 mask = HT_3BIT_CAP_MASK;
255 else
256 mask = HT_5BIT_CAP_MASK;
257
258 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
259 PCI_CAP_ID_HT, &ttl);
260 while (pos) {
261 rc = pci_read_config_byte(dev, pos + 3, &cap);
262 if (rc != PCIBIOS_SUCCESSFUL)
263 return 0;
264
265 if ((cap & mask) == ht_cap)
266 return pos;
267
47a4d5be
BG
268 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
269 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
270 PCI_CAP_ID_HT, &ttl);
271 }
272
273 return 0;
274}
275/**
276 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
277 * @dev: PCI device to query
278 * @pos: Position from which to continue searching
279 * @ht_cap: Hypertransport capability code
280 *
281 * To be used in conjunction with pci_find_ht_capability() to search for
282 * all capabilities matching @ht_cap. @pos should always be a value returned
283 * from pci_find_ht_capability().
284 *
285 * NB. To be 100% safe against broken PCI devices, the caller should take
286 * steps to avoid an infinite loop.
287 */
288int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
289{
290 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
291}
292EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
293
294/**
295 * pci_find_ht_capability - query a device's Hypertransport capabilities
296 * @dev: PCI device to query
297 * @ht_cap: Hypertransport capability code
298 *
299 * Tell if a device supports a given Hypertransport capability.
300 * Returns an address within the device's PCI configuration space
301 * or 0 in case the device does not support the request capability.
302 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
303 * which has a Hypertransport capability matching @ht_cap.
304 */
305int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
306{
307 int pos;
308
309 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
310 if (pos)
311 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
312
313 return pos;
314}
315EXPORT_SYMBOL_GPL(pci_find_ht_capability);
316
1da177e4
LT
317/**
318 * pci_find_parent_resource - return resource region of parent bus of given region
319 * @dev: PCI device structure contains resources to be searched
320 * @res: child resource record for which parent is sought
321 *
322 * For given resource region of given device, return the resource
323 * region of parent bus the given region is contained in or where
324 * it should be allocated from.
325 */
326struct resource *
327pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
328{
329 const struct pci_bus *bus = dev->bus;
330 int i;
331 struct resource *best = NULL;
332
333 for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
334 struct resource *r = bus->resource[i];
335 if (!r)
336 continue;
337 if (res->start && !(res->start >= r->start && res->end <= r->end))
338 continue; /* Not contained */
339 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
340 continue; /* Wrong type */
341 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
342 return r; /* Exact match */
343 if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
344 best = r; /* Approximating prefetchable by non-prefetchable */
345 }
346 return best;
347}
348
064b53db
JL
349/**
350 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
351 * @dev: PCI device to have its BARs restored
352 *
353 * Restore the BAR values for a given device, so as to make it
354 * accessible by its driver.
355 */
ad668599 356static void
064b53db
JL
357pci_restore_bars(struct pci_dev *dev)
358{
359 int i, numres;
360
361 switch (dev->hdr_type) {
362 case PCI_HEADER_TYPE_NORMAL:
363 numres = 6;
364 break;
365 case PCI_HEADER_TYPE_BRIDGE:
366 numres = 2;
367 break;
368 case PCI_HEADER_TYPE_CARDBUS:
369 numres = 1;
370 break;
371 default:
372 /* Should never get here, but just in case... */
373 return;
374 }
375
376 for (i = 0; i < numres; i ++)
377 pci_update_resource(dev, &dev->resource[i], i);
378}
379
8f7020d3
RD
380int (*platform_pci_set_power_state)(struct pci_dev *dev, pci_power_t t);
381
1da177e4
LT
382/**
383 * pci_set_power_state - Set the power state of a PCI device
384 * @dev: PCI device to be suspended
385 * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
386 *
387 * Transition a device to a new power state, using the Power Management
388 * Capabilities in the device's config space.
389 *
390 * RETURN VALUE:
391 * -EINVAL if trying to enter a lower state than we're already in.
392 * 0 if we're already in the requested state.
393 * -EIO if device does not support PCI PM.
394 * 0 if we can successfully change the power state.
395 */
1da177e4
LT
396int
397pci_set_power_state(struct pci_dev *dev, pci_power_t state)
398{
064b53db 399 int pm, need_restore = 0;
1da177e4
LT
400 u16 pmcsr, pmc;
401
402 /* bound the state we're entering */
403 if (state > PCI_D3hot)
404 state = PCI_D3hot;
405
e36c455c
PM
406 /*
407 * If the device or the parent bridge can't support PCI PM, ignore
408 * the request if we're doing anything besides putting it into D0
409 * (which would only happen on boot).
410 */
411 if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
412 return 0;
413
cca03dec
AL
414 /* find PCI PM capability in list */
415 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
416
417 /* abort if the device doesn't support PM capabilities */
418 if (!pm)
419 return -EIO;
420
1da177e4
LT
421 /* Validate current state:
422 * Can enter D0 from any state, but if we can only go deeper
423 * to sleep if we're already in a low power state
424 */
02669492
AM
425 if (state != PCI_D0 && dev->current_state > state) {
426 printk(KERN_ERR "%s(): %s: state=%d, current state=%d\n",
427 __FUNCTION__, pci_name(dev), state, dev->current_state);
1da177e4 428 return -EINVAL;
02669492 429 } else if (dev->current_state == state)
1da177e4
LT
430 return 0; /* we're already there */
431
ffadcc2f 432
1da177e4 433 pci_read_config_word(dev,pm + PCI_PM_PMC,&pmc);
3fe9d19f 434 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1da177e4
LT
435 printk(KERN_DEBUG
436 "PCI: %s has unsupported PM cap regs version (%u)\n",
437 pci_name(dev), pmc & PCI_PM_CAP_VER_MASK);
438 return -EIO;
439 }
440
441 /* check if this device supports the desired state */
3fe9d19f
DR
442 if (state == PCI_D1 && !(pmc & PCI_PM_CAP_D1))
443 return -EIO;
444 else if (state == PCI_D2 && !(pmc & PCI_PM_CAP_D2))
445 return -EIO;
1da177e4 446
064b53db
JL
447 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
448
32a36585 449 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
450 * This doesn't affect PME_Status, disables PME_En, and
451 * sets PowerState to 0.
452 */
32a36585 453 switch (dev->current_state) {
d3535fbb
JL
454 case PCI_D0:
455 case PCI_D1:
456 case PCI_D2:
457 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
458 pmcsr |= state;
459 break;
32a36585
JL
460 case PCI_UNKNOWN: /* Boot-up */
461 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
462 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
064b53db 463 need_restore = 1;
32a36585 464 /* Fall-through: force to D0 */
32a36585 465 default:
d3535fbb 466 pmcsr = 0;
32a36585 467 break;
1da177e4
LT
468 }
469
470 /* enter specified state */
471 pci_write_config_word(dev, pm + PCI_PM_CTRL, pmcsr);
472
473 /* Mandatory power management transition delays */
474 /* see PCI PM 1.1 5.6.1 table 18 */
475 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
ffadcc2f 476 msleep(pci_pm_d3_delay);
1da177e4
LT
477 else if (state == PCI_D2 || dev->current_state == PCI_D2)
478 udelay(200);
1da177e4 479
b913100d
DSL
480 /*
481 * Give firmware a chance to be called, such as ACPI _PRx, _PSx
d6e05edc 482 * Firmware method after native method ?
b913100d
DSL
483 */
484 if (platform_pci_set_power_state)
485 platform_pci_set_power_state(dev, state);
486
487 dev->current_state = state;
064b53db
JL
488
489 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
490 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
491 * from D3hot to D0 _may_ perform an internal reset, thereby
492 * going to "D0 Uninitialized" rather than "D0 Initialized".
493 * For example, at least some versions of the 3c905B and the
494 * 3c556B exhibit this behaviour.
495 *
496 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
497 * devices in a D3hot state at boot. Consequently, we need to
498 * restore at least the BARs so that the device will be
499 * accessible to its driver.
500 */
501 if (need_restore)
502 pci_restore_bars(dev);
503
1da177e4
LT
504 return 0;
505}
506
ab826ca4 507pci_power_t (*platform_pci_choose_state)(struct pci_dev *dev, pm_message_t state);
0f64474b 508
1da177e4
LT
509/**
510 * pci_choose_state - Choose the power state of a PCI device
511 * @dev: PCI device to be suspended
512 * @state: target sleep state for the whole system. This is the value
513 * that is passed to suspend() function.
514 *
515 * Returns PCI power state suitable for given device and given system
516 * message.
517 */
518
519pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
520{
ab826ca4 521 pci_power_t ret;
0f64474b 522
1da177e4
LT
523 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
524 return PCI_D0;
525
0f64474b
DSL
526 if (platform_pci_choose_state) {
527 ret = platform_pci_choose_state(dev, state);
ab826ca4
SL
528 if (ret != PCI_POWER_ERROR)
529 return ret;
0f64474b 530 }
ca078bae
PM
531
532 switch (state.event) {
533 case PM_EVENT_ON:
534 return PCI_D0;
535 case PM_EVENT_FREEZE:
b887d2e6
DB
536 case PM_EVENT_PRETHAW:
537 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 538 case PM_EVENT_SUSPEND:
3a2d5b70 539 case PM_EVENT_HIBERNATE:
ca078bae 540 return PCI_D3hot;
1da177e4 541 default:
b887d2e6 542 printk("Unrecognized suspend event %d\n", state.event);
1da177e4
LT
543 BUG();
544 }
545 return PCI_D0;
546}
547
548EXPORT_SYMBOL(pci_choose_state);
549
b56a5a23
MT
550static int pci_save_pcie_state(struct pci_dev *dev)
551{
552 int pos, i = 0;
553 struct pci_cap_saved_state *save_state;
554 u16 *cap;
017fc480 555 int found = 0;
b56a5a23
MT
556
557 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
558 if (pos <= 0)
559 return 0;
560
9f35575d
EB
561 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
562 if (!save_state)
563 save_state = kzalloc(sizeof(*save_state) + sizeof(u16) * 4, GFP_KERNEL);
017fc480
SL
564 else
565 found = 1;
b56a5a23
MT
566 if (!save_state) {
567 dev_err(&dev->dev, "Out of memory in pci_save_pcie_state\n");
568 return -ENOMEM;
569 }
570 cap = (u16 *)&save_state->data[0];
571
572 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
573 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
574 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
575 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
ec0a3a27 576 save_state->cap_nr = PCI_CAP_ID_EXP;
017fc480
SL
577 if (!found)
578 pci_add_saved_cap(dev, save_state);
b56a5a23
MT
579 return 0;
580}
581
582static void pci_restore_pcie_state(struct pci_dev *dev)
583{
584 int i = 0, pos;
585 struct pci_cap_saved_state *save_state;
586 u16 *cap;
587
588 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
589 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
590 if (!save_state || pos <= 0)
591 return;
592 cap = (u16 *)&save_state->data[0];
593
594 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
595 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
596 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
597 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
b56a5a23
MT
598}
599
cc692a5f
SH
600
601static int pci_save_pcix_state(struct pci_dev *dev)
602{
603 int pos, i = 0;
604 struct pci_cap_saved_state *save_state;
605 u16 *cap;
017fc480 606 int found = 0;
cc692a5f
SH
607
608 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
609 if (pos <= 0)
610 return 0;
611
f34303de 612 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
9f35575d
EB
613 if (!save_state)
614 save_state = kzalloc(sizeof(*save_state) + sizeof(u16), GFP_KERNEL);
017fc480
SL
615 else
616 found = 1;
cc692a5f
SH
617 if (!save_state) {
618 dev_err(&dev->dev, "Out of memory in pci_save_pcie_state\n");
619 return -ENOMEM;
620 }
621 cap = (u16 *)&save_state->data[0];
622
623 pci_read_config_word(dev, pos + PCI_X_CMD, &cap[i++]);
ec0a3a27 624 save_state->cap_nr = PCI_CAP_ID_PCIX;
017fc480
SL
625 if (!found)
626 pci_add_saved_cap(dev, save_state);
cc692a5f
SH
627 return 0;
628}
629
630static void pci_restore_pcix_state(struct pci_dev *dev)
631{
632 int i = 0, pos;
633 struct pci_cap_saved_state *save_state;
634 u16 *cap;
635
636 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
637 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
638 if (!save_state || pos <= 0)
639 return;
640 cap = (u16 *)&save_state->data[0];
641
642 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
643}
644
645
1da177e4
LT
646/**
647 * pci_save_state - save the PCI configuration space of a device before suspending
648 * @dev: - PCI device that we're dealing with
1da177e4
LT
649 */
650int
651pci_save_state(struct pci_dev *dev)
652{
653 int i;
654 /* XXX: 100% dword access ok here? */
655 for (i = 0; i < 16; i++)
656 pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
b56a5a23
MT
657 if ((i = pci_save_pcie_state(dev)) != 0)
658 return i;
cc692a5f
SH
659 if ((i = pci_save_pcix_state(dev)) != 0)
660 return i;
1da177e4
LT
661 return 0;
662}
663
664/**
665 * pci_restore_state - Restore the saved state of a PCI device
666 * @dev: - PCI device that we're dealing with
1da177e4
LT
667 */
668int
669pci_restore_state(struct pci_dev *dev)
670{
671 int i;
b4482a4b 672 u32 val;
1da177e4 673
b56a5a23
MT
674 /* PCI Express register must be restored first */
675 pci_restore_pcie_state(dev);
676
8b8c8d28
YL
677 /*
678 * The Base Address register should be programmed before the command
679 * register(s)
680 */
681 for (i = 15; i >= 0; i--) {
04d9c1a1
DJ
682 pci_read_config_dword(dev, i * 4, &val);
683 if (val != dev->saved_config_space[i]) {
684 printk(KERN_DEBUG "PM: Writing back config space on "
685 "device %s at offset %x (was %x, writing %x)\n",
686 pci_name(dev), i,
687 val, (int)dev->saved_config_space[i]);
688 pci_write_config_dword(dev,i * 4,
689 dev->saved_config_space[i]);
690 }
691 }
cc692a5f 692 pci_restore_pcix_state(dev);
41017f0c 693 pci_restore_msi_state(dev);
8fed4b65 694
1da177e4
LT
695 return 0;
696}
697
38cc1302
HS
698static int do_pci_enable_device(struct pci_dev *dev, int bars)
699{
700 int err;
701
702 err = pci_set_power_state(dev, PCI_D0);
703 if (err < 0 && err != -EIO)
704 return err;
705 err = pcibios_enable_device(dev, bars);
706 if (err < 0)
707 return err;
708 pci_fixup_device(pci_fixup_enable, dev);
709
710 return 0;
711}
712
713/**
0b62e13b 714 * pci_reenable_device - Resume abandoned device
38cc1302
HS
715 * @dev: PCI device to be resumed
716 *
717 * Note this function is a backend of pci_default_resume and is not supposed
718 * to be called by normal code, write proper resume handler and use it instead.
719 */
0b62e13b 720int pci_reenable_device(struct pci_dev *dev)
38cc1302
HS
721{
722 if (atomic_read(&dev->enable_cnt))
723 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
724 return 0;
725}
726
b718989d
BH
727static int __pci_enable_device_flags(struct pci_dev *dev,
728 resource_size_t flags)
1da177e4
LT
729{
730 int err;
b718989d 731 int i, bars = 0;
1da177e4 732
9fb625c3
HS
733 if (atomic_add_return(1, &dev->enable_cnt) > 1)
734 return 0; /* already enabled */
735
b718989d
BH
736 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
737 if (dev->resource[i].flags & flags)
738 bars |= (1 << i);
739
38cc1302 740 err = do_pci_enable_device(dev, bars);
95a62965 741 if (err < 0)
38cc1302 742 atomic_dec(&dev->enable_cnt);
9fb625c3 743 return err;
1da177e4
LT
744}
745
b718989d
BH
746/**
747 * pci_enable_device_io - Initialize a device for use with IO space
748 * @dev: PCI device to be initialized
749 *
750 * Initialize device before it's used by a driver. Ask low-level code
751 * to enable I/O resources. Wake up the device if it was suspended.
752 * Beware, this function can fail.
753 */
754int pci_enable_device_io(struct pci_dev *dev)
755{
756 return __pci_enable_device_flags(dev, IORESOURCE_IO);
757}
758
759/**
760 * pci_enable_device_mem - Initialize a device for use with Memory space
761 * @dev: PCI device to be initialized
762 *
763 * Initialize device before it's used by a driver. Ask low-level code
764 * to enable Memory resources. Wake up the device if it was suspended.
765 * Beware, this function can fail.
766 */
767int pci_enable_device_mem(struct pci_dev *dev)
768{
769 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
770}
771
bae94d02
IPG
772/**
773 * pci_enable_device - Initialize device before it's used by a driver.
774 * @dev: PCI device to be initialized
775 *
776 * Initialize device before it's used by a driver. Ask low-level code
777 * to enable I/O and memory. Wake up the device if it was suspended.
778 * Beware, this function can fail.
779 *
780 * Note we don't actually enable the device many times if we call
781 * this function repeatedly (we just increment the count).
782 */
783int pci_enable_device(struct pci_dev *dev)
784{
b718989d 785 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02
IPG
786}
787
9ac7849e
TH
788/*
789 * Managed PCI resources. This manages device on/off, intx/msi/msix
790 * on/off and BAR regions. pci_dev itself records msi/msix status, so
791 * there's no need to track it separately. pci_devres is initialized
792 * when a device is enabled using managed PCI device enable interface.
793 */
794struct pci_devres {
7f375f32
TH
795 unsigned int enabled:1;
796 unsigned int pinned:1;
9ac7849e
TH
797 unsigned int orig_intx:1;
798 unsigned int restore_intx:1;
799 u32 region_mask;
800};
801
802static void pcim_release(struct device *gendev, void *res)
803{
804 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
805 struct pci_devres *this = res;
806 int i;
807
808 if (dev->msi_enabled)
809 pci_disable_msi(dev);
810 if (dev->msix_enabled)
811 pci_disable_msix(dev);
812
813 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
814 if (this->region_mask & (1 << i))
815 pci_release_region(dev, i);
816
817 if (this->restore_intx)
818 pci_intx(dev, this->orig_intx);
819
7f375f32 820 if (this->enabled && !this->pinned)
9ac7849e
TH
821 pci_disable_device(dev);
822}
823
824static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
825{
826 struct pci_devres *dr, *new_dr;
827
828 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
829 if (dr)
830 return dr;
831
832 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
833 if (!new_dr)
834 return NULL;
835 return devres_get(&pdev->dev, new_dr, NULL, NULL);
836}
837
838static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
839{
840 if (pci_is_managed(pdev))
841 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
842 return NULL;
843}
844
845/**
846 * pcim_enable_device - Managed pci_enable_device()
847 * @pdev: PCI device to be initialized
848 *
849 * Managed pci_enable_device().
850 */
851int pcim_enable_device(struct pci_dev *pdev)
852{
853 struct pci_devres *dr;
854 int rc;
855
856 dr = get_pci_dr(pdev);
857 if (unlikely(!dr))
858 return -ENOMEM;
b95d58ea
TH
859 if (dr->enabled)
860 return 0;
9ac7849e
TH
861
862 rc = pci_enable_device(pdev);
863 if (!rc) {
864 pdev->is_managed = 1;
7f375f32 865 dr->enabled = 1;
9ac7849e
TH
866 }
867 return rc;
868}
869
870/**
871 * pcim_pin_device - Pin managed PCI device
872 * @pdev: PCI device to pin
873 *
874 * Pin managed PCI device @pdev. Pinned device won't be disabled on
875 * driver detach. @pdev must have been enabled with
876 * pcim_enable_device().
877 */
878void pcim_pin_device(struct pci_dev *pdev)
879{
880 struct pci_devres *dr;
881
882 dr = find_pci_dr(pdev);
7f375f32 883 WARN_ON(!dr || !dr->enabled);
9ac7849e 884 if (dr)
7f375f32 885 dr->pinned = 1;
9ac7849e
TH
886}
887
1da177e4
LT
888/**
889 * pcibios_disable_device - disable arch specific PCI resources for device dev
890 * @dev: the PCI device to disable
891 *
892 * Disables architecture specific PCI resources for the device. This
893 * is the default implementation. Architecture implementations can
894 * override this.
895 */
896void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
897
898/**
899 * pci_disable_device - Disable PCI device after use
900 * @dev: PCI device to be disabled
901 *
902 * Signal to the system that the PCI device is not in use by the system
903 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
904 *
905 * Note we don't actually disable the device until all callers of
906 * pci_device_enable() have called pci_device_disable().
1da177e4
LT
907 */
908void
909pci_disable_device(struct pci_dev *dev)
910{
9ac7849e 911 struct pci_devres *dr;
1da177e4 912 u16 pci_command;
99dc804d 913
9ac7849e
TH
914 dr = find_pci_dr(dev);
915 if (dr)
7f375f32 916 dr->enabled = 0;
9ac7849e 917
bae94d02
IPG
918 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
919 return;
920
1da177e4
LT
921 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
922 if (pci_command & PCI_COMMAND_MASTER) {
923 pci_command &= ~PCI_COMMAND_MASTER;
924 pci_write_config_word(dev, PCI_COMMAND, pci_command);
925 }
ceb43744 926 dev->is_busmaster = 0;
1da177e4
LT
927
928 pcibios_disable_device(dev);
929}
930
f7bdd12d
BK
931/**
932 * pcibios_set_pcie_reset_state - set reset state for device dev
933 * @dev: the PCI-E device reset
934 * @state: Reset state to enter into
935 *
936 *
937 * Sets the PCI-E reset state for the device. This is the default
938 * implementation. Architecture implementations can override this.
939 */
940int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
941 enum pcie_reset_state state)
942{
943 return -EINVAL;
944}
945
946/**
947 * pci_set_pcie_reset_state - set reset state for device dev
948 * @dev: the PCI-E device reset
949 * @state: Reset state to enter into
950 *
951 *
952 * Sets the PCI reset state for the device.
953 */
954int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
955{
956 return pcibios_set_pcie_reset_state(dev, state);
957}
958
1da177e4 959/**
075c1771
DB
960 * pci_enable_wake - enable PCI device as wakeup event source
961 * @dev: PCI device affected
962 * @state: PCI state from which device will issue wakeup events
963 * @enable: True to enable event generation; false to disable
964 *
965 * This enables the device as a wakeup event source, or disables it.
966 * When such events involves platform-specific hooks, those hooks are
967 * called automatically by this routine.
968 *
969 * Devices with legacy power management (no standard PCI PM capabilities)
970 * always require such platform hooks. Depending on the platform, devices
971 * supporting the standard PCI PME# signal may require such platform hooks;
972 * they always update bits in config space to allow PME# generation.
973 *
974 * -EIO is returned if the device can't ever be a wakeup event source.
975 * -EINVAL is returned if the device can't generate wakeup events from
976 * the specified PCI state. Returns zero if the operation is successful.
1da177e4
LT
977 */
978int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
979{
980 int pm;
075c1771 981 int status;
1da177e4
LT
982 u16 value;
983
075c1771
DB
984 /* Note that drivers should verify device_may_wakeup(&dev->dev)
985 * before calling this function. Platform code should report
986 * errors when drivers try to enable wakeup on devices that
987 * can't issue wakeups, or on which wakeups were disabled by
988 * userspace updating the /sys/devices.../power/wakeup file.
989 */
990
991 status = call_platform_enable_wakeup(&dev->dev, enable);
992
1da177e4
LT
993 /* find PCI PM capability in list */
994 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
995
075c1771
DB
996 /* If device doesn't support PM Capabilities, but caller wants to
997 * disable wake events, it's a NOP. Otherwise fail unless the
998 * platform hooks handled this legacy device already.
999 */
1000 if (!pm)
1001 return enable ? status : 0;
1da177e4
LT
1002
1003 /* Check device's ability to generate PME# */
1004 pci_read_config_word(dev,pm+PCI_PM_PMC,&value);
1005
1006 value &= PCI_PM_CAP_PME_MASK;
1007 value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
1008
1009 /* Check if it can generate PME# from requested state. */
075c1771
DB
1010 if (!value || !(value & (1 << state))) {
1011 /* if it can't, revert what the platform hook changed,
1012 * always reporting the base "EINVAL, can't PME#" error
1013 */
1014 if (enable)
1015 call_platform_enable_wakeup(&dev->dev, 0);
1da177e4 1016 return enable ? -EINVAL : 0;
075c1771 1017 }
1da177e4
LT
1018
1019 pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
1020
1021 /* Clear PME_Status by writing 1 to it and enable PME# */
1022 value |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1023
1024 if (!enable)
1025 value &= ~PCI_PM_CTRL_PME_ENABLE;
1026
1027 pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
075c1771 1028
1da177e4
LT
1029 return 0;
1030}
1031
1032int
1033pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1034{
1035 u8 pin;
1036
514d207d 1037 pin = dev->pin;
1da177e4
LT
1038 if (!pin)
1039 return -1;
1040 pin--;
1041 while (dev->bus->self) {
1042 pin = (pin + PCI_SLOT(dev->devfn)) % 4;
1043 dev = dev->bus->self;
1044 }
1045 *bridge = dev;
1046 return pin;
1047}
1048
1049/**
1050 * pci_release_region - Release a PCI bar
1051 * @pdev: PCI device whose resources were previously reserved by pci_request_region
1052 * @bar: BAR to release
1053 *
1054 * Releases the PCI I/O and memory resources previously reserved by a
1055 * successful call to pci_request_region. Call this function only
1056 * after all use of the PCI regions has ceased.
1057 */
1058void pci_release_region(struct pci_dev *pdev, int bar)
1059{
9ac7849e
TH
1060 struct pci_devres *dr;
1061
1da177e4
LT
1062 if (pci_resource_len(pdev, bar) == 0)
1063 return;
1064 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
1065 release_region(pci_resource_start(pdev, bar),
1066 pci_resource_len(pdev, bar));
1067 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
1068 release_mem_region(pci_resource_start(pdev, bar),
1069 pci_resource_len(pdev, bar));
9ac7849e
TH
1070
1071 dr = find_pci_dr(pdev);
1072 if (dr)
1073 dr->region_mask &= ~(1 << bar);
1da177e4
LT
1074}
1075
1076/**
1077 * pci_request_region - Reserved PCI I/O and memory resource
1078 * @pdev: PCI device whose resources are to be reserved
1079 * @bar: BAR to be reserved
1080 * @res_name: Name to be associated with resource.
1081 *
1082 * Mark the PCI region associated with PCI device @pdev BR @bar as
1083 * being reserved by owner @res_name. Do not access any
1084 * address inside the PCI regions unless this call returns
1085 * successfully.
1086 *
1087 * Returns 0 on success, or %EBUSY on error. A warning
1088 * message is also printed on failure.
1089 */
3c990e92 1090int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
1da177e4 1091{
9ac7849e
TH
1092 struct pci_devres *dr;
1093
1da177e4
LT
1094 if (pci_resource_len(pdev, bar) == 0)
1095 return 0;
1096
1097 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
1098 if (!request_region(pci_resource_start(pdev, bar),
1099 pci_resource_len(pdev, bar), res_name))
1100 goto err_out;
1101 }
1102 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
1103 if (!request_mem_region(pci_resource_start(pdev, bar),
1104 pci_resource_len(pdev, bar), res_name))
1105 goto err_out;
1106 }
9ac7849e
TH
1107
1108 dr = find_pci_dr(pdev);
1109 if (dr)
1110 dr->region_mask |= 1 << bar;
1111
1da177e4
LT
1112 return 0;
1113
1114err_out:
1396a8c3
GKH
1115 printk (KERN_WARNING "PCI: Unable to reserve %s region #%d:%llx@%llx "
1116 "for device %s\n",
1da177e4
LT
1117 pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
1118 bar + 1, /* PCI BAR # */
1396a8c3
GKH
1119 (unsigned long long)pci_resource_len(pdev, bar),
1120 (unsigned long long)pci_resource_start(pdev, bar),
1da177e4
LT
1121 pci_name(pdev));
1122 return -EBUSY;
1123}
1124
c87deff7
HS
1125/**
1126 * pci_release_selected_regions - Release selected PCI I/O and memory resources
1127 * @pdev: PCI device whose resources were previously reserved
1128 * @bars: Bitmask of BARs to be released
1129 *
1130 * Release selected PCI I/O and memory resources previously reserved.
1131 * Call this function only after all use of the PCI regions has ceased.
1132 */
1133void pci_release_selected_regions(struct pci_dev *pdev, int bars)
1134{
1135 int i;
1136
1137 for (i = 0; i < 6; i++)
1138 if (bars & (1 << i))
1139 pci_release_region(pdev, i);
1140}
1141
1142/**
1143 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
1144 * @pdev: PCI device whose resources are to be reserved
1145 * @bars: Bitmask of BARs to be requested
1146 * @res_name: Name to be associated with resource
1147 */
1148int pci_request_selected_regions(struct pci_dev *pdev, int bars,
1149 const char *res_name)
1150{
1151 int i;
1152
1153 for (i = 0; i < 6; i++)
1154 if (bars & (1 << i))
1155 if(pci_request_region(pdev, i, res_name))
1156 goto err_out;
1157 return 0;
1158
1159err_out:
1160 while(--i >= 0)
1161 if (bars & (1 << i))
1162 pci_release_region(pdev, i);
1163
1164 return -EBUSY;
1165}
1da177e4
LT
1166
1167/**
1168 * pci_release_regions - Release reserved PCI I/O and memory resources
1169 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
1170 *
1171 * Releases all PCI I/O and memory resources previously reserved by a
1172 * successful call to pci_request_regions. Call this function only
1173 * after all use of the PCI regions has ceased.
1174 */
1175
1176void pci_release_regions(struct pci_dev *pdev)
1177{
c87deff7 1178 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4
LT
1179}
1180
1181/**
1182 * pci_request_regions - Reserved PCI I/O and memory resources
1183 * @pdev: PCI device whose resources are to be reserved
1184 * @res_name: Name to be associated with resource.
1185 *
1186 * Mark all PCI regions associated with PCI device @pdev as
1187 * being reserved by owner @res_name. Do not access any
1188 * address inside the PCI regions unless this call returns
1189 * successfully.
1190 *
1191 * Returns 0 on success, or %EBUSY on error. A warning
1192 * message is also printed on failure.
1193 */
3c990e92 1194int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 1195{
c87deff7 1196 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4
LT
1197}
1198
1199/**
1200 * pci_set_master - enables bus-mastering for device dev
1201 * @dev: the PCI device to enable
1202 *
1203 * Enables bus-mastering on the device and calls pcibios_set_master()
1204 * to do the needed arch specific settings.
1205 */
1206void
1207pci_set_master(struct pci_dev *dev)
1208{
1209 u16 cmd;
1210
1211 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1212 if (! (cmd & PCI_COMMAND_MASTER)) {
1213 pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev));
1214 cmd |= PCI_COMMAND_MASTER;
1215 pci_write_config_word(dev, PCI_COMMAND, cmd);
1216 }
1217 dev->is_busmaster = 1;
1218 pcibios_set_master(dev);
1219}
1220
edb2d97e
MW
1221#ifdef PCI_DISABLE_MWI
1222int pci_set_mwi(struct pci_dev *dev)
1223{
1224 return 0;
1225}
1226
694625c0
RD
1227int pci_try_set_mwi(struct pci_dev *dev)
1228{
1229 return 0;
1230}
1231
edb2d97e
MW
1232void pci_clear_mwi(struct pci_dev *dev)
1233{
1234}
1235
1236#else
ebf5a248
MW
1237
1238#ifndef PCI_CACHE_LINE_BYTES
1239#define PCI_CACHE_LINE_BYTES L1_CACHE_BYTES
1240#endif
1241
1da177e4 1242/* This can be overridden by arch code. */
ebf5a248
MW
1243/* Don't forget this is measured in 32-bit words, not bytes */
1244u8 pci_cache_line_size = PCI_CACHE_LINE_BYTES / 4;
1da177e4
LT
1245
1246/**
edb2d97e
MW
1247 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
1248 * @dev: the PCI device for which MWI is to be enabled
1da177e4 1249 *
edb2d97e
MW
1250 * Helper function for pci_set_mwi.
1251 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
1252 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
1253 *
1254 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1255 */
1256static int
edb2d97e 1257pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
1258{
1259 u8 cacheline_size;
1260
1261 if (!pci_cache_line_size)
1262 return -EINVAL; /* The system doesn't support MWI. */
1263
1264 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
1265 equal to or multiple of the right value. */
1266 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1267 if (cacheline_size >= pci_cache_line_size &&
1268 (cacheline_size % pci_cache_line_size) == 0)
1269 return 0;
1270
1271 /* Write the correct value. */
1272 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
1273 /* Read it back. */
1274 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
1275 if (cacheline_size == pci_cache_line_size)
1276 return 0;
1277
1278 printk(KERN_DEBUG "PCI: cache line size of %d is not supported "
1279 "by device %s\n", pci_cache_line_size << 2, pci_name(dev));
1280
1281 return -EINVAL;
1282}
1da177e4
LT
1283
1284/**
1285 * pci_set_mwi - enables memory-write-invalidate PCI transaction
1286 * @dev: the PCI device for which MWI is enabled
1287 *
694625c0 1288 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
1289 *
1290 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1291 */
1292int
1293pci_set_mwi(struct pci_dev *dev)
1294{
1295 int rc;
1296 u16 cmd;
1297
edb2d97e 1298 rc = pci_set_cacheline_size(dev);
1da177e4
LT
1299 if (rc)
1300 return rc;
1301
1302 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1303 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
694625c0
RD
1304 pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n",
1305 pci_name(dev));
1da177e4
LT
1306 cmd |= PCI_COMMAND_INVALIDATE;
1307 pci_write_config_word(dev, PCI_COMMAND, cmd);
1308 }
1309
1310 return 0;
1311}
1312
694625c0
RD
1313/**
1314 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
1315 * @dev: the PCI device for which MWI is enabled
1316 *
1317 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1318 * Callers are not required to check the return value.
1319 *
1320 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
1321 */
1322int pci_try_set_mwi(struct pci_dev *dev)
1323{
1324 int rc = pci_set_mwi(dev);
1325 return rc;
1326}
1327
1da177e4
LT
1328/**
1329 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
1330 * @dev: the PCI device to disable
1331 *
1332 * Disables PCI Memory-Write-Invalidate transaction on the device
1333 */
1334void
1335pci_clear_mwi(struct pci_dev *dev)
1336{
1337 u16 cmd;
1338
1339 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1340 if (cmd & PCI_COMMAND_INVALIDATE) {
1341 cmd &= ~PCI_COMMAND_INVALIDATE;
1342 pci_write_config_word(dev, PCI_COMMAND, cmd);
1343 }
1344}
edb2d97e 1345#endif /* ! PCI_DISABLE_MWI */
1da177e4 1346
a04ce0ff
BR
1347/**
1348 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
1349 * @pdev: the PCI device to operate on
1350 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
1351 *
1352 * Enables/disables PCI INTx for device dev
1353 */
1354void
1355pci_intx(struct pci_dev *pdev, int enable)
1356{
1357 u16 pci_command, new;
1358
1359 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
1360
1361 if (enable) {
1362 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
1363 } else {
1364 new = pci_command | PCI_COMMAND_INTX_DISABLE;
1365 }
1366
1367 if (new != pci_command) {
9ac7849e
TH
1368 struct pci_devres *dr;
1369
2fd9d74b 1370 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
1371
1372 dr = find_pci_dr(pdev);
1373 if (dr && !dr->restore_intx) {
1374 dr->restore_intx = 1;
1375 dr->orig_intx = !enable;
1376 }
a04ce0ff
BR
1377 }
1378}
1379
f5f2b131
EB
1380/**
1381 * pci_msi_off - disables any msi or msix capabilities
8d7d86e9 1382 * @dev: the PCI device to operate on
f5f2b131
EB
1383 *
1384 * If you want to use msi see pci_enable_msi and friends.
1385 * This is a lower level primitive that allows us to disable
1386 * msi operation at the device level.
1387 */
1388void pci_msi_off(struct pci_dev *dev)
1389{
1390 int pos;
1391 u16 control;
1392
1393 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
1394 if (pos) {
1395 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
1396 control &= ~PCI_MSI_FLAGS_ENABLE;
1397 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
1398 }
1399 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1400 if (pos) {
1401 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
1402 control &= ~PCI_MSIX_FLAGS_ENABLE;
1403 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
1404 }
1405}
1406
1da177e4
LT
1407#ifndef HAVE_ARCH_PCI_SET_DMA_MASK
1408/*
1409 * These can be overridden by arch-specific implementations
1410 */
1411int
1412pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1413{
1414 if (!pci_dma_supported(dev, mask))
1415 return -EIO;
1416
1417 dev->dma_mask = mask;
1418
1419 return 0;
1420}
1421
1da177e4
LT
1422int
1423pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1424{
1425 if (!pci_dma_supported(dev, mask))
1426 return -EIO;
1427
1428 dev->dev.coherent_dma_mask = mask;
1429
1430 return 0;
1431}
1432#endif
c87deff7 1433
4d57cdfa
FT
1434#ifndef HAVE_ARCH_PCI_SET_DMA_MAX_SEGMENT_SIZE
1435int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
1436{
1437 return dma_set_max_seg_size(&dev->dev, size);
1438}
1439EXPORT_SYMBOL(pci_set_dma_max_seg_size);
1440#endif
1441
59fc67de
FT
1442#ifndef HAVE_ARCH_PCI_SET_DMA_SEGMENT_BOUNDARY
1443int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
1444{
1445 return dma_set_seg_boundary(&dev->dev, mask);
1446}
1447EXPORT_SYMBOL(pci_set_dma_seg_boundary);
1448#endif
1449
d556ad4b
PO
1450/**
1451 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
1452 * @dev: PCI device to query
1453 *
1454 * Returns mmrbc: maximum designed memory read count in bytes
1455 * or appropriate error value.
1456 */
1457int pcix_get_max_mmrbc(struct pci_dev *dev)
1458{
b7b095c1 1459 int err, cap;
d556ad4b
PO
1460 u32 stat;
1461
1462 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1463 if (!cap)
1464 return -EINVAL;
1465
1466 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
1467 if (err)
1468 return -EINVAL;
1469
b7b095c1 1470 return (stat & PCI_X_STATUS_MAX_READ) >> 12;
d556ad4b
PO
1471}
1472EXPORT_SYMBOL(pcix_get_max_mmrbc);
1473
1474/**
1475 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
1476 * @dev: PCI device to query
1477 *
1478 * Returns mmrbc: maximum memory read count in bytes
1479 * or appropriate error value.
1480 */
1481int pcix_get_mmrbc(struct pci_dev *dev)
1482{
1483 int ret, cap;
1484 u32 cmd;
1485
1486 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1487 if (!cap)
1488 return -EINVAL;
1489
1490 ret = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
1491 if (!ret)
1492 ret = 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
1493
1494 return ret;
1495}
1496EXPORT_SYMBOL(pcix_get_mmrbc);
1497
1498/**
1499 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
1500 * @dev: PCI device to query
1501 * @mmrbc: maximum memory read count in bytes
1502 * valid values are 512, 1024, 2048, 4096
1503 *
1504 * If possible sets maximum memory read byte count, some bridges have erratas
1505 * that prevent this.
1506 */
1507int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
1508{
1509 int cap, err = -EINVAL;
1510 u32 stat, cmd, v, o;
1511
229f5afd 1512 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
d556ad4b
PO
1513 goto out;
1514
1515 v = ffs(mmrbc) - 10;
1516
1517 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1518 if (!cap)
1519 goto out;
1520
1521 err = pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat);
1522 if (err)
1523 goto out;
1524
1525 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
1526 return -E2BIG;
1527
1528 err = pci_read_config_dword(dev, cap + PCI_X_CMD, &cmd);
1529 if (err)
1530 goto out;
1531
1532 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
1533 if (o != v) {
1534 if (v > o && dev->bus &&
1535 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
1536 return -EIO;
1537
1538 cmd &= ~PCI_X_CMD_MAX_READ;
1539 cmd |= v << 2;
1540 err = pci_write_config_dword(dev, cap + PCI_X_CMD, cmd);
1541 }
1542out:
1543 return err;
1544}
1545EXPORT_SYMBOL(pcix_set_mmrbc);
1546
1547/**
1548 * pcie_get_readrq - get PCI Express read request size
1549 * @dev: PCI device to query
1550 *
1551 * Returns maximum memory read request in bytes
1552 * or appropriate error value.
1553 */
1554int pcie_get_readrq(struct pci_dev *dev)
1555{
1556 int ret, cap;
1557 u16 ctl;
1558
1559 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
1560 if (!cap)
1561 return -EINVAL;
1562
1563 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
1564 if (!ret)
1565 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
1566
1567 return ret;
1568}
1569EXPORT_SYMBOL(pcie_get_readrq);
1570
1571/**
1572 * pcie_set_readrq - set PCI Express maximum memory read request
1573 * @dev: PCI device to query
42e61f4a 1574 * @rq: maximum memory read count in bytes
d556ad4b
PO
1575 * valid values are 128, 256, 512, 1024, 2048, 4096
1576 *
1577 * If possible sets maximum read byte count
1578 */
1579int pcie_set_readrq(struct pci_dev *dev, int rq)
1580{
1581 int cap, err = -EINVAL;
1582 u16 ctl, v;
1583
229f5afd 1584 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
d556ad4b
PO
1585 goto out;
1586
1587 v = (ffs(rq) - 8) << 12;
1588
1589 cap = pci_find_capability(dev, PCI_CAP_ID_EXP);
1590 if (!cap)
1591 goto out;
1592
1593 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
1594 if (err)
1595 goto out;
1596
1597 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
1598 ctl &= ~PCI_EXP_DEVCTL_READRQ;
1599 ctl |= v;
1600 err = pci_write_config_dword(dev, cap + PCI_EXP_DEVCTL, ctl);
1601 }
1602
1603out:
1604 return err;
1605}
1606EXPORT_SYMBOL(pcie_set_readrq);
1607
c87deff7
HS
1608/**
1609 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 1610 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
1611 * @flags: resource type mask to be selected
1612 *
1613 * This helper routine makes bar mask from the type of resource.
1614 */
1615int pci_select_bars(struct pci_dev *dev, unsigned long flags)
1616{
1617 int i, bars = 0;
1618 for (i = 0; i < PCI_NUM_RESOURCES; i++)
1619 if (pci_resource_flags(dev, i) & flags)
1620 bars |= (1 << i);
1621 return bars;
1622}
1623
32a2eea7
JG
1624static void __devinit pci_no_domains(void)
1625{
1626#ifdef CONFIG_PCI_DOMAINS
1627 pci_domains_supported = 0;
1628#endif
1629}
1630
1da177e4
LT
1631static int __devinit pci_init(void)
1632{
1633 struct pci_dev *dev = NULL;
1634
1635 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
1636 pci_fixup_device(pci_fixup_final, dev);
1637 }
1638 return 0;
1639}
1640
1641static int __devinit pci_setup(char *str)
1642{
1643 while (str) {
1644 char *k = strchr(str, ',');
1645 if (k)
1646 *k++ = 0;
1647 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
1648 if (!strcmp(str, "nomsi")) {
1649 pci_no_msi();
7f785763
RD
1650 } else if (!strcmp(str, "noaer")) {
1651 pci_no_aer();
32a2eea7
JG
1652 } else if (!strcmp(str, "nodomains")) {
1653 pci_no_domains();
4516a618
AN
1654 } else if (!strncmp(str, "cbiosize=", 9)) {
1655 pci_cardbus_io_size = memparse(str + 9, &str);
1656 } else if (!strncmp(str, "cbmemsize=", 10)) {
1657 pci_cardbus_mem_size = memparse(str + 10, &str);
309e57df
MW
1658 } else {
1659 printk(KERN_ERR "PCI: Unknown option `%s'\n",
1660 str);
1661 }
1da177e4
LT
1662 }
1663 str = k;
1664 }
0637a70a 1665 return 0;
1da177e4 1666}
0637a70a 1667early_param("pci", pci_setup);
1da177e4
LT
1668
1669device_initcall(pci_init);
1da177e4 1670
0b62e13b 1671EXPORT_SYMBOL(pci_reenable_device);
b718989d
BH
1672EXPORT_SYMBOL(pci_enable_device_io);
1673EXPORT_SYMBOL(pci_enable_device_mem);
1da177e4 1674EXPORT_SYMBOL(pci_enable_device);
9ac7849e
TH
1675EXPORT_SYMBOL(pcim_enable_device);
1676EXPORT_SYMBOL(pcim_pin_device);
1da177e4 1677EXPORT_SYMBOL(pci_disable_device);
1da177e4
LT
1678EXPORT_SYMBOL(pci_find_capability);
1679EXPORT_SYMBOL(pci_bus_find_capability);
1680EXPORT_SYMBOL(pci_release_regions);
1681EXPORT_SYMBOL(pci_request_regions);
1682EXPORT_SYMBOL(pci_release_region);
1683EXPORT_SYMBOL(pci_request_region);
c87deff7
HS
1684EXPORT_SYMBOL(pci_release_selected_regions);
1685EXPORT_SYMBOL(pci_request_selected_regions);
1da177e4
LT
1686EXPORT_SYMBOL(pci_set_master);
1687EXPORT_SYMBOL(pci_set_mwi);
694625c0 1688EXPORT_SYMBOL(pci_try_set_mwi);
1da177e4 1689EXPORT_SYMBOL(pci_clear_mwi);
a04ce0ff 1690EXPORT_SYMBOL_GPL(pci_intx);
1da177e4 1691EXPORT_SYMBOL(pci_set_dma_mask);
1da177e4
LT
1692EXPORT_SYMBOL(pci_set_consistent_dma_mask);
1693EXPORT_SYMBOL(pci_assign_resource);
1694EXPORT_SYMBOL(pci_find_parent_resource);
c87deff7 1695EXPORT_SYMBOL(pci_select_bars);
1da177e4
LT
1696
1697EXPORT_SYMBOL(pci_set_power_state);
1698EXPORT_SYMBOL(pci_save_state);
1699EXPORT_SYMBOL(pci_restore_state);
1700EXPORT_SYMBOL(pci_enable_wake);
f7bdd12d 1701EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
1da177e4 1702
This page took 0.443775 seconds and 5 git commands to generate.