Merge tag 'fixes-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/arm...
[deliverable/linux.git] / drivers / pci / pci.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
075c1771 14#include <linux/pm.h>
5a0e3ad6 15#include <linux/slab.h>
1da177e4
LT
16#include <linux/module.h>
17#include <linux/spinlock.h>
4e57b681 18#include <linux/string.h>
229f5afd 19#include <linux/log2.h>
7d715a6c 20#include <linux/pci-aspm.h>
c300bd2f 21#include <linux/pm_wakeup.h>
8dd7f803 22#include <linux/interrupt.h>
32a9a682 23#include <linux/device.h>
b67ea761 24#include <linux/pm_runtime.h>
32a9a682 25#include <asm/setup.h>
bc56b9e0 26#include "pci.h"
1da177e4 27
00240c38
AS
28const char *pci_power_names[] = {
29 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
30};
31EXPORT_SYMBOL_GPL(pci_power_names);
32
93177a74
RW
33int isa_dma_bridge_buggy;
34EXPORT_SYMBOL(isa_dma_bridge_buggy);
35
36int pci_pci_problems;
37EXPORT_SYMBOL(pci_pci_problems);
38
1ae861e6
RW
39unsigned int pci_pm_d3_delay;
40
df17e62e
MG
41static void pci_pme_list_scan(struct work_struct *work);
42
43static LIST_HEAD(pci_pme_list);
44static DEFINE_MUTEX(pci_pme_list_mutex);
45static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
46
47struct pci_pme_device {
48 struct list_head list;
49 struct pci_dev *dev;
50};
51
52#define PME_TIMEOUT 1000 /* How long between PME checks */
53
1ae861e6
RW
54static void pci_dev_d3_sleep(struct pci_dev *dev)
55{
56 unsigned int delay = dev->d3_delay;
57
58 if (delay < pci_pm_d3_delay)
59 delay = pci_pm_d3_delay;
60
61 msleep(delay);
62}
1da177e4 63
32a2eea7
JG
64#ifdef CONFIG_PCI_DOMAINS
65int pci_domains_supported = 1;
66#endif
67
4516a618
AN
68#define DEFAULT_CARDBUS_IO_SIZE (256)
69#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
70/* pci=cbmemsize=nnM,cbiosize=nn can override this */
71unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
72unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
73
28760489
EB
74#define DEFAULT_HOTPLUG_IO_SIZE (256)
75#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
76/* pci=hpmemsize=nnM,hpiosize=nn can override this */
77unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
78unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
79
5f39e670 80enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
b03e7495 81
ac1aa47b
JB
82/*
83 * The default CLS is used if arch didn't set CLS explicitly and not
84 * all pci devices agree on the same value. Arch can override either
85 * the dfl or actual value as it sees fit. Don't forget this is
86 * measured in 32-bit words, not bytes.
87 */
98e724c7 88u8 pci_dfl_cache_line_size __devinitdata = L1_CACHE_BYTES >> 2;
ac1aa47b
JB
89u8 pci_cache_line_size;
90
96c55900
MS
91/*
92 * If we set up a device for bus mastering, we need to check the latency
93 * timer as certain BIOSes forget to set it properly.
94 */
95unsigned int pcibios_max_latency = 255;
96
6748dcc2
RW
97/* If set, the PCIe ARI capability will not be used. */
98static bool pcie_ari_disabled;
99
1da177e4
LT
100/**
101 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
102 * @bus: pointer to PCI bus structure to search
103 *
104 * Given a PCI bus, returns the highest PCI bus number present in the set
105 * including the given PCI bus and its list of child PCI buses.
106 */
96bde06a 107unsigned char pci_bus_max_busnr(struct pci_bus* bus)
1da177e4
LT
108{
109 struct list_head *tmp;
110 unsigned char max, n;
111
b82db5ce 112 max = bus->subordinate;
1da177e4
LT
113 list_for_each(tmp, &bus->children) {
114 n = pci_bus_max_busnr(pci_bus_b(tmp));
115 if(n > max)
116 max = n;
117 }
118 return max;
119}
b82db5ce 120EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 121
1684f5dd
AM
122#ifdef CONFIG_HAS_IOMEM
123void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
124{
125 /*
126 * Make sure the BAR is actually a memory resource, not an IO resource
127 */
128 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
129 WARN_ON(1);
130 return NULL;
131 }
132 return ioremap_nocache(pci_resource_start(pdev, bar),
133 pci_resource_len(pdev, bar));
134}
135EXPORT_SYMBOL_GPL(pci_ioremap_bar);
136#endif
137
b82db5ce 138#if 0
1da177e4
LT
139/**
140 * pci_max_busnr - returns maximum PCI bus number
141 *
142 * Returns the highest PCI bus number present in the system global list of
143 * PCI buses.
144 */
145unsigned char __devinit
146pci_max_busnr(void)
147{
148 struct pci_bus *bus = NULL;
149 unsigned char max, n;
150
151 max = 0;
152 while ((bus = pci_find_next_bus(bus)) != NULL) {
153 n = pci_bus_max_busnr(bus);
154 if(n > max)
155 max = n;
156 }
157 return max;
158}
159
54c762fe
AB
160#endif /* 0 */
161
687d5fe3
ME
162#define PCI_FIND_CAP_TTL 48
163
164static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
165 u8 pos, int cap, int *ttl)
24a4e377
RD
166{
167 u8 id;
24a4e377 168
687d5fe3 169 while ((*ttl)--) {
24a4e377
RD
170 pci_bus_read_config_byte(bus, devfn, pos, &pos);
171 if (pos < 0x40)
172 break;
173 pos &= ~3;
174 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
175 &id);
176 if (id == 0xff)
177 break;
178 if (id == cap)
179 return pos;
180 pos += PCI_CAP_LIST_NEXT;
181 }
182 return 0;
183}
184
687d5fe3
ME
185static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
186 u8 pos, int cap)
187{
188 int ttl = PCI_FIND_CAP_TTL;
189
190 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
191}
192
24a4e377
RD
193int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
194{
195 return __pci_find_next_cap(dev->bus, dev->devfn,
196 pos + PCI_CAP_LIST_NEXT, cap);
197}
198EXPORT_SYMBOL_GPL(pci_find_next_capability);
199
d3bac118
ME
200static int __pci_bus_find_cap_start(struct pci_bus *bus,
201 unsigned int devfn, u8 hdr_type)
1da177e4
LT
202{
203 u16 status;
1da177e4
LT
204
205 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
206 if (!(status & PCI_STATUS_CAP_LIST))
207 return 0;
208
209 switch (hdr_type) {
210 case PCI_HEADER_TYPE_NORMAL:
211 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 212 return PCI_CAPABILITY_LIST;
1da177e4 213 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 214 return PCI_CB_CAPABILITY_LIST;
1da177e4
LT
215 default:
216 return 0;
217 }
d3bac118
ME
218
219 return 0;
1da177e4
LT
220}
221
222/**
223 * pci_find_capability - query for devices' capabilities
224 * @dev: PCI device to query
225 * @cap: capability code
226 *
227 * Tell if a device supports a given PCI capability.
228 * Returns the address of the requested capability structure within the
229 * device's PCI configuration space or 0 in case the device does not
230 * support it. Possible values for @cap:
231 *
232 * %PCI_CAP_ID_PM Power Management
233 * %PCI_CAP_ID_AGP Accelerated Graphics Port
234 * %PCI_CAP_ID_VPD Vital Product Data
235 * %PCI_CAP_ID_SLOTID Slot Identification
236 * %PCI_CAP_ID_MSI Message Signalled Interrupts
237 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
238 * %PCI_CAP_ID_PCIX PCI-X
239 * %PCI_CAP_ID_EXP PCI Express
240 */
241int pci_find_capability(struct pci_dev *dev, int cap)
242{
d3bac118
ME
243 int pos;
244
245 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
246 if (pos)
247 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
248
249 return pos;
1da177e4
LT
250}
251
252/**
253 * pci_bus_find_capability - query for devices' capabilities
254 * @bus: the PCI bus to query
255 * @devfn: PCI device to query
256 * @cap: capability code
257 *
258 * Like pci_find_capability() but works for pci devices that do not have a
259 * pci_dev structure set up yet.
260 *
261 * Returns the address of the requested capability structure within the
262 * device's PCI configuration space or 0 in case the device does not
263 * support it.
264 */
265int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
266{
d3bac118 267 int pos;
1da177e4
LT
268 u8 hdr_type;
269
270 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
271
d3bac118
ME
272 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
273 if (pos)
274 pos = __pci_find_next_cap(bus, devfn, pos, cap);
275
276 return pos;
1da177e4
LT
277}
278
279/**
280 * pci_find_ext_capability - Find an extended capability
281 * @dev: PCI device to query
282 * @cap: capability code
283 *
284 * Returns the address of the requested extended capability structure
285 * within the device's PCI configuration space or 0 if the device does
286 * not support it. Possible values for @cap:
287 *
288 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
289 * %PCI_EXT_CAP_ID_VC Virtual Channel
290 * %PCI_EXT_CAP_ID_DSN Device Serial Number
291 * %PCI_EXT_CAP_ID_PWR Power Budgeting
292 */
293int pci_find_ext_capability(struct pci_dev *dev, int cap)
294{
295 u32 header;
557848c3
ZY
296 int ttl;
297 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 298
557848c3
ZY
299 /* minimum 8 bytes per capability */
300 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
301
302 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
1da177e4
LT
303 return 0;
304
305 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
306 return 0;
307
308 /*
309 * If we have no capabilities, this is indicated by cap ID,
310 * cap version and next pointer all being 0.
311 */
312 if (header == 0)
313 return 0;
314
315 while (ttl-- > 0) {
316 if (PCI_EXT_CAP_ID(header) == cap)
317 return pos;
318
319 pos = PCI_EXT_CAP_NEXT(header);
557848c3 320 if (pos < PCI_CFG_SPACE_SIZE)
1da177e4
LT
321 break;
322
323 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
324 break;
325 }
326
327 return 0;
328}
3a720d72 329EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 330
cf4c43dd
JB
331/**
332 * pci_bus_find_ext_capability - find an extended capability
333 * @bus: the PCI bus to query
334 * @devfn: PCI device to query
335 * @cap: capability code
336 *
337 * Like pci_find_ext_capability() but works for pci devices that do not have a
338 * pci_dev structure set up yet.
339 *
340 * Returns the address of the requested capability structure within the
341 * device's PCI configuration space or 0 in case the device does not
342 * support it.
343 */
344int pci_bus_find_ext_capability(struct pci_bus *bus, unsigned int devfn,
345 int cap)
346{
347 u32 header;
348 int ttl;
349 int pos = PCI_CFG_SPACE_SIZE;
350
351 /* minimum 8 bytes per capability */
352 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
353
354 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
355 return 0;
356 if (header == 0xffffffff || header == 0)
357 return 0;
358
359 while (ttl-- > 0) {
360 if (PCI_EXT_CAP_ID(header) == cap)
361 return pos;
362
363 pos = PCI_EXT_CAP_NEXT(header);
364 if (pos < PCI_CFG_SPACE_SIZE)
365 break;
366
367 if (!pci_bus_read_config_dword(bus, devfn, pos, &header))
368 break;
369 }
370
371 return 0;
372}
373
687d5fe3
ME
374static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
375{
376 int rc, ttl = PCI_FIND_CAP_TTL;
377 u8 cap, mask;
378
379 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
380 mask = HT_3BIT_CAP_MASK;
381 else
382 mask = HT_5BIT_CAP_MASK;
383
384 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
385 PCI_CAP_ID_HT, &ttl);
386 while (pos) {
387 rc = pci_read_config_byte(dev, pos + 3, &cap);
388 if (rc != PCIBIOS_SUCCESSFUL)
389 return 0;
390
391 if ((cap & mask) == ht_cap)
392 return pos;
393
47a4d5be
BG
394 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
395 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
396 PCI_CAP_ID_HT, &ttl);
397 }
398
399 return 0;
400}
401/**
402 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
403 * @dev: PCI device to query
404 * @pos: Position from which to continue searching
405 * @ht_cap: Hypertransport capability code
406 *
407 * To be used in conjunction with pci_find_ht_capability() to search for
408 * all capabilities matching @ht_cap. @pos should always be a value returned
409 * from pci_find_ht_capability().
410 *
411 * NB. To be 100% safe against broken PCI devices, the caller should take
412 * steps to avoid an infinite loop.
413 */
414int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
415{
416 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
417}
418EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
419
420/**
421 * pci_find_ht_capability - query a device's Hypertransport capabilities
422 * @dev: PCI device to query
423 * @ht_cap: Hypertransport capability code
424 *
425 * Tell if a device supports a given Hypertransport capability.
426 * Returns an address within the device's PCI configuration space
427 * or 0 in case the device does not support the request capability.
428 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
429 * which has a Hypertransport capability matching @ht_cap.
430 */
431int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
432{
433 int pos;
434
435 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
436 if (pos)
437 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
438
439 return pos;
440}
441EXPORT_SYMBOL_GPL(pci_find_ht_capability);
442
1da177e4
LT
443/**
444 * pci_find_parent_resource - return resource region of parent bus of given region
445 * @dev: PCI device structure contains resources to be searched
446 * @res: child resource record for which parent is sought
447 *
448 * For given resource region of given device, return the resource
449 * region of parent bus the given region is contained in or where
450 * it should be allocated from.
451 */
452struct resource *
453pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
454{
455 const struct pci_bus *bus = dev->bus;
456 int i;
89a74ecc 457 struct resource *best = NULL, *r;
1da177e4 458
89a74ecc 459 pci_bus_for_each_resource(bus, r, i) {
1da177e4
LT
460 if (!r)
461 continue;
462 if (res->start && !(res->start >= r->start && res->end <= r->end))
463 continue; /* Not contained */
464 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
465 continue; /* Wrong type */
466 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
467 return r; /* Exact match */
8c8def26
LT
468 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
469 if (r->flags & IORESOURCE_PREFETCH)
470 continue;
471 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
472 if (!best)
473 best = r;
1da177e4
LT
474 }
475 return best;
476}
477
064b53db
JL
478/**
479 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
480 * @dev: PCI device to have its BARs restored
481 *
482 * Restore the BAR values for a given device, so as to make it
483 * accessible by its driver.
484 */
ad668599 485static void
064b53db
JL
486pci_restore_bars(struct pci_dev *dev)
487{
bc5f5a82 488 int i;
064b53db 489
bc5f5a82 490 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
14add80b 491 pci_update_resource(dev, i);
064b53db
JL
492}
493
961d9120
RW
494static struct pci_platform_pm_ops *pci_platform_pm;
495
496int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
497{
eb9d0fe4
RW
498 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
499 || !ops->sleep_wake || !ops->can_wakeup)
961d9120
RW
500 return -EINVAL;
501 pci_platform_pm = ops;
502 return 0;
503}
504
505static inline bool platform_pci_power_manageable(struct pci_dev *dev)
506{
507 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
508}
509
510static inline int platform_pci_set_power_state(struct pci_dev *dev,
511 pci_power_t t)
512{
513 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
514}
515
516static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
517{
518 return pci_platform_pm ?
519 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
520}
8f7020d3 521
eb9d0fe4
RW
522static inline bool platform_pci_can_wakeup(struct pci_dev *dev)
523{
524 return pci_platform_pm ? pci_platform_pm->can_wakeup(dev) : false;
525}
526
527static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
528{
529 return pci_platform_pm ?
530 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
531}
532
b67ea761
RW
533static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
534{
535 return pci_platform_pm ?
536 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
537}
538
1da177e4 539/**
44e4e66e
RW
540 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
541 * given PCI device
542 * @dev: PCI device to handle.
44e4e66e 543 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1da177e4 544 *
44e4e66e
RW
545 * RETURN VALUE:
546 * -EINVAL if the requested state is invalid.
547 * -EIO if device does not support PCI PM or its PM capabilities register has a
548 * wrong version, or device doesn't support the requested state.
549 * 0 if device already is in the requested state.
550 * 0 if device's power state has been successfully changed.
1da177e4 551 */
f00a20ef 552static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1da177e4 553{
337001b6 554 u16 pmcsr;
44e4e66e 555 bool need_restore = false;
1da177e4 556
4a865905
RW
557 /* Check if we're already there */
558 if (dev->current_state == state)
559 return 0;
560
337001b6 561 if (!dev->pm_cap)
cca03dec
AL
562 return -EIO;
563
44e4e66e
RW
564 if (state < PCI_D0 || state > PCI_D3hot)
565 return -EINVAL;
566
1da177e4
LT
567 /* Validate current state:
568 * Can enter D0 from any state, but if we can only go deeper
569 * to sleep if we're already in a low power state
570 */
4a865905 571 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
44e4e66e 572 && dev->current_state > state) {
80ccba11
BH
573 dev_err(&dev->dev, "invalid power transition "
574 "(from state %d to %d)\n", dev->current_state, state);
1da177e4 575 return -EINVAL;
44e4e66e 576 }
1da177e4 577
1da177e4 578 /* check if this device supports the desired state */
337001b6
RW
579 if ((state == PCI_D1 && !dev->d1_support)
580 || (state == PCI_D2 && !dev->d2_support))
3fe9d19f 581 return -EIO;
1da177e4 582
337001b6 583 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
064b53db 584
32a36585 585 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
586 * This doesn't affect PME_Status, disables PME_En, and
587 * sets PowerState to 0.
588 */
32a36585 589 switch (dev->current_state) {
d3535fbb
JL
590 case PCI_D0:
591 case PCI_D1:
592 case PCI_D2:
593 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
594 pmcsr |= state;
595 break;
f62795f1
RW
596 case PCI_D3hot:
597 case PCI_D3cold:
32a36585
JL
598 case PCI_UNKNOWN: /* Boot-up */
599 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
f00a20ef 600 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
44e4e66e 601 need_restore = true;
32a36585 602 /* Fall-through: force to D0 */
32a36585 603 default:
d3535fbb 604 pmcsr = 0;
32a36585 605 break;
1da177e4
LT
606 }
607
608 /* enter specified state */
337001b6 609 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1da177e4
LT
610
611 /* Mandatory power management transition delays */
612 /* see PCI PM 1.1 5.6.1 table 18 */
613 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
1ae861e6 614 pci_dev_d3_sleep(dev);
1da177e4 615 else if (state == PCI_D2 || dev->current_state == PCI_D2)
aa8c6c93 616 udelay(PCI_PM_D2_DELAY);
1da177e4 617
e13cdbd7
RW
618 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
619 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
620 if (dev->current_state != state && printk_ratelimit())
621 dev_info(&dev->dev, "Refused to change power state, "
622 "currently in D%d\n", dev->current_state);
064b53db
JL
623
624 /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
625 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
626 * from D3hot to D0 _may_ perform an internal reset, thereby
627 * going to "D0 Uninitialized" rather than "D0 Initialized".
628 * For example, at least some versions of the 3c905B and the
629 * 3c556B exhibit this behaviour.
630 *
631 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
632 * devices in a D3hot state at boot. Consequently, we need to
633 * restore at least the BARs so that the device will be
634 * accessible to its driver.
635 */
636 if (need_restore)
637 pci_restore_bars(dev);
638
f00a20ef 639 if (dev->bus->self)
7d715a6c
SL
640 pcie_aspm_pm_state_change(dev->bus->self);
641
1da177e4
LT
642 return 0;
643}
644
44e4e66e
RW
645/**
646 * pci_update_current_state - Read PCI power state of given device from its
647 * PCI PM registers and cache it
648 * @dev: PCI device to handle.
f06fc0b6 649 * @state: State to cache in case the device doesn't have the PM capability
44e4e66e 650 */
73410429 651void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
44e4e66e 652{
337001b6 653 if (dev->pm_cap) {
44e4e66e
RW
654 u16 pmcsr;
655
337001b6 656 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
44e4e66e 657 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
f06fc0b6
RW
658 } else {
659 dev->current_state = state;
44e4e66e
RW
660 }
661}
662
0e5dd46b
RW
663/**
664 * pci_platform_power_transition - Use platform to change device power state
665 * @dev: PCI device to handle.
666 * @state: State to put the device into.
667 */
668static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
669{
670 int error;
671
672 if (platform_pci_power_manageable(dev)) {
673 error = platform_pci_set_power_state(dev, state);
674 if (!error)
675 pci_update_current_state(dev, state);
b51306c6
AH
676 /* Fall back to PCI_D0 if native PM is not supported */
677 if (!dev->pm_cap)
678 dev->current_state = PCI_D0;
0e5dd46b
RW
679 } else {
680 error = -ENODEV;
681 /* Fall back to PCI_D0 if native PM is not supported */
b3bad72e
RW
682 if (!dev->pm_cap)
683 dev->current_state = PCI_D0;
0e5dd46b
RW
684 }
685
686 return error;
687}
688
689/**
690 * __pci_start_power_transition - Start power transition of a PCI device
691 * @dev: PCI device to handle.
692 * @state: State to put the device into.
693 */
694static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
695{
696 if (state == PCI_D0)
697 pci_platform_power_transition(dev, PCI_D0);
698}
699
700/**
701 * __pci_complete_power_transition - Complete power transition of a PCI device
702 * @dev: PCI device to handle.
703 * @state: State to put the device into.
704 *
705 * This function should not be called directly by device drivers.
706 */
707int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
708{
cc2893b6 709 return state >= PCI_D0 ?
0e5dd46b
RW
710 pci_platform_power_transition(dev, state) : -EINVAL;
711}
712EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
713
44e4e66e
RW
714/**
715 * pci_set_power_state - Set the power state of a PCI device
716 * @dev: PCI device to handle.
717 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
718 *
877d0310 719 * Transition a device to a new power state, using the platform firmware and/or
44e4e66e
RW
720 * the device's PCI PM registers.
721 *
722 * RETURN VALUE:
723 * -EINVAL if the requested state is invalid.
724 * -EIO if device does not support PCI PM or its PM capabilities register has a
725 * wrong version, or device doesn't support the requested state.
726 * 0 if device already is in the requested state.
727 * 0 if device's power state has been successfully changed.
728 */
729int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
730{
337001b6 731 int error;
44e4e66e
RW
732
733 /* bound the state we're entering */
734 if (state > PCI_D3hot)
735 state = PCI_D3hot;
736 else if (state < PCI_D0)
737 state = PCI_D0;
738 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
739 /*
740 * If the device or the parent bridge do not support PCI PM,
741 * ignore the request if we're doing anything other than putting
742 * it into D0 (which would only happen on boot).
743 */
744 return 0;
745
0e5dd46b
RW
746 __pci_start_power_transition(dev, state);
747
979b1791
AC
748 /* This device is quirked not to be put into D3, so
749 don't put it in D3 */
750 if (state == PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
751 return 0;
44e4e66e 752
f00a20ef 753 error = pci_raw_set_power_state(dev, state);
44e4e66e 754
0e5dd46b
RW
755 if (!__pci_complete_power_transition(dev, state))
756 error = 0;
1a680b7c
NC
757 /*
758 * When aspm_policy is "powersave" this call ensures
759 * that ASPM is configured.
760 */
761 if (!error && dev->bus->self)
762 pcie_aspm_powersave_config_link(dev->bus->self);
44e4e66e
RW
763
764 return error;
765}
766
1da177e4
LT
767/**
768 * pci_choose_state - Choose the power state of a PCI device
769 * @dev: PCI device to be suspended
770 * @state: target sleep state for the whole system. This is the value
771 * that is passed to suspend() function.
772 *
773 * Returns PCI power state suitable for given device and given system
774 * message.
775 */
776
777pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
778{
ab826ca4 779 pci_power_t ret;
0f64474b 780
1da177e4
LT
781 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
782 return PCI_D0;
783
961d9120
RW
784 ret = platform_pci_choose_state(dev);
785 if (ret != PCI_POWER_ERROR)
786 return ret;
ca078bae
PM
787
788 switch (state.event) {
789 case PM_EVENT_ON:
790 return PCI_D0;
791 case PM_EVENT_FREEZE:
b887d2e6
DB
792 case PM_EVENT_PRETHAW:
793 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 794 case PM_EVENT_SUSPEND:
3a2d5b70 795 case PM_EVENT_HIBERNATE:
ca078bae 796 return PCI_D3hot;
1da177e4 797 default:
80ccba11
BH
798 dev_info(&dev->dev, "unrecognized suspend event %d\n",
799 state.event);
1da177e4
LT
800 BUG();
801 }
802 return PCI_D0;
803}
804
805EXPORT_SYMBOL(pci_choose_state);
806
89858517
YZ
807#define PCI_EXP_SAVE_REGS 7
808
1b6b8ce2
YZ
809#define pcie_cap_has_devctl(type, flags) 1
810#define pcie_cap_has_lnkctl(type, flags) \
811 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
812 (type == PCI_EXP_TYPE_ROOT_PORT || \
813 type == PCI_EXP_TYPE_ENDPOINT || \
814 type == PCI_EXP_TYPE_LEG_END))
815#define pcie_cap_has_sltctl(type, flags) \
816 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
817 ((type == PCI_EXP_TYPE_ROOT_PORT) || \
818 (type == PCI_EXP_TYPE_DOWNSTREAM && \
819 (flags & PCI_EXP_FLAGS_SLOT))))
820#define pcie_cap_has_rtctl(type, flags) \
821 ((flags & PCI_EXP_FLAGS_VERS) > 1 || \
822 (type == PCI_EXP_TYPE_ROOT_PORT || \
823 type == PCI_EXP_TYPE_RC_EC))
824#define pcie_cap_has_devctl2(type, flags) \
825 ((flags & PCI_EXP_FLAGS_VERS) > 1)
826#define pcie_cap_has_lnkctl2(type, flags) \
827 ((flags & PCI_EXP_FLAGS_VERS) > 1)
828#define pcie_cap_has_sltctl2(type, flags) \
829 ((flags & PCI_EXP_FLAGS_VERS) > 1)
830
34a4876e
YL
831static struct pci_cap_saved_state *pci_find_saved_cap(
832 struct pci_dev *pci_dev, char cap)
833{
834 struct pci_cap_saved_state *tmp;
835 struct hlist_node *pos;
836
837 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
838 if (tmp->cap.cap_nr == cap)
839 return tmp;
840 }
841 return NULL;
842}
843
b56a5a23
MT
844static int pci_save_pcie_state(struct pci_dev *dev)
845{
846 int pos, i = 0;
847 struct pci_cap_saved_state *save_state;
848 u16 *cap;
1b6b8ce2 849 u16 flags;
b56a5a23 850
06a1cbaf
KK
851 pos = pci_pcie_cap(dev);
852 if (!pos)
b56a5a23
MT
853 return 0;
854
9f35575d 855 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
b56a5a23 856 if (!save_state) {
e496b617 857 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
b56a5a23
MT
858 return -ENOMEM;
859 }
24a4742f 860 cap = (u16 *)&save_state->cap.data[0];
b56a5a23 861
1b6b8ce2
YZ
862 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
863
864 if (pcie_cap_has_devctl(dev->pcie_type, flags))
865 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &cap[i++]);
866 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
867 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL, &cap[i++]);
868 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
869 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL, &cap[i++]);
870 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
871 pci_read_config_word(dev, pos + PCI_EXP_RTCTL, &cap[i++]);
872 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
873 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &cap[i++]);
874 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
875 pci_read_config_word(dev, pos + PCI_EXP_LNKCTL2, &cap[i++]);
876 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
877 pci_read_config_word(dev, pos + PCI_EXP_SLTCTL2, &cap[i++]);
63f4898a 878
b56a5a23
MT
879 return 0;
880}
881
882static void pci_restore_pcie_state(struct pci_dev *dev)
883{
884 int i = 0, pos;
885 struct pci_cap_saved_state *save_state;
886 u16 *cap;
1b6b8ce2 887 u16 flags;
b56a5a23
MT
888
889 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
890 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
891 if (!save_state || pos <= 0)
892 return;
24a4742f 893 cap = (u16 *)&save_state->cap.data[0];
b56a5a23 894
1b6b8ce2
YZ
895 pci_read_config_word(dev, pos + PCI_EXP_FLAGS, &flags);
896
897 if (pcie_cap_has_devctl(dev->pcie_type, flags))
898 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, cap[i++]);
899 if (pcie_cap_has_lnkctl(dev->pcie_type, flags))
900 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL, cap[i++]);
901 if (pcie_cap_has_sltctl(dev->pcie_type, flags))
902 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL, cap[i++]);
903 if (pcie_cap_has_rtctl(dev->pcie_type, flags))
904 pci_write_config_word(dev, pos + PCI_EXP_RTCTL, cap[i++]);
905 if (pcie_cap_has_devctl2(dev->pcie_type, flags))
906 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, cap[i++]);
907 if (pcie_cap_has_lnkctl2(dev->pcie_type, flags))
908 pci_write_config_word(dev, pos + PCI_EXP_LNKCTL2, cap[i++]);
909 if (pcie_cap_has_sltctl2(dev->pcie_type, flags))
910 pci_write_config_word(dev, pos + PCI_EXP_SLTCTL2, cap[i++]);
b56a5a23
MT
911}
912
cc692a5f
SH
913
914static int pci_save_pcix_state(struct pci_dev *dev)
915{
63f4898a 916 int pos;
cc692a5f 917 struct pci_cap_saved_state *save_state;
cc692a5f
SH
918
919 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
920 if (pos <= 0)
921 return 0;
922
f34303de 923 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
cc692a5f 924 if (!save_state) {
e496b617 925 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
cc692a5f
SH
926 return -ENOMEM;
927 }
cc692a5f 928
24a4742f
AW
929 pci_read_config_word(dev, pos + PCI_X_CMD,
930 (u16 *)save_state->cap.data);
63f4898a 931
cc692a5f
SH
932 return 0;
933}
934
935static void pci_restore_pcix_state(struct pci_dev *dev)
936{
937 int i = 0, pos;
938 struct pci_cap_saved_state *save_state;
939 u16 *cap;
940
941 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
942 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
943 if (!save_state || pos <= 0)
944 return;
24a4742f 945 cap = (u16 *)&save_state->cap.data[0];
cc692a5f
SH
946
947 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
948}
949
950
1da177e4
LT
951/**
952 * pci_save_state - save the PCI configuration space of a device before suspending
953 * @dev: - PCI device that we're dealing with
1da177e4
LT
954 */
955int
956pci_save_state(struct pci_dev *dev)
957{
958 int i;
959 /* XXX: 100% dword access ok here? */
960 for (i = 0; i < 16; i++)
9e0b5b2c 961 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
aa8c6c93 962 dev->state_saved = true;
b56a5a23
MT
963 if ((i = pci_save_pcie_state(dev)) != 0)
964 return i;
cc692a5f
SH
965 if ((i = pci_save_pcix_state(dev)) != 0)
966 return i;
1da177e4
LT
967 return 0;
968}
969
970/**
971 * pci_restore_state - Restore the saved state of a PCI device
972 * @dev: - PCI device that we're dealing with
1da177e4 973 */
1d3c16a8 974void pci_restore_state(struct pci_dev *dev)
1da177e4
LT
975{
976 int i;
b4482a4b 977 u32 val;
26f41062 978 int tries;
1da177e4 979
c82f63e4 980 if (!dev->state_saved)
1d3c16a8 981 return;
4b77b0a2 982
b56a5a23
MT
983 /* PCI Express register must be restored first */
984 pci_restore_pcie_state(dev);
1900ca13 985 pci_restore_ats_state(dev);
b56a5a23 986
8b8c8d28
YL
987 /*
988 * The Base Address register should be programmed before the command
989 * register(s)
990 */
991 for (i = 15; i >= 0; i--) {
04d9c1a1 992 pci_read_config_dword(dev, i * 4, &val);
26f41062
KA
993 tries = 10;
994 while (tries && val != dev->saved_config_space[i]) {
85b8582d 995 dev_dbg(&dev->dev, "restoring config "
80ccba11
BH
996 "space at offset %#x (was %#x, writing %#x)\n",
997 i, val, (int)dev->saved_config_space[i]);
04d9c1a1
DJ
998 pci_write_config_dword(dev,i * 4,
999 dev->saved_config_space[i]);
26f41062
KA
1000 pci_read_config_dword(dev, i * 4, &val);
1001 mdelay(10);
1002 tries--;
04d9c1a1
DJ
1003 }
1004 }
cc692a5f 1005 pci_restore_pcix_state(dev);
41017f0c 1006 pci_restore_msi_state(dev);
8c5cdb6a 1007 pci_restore_iov_state(dev);
8fed4b65 1008
4b77b0a2 1009 dev->state_saved = false;
1da177e4
LT
1010}
1011
ffbdd3f7
AW
1012struct pci_saved_state {
1013 u32 config_space[16];
1014 struct pci_cap_saved_data cap[0];
1015};
1016
1017/**
1018 * pci_store_saved_state - Allocate and return an opaque struct containing
1019 * the device saved state.
1020 * @dev: PCI device that we're dealing with
1021 *
1022 * Rerturn NULL if no state or error.
1023 */
1024struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1025{
1026 struct pci_saved_state *state;
1027 struct pci_cap_saved_state *tmp;
1028 struct pci_cap_saved_data *cap;
1029 struct hlist_node *pos;
1030 size_t size;
1031
1032 if (!dev->state_saved)
1033 return NULL;
1034
1035 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1036
1037 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1038 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1039
1040 state = kzalloc(size, GFP_KERNEL);
1041 if (!state)
1042 return NULL;
1043
1044 memcpy(state->config_space, dev->saved_config_space,
1045 sizeof(state->config_space));
1046
1047 cap = state->cap;
1048 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1049 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1050 memcpy(cap, &tmp->cap, len);
1051 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1052 }
1053 /* Empty cap_save terminates list */
1054
1055 return state;
1056}
1057EXPORT_SYMBOL_GPL(pci_store_saved_state);
1058
1059/**
1060 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1061 * @dev: PCI device that we're dealing with
1062 * @state: Saved state returned from pci_store_saved_state()
1063 */
1064int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1065{
1066 struct pci_cap_saved_data *cap;
1067
1068 dev->state_saved = false;
1069
1070 if (!state)
1071 return 0;
1072
1073 memcpy(dev->saved_config_space, state->config_space,
1074 sizeof(state->config_space));
1075
1076 cap = state->cap;
1077 while (cap->size) {
1078 struct pci_cap_saved_state *tmp;
1079
1080 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1081 if (!tmp || tmp->cap.size != cap->size)
1082 return -EINVAL;
1083
1084 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1085 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1086 sizeof(struct pci_cap_saved_data) + cap->size);
1087 }
1088
1089 dev->state_saved = true;
1090 return 0;
1091}
1092EXPORT_SYMBOL_GPL(pci_load_saved_state);
1093
1094/**
1095 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1096 * and free the memory allocated for it.
1097 * @dev: PCI device that we're dealing with
1098 * @state: Pointer to saved state returned from pci_store_saved_state()
1099 */
1100int pci_load_and_free_saved_state(struct pci_dev *dev,
1101 struct pci_saved_state **state)
1102{
1103 int ret = pci_load_saved_state(dev, *state);
1104 kfree(*state);
1105 *state = NULL;
1106 return ret;
1107}
1108EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1109
38cc1302
HS
1110static int do_pci_enable_device(struct pci_dev *dev, int bars)
1111{
1112 int err;
1113
1114 err = pci_set_power_state(dev, PCI_D0);
1115 if (err < 0 && err != -EIO)
1116 return err;
1117 err = pcibios_enable_device(dev, bars);
1118 if (err < 0)
1119 return err;
1120 pci_fixup_device(pci_fixup_enable, dev);
1121
1122 return 0;
1123}
1124
1125/**
0b62e13b 1126 * pci_reenable_device - Resume abandoned device
38cc1302
HS
1127 * @dev: PCI device to be resumed
1128 *
1129 * Note this function is a backend of pci_default_resume and is not supposed
1130 * to be called by normal code, write proper resume handler and use it instead.
1131 */
0b62e13b 1132int pci_reenable_device(struct pci_dev *dev)
38cc1302 1133{
296ccb08 1134 if (pci_is_enabled(dev))
38cc1302
HS
1135 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1136 return 0;
1137}
1138
b718989d
BH
1139static int __pci_enable_device_flags(struct pci_dev *dev,
1140 resource_size_t flags)
1da177e4
LT
1141{
1142 int err;
b718989d 1143 int i, bars = 0;
1da177e4 1144
97c145f7
JB
1145 /*
1146 * Power state could be unknown at this point, either due to a fresh
1147 * boot or a device removal call. So get the current power state
1148 * so that things like MSI message writing will behave as expected
1149 * (e.g. if the device really is in D0 at enable time).
1150 */
1151 if (dev->pm_cap) {
1152 u16 pmcsr;
1153 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1154 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1155 }
1156
9fb625c3
HS
1157 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1158 return 0; /* already enabled */
1159
497f16f2
YL
1160 /* only skip sriov related */
1161 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1162 if (dev->resource[i].flags & flags)
1163 bars |= (1 << i);
1164 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
b718989d
BH
1165 if (dev->resource[i].flags & flags)
1166 bars |= (1 << i);
1167
38cc1302 1168 err = do_pci_enable_device(dev, bars);
95a62965 1169 if (err < 0)
38cc1302 1170 atomic_dec(&dev->enable_cnt);
9fb625c3 1171 return err;
1da177e4
LT
1172}
1173
b718989d
BH
1174/**
1175 * pci_enable_device_io - Initialize a device for use with IO space
1176 * @dev: PCI device to be initialized
1177 *
1178 * Initialize device before it's used by a driver. Ask low-level code
1179 * to enable I/O resources. Wake up the device if it was suspended.
1180 * Beware, this function can fail.
1181 */
1182int pci_enable_device_io(struct pci_dev *dev)
1183{
1184 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1185}
1186
1187/**
1188 * pci_enable_device_mem - Initialize a device for use with Memory space
1189 * @dev: PCI device to be initialized
1190 *
1191 * Initialize device before it's used by a driver. Ask low-level code
1192 * to enable Memory resources. Wake up the device if it was suspended.
1193 * Beware, this function can fail.
1194 */
1195int pci_enable_device_mem(struct pci_dev *dev)
1196{
1197 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1198}
1199
bae94d02
IPG
1200/**
1201 * pci_enable_device - Initialize device before it's used by a driver.
1202 * @dev: PCI device to be initialized
1203 *
1204 * Initialize device before it's used by a driver. Ask low-level code
1205 * to enable I/O and memory. Wake up the device if it was suspended.
1206 * Beware, this function can fail.
1207 *
1208 * Note we don't actually enable the device many times if we call
1209 * this function repeatedly (we just increment the count).
1210 */
1211int pci_enable_device(struct pci_dev *dev)
1212{
b718989d 1213 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02
IPG
1214}
1215
9ac7849e
TH
1216/*
1217 * Managed PCI resources. This manages device on/off, intx/msi/msix
1218 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1219 * there's no need to track it separately. pci_devres is initialized
1220 * when a device is enabled using managed PCI device enable interface.
1221 */
1222struct pci_devres {
7f375f32
TH
1223 unsigned int enabled:1;
1224 unsigned int pinned:1;
9ac7849e
TH
1225 unsigned int orig_intx:1;
1226 unsigned int restore_intx:1;
1227 u32 region_mask;
1228};
1229
1230static void pcim_release(struct device *gendev, void *res)
1231{
1232 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1233 struct pci_devres *this = res;
1234 int i;
1235
1236 if (dev->msi_enabled)
1237 pci_disable_msi(dev);
1238 if (dev->msix_enabled)
1239 pci_disable_msix(dev);
1240
1241 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1242 if (this->region_mask & (1 << i))
1243 pci_release_region(dev, i);
1244
1245 if (this->restore_intx)
1246 pci_intx(dev, this->orig_intx);
1247
7f375f32 1248 if (this->enabled && !this->pinned)
9ac7849e
TH
1249 pci_disable_device(dev);
1250}
1251
1252static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1253{
1254 struct pci_devres *dr, *new_dr;
1255
1256 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1257 if (dr)
1258 return dr;
1259
1260 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1261 if (!new_dr)
1262 return NULL;
1263 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1264}
1265
1266static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1267{
1268 if (pci_is_managed(pdev))
1269 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1270 return NULL;
1271}
1272
1273/**
1274 * pcim_enable_device - Managed pci_enable_device()
1275 * @pdev: PCI device to be initialized
1276 *
1277 * Managed pci_enable_device().
1278 */
1279int pcim_enable_device(struct pci_dev *pdev)
1280{
1281 struct pci_devres *dr;
1282 int rc;
1283
1284 dr = get_pci_dr(pdev);
1285 if (unlikely(!dr))
1286 return -ENOMEM;
b95d58ea
TH
1287 if (dr->enabled)
1288 return 0;
9ac7849e
TH
1289
1290 rc = pci_enable_device(pdev);
1291 if (!rc) {
1292 pdev->is_managed = 1;
7f375f32 1293 dr->enabled = 1;
9ac7849e
TH
1294 }
1295 return rc;
1296}
1297
1298/**
1299 * pcim_pin_device - Pin managed PCI device
1300 * @pdev: PCI device to pin
1301 *
1302 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1303 * driver detach. @pdev must have been enabled with
1304 * pcim_enable_device().
1305 */
1306void pcim_pin_device(struct pci_dev *pdev)
1307{
1308 struct pci_devres *dr;
1309
1310 dr = find_pci_dr(pdev);
7f375f32 1311 WARN_ON(!dr || !dr->enabled);
9ac7849e 1312 if (dr)
7f375f32 1313 dr->pinned = 1;
9ac7849e
TH
1314}
1315
1da177e4
LT
1316/**
1317 * pcibios_disable_device - disable arch specific PCI resources for device dev
1318 * @dev: the PCI device to disable
1319 *
1320 * Disables architecture specific PCI resources for the device. This
1321 * is the default implementation. Architecture implementations can
1322 * override this.
1323 */
1324void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
1325
fa58d305
RW
1326static void do_pci_disable_device(struct pci_dev *dev)
1327{
1328 u16 pci_command;
1329
1330 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1331 if (pci_command & PCI_COMMAND_MASTER) {
1332 pci_command &= ~PCI_COMMAND_MASTER;
1333 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1334 }
1335
1336 pcibios_disable_device(dev);
1337}
1338
1339/**
1340 * pci_disable_enabled_device - Disable device without updating enable_cnt
1341 * @dev: PCI device to disable
1342 *
1343 * NOTE: This function is a backend of PCI power management routines and is
1344 * not supposed to be called drivers.
1345 */
1346void pci_disable_enabled_device(struct pci_dev *dev)
1347{
296ccb08 1348 if (pci_is_enabled(dev))
fa58d305
RW
1349 do_pci_disable_device(dev);
1350}
1351
1da177e4
LT
1352/**
1353 * pci_disable_device - Disable PCI device after use
1354 * @dev: PCI device to be disabled
1355 *
1356 * Signal to the system that the PCI device is not in use by the system
1357 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
1358 *
1359 * Note we don't actually disable the device until all callers of
ee6583f6 1360 * pci_enable_device() have called pci_disable_device().
1da177e4
LT
1361 */
1362void
1363pci_disable_device(struct pci_dev *dev)
1364{
9ac7849e 1365 struct pci_devres *dr;
99dc804d 1366
9ac7849e
TH
1367 dr = find_pci_dr(dev);
1368 if (dr)
7f375f32 1369 dr->enabled = 0;
9ac7849e 1370
bae94d02
IPG
1371 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1372 return;
1373
fa58d305 1374 do_pci_disable_device(dev);
1da177e4 1375
fa58d305 1376 dev->is_busmaster = 0;
1da177e4
LT
1377}
1378
f7bdd12d
BK
1379/**
1380 * pcibios_set_pcie_reset_state - set reset state for device dev
45e829ea 1381 * @dev: the PCIe device reset
f7bdd12d
BK
1382 * @state: Reset state to enter into
1383 *
1384 *
45e829ea 1385 * Sets the PCIe reset state for the device. This is the default
f7bdd12d
BK
1386 * implementation. Architecture implementations can override this.
1387 */
1388int __attribute__ ((weak)) pcibios_set_pcie_reset_state(struct pci_dev *dev,
1389 enum pcie_reset_state state)
1390{
1391 return -EINVAL;
1392}
1393
1394/**
1395 * pci_set_pcie_reset_state - set reset state for device dev
45e829ea 1396 * @dev: the PCIe device reset
f7bdd12d
BK
1397 * @state: Reset state to enter into
1398 *
1399 *
1400 * Sets the PCI reset state for the device.
1401 */
1402int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1403{
1404 return pcibios_set_pcie_reset_state(dev, state);
1405}
1406
58ff4633
RW
1407/**
1408 * pci_check_pme_status - Check if given device has generated PME.
1409 * @dev: Device to check.
1410 *
1411 * Check the PME status of the device and if set, clear it and clear PME enable
1412 * (if set). Return 'true' if PME status and PME enable were both set or
1413 * 'false' otherwise.
1414 */
1415bool pci_check_pme_status(struct pci_dev *dev)
1416{
1417 int pmcsr_pos;
1418 u16 pmcsr;
1419 bool ret = false;
1420
1421 if (!dev->pm_cap)
1422 return false;
1423
1424 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1425 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1426 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1427 return false;
1428
1429 /* Clear PME status. */
1430 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1431 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1432 /* Disable PME to avoid interrupt flood. */
1433 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1434 ret = true;
1435 }
1436
1437 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1438
1439 return ret;
1440}
1441
b67ea761
RW
1442/**
1443 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1444 * @dev: Device to handle.
379021d5 1445 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
b67ea761
RW
1446 *
1447 * Check if @dev has generated PME and queue a resume request for it in that
1448 * case.
1449 */
379021d5 1450static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
b67ea761 1451{
379021d5
RW
1452 if (pme_poll_reset && dev->pme_poll)
1453 dev->pme_poll = false;
1454
c125e96f 1455 if (pci_check_pme_status(dev)) {
c125e96f 1456 pci_wakeup_event(dev);
0f953bf6 1457 pm_request_resume(&dev->dev);
c125e96f 1458 }
b67ea761
RW
1459 return 0;
1460}
1461
1462/**
1463 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1464 * @bus: Top bus of the subtree to walk.
1465 */
1466void pci_pme_wakeup_bus(struct pci_bus *bus)
1467{
1468 if (bus)
379021d5 1469 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
b67ea761
RW
1470}
1471
eb9d0fe4
RW
1472/**
1473 * pci_pme_capable - check the capability of PCI device to generate PME#
1474 * @dev: PCI device to handle.
eb9d0fe4
RW
1475 * @state: PCI state from which device will issue PME#.
1476 */
e5899e1b 1477bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
eb9d0fe4 1478{
337001b6 1479 if (!dev->pm_cap)
eb9d0fe4
RW
1480 return false;
1481
337001b6 1482 return !!(dev->pme_support & (1 << state));
eb9d0fe4
RW
1483}
1484
df17e62e
MG
1485static void pci_pme_list_scan(struct work_struct *work)
1486{
379021d5 1487 struct pci_pme_device *pme_dev, *n;
df17e62e
MG
1488
1489 mutex_lock(&pci_pme_list_mutex);
1490 if (!list_empty(&pci_pme_list)) {
379021d5
RW
1491 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1492 if (pme_dev->dev->pme_poll) {
1493 pci_pme_wakeup(pme_dev->dev, NULL);
1494 } else {
1495 list_del(&pme_dev->list);
1496 kfree(pme_dev);
1497 }
1498 }
1499 if (!list_empty(&pci_pme_list))
1500 schedule_delayed_work(&pci_pme_work,
1501 msecs_to_jiffies(PME_TIMEOUT));
df17e62e
MG
1502 }
1503 mutex_unlock(&pci_pme_list_mutex);
1504}
1505
eb9d0fe4
RW
1506/**
1507 * pci_pme_active - enable or disable PCI device's PME# function
1508 * @dev: PCI device to handle.
eb9d0fe4
RW
1509 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1510 *
1511 * The caller must verify that the device is capable of generating PME# before
1512 * calling this function with @enable equal to 'true'.
1513 */
5a6c9b60 1514void pci_pme_active(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
1515{
1516 u16 pmcsr;
1517
337001b6 1518 if (!dev->pm_cap)
eb9d0fe4
RW
1519 return;
1520
337001b6 1521 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
eb9d0fe4
RW
1522 /* Clear PME_Status by writing 1 to it and enable PME# */
1523 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1524 if (!enable)
1525 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1526
337001b6 1527 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
eb9d0fe4 1528
df17e62e
MG
1529 /* PCI (as opposed to PCIe) PME requires that the device have
1530 its PME# line hooked up correctly. Not all hardware vendors
1531 do this, so the PME never gets delivered and the device
1532 remains asleep. The easiest way around this is to
1533 periodically walk the list of suspended devices and check
1534 whether any have their PME flag set. The assumption is that
1535 we'll wake up often enough anyway that this won't be a huge
1536 hit, and the power savings from the devices will still be a
1537 win. */
1538
379021d5 1539 if (dev->pme_poll) {
df17e62e
MG
1540 struct pci_pme_device *pme_dev;
1541 if (enable) {
1542 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1543 GFP_KERNEL);
1544 if (!pme_dev)
1545 goto out;
1546 pme_dev->dev = dev;
1547 mutex_lock(&pci_pme_list_mutex);
1548 list_add(&pme_dev->list, &pci_pme_list);
1549 if (list_is_singular(&pci_pme_list))
1550 schedule_delayed_work(&pci_pme_work,
1551 msecs_to_jiffies(PME_TIMEOUT));
1552 mutex_unlock(&pci_pme_list_mutex);
1553 } else {
1554 mutex_lock(&pci_pme_list_mutex);
1555 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1556 if (pme_dev->dev == dev) {
1557 list_del(&pme_dev->list);
1558 kfree(pme_dev);
1559 break;
1560 }
1561 }
1562 mutex_unlock(&pci_pme_list_mutex);
1563 }
1564 }
1565
1566out:
85b8582d 1567 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
eb9d0fe4
RW
1568}
1569
1da177e4 1570/**
6cbf8214 1571 * __pci_enable_wake - enable PCI device as wakeup event source
075c1771
DB
1572 * @dev: PCI device affected
1573 * @state: PCI state from which device will issue wakeup events
6cbf8214 1574 * @runtime: True if the events are to be generated at run time
075c1771
DB
1575 * @enable: True to enable event generation; false to disable
1576 *
1577 * This enables the device as a wakeup event source, or disables it.
1578 * When such events involves platform-specific hooks, those hooks are
1579 * called automatically by this routine.
1580 *
1581 * Devices with legacy power management (no standard PCI PM capabilities)
eb9d0fe4 1582 * always require such platform hooks.
075c1771 1583 *
eb9d0fe4
RW
1584 * RETURN VALUE:
1585 * 0 is returned on success
1586 * -EINVAL is returned if device is not supposed to wake up the system
1587 * Error code depending on the platform is returned if both the platform and
1588 * the native mechanism fail to enable the generation of wake-up events
1da177e4 1589 */
6cbf8214
RW
1590int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1591 bool runtime, bool enable)
1da177e4 1592{
5bcc2fb4 1593 int ret = 0;
075c1771 1594
6cbf8214 1595 if (enable && !runtime && !device_may_wakeup(&dev->dev))
eb9d0fe4 1596 return -EINVAL;
1da177e4 1597
e80bb09d
RW
1598 /* Don't do the same thing twice in a row for one device. */
1599 if (!!enable == !!dev->wakeup_prepared)
1600 return 0;
1601
eb9d0fe4
RW
1602 /*
1603 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1604 * Anderson we should be doing PME# wake enable followed by ACPI wake
1605 * enable. To disable wake-up we call the platform first, for symmetry.
075c1771 1606 */
1da177e4 1607
5bcc2fb4
RW
1608 if (enable) {
1609 int error;
1da177e4 1610
5bcc2fb4
RW
1611 if (pci_pme_capable(dev, state))
1612 pci_pme_active(dev, true);
1613 else
1614 ret = 1;
6cbf8214
RW
1615 error = runtime ? platform_pci_run_wake(dev, true) :
1616 platform_pci_sleep_wake(dev, true);
5bcc2fb4
RW
1617 if (ret)
1618 ret = error;
e80bb09d
RW
1619 if (!ret)
1620 dev->wakeup_prepared = true;
5bcc2fb4 1621 } else {
6cbf8214
RW
1622 if (runtime)
1623 platform_pci_run_wake(dev, false);
1624 else
1625 platform_pci_sleep_wake(dev, false);
5bcc2fb4 1626 pci_pme_active(dev, false);
e80bb09d 1627 dev->wakeup_prepared = false;
5bcc2fb4 1628 }
1da177e4 1629
5bcc2fb4 1630 return ret;
eb9d0fe4 1631}
6cbf8214 1632EXPORT_SYMBOL(__pci_enable_wake);
1da177e4 1633
0235c4fc
RW
1634/**
1635 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1636 * @dev: PCI device to prepare
1637 * @enable: True to enable wake-up event generation; false to disable
1638 *
1639 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1640 * and this function allows them to set that up cleanly - pci_enable_wake()
1641 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1642 * ordering constraints.
1643 *
1644 * This function only returns error code if the device is not capable of
1645 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1646 * enable wake-up power for it.
1647 */
1648int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1649{
1650 return pci_pme_capable(dev, PCI_D3cold) ?
1651 pci_enable_wake(dev, PCI_D3cold, enable) :
1652 pci_enable_wake(dev, PCI_D3hot, enable);
1653}
1654
404cc2d8 1655/**
37139074
JB
1656 * pci_target_state - find an appropriate low power state for a given PCI dev
1657 * @dev: PCI device
1658 *
1659 * Use underlying platform code to find a supported low power state for @dev.
1660 * If the platform can't manage @dev, return the deepest state from which it
1661 * can generate wake events, based on any available PME info.
404cc2d8 1662 */
e5899e1b 1663pci_power_t pci_target_state(struct pci_dev *dev)
404cc2d8
RW
1664{
1665 pci_power_t target_state = PCI_D3hot;
404cc2d8
RW
1666
1667 if (platform_pci_power_manageable(dev)) {
1668 /*
1669 * Call the platform to choose the target state of the device
1670 * and enable wake-up from this state if supported.
1671 */
1672 pci_power_t state = platform_pci_choose_state(dev);
1673
1674 switch (state) {
1675 case PCI_POWER_ERROR:
1676 case PCI_UNKNOWN:
1677 break;
1678 case PCI_D1:
1679 case PCI_D2:
1680 if (pci_no_d1d2(dev))
1681 break;
1682 default:
1683 target_state = state;
404cc2d8 1684 }
d2abdf62
RW
1685 } else if (!dev->pm_cap) {
1686 target_state = PCI_D0;
404cc2d8
RW
1687 } else if (device_may_wakeup(&dev->dev)) {
1688 /*
1689 * Find the deepest state from which the device can generate
1690 * wake-up events, make it the target state and enable device
1691 * to generate PME#.
1692 */
337001b6
RW
1693 if (dev->pme_support) {
1694 while (target_state
1695 && !(dev->pme_support & (1 << target_state)))
1696 target_state--;
404cc2d8
RW
1697 }
1698 }
1699
e5899e1b
RW
1700 return target_state;
1701}
1702
1703/**
1704 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1705 * @dev: Device to handle.
1706 *
1707 * Choose the power state appropriate for the device depending on whether
1708 * it can wake up the system and/or is power manageable by the platform
1709 * (PCI_D3hot is the default) and put the device into that state.
1710 */
1711int pci_prepare_to_sleep(struct pci_dev *dev)
1712{
1713 pci_power_t target_state = pci_target_state(dev);
1714 int error;
1715
1716 if (target_state == PCI_POWER_ERROR)
1717 return -EIO;
1718
8efb8c76 1719 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
c157dfa3 1720
404cc2d8
RW
1721 error = pci_set_power_state(dev, target_state);
1722
1723 if (error)
1724 pci_enable_wake(dev, target_state, false);
1725
1726 return error;
1727}
1728
1729/**
443bd1c4 1730 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
404cc2d8
RW
1731 * @dev: Device to handle.
1732 *
88393161 1733 * Disable device's system wake-up capability and put it into D0.
404cc2d8
RW
1734 */
1735int pci_back_from_sleep(struct pci_dev *dev)
1736{
1737 pci_enable_wake(dev, PCI_D0, false);
1738 return pci_set_power_state(dev, PCI_D0);
1739}
1740
6cbf8214
RW
1741/**
1742 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1743 * @dev: PCI device being suspended.
1744 *
1745 * Prepare @dev to generate wake-up events at run time and put it into a low
1746 * power state.
1747 */
1748int pci_finish_runtime_suspend(struct pci_dev *dev)
1749{
1750 pci_power_t target_state = pci_target_state(dev);
1751 int error;
1752
1753 if (target_state == PCI_POWER_ERROR)
1754 return -EIO;
1755
1756 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1757
1758 error = pci_set_power_state(dev, target_state);
1759
1760 if (error)
1761 __pci_enable_wake(dev, target_state, true, false);
1762
1763 return error;
1764}
1765
b67ea761
RW
1766/**
1767 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1768 * @dev: Device to check.
1769 *
1770 * Return true if the device itself is cabable of generating wake-up events
1771 * (through the platform or using the native PCIe PME) or if the device supports
1772 * PME and one of its upstream bridges can generate wake-up events.
1773 */
1774bool pci_dev_run_wake(struct pci_dev *dev)
1775{
1776 struct pci_bus *bus = dev->bus;
1777
1778 if (device_run_wake(&dev->dev))
1779 return true;
1780
1781 if (!dev->pme_support)
1782 return false;
1783
1784 while (bus->parent) {
1785 struct pci_dev *bridge = bus->self;
1786
1787 if (device_run_wake(&bridge->dev))
1788 return true;
1789
1790 bus = bus->parent;
1791 }
1792
1793 /* We have reached the root bus. */
1794 if (bus->bridge)
1795 return device_run_wake(bus->bridge);
1796
1797 return false;
1798}
1799EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1800
eb9d0fe4
RW
1801/**
1802 * pci_pm_init - Initialize PM functions of given PCI device
1803 * @dev: PCI device to handle.
1804 */
1805void pci_pm_init(struct pci_dev *dev)
1806{
1807 int pm;
1808 u16 pmc;
1da177e4 1809
bb910a70 1810 pm_runtime_forbid(&dev->dev);
a1e4d72c 1811 device_enable_async_suspend(&dev->dev);
e80bb09d 1812 dev->wakeup_prepared = false;
bb910a70 1813
337001b6
RW
1814 dev->pm_cap = 0;
1815
eb9d0fe4
RW
1816 /* find PCI PM capability in list */
1817 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1818 if (!pm)
50246dd4 1819 return;
eb9d0fe4
RW
1820 /* Check device's ability to generate PME# */
1821 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
075c1771 1822
eb9d0fe4
RW
1823 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1824 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1825 pmc & PCI_PM_CAP_VER_MASK);
50246dd4 1826 return;
eb9d0fe4
RW
1827 }
1828
337001b6 1829 dev->pm_cap = pm;
1ae861e6 1830 dev->d3_delay = PCI_PM_D3_WAIT;
337001b6
RW
1831
1832 dev->d1_support = false;
1833 dev->d2_support = false;
1834 if (!pci_no_d1d2(dev)) {
c9ed77ee 1835 if (pmc & PCI_PM_CAP_D1)
337001b6 1836 dev->d1_support = true;
c9ed77ee 1837 if (pmc & PCI_PM_CAP_D2)
337001b6 1838 dev->d2_support = true;
c9ed77ee
BH
1839
1840 if (dev->d1_support || dev->d2_support)
1841 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
ec84f126
JB
1842 dev->d1_support ? " D1" : "",
1843 dev->d2_support ? " D2" : "");
337001b6
RW
1844 }
1845
1846 pmc &= PCI_PM_CAP_PME_MASK;
1847 if (pmc) {
10c3d71d
BH
1848 dev_printk(KERN_DEBUG, &dev->dev,
1849 "PME# supported from%s%s%s%s%s\n",
c9ed77ee
BH
1850 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1851 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1852 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1853 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1854 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
337001b6 1855 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
379021d5 1856 dev->pme_poll = true;
eb9d0fe4
RW
1857 /*
1858 * Make device's PM flags reflect the wake-up capability, but
1859 * let the user space enable it to wake up the system as needed.
1860 */
1861 device_set_wakeup_capable(&dev->dev, true);
eb9d0fe4 1862 /* Disable the PME# generation functionality */
337001b6
RW
1863 pci_pme_active(dev, false);
1864 } else {
1865 dev->pme_support = 0;
eb9d0fe4 1866 }
1da177e4
LT
1867}
1868
eb9c39d0
JB
1869/**
1870 * platform_pci_wakeup_init - init platform wakeup if present
1871 * @dev: PCI device
1872 *
1873 * Some devices don't have PCI PM caps but can still generate wakeup
1874 * events through platform methods (like ACPI events). If @dev supports
1875 * platform wakeup events, set the device flag to indicate as much. This
1876 * may be redundant if the device also supports PCI PM caps, but double
1877 * initialization should be safe in that case.
1878 */
1879void platform_pci_wakeup_init(struct pci_dev *dev)
1880{
1881 if (!platform_pci_can_wakeup(dev))
1882 return;
1883
1884 device_set_wakeup_capable(&dev->dev, true);
eb9c39d0
JB
1885 platform_pci_sleep_wake(dev, false);
1886}
1887
34a4876e
YL
1888static void pci_add_saved_cap(struct pci_dev *pci_dev,
1889 struct pci_cap_saved_state *new_cap)
1890{
1891 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
1892}
1893
63f4898a
RW
1894/**
1895 * pci_add_save_buffer - allocate buffer for saving given capability registers
1896 * @dev: the PCI device
1897 * @cap: the capability to allocate the buffer for
1898 * @size: requested size of the buffer
1899 */
1900static int pci_add_cap_save_buffer(
1901 struct pci_dev *dev, char cap, unsigned int size)
1902{
1903 int pos;
1904 struct pci_cap_saved_state *save_state;
1905
1906 pos = pci_find_capability(dev, cap);
1907 if (pos <= 0)
1908 return 0;
1909
1910 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
1911 if (!save_state)
1912 return -ENOMEM;
1913
24a4742f
AW
1914 save_state->cap.cap_nr = cap;
1915 save_state->cap.size = size;
63f4898a
RW
1916 pci_add_saved_cap(dev, save_state);
1917
1918 return 0;
1919}
1920
1921/**
1922 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
1923 * @dev: the PCI device
1924 */
1925void pci_allocate_cap_save_buffers(struct pci_dev *dev)
1926{
1927 int error;
1928
89858517
YZ
1929 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
1930 PCI_EXP_SAVE_REGS * sizeof(u16));
63f4898a
RW
1931 if (error)
1932 dev_err(&dev->dev,
1933 "unable to preallocate PCI Express save buffer\n");
1934
1935 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
1936 if (error)
1937 dev_err(&dev->dev,
1938 "unable to preallocate PCI-X save buffer\n");
1939}
1940
f796841e
YL
1941void pci_free_cap_save_buffers(struct pci_dev *dev)
1942{
1943 struct pci_cap_saved_state *tmp;
1944 struct hlist_node *pos, *n;
1945
1946 hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
1947 kfree(tmp);
1948}
1949
58c3a727
YZ
1950/**
1951 * pci_enable_ari - enable ARI forwarding if hardware support it
1952 * @dev: the PCI device
1953 */
1954void pci_enable_ari(struct pci_dev *dev)
1955{
1956 int pos;
1957 u32 cap;
864d296c 1958 u16 flags, ctrl;
8113587c 1959 struct pci_dev *bridge;
58c3a727 1960
6748dcc2 1961 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
58c3a727
YZ
1962 return;
1963
8113587c
ZY
1964 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1965 if (!pos)
58c3a727
YZ
1966 return;
1967
8113587c 1968 bridge = dev->bus->self;
5f4d91a1 1969 if (!bridge || !pci_is_pcie(bridge))
8113587c
ZY
1970 return;
1971
06a1cbaf 1972 pos = pci_pcie_cap(bridge);
58c3a727
YZ
1973 if (!pos)
1974 return;
1975
864d296c
CW
1976 /* ARI is a PCIe v2 feature */
1977 pci_read_config_word(bridge, pos + PCI_EXP_FLAGS, &flags);
1978 if ((flags & PCI_EXP_FLAGS_VERS) < 2)
1979 return;
1980
8113587c 1981 pci_read_config_dword(bridge, pos + PCI_EXP_DEVCAP2, &cap);
58c3a727
YZ
1982 if (!(cap & PCI_EXP_DEVCAP2_ARI))
1983 return;
1984
8113587c 1985 pci_read_config_word(bridge, pos + PCI_EXP_DEVCTL2, &ctrl);
58c3a727 1986 ctrl |= PCI_EXP_DEVCTL2_ARI;
8113587c 1987 pci_write_config_word(bridge, pos + PCI_EXP_DEVCTL2, ctrl);
58c3a727 1988
8113587c 1989 bridge->ari_enabled = 1;
58c3a727
YZ
1990}
1991
b48d4425
JB
1992/**
1993 * pci_enable_ido - enable ID-based ordering on a device
1994 * @dev: the PCI device
1995 * @type: which types of IDO to enable
1996 *
1997 * Enable ID-based ordering on @dev. @type can contain the bits
1998 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
1999 * which types of transactions are allowed to be re-ordered.
2000 */
2001void pci_enable_ido(struct pci_dev *dev, unsigned long type)
2002{
2003 int pos;
2004 u16 ctrl;
2005
2006 pos = pci_pcie_cap(dev);
2007 if (!pos)
2008 return;
2009
2010 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2011 if (type & PCI_EXP_IDO_REQUEST)
2012 ctrl |= PCI_EXP_IDO_REQ_EN;
2013 if (type & PCI_EXP_IDO_COMPLETION)
2014 ctrl |= PCI_EXP_IDO_CMP_EN;
2015 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2016}
2017EXPORT_SYMBOL(pci_enable_ido);
2018
2019/**
2020 * pci_disable_ido - disable ID-based ordering on a device
2021 * @dev: the PCI device
2022 * @type: which types of IDO to disable
2023 */
2024void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2025{
2026 int pos;
2027 u16 ctrl;
2028
2029 if (!pci_is_pcie(dev))
2030 return;
2031
2032 pos = pci_pcie_cap(dev);
2033 if (!pos)
2034 return;
2035
2036 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2037 if (type & PCI_EXP_IDO_REQUEST)
2038 ctrl &= ~PCI_EXP_IDO_REQ_EN;
2039 if (type & PCI_EXP_IDO_COMPLETION)
2040 ctrl &= ~PCI_EXP_IDO_CMP_EN;
2041 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2042}
2043EXPORT_SYMBOL(pci_disable_ido);
2044
48a92a81
JB
2045/**
2046 * pci_enable_obff - enable optimized buffer flush/fill
2047 * @dev: PCI device
2048 * @type: type of signaling to use
2049 *
2050 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2051 * signaling if possible, falling back to message signaling only if
2052 * WAKE# isn't supported. @type should indicate whether the PCIe link
2053 * be brought out of L0s or L1 to send the message. It should be either
2054 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2055 *
2056 * If your device can benefit from receiving all messages, even at the
2057 * power cost of bringing the link back up from a low power state, use
2058 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2059 * preferred type).
2060 *
2061 * RETURNS:
2062 * Zero on success, appropriate error number on failure.
2063 */
2064int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2065{
2066 int pos;
2067 u32 cap;
2068 u16 ctrl;
2069 int ret;
2070
2071 if (!pci_is_pcie(dev))
2072 return -ENOTSUPP;
2073
2074 pos = pci_pcie_cap(dev);
2075 if (!pos)
2076 return -ENOTSUPP;
2077
2078 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2079 if (!(cap & PCI_EXP_OBFF_MASK))
2080 return -ENOTSUPP; /* no OBFF support at all */
2081
2082 /* Make sure the topology supports OBFF as well */
2083 if (dev->bus) {
2084 ret = pci_enable_obff(dev->bus->self, type);
2085 if (ret)
2086 return ret;
2087 }
2088
2089 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2090 if (cap & PCI_EXP_OBFF_WAKE)
2091 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2092 else {
2093 switch (type) {
2094 case PCI_EXP_OBFF_SIGNAL_L0:
2095 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2096 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2097 break;
2098 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2099 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2100 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2101 break;
2102 default:
2103 WARN(1, "bad OBFF signal type\n");
2104 return -ENOTSUPP;
2105 }
2106 }
2107 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2108
2109 return 0;
2110}
2111EXPORT_SYMBOL(pci_enable_obff);
2112
2113/**
2114 * pci_disable_obff - disable optimized buffer flush/fill
2115 * @dev: PCI device
2116 *
2117 * Disable OBFF on @dev.
2118 */
2119void pci_disable_obff(struct pci_dev *dev)
2120{
2121 int pos;
2122 u16 ctrl;
2123
2124 if (!pci_is_pcie(dev))
2125 return;
2126
2127 pos = pci_pcie_cap(dev);
2128 if (!pos)
2129 return;
2130
2131 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2132 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2133 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2134}
2135EXPORT_SYMBOL(pci_disable_obff);
2136
51c2e0a7
JB
2137/**
2138 * pci_ltr_supported - check whether a device supports LTR
2139 * @dev: PCI device
2140 *
2141 * RETURNS:
2142 * True if @dev supports latency tolerance reporting, false otherwise.
2143 */
2144bool pci_ltr_supported(struct pci_dev *dev)
2145{
2146 int pos;
2147 u32 cap;
2148
2149 if (!pci_is_pcie(dev))
2150 return false;
2151
2152 pos = pci_pcie_cap(dev);
2153 if (!pos)
2154 return false;
2155
2156 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP2, &cap);
2157
2158 return cap & PCI_EXP_DEVCAP2_LTR;
2159}
2160EXPORT_SYMBOL(pci_ltr_supported);
2161
2162/**
2163 * pci_enable_ltr - enable latency tolerance reporting
2164 * @dev: PCI device
2165 *
2166 * Enable LTR on @dev if possible, which means enabling it first on
2167 * upstream ports.
2168 *
2169 * RETURNS:
2170 * Zero on success, errno on failure.
2171 */
2172int pci_enable_ltr(struct pci_dev *dev)
2173{
2174 int pos;
2175 u16 ctrl;
2176 int ret;
2177
2178 if (!pci_ltr_supported(dev))
2179 return -ENOTSUPP;
2180
2181 pos = pci_pcie_cap(dev);
2182 if (!pos)
2183 return -ENOTSUPP;
2184
2185 /* Only primary function can enable/disable LTR */
2186 if (PCI_FUNC(dev->devfn) != 0)
2187 return -EINVAL;
2188
2189 /* Enable upstream ports first */
2190 if (dev->bus) {
2191 ret = pci_enable_ltr(dev->bus->self);
2192 if (ret)
2193 return ret;
2194 }
2195
2196 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2197 ctrl |= PCI_EXP_LTR_EN;
2198 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2199
2200 return 0;
2201}
2202EXPORT_SYMBOL(pci_enable_ltr);
2203
2204/**
2205 * pci_disable_ltr - disable latency tolerance reporting
2206 * @dev: PCI device
2207 */
2208void pci_disable_ltr(struct pci_dev *dev)
2209{
2210 int pos;
2211 u16 ctrl;
2212
2213 if (!pci_ltr_supported(dev))
2214 return;
2215
2216 pos = pci_pcie_cap(dev);
2217 if (!pos)
2218 return;
2219
2220 /* Only primary function can enable/disable LTR */
2221 if (PCI_FUNC(dev->devfn) != 0)
2222 return;
2223
2224 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL2, &ctrl);
2225 ctrl &= ~PCI_EXP_LTR_EN;
2226 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL2, ctrl);
2227}
2228EXPORT_SYMBOL(pci_disable_ltr);
2229
2230static int __pci_ltr_scale(int *val)
2231{
2232 int scale = 0;
2233
2234 while (*val > 1023) {
2235 *val = (*val + 31) / 32;
2236 scale++;
2237 }
2238 return scale;
2239}
2240
2241/**
2242 * pci_set_ltr - set LTR latency values
2243 * @dev: PCI device
2244 * @snoop_lat_ns: snoop latency in nanoseconds
2245 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2246 *
2247 * Figure out the scale and set the LTR values accordingly.
2248 */
2249int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2250{
2251 int pos, ret, snoop_scale, nosnoop_scale;
2252 u16 val;
2253
2254 if (!pci_ltr_supported(dev))
2255 return -ENOTSUPP;
2256
2257 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2258 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2259
2260 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2261 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2262 return -EINVAL;
2263
2264 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2265 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2266 return -EINVAL;
2267
2268 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2269 if (!pos)
2270 return -ENOTSUPP;
2271
2272 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2273 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2274 if (ret != 4)
2275 return -EIO;
2276
2277 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2278 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2279 if (ret != 4)
2280 return -EIO;
2281
2282 return 0;
2283}
2284EXPORT_SYMBOL(pci_set_ltr);
2285
5d990b62
CW
2286static int pci_acs_enable;
2287
2288/**
2289 * pci_request_acs - ask for ACS to be enabled if supported
2290 */
2291void pci_request_acs(void)
2292{
2293 pci_acs_enable = 1;
2294}
2295
ae21ee65
AK
2296/**
2297 * pci_enable_acs - enable ACS if hardware support it
2298 * @dev: the PCI device
2299 */
2300void pci_enable_acs(struct pci_dev *dev)
2301{
2302 int pos;
2303 u16 cap;
2304 u16 ctrl;
2305
5d990b62
CW
2306 if (!pci_acs_enable)
2307 return;
2308
5f4d91a1 2309 if (!pci_is_pcie(dev))
ae21ee65
AK
2310 return;
2311
2312 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2313 if (!pos)
2314 return;
2315
2316 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2317 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2318
2319 /* Source Validation */
2320 ctrl |= (cap & PCI_ACS_SV);
2321
2322 /* P2P Request Redirect */
2323 ctrl |= (cap & PCI_ACS_RR);
2324
2325 /* P2P Completion Redirect */
2326 ctrl |= (cap & PCI_ACS_CR);
2327
2328 /* Upstream Forwarding */
2329 ctrl |= (cap & PCI_ACS_UF);
2330
2331 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2332}
2333
57c2cf71
BH
2334/**
2335 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2336 * @dev: the PCI device
2337 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2338 *
2339 * Perform INTx swizzling for a device behind one level of bridge. This is
2340 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
46b952a3
MW
2341 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2342 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2343 * the PCI Express Base Specification, Revision 2.1)
57c2cf71
BH
2344 */
2345u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin)
2346{
46b952a3
MW
2347 int slot;
2348
2349 if (pci_ari_enabled(dev->bus))
2350 slot = 0;
2351 else
2352 slot = PCI_SLOT(dev->devfn);
2353
2354 return (((pin - 1) + slot) % 4) + 1;
57c2cf71
BH
2355}
2356
1da177e4
LT
2357int
2358pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2359{
2360 u8 pin;
2361
514d207d 2362 pin = dev->pin;
1da177e4
LT
2363 if (!pin)
2364 return -1;
878f2e50 2365
8784fd4d 2366 while (!pci_is_root_bus(dev->bus)) {
57c2cf71 2367 pin = pci_swizzle_interrupt_pin(dev, pin);
1da177e4
LT
2368 dev = dev->bus->self;
2369 }
2370 *bridge = dev;
2371 return pin;
2372}
2373
68feac87
BH
2374/**
2375 * pci_common_swizzle - swizzle INTx all the way to root bridge
2376 * @dev: the PCI device
2377 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2378 *
2379 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2380 * bridges all the way up to a PCI root bus.
2381 */
2382u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2383{
2384 u8 pin = *pinp;
2385
1eb39487 2386 while (!pci_is_root_bus(dev->bus)) {
68feac87
BH
2387 pin = pci_swizzle_interrupt_pin(dev, pin);
2388 dev = dev->bus->self;
2389 }
2390 *pinp = pin;
2391 return PCI_SLOT(dev->devfn);
2392}
2393
1da177e4
LT
2394/**
2395 * pci_release_region - Release a PCI bar
2396 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2397 * @bar: BAR to release
2398 *
2399 * Releases the PCI I/O and memory resources previously reserved by a
2400 * successful call to pci_request_region. Call this function only
2401 * after all use of the PCI regions has ceased.
2402 */
2403void pci_release_region(struct pci_dev *pdev, int bar)
2404{
9ac7849e
TH
2405 struct pci_devres *dr;
2406
1da177e4
LT
2407 if (pci_resource_len(pdev, bar) == 0)
2408 return;
2409 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2410 release_region(pci_resource_start(pdev, bar),
2411 pci_resource_len(pdev, bar));
2412 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2413 release_mem_region(pci_resource_start(pdev, bar),
2414 pci_resource_len(pdev, bar));
9ac7849e
TH
2415
2416 dr = find_pci_dr(pdev);
2417 if (dr)
2418 dr->region_mask &= ~(1 << bar);
1da177e4
LT
2419}
2420
2421/**
f5ddcac4 2422 * __pci_request_region - Reserved PCI I/O and memory resource
1da177e4
LT
2423 * @pdev: PCI device whose resources are to be reserved
2424 * @bar: BAR to be reserved
2425 * @res_name: Name to be associated with resource.
f5ddcac4 2426 * @exclusive: whether the region access is exclusive or not
1da177e4
LT
2427 *
2428 * Mark the PCI region associated with PCI device @pdev BR @bar as
2429 * being reserved by owner @res_name. Do not access any
2430 * address inside the PCI regions unless this call returns
2431 * successfully.
2432 *
f5ddcac4
RD
2433 * If @exclusive is set, then the region is marked so that userspace
2434 * is explicitly not allowed to map the resource via /dev/mem or
2435 * sysfs MMIO access.
2436 *
1da177e4
LT
2437 * Returns 0 on success, or %EBUSY on error. A warning
2438 * message is also printed on failure.
2439 */
e8de1481
AV
2440static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2441 int exclusive)
1da177e4 2442{
9ac7849e
TH
2443 struct pci_devres *dr;
2444
1da177e4
LT
2445 if (pci_resource_len(pdev, bar) == 0)
2446 return 0;
2447
2448 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2449 if (!request_region(pci_resource_start(pdev, bar),
2450 pci_resource_len(pdev, bar), res_name))
2451 goto err_out;
2452 }
2453 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
e8de1481
AV
2454 if (!__request_mem_region(pci_resource_start(pdev, bar),
2455 pci_resource_len(pdev, bar), res_name,
2456 exclusive))
1da177e4
LT
2457 goto err_out;
2458 }
9ac7849e
TH
2459
2460 dr = find_pci_dr(pdev);
2461 if (dr)
2462 dr->region_mask |= 1 << bar;
2463
1da177e4
LT
2464 return 0;
2465
2466err_out:
c7dabef8 2467 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
096e6f67 2468 &pdev->resource[bar]);
1da177e4
LT
2469 return -EBUSY;
2470}
2471
e8de1481 2472/**
f5ddcac4 2473 * pci_request_region - Reserve PCI I/O and memory resource
e8de1481
AV
2474 * @pdev: PCI device whose resources are to be reserved
2475 * @bar: BAR to be reserved
f5ddcac4 2476 * @res_name: Name to be associated with resource
e8de1481 2477 *
f5ddcac4 2478 * Mark the PCI region associated with PCI device @pdev BAR @bar as
e8de1481
AV
2479 * being reserved by owner @res_name. Do not access any
2480 * address inside the PCI regions unless this call returns
2481 * successfully.
2482 *
2483 * Returns 0 on success, or %EBUSY on error. A warning
2484 * message is also printed on failure.
2485 */
2486int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2487{
2488 return __pci_request_region(pdev, bar, res_name, 0);
2489}
2490
2491/**
2492 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2493 * @pdev: PCI device whose resources are to be reserved
2494 * @bar: BAR to be reserved
2495 * @res_name: Name to be associated with resource.
2496 *
2497 * Mark the PCI region associated with PCI device @pdev BR @bar as
2498 * being reserved by owner @res_name. Do not access any
2499 * address inside the PCI regions unless this call returns
2500 * successfully.
2501 *
2502 * Returns 0 on success, or %EBUSY on error. A warning
2503 * message is also printed on failure.
2504 *
2505 * The key difference that _exclusive makes it that userspace is
2506 * explicitly not allowed to map the resource via /dev/mem or
2507 * sysfs.
2508 */
2509int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2510{
2511 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2512}
c87deff7
HS
2513/**
2514 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2515 * @pdev: PCI device whose resources were previously reserved
2516 * @bars: Bitmask of BARs to be released
2517 *
2518 * Release selected PCI I/O and memory resources previously reserved.
2519 * Call this function only after all use of the PCI regions has ceased.
2520 */
2521void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2522{
2523 int i;
2524
2525 for (i = 0; i < 6; i++)
2526 if (bars & (1 << i))
2527 pci_release_region(pdev, i);
2528}
2529
e8de1481
AV
2530int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2531 const char *res_name, int excl)
c87deff7
HS
2532{
2533 int i;
2534
2535 for (i = 0; i < 6; i++)
2536 if (bars & (1 << i))
e8de1481 2537 if (__pci_request_region(pdev, i, res_name, excl))
c87deff7
HS
2538 goto err_out;
2539 return 0;
2540
2541err_out:
2542 while(--i >= 0)
2543 if (bars & (1 << i))
2544 pci_release_region(pdev, i);
2545
2546 return -EBUSY;
2547}
1da177e4 2548
e8de1481
AV
2549
2550/**
2551 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2552 * @pdev: PCI device whose resources are to be reserved
2553 * @bars: Bitmask of BARs to be requested
2554 * @res_name: Name to be associated with resource
2555 */
2556int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2557 const char *res_name)
2558{
2559 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2560}
2561
2562int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2563 int bars, const char *res_name)
2564{
2565 return __pci_request_selected_regions(pdev, bars, res_name,
2566 IORESOURCE_EXCLUSIVE);
2567}
2568
1da177e4
LT
2569/**
2570 * pci_release_regions - Release reserved PCI I/O and memory resources
2571 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2572 *
2573 * Releases all PCI I/O and memory resources previously reserved by a
2574 * successful call to pci_request_regions. Call this function only
2575 * after all use of the PCI regions has ceased.
2576 */
2577
2578void pci_release_regions(struct pci_dev *pdev)
2579{
c87deff7 2580 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4
LT
2581}
2582
2583/**
2584 * pci_request_regions - Reserved PCI I/O and memory resources
2585 * @pdev: PCI device whose resources are to be reserved
2586 * @res_name: Name to be associated with resource.
2587 *
2588 * Mark all PCI regions associated with PCI device @pdev as
2589 * being reserved by owner @res_name. Do not access any
2590 * address inside the PCI regions unless this call returns
2591 * successfully.
2592 *
2593 * Returns 0 on success, or %EBUSY on error. A warning
2594 * message is also printed on failure.
2595 */
3c990e92 2596int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 2597{
c87deff7 2598 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4
LT
2599}
2600
e8de1481
AV
2601/**
2602 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2603 * @pdev: PCI device whose resources are to be reserved
2604 * @res_name: Name to be associated with resource.
2605 *
2606 * Mark all PCI regions associated with PCI device @pdev as
2607 * being reserved by owner @res_name. Do not access any
2608 * address inside the PCI regions unless this call returns
2609 * successfully.
2610 *
2611 * pci_request_regions_exclusive() will mark the region so that
2612 * /dev/mem and the sysfs MMIO access will not be allowed.
2613 *
2614 * Returns 0 on success, or %EBUSY on error. A warning
2615 * message is also printed on failure.
2616 */
2617int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2618{
2619 return pci_request_selected_regions_exclusive(pdev,
2620 ((1 << 6) - 1), res_name);
2621}
2622
6a479079
BH
2623static void __pci_set_master(struct pci_dev *dev, bool enable)
2624{
2625 u16 old_cmd, cmd;
2626
2627 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2628 if (enable)
2629 cmd = old_cmd | PCI_COMMAND_MASTER;
2630 else
2631 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2632 if (cmd != old_cmd) {
2633 dev_dbg(&dev->dev, "%s bus mastering\n",
2634 enable ? "enabling" : "disabling");
2635 pci_write_config_word(dev, PCI_COMMAND, cmd);
2636 }
2637 dev->is_busmaster = enable;
2638}
e8de1481 2639
96c55900
MS
2640/**
2641 * pcibios_set_master - enable PCI bus-mastering for device dev
2642 * @dev: the PCI device to enable
2643 *
2644 * Enables PCI bus-mastering for the device. This is the default
2645 * implementation. Architecture specific implementations can override
2646 * this if necessary.
2647 */
2648void __weak pcibios_set_master(struct pci_dev *dev)
2649{
2650 u8 lat;
2651
f676678f
MS
2652 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2653 if (pci_is_pcie(dev))
2654 return;
2655
96c55900
MS
2656 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2657 if (lat < 16)
2658 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2659 else if (lat > pcibios_max_latency)
2660 lat = pcibios_max_latency;
2661 else
2662 return;
2663 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2664 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2665}
2666
1da177e4
LT
2667/**
2668 * pci_set_master - enables bus-mastering for device dev
2669 * @dev: the PCI device to enable
2670 *
2671 * Enables bus-mastering on the device and calls pcibios_set_master()
2672 * to do the needed arch specific settings.
2673 */
6a479079 2674void pci_set_master(struct pci_dev *dev)
1da177e4 2675{
6a479079 2676 __pci_set_master(dev, true);
1da177e4
LT
2677 pcibios_set_master(dev);
2678}
2679
6a479079
BH
2680/**
2681 * pci_clear_master - disables bus-mastering for device dev
2682 * @dev: the PCI device to disable
2683 */
2684void pci_clear_master(struct pci_dev *dev)
2685{
2686 __pci_set_master(dev, false);
2687}
2688
1da177e4 2689/**
edb2d97e
MW
2690 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2691 * @dev: the PCI device for which MWI is to be enabled
1da177e4 2692 *
edb2d97e
MW
2693 * Helper function for pci_set_mwi.
2694 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
2695 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2696 *
2697 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2698 */
15ea76d4 2699int pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
2700{
2701 u8 cacheline_size;
2702
2703 if (!pci_cache_line_size)
15ea76d4 2704 return -EINVAL;
1da177e4
LT
2705
2706 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2707 equal to or multiple of the right value. */
2708 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2709 if (cacheline_size >= pci_cache_line_size &&
2710 (cacheline_size % pci_cache_line_size) == 0)
2711 return 0;
2712
2713 /* Write the correct value. */
2714 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2715 /* Read it back. */
2716 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2717 if (cacheline_size == pci_cache_line_size)
2718 return 0;
2719
80ccba11
BH
2720 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2721 "supported\n", pci_cache_line_size << 2);
1da177e4
LT
2722
2723 return -EINVAL;
2724}
15ea76d4
TH
2725EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2726
2727#ifdef PCI_DISABLE_MWI
2728int pci_set_mwi(struct pci_dev *dev)
2729{
2730 return 0;
2731}
2732
2733int pci_try_set_mwi(struct pci_dev *dev)
2734{
2735 return 0;
2736}
2737
2738void pci_clear_mwi(struct pci_dev *dev)
2739{
2740}
2741
2742#else
1da177e4
LT
2743
2744/**
2745 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2746 * @dev: the PCI device for which MWI is enabled
2747 *
694625c0 2748 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
2749 *
2750 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2751 */
2752int
2753pci_set_mwi(struct pci_dev *dev)
2754{
2755 int rc;
2756 u16 cmd;
2757
edb2d97e 2758 rc = pci_set_cacheline_size(dev);
1da177e4
LT
2759 if (rc)
2760 return rc;
2761
2762 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2763 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
80ccba11 2764 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
1da177e4
LT
2765 cmd |= PCI_COMMAND_INVALIDATE;
2766 pci_write_config_word(dev, PCI_COMMAND, cmd);
2767 }
2768
2769 return 0;
2770}
2771
694625c0
RD
2772/**
2773 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2774 * @dev: the PCI device for which MWI is enabled
2775 *
2776 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2777 * Callers are not required to check the return value.
2778 *
2779 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2780 */
2781int pci_try_set_mwi(struct pci_dev *dev)
2782{
2783 int rc = pci_set_mwi(dev);
2784 return rc;
2785}
2786
1da177e4
LT
2787/**
2788 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2789 * @dev: the PCI device to disable
2790 *
2791 * Disables PCI Memory-Write-Invalidate transaction on the device
2792 */
2793void
2794pci_clear_mwi(struct pci_dev *dev)
2795{
2796 u16 cmd;
2797
2798 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2799 if (cmd & PCI_COMMAND_INVALIDATE) {
2800 cmd &= ~PCI_COMMAND_INVALIDATE;
2801 pci_write_config_word(dev, PCI_COMMAND, cmd);
2802 }
2803}
edb2d97e 2804#endif /* ! PCI_DISABLE_MWI */
1da177e4 2805
a04ce0ff
BR
2806/**
2807 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
2808 * @pdev: the PCI device to operate on
2809 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
2810 *
2811 * Enables/disables PCI INTx for device dev
2812 */
2813void
2814pci_intx(struct pci_dev *pdev, int enable)
2815{
2816 u16 pci_command, new;
2817
2818 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2819
2820 if (enable) {
2821 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2822 } else {
2823 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2824 }
2825
2826 if (new != pci_command) {
9ac7849e
TH
2827 struct pci_devres *dr;
2828
2fd9d74b 2829 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
2830
2831 dr = find_pci_dr(pdev);
2832 if (dr && !dr->restore_intx) {
2833 dr->restore_intx = 1;
2834 dr->orig_intx = !enable;
2835 }
a04ce0ff
BR
2836 }
2837}
2838
a2e27787
JK
2839/**
2840 * pci_intx_mask_supported - probe for INTx masking support
6e9292c5 2841 * @dev: the PCI device to operate on
a2e27787
JK
2842 *
2843 * Check if the device dev support INTx masking via the config space
2844 * command word.
2845 */
2846bool pci_intx_mask_supported(struct pci_dev *dev)
2847{
2848 bool mask_supported = false;
2849 u16 orig, new;
2850
2851 pci_cfg_access_lock(dev);
2852
2853 pci_read_config_word(dev, PCI_COMMAND, &orig);
2854 pci_write_config_word(dev, PCI_COMMAND,
2855 orig ^ PCI_COMMAND_INTX_DISABLE);
2856 pci_read_config_word(dev, PCI_COMMAND, &new);
2857
2858 /*
2859 * There's no way to protect against hardware bugs or detect them
2860 * reliably, but as long as we know what the value should be, let's
2861 * go ahead and check it.
2862 */
2863 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2864 dev_err(&dev->dev, "Command register changed from "
2865 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2866 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2867 mask_supported = true;
2868 pci_write_config_word(dev, PCI_COMMAND, orig);
2869 }
2870
2871 pci_cfg_access_unlock(dev);
2872 return mask_supported;
2873}
2874EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2875
2876static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2877{
2878 struct pci_bus *bus = dev->bus;
2879 bool mask_updated = true;
2880 u32 cmd_status_dword;
2881 u16 origcmd, newcmd;
2882 unsigned long flags;
2883 bool irq_pending;
2884
2885 /*
2886 * We do a single dword read to retrieve both command and status.
2887 * Document assumptions that make this possible.
2888 */
2889 BUILD_BUG_ON(PCI_COMMAND % 4);
2890 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
2891
2892 raw_spin_lock_irqsave(&pci_lock, flags);
2893
2894 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
2895
2896 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
2897
2898 /*
2899 * Check interrupt status register to see whether our device
2900 * triggered the interrupt (when masking) or the next IRQ is
2901 * already pending (when unmasking).
2902 */
2903 if (mask != irq_pending) {
2904 mask_updated = false;
2905 goto done;
2906 }
2907
2908 origcmd = cmd_status_dword;
2909 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
2910 if (mask)
2911 newcmd |= PCI_COMMAND_INTX_DISABLE;
2912 if (newcmd != origcmd)
2913 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
2914
2915done:
2916 raw_spin_unlock_irqrestore(&pci_lock, flags);
2917
2918 return mask_updated;
2919}
2920
2921/**
2922 * pci_check_and_mask_intx - mask INTx on pending interrupt
6e9292c5 2923 * @dev: the PCI device to operate on
a2e27787
JK
2924 *
2925 * Check if the device dev has its INTx line asserted, mask it and
2926 * return true in that case. False is returned if not interrupt was
2927 * pending.
2928 */
2929bool pci_check_and_mask_intx(struct pci_dev *dev)
2930{
2931 return pci_check_and_set_intx_mask(dev, true);
2932}
2933EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
2934
2935/**
2936 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
6e9292c5 2937 * @dev: the PCI device to operate on
a2e27787
JK
2938 *
2939 * Check if the device dev has its INTx line asserted, unmask it if not
2940 * and return true. False is returned and the mask remains active if
2941 * there was still an interrupt pending.
2942 */
2943bool pci_check_and_unmask_intx(struct pci_dev *dev)
2944{
2945 return pci_check_and_set_intx_mask(dev, false);
2946}
2947EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
2948
f5f2b131
EB
2949/**
2950 * pci_msi_off - disables any msi or msix capabilities
8d7d86e9 2951 * @dev: the PCI device to operate on
f5f2b131
EB
2952 *
2953 * If you want to use msi see pci_enable_msi and friends.
2954 * This is a lower level primitive that allows us to disable
2955 * msi operation at the device level.
2956 */
2957void pci_msi_off(struct pci_dev *dev)
2958{
2959 int pos;
2960 u16 control;
2961
2962 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
2963 if (pos) {
2964 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
2965 control &= ~PCI_MSI_FLAGS_ENABLE;
2966 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
2967 }
2968 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
2969 if (pos) {
2970 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
2971 control &= ~PCI_MSIX_FLAGS_ENABLE;
2972 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
2973 }
2974}
b03214d5 2975EXPORT_SYMBOL_GPL(pci_msi_off);
f5f2b131 2976
4d57cdfa
FT
2977int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
2978{
2979 return dma_set_max_seg_size(&dev->dev, size);
2980}
2981EXPORT_SYMBOL(pci_set_dma_max_seg_size);
4d57cdfa 2982
59fc67de
FT
2983int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
2984{
2985 return dma_set_seg_boundary(&dev->dev, mask);
2986}
2987EXPORT_SYMBOL(pci_set_dma_seg_boundary);
59fc67de 2988
8c1c699f 2989static int pcie_flr(struct pci_dev *dev, int probe)
8dd7f803 2990{
8c1c699f
YZ
2991 int i;
2992 int pos;
8dd7f803 2993 u32 cap;
04b55c47 2994 u16 status, control;
8dd7f803 2995
06a1cbaf 2996 pos = pci_pcie_cap(dev);
8c1c699f 2997 if (!pos)
8dd7f803 2998 return -ENOTTY;
8c1c699f
YZ
2999
3000 pci_read_config_dword(dev, pos + PCI_EXP_DEVCAP, &cap);
8dd7f803
SY
3001 if (!(cap & PCI_EXP_DEVCAP_FLR))
3002 return -ENOTTY;
3003
d91cdc74
SY
3004 if (probe)
3005 return 0;
3006
8dd7f803 3007 /* Wait for Transaction Pending bit clean */
8c1c699f
YZ
3008 for (i = 0; i < 4; i++) {
3009 if (i)
3010 msleep((1 << (i - 1)) * 100);
5fe5db05 3011
8c1c699f
YZ
3012 pci_read_config_word(dev, pos + PCI_EXP_DEVSTA, &status);
3013 if (!(status & PCI_EXP_DEVSTA_TRPND))
3014 goto clear;
3015 }
3016
3017 dev_err(&dev->dev, "transaction is not cleared; "
3018 "proceeding with reset anyway\n");
3019
3020clear:
04b55c47
SR
3021 pci_read_config_word(dev, pos + PCI_EXP_DEVCTL, &control);
3022 control |= PCI_EXP_DEVCTL_BCR_FLR;
3023 pci_write_config_word(dev, pos + PCI_EXP_DEVCTL, control);
3024
8c1c699f 3025 msleep(100);
8dd7f803 3026
8dd7f803
SY
3027 return 0;
3028}
d91cdc74 3029
8c1c699f 3030static int pci_af_flr(struct pci_dev *dev, int probe)
1ca88797 3031{
8c1c699f
YZ
3032 int i;
3033 int pos;
1ca88797 3034 u8 cap;
8c1c699f 3035 u8 status;
1ca88797 3036
8c1c699f
YZ
3037 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3038 if (!pos)
1ca88797 3039 return -ENOTTY;
8c1c699f
YZ
3040
3041 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
1ca88797
SY
3042 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3043 return -ENOTTY;
3044
3045 if (probe)
3046 return 0;
3047
1ca88797 3048 /* Wait for Transaction Pending bit clean */
8c1c699f
YZ
3049 for (i = 0; i < 4; i++) {
3050 if (i)
3051 msleep((1 << (i - 1)) * 100);
3052
3053 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3054 if (!(status & PCI_AF_STATUS_TP))
3055 goto clear;
3056 }
5fe5db05 3057
8c1c699f
YZ
3058 dev_err(&dev->dev, "transaction is not cleared; "
3059 "proceeding with reset anyway\n");
5fe5db05 3060
8c1c699f
YZ
3061clear:
3062 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
1ca88797 3063 msleep(100);
8c1c699f 3064
1ca88797
SY
3065 return 0;
3066}
3067
83d74e03
RW
3068/**
3069 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3070 * @dev: Device to reset.
3071 * @probe: If set, only check if the device can be reset this way.
3072 *
3073 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3074 * unset, it will be reinitialized internally when going from PCI_D3hot to
3075 * PCI_D0. If that's the case and the device is not in a low-power state
3076 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3077 *
3078 * NOTE: This causes the caller to sleep for twice the device power transition
3079 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3080 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3081 * Moreover, only devices in D0 can be reset by this function.
3082 */
f85876ba 3083static int pci_pm_reset(struct pci_dev *dev, int probe)
d91cdc74 3084{
f85876ba
YZ
3085 u16 csr;
3086
3087 if (!dev->pm_cap)
3088 return -ENOTTY;
d91cdc74 3089
f85876ba
YZ
3090 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3091 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3092 return -ENOTTY;
d91cdc74 3093
f85876ba
YZ
3094 if (probe)
3095 return 0;
1ca88797 3096
f85876ba
YZ
3097 if (dev->current_state != PCI_D0)
3098 return -EINVAL;
3099
3100 csr &= ~PCI_PM_CTRL_STATE_MASK;
3101 csr |= PCI_D3hot;
3102 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 3103 pci_dev_d3_sleep(dev);
f85876ba
YZ
3104
3105 csr &= ~PCI_PM_CTRL_STATE_MASK;
3106 csr |= PCI_D0;
3107 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 3108 pci_dev_d3_sleep(dev);
f85876ba
YZ
3109
3110 return 0;
3111}
3112
c12ff1df
YZ
3113static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3114{
3115 u16 ctrl;
3116 struct pci_dev *pdev;
3117
654b75e0 3118 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
c12ff1df
YZ
3119 return -ENOTTY;
3120
3121 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3122 if (pdev != dev)
3123 return -ENOTTY;
3124
3125 if (probe)
3126 return 0;
3127
3128 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3129 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3130 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3131 msleep(100);
3132
3133 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3134 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3135 msleep(100);
3136
3137 return 0;
3138}
3139
8c1c699f 3140static int pci_dev_reset(struct pci_dev *dev, int probe)
d91cdc74 3141{
8c1c699f
YZ
3142 int rc;
3143
3144 might_sleep();
3145
3146 if (!probe) {
fb51ccbf 3147 pci_cfg_access_lock(dev);
8c1c699f 3148 /* block PM suspend, driver probe, etc. */
8e9394ce 3149 device_lock(&dev->dev);
8c1c699f 3150 }
d91cdc74 3151
b9c3b266
DC
3152 rc = pci_dev_specific_reset(dev, probe);
3153 if (rc != -ENOTTY)
3154 goto done;
3155
8c1c699f
YZ
3156 rc = pcie_flr(dev, probe);
3157 if (rc != -ENOTTY)
3158 goto done;
d91cdc74 3159
8c1c699f 3160 rc = pci_af_flr(dev, probe);
f85876ba
YZ
3161 if (rc != -ENOTTY)
3162 goto done;
3163
3164 rc = pci_pm_reset(dev, probe);
c12ff1df
YZ
3165 if (rc != -ENOTTY)
3166 goto done;
3167
3168 rc = pci_parent_bus_reset(dev, probe);
8c1c699f
YZ
3169done:
3170 if (!probe) {
8e9394ce 3171 device_unlock(&dev->dev);
fb51ccbf 3172 pci_cfg_access_unlock(dev);
8c1c699f 3173 }
1ca88797 3174
8c1c699f 3175 return rc;
d91cdc74
SY
3176}
3177
3178/**
8c1c699f
YZ
3179 * __pci_reset_function - reset a PCI device function
3180 * @dev: PCI device to reset
d91cdc74
SY
3181 *
3182 * Some devices allow an individual function to be reset without affecting
3183 * other functions in the same device. The PCI device must be responsive
3184 * to PCI config space in order to use this function.
3185 *
3186 * The device function is presumed to be unused when this function is called.
3187 * Resetting the device will make the contents of PCI configuration space
3188 * random, so any caller of this must be prepared to reinitialise the
3189 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3190 * etc.
3191 *
8c1c699f 3192 * Returns 0 if the device function was successfully reset or negative if the
d91cdc74
SY
3193 * device doesn't support resetting a single function.
3194 */
8c1c699f 3195int __pci_reset_function(struct pci_dev *dev)
d91cdc74 3196{
8c1c699f 3197 return pci_dev_reset(dev, 0);
d91cdc74 3198}
8c1c699f 3199EXPORT_SYMBOL_GPL(__pci_reset_function);
8dd7f803 3200
6fbf9e7a
KRW
3201/**
3202 * __pci_reset_function_locked - reset a PCI device function while holding
3203 * the @dev mutex lock.
3204 * @dev: PCI device to reset
3205 *
3206 * Some devices allow an individual function to be reset without affecting
3207 * other functions in the same device. The PCI device must be responsive
3208 * to PCI config space in order to use this function.
3209 *
3210 * The device function is presumed to be unused and the caller is holding
3211 * the device mutex lock when this function is called.
3212 * Resetting the device will make the contents of PCI configuration space
3213 * random, so any caller of this must be prepared to reinitialise the
3214 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3215 * etc.
3216 *
3217 * Returns 0 if the device function was successfully reset or negative if the
3218 * device doesn't support resetting a single function.
3219 */
3220int __pci_reset_function_locked(struct pci_dev *dev)
3221{
3222 return pci_dev_reset(dev, 1);
3223}
3224EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3225
711d5779
MT
3226/**
3227 * pci_probe_reset_function - check whether the device can be safely reset
3228 * @dev: PCI device to reset
3229 *
3230 * Some devices allow an individual function to be reset without affecting
3231 * other functions in the same device. The PCI device must be responsive
3232 * to PCI config space in order to use this function.
3233 *
3234 * Returns 0 if the device function can be reset or negative if the
3235 * device doesn't support resetting a single function.
3236 */
3237int pci_probe_reset_function(struct pci_dev *dev)
3238{
3239 return pci_dev_reset(dev, 1);
3240}
3241
8dd7f803 3242/**
8c1c699f
YZ
3243 * pci_reset_function - quiesce and reset a PCI device function
3244 * @dev: PCI device to reset
8dd7f803
SY
3245 *
3246 * Some devices allow an individual function to be reset without affecting
3247 * other functions in the same device. The PCI device must be responsive
3248 * to PCI config space in order to use this function.
3249 *
3250 * This function does not just reset the PCI portion of a device, but
3251 * clears all the state associated with the device. This function differs
8c1c699f 3252 * from __pci_reset_function in that it saves and restores device state
8dd7f803
SY
3253 * over the reset.
3254 *
8c1c699f 3255 * Returns 0 if the device function was successfully reset or negative if the
8dd7f803
SY
3256 * device doesn't support resetting a single function.
3257 */
3258int pci_reset_function(struct pci_dev *dev)
3259{
8c1c699f 3260 int rc;
8dd7f803 3261
8c1c699f
YZ
3262 rc = pci_dev_reset(dev, 1);
3263 if (rc)
3264 return rc;
8dd7f803 3265
8dd7f803
SY
3266 pci_save_state(dev);
3267
8c1c699f
YZ
3268 /*
3269 * both INTx and MSI are disabled after the Interrupt Disable bit
3270 * is set and the Bus Master bit is cleared.
3271 */
8dd7f803
SY
3272 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3273
8c1c699f 3274 rc = pci_dev_reset(dev, 0);
8dd7f803
SY
3275
3276 pci_restore_state(dev);
8dd7f803 3277
8c1c699f 3278 return rc;
8dd7f803
SY
3279}
3280EXPORT_SYMBOL_GPL(pci_reset_function);
3281
d556ad4b
PO
3282/**
3283 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3284 * @dev: PCI device to query
3285 *
3286 * Returns mmrbc: maximum designed memory read count in bytes
3287 * or appropriate error value.
3288 */
3289int pcix_get_max_mmrbc(struct pci_dev *dev)
3290{
7c9e2b1c 3291 int cap;
d556ad4b
PO
3292 u32 stat;
3293
3294 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3295 if (!cap)
3296 return -EINVAL;
3297
7c9e2b1c 3298 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
d556ad4b
PO
3299 return -EINVAL;
3300
25daeb55 3301 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
d556ad4b
PO
3302}
3303EXPORT_SYMBOL(pcix_get_max_mmrbc);
3304
3305/**
3306 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3307 * @dev: PCI device to query
3308 *
3309 * Returns mmrbc: maximum memory read count in bytes
3310 * or appropriate error value.
3311 */
3312int pcix_get_mmrbc(struct pci_dev *dev)
3313{
7c9e2b1c 3314 int cap;
bdc2bda7 3315 u16 cmd;
d556ad4b
PO
3316
3317 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3318 if (!cap)
3319 return -EINVAL;
3320
7c9e2b1c
DN
3321 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3322 return -EINVAL;
d556ad4b 3323
7c9e2b1c 3324 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
d556ad4b
PO
3325}
3326EXPORT_SYMBOL(pcix_get_mmrbc);
3327
3328/**
3329 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3330 * @dev: PCI device to query
3331 * @mmrbc: maximum memory read count in bytes
3332 * valid values are 512, 1024, 2048, 4096
3333 *
3334 * If possible sets maximum memory read byte count, some bridges have erratas
3335 * that prevent this.
3336 */
3337int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3338{
7c9e2b1c 3339 int cap;
bdc2bda7
DN
3340 u32 stat, v, o;
3341 u16 cmd;
d556ad4b 3342
229f5afd 3343 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
7c9e2b1c 3344 return -EINVAL;
d556ad4b
PO
3345
3346 v = ffs(mmrbc) - 10;
3347
3348 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3349 if (!cap)
7c9e2b1c 3350 return -EINVAL;
d556ad4b 3351
7c9e2b1c
DN
3352 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3353 return -EINVAL;
d556ad4b
PO
3354
3355 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3356 return -E2BIG;
3357
7c9e2b1c
DN
3358 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3359 return -EINVAL;
d556ad4b
PO
3360
3361 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3362 if (o != v) {
3363 if (v > o && dev->bus &&
3364 (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
3365 return -EIO;
3366
3367 cmd &= ~PCI_X_CMD_MAX_READ;
3368 cmd |= v << 2;
7c9e2b1c
DN
3369 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3370 return -EIO;
d556ad4b 3371 }
7c9e2b1c 3372 return 0;
d556ad4b
PO
3373}
3374EXPORT_SYMBOL(pcix_set_mmrbc);
3375
3376/**
3377 * pcie_get_readrq - get PCI Express read request size
3378 * @dev: PCI device to query
3379 *
3380 * Returns maximum memory read request in bytes
3381 * or appropriate error value.
3382 */
3383int pcie_get_readrq(struct pci_dev *dev)
3384{
3385 int ret, cap;
3386 u16 ctl;
3387
06a1cbaf 3388 cap = pci_pcie_cap(dev);
d556ad4b
PO
3389 if (!cap)
3390 return -EINVAL;
3391
3392 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3393 if (!ret)
93e75fab 3394 ret = 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
d556ad4b
PO
3395
3396 return ret;
3397}
3398EXPORT_SYMBOL(pcie_get_readrq);
3399
3400/**
3401 * pcie_set_readrq - set PCI Express maximum memory read request
3402 * @dev: PCI device to query
42e61f4a 3403 * @rq: maximum memory read count in bytes
d556ad4b
PO
3404 * valid values are 128, 256, 512, 1024, 2048, 4096
3405 *
c9b378c7 3406 * If possible sets maximum memory read request in bytes
d556ad4b
PO
3407 */
3408int pcie_set_readrq(struct pci_dev *dev, int rq)
3409{
3410 int cap, err = -EINVAL;
3411 u16 ctl, v;
3412
229f5afd 3413 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
d556ad4b
PO
3414 goto out;
3415
06a1cbaf 3416 cap = pci_pcie_cap(dev);
d556ad4b
PO
3417 if (!cap)
3418 goto out;
3419
3420 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3421 if (err)
3422 goto out;
a1c473aa
BH
3423 /*
3424 * If using the "performance" PCIe config, we clamp the
3425 * read rq size to the max packet size to prevent the
3426 * host bridge generating requests larger than we can
3427 * cope with
3428 */
3429 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3430 int mps = pcie_get_mps(dev);
3431
3432 if (mps < 0)
3433 return mps;
3434 if (mps < rq)
3435 rq = mps;
3436 }
3437
3438 v = (ffs(rq) - 8) << 12;
d556ad4b
PO
3439
3440 if ((ctl & PCI_EXP_DEVCTL_READRQ) != v) {
3441 ctl &= ~PCI_EXP_DEVCTL_READRQ;
3442 ctl |= v;
c9b378c7 3443 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
d556ad4b
PO
3444 }
3445
3446out:
3447 return err;
3448}
3449EXPORT_SYMBOL(pcie_set_readrq);
3450
b03e7495
JM
3451/**
3452 * pcie_get_mps - get PCI Express maximum payload size
3453 * @dev: PCI device to query
3454 *
3455 * Returns maximum payload size in bytes
3456 * or appropriate error value.
3457 */
3458int pcie_get_mps(struct pci_dev *dev)
3459{
3460 int ret, cap;
3461 u16 ctl;
3462
3463 cap = pci_pcie_cap(dev);
3464 if (!cap)
3465 return -EINVAL;
3466
3467 ret = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3468 if (!ret)
3469 ret = 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
3470
3471 return ret;
3472}
3473
3474/**
3475 * pcie_set_mps - set PCI Express maximum payload size
3476 * @dev: PCI device to query
47c08f31 3477 * @mps: maximum payload size in bytes
b03e7495
JM
3478 * valid values are 128, 256, 512, 1024, 2048, 4096
3479 *
3480 * If possible sets maximum payload size
3481 */
3482int pcie_set_mps(struct pci_dev *dev, int mps)
3483{
3484 int cap, err = -EINVAL;
3485 u16 ctl, v;
3486
3487 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
3488 goto out;
3489
3490 v = ffs(mps) - 8;
3491 if (v > dev->pcie_mpss)
3492 goto out;
3493 v <<= 5;
3494
3495 cap = pci_pcie_cap(dev);
3496 if (!cap)
3497 goto out;
3498
3499 err = pci_read_config_word(dev, cap + PCI_EXP_DEVCTL, &ctl);
3500 if (err)
3501 goto out;
3502
3503 if ((ctl & PCI_EXP_DEVCTL_PAYLOAD) != v) {
3504 ctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
3505 ctl |= v;
3506 err = pci_write_config_word(dev, cap + PCI_EXP_DEVCTL, ctl);
3507 }
3508out:
3509 return err;
3510}
3511
c87deff7
HS
3512/**
3513 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 3514 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
3515 * @flags: resource type mask to be selected
3516 *
3517 * This helper routine makes bar mask from the type of resource.
3518 */
3519int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3520{
3521 int i, bars = 0;
3522 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3523 if (pci_resource_flags(dev, i) & flags)
3524 bars |= (1 << i);
3525 return bars;
3526}
3527
613e7ed6
YZ
3528/**
3529 * pci_resource_bar - get position of the BAR associated with a resource
3530 * @dev: the PCI device
3531 * @resno: the resource number
3532 * @type: the BAR type to be filled in
3533 *
3534 * Returns BAR position in config space, or 0 if the BAR is invalid.
3535 */
3536int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3537{
d1b054da
YZ
3538 int reg;
3539
613e7ed6
YZ
3540 if (resno < PCI_ROM_RESOURCE) {
3541 *type = pci_bar_unknown;
3542 return PCI_BASE_ADDRESS_0 + 4 * resno;
3543 } else if (resno == PCI_ROM_RESOURCE) {
3544 *type = pci_bar_mem32;
3545 return dev->rom_base_reg;
d1b054da
YZ
3546 } else if (resno < PCI_BRIDGE_RESOURCES) {
3547 /* device specific resource */
3548 reg = pci_iov_resource_bar(dev, resno, type);
3549 if (reg)
3550 return reg;
613e7ed6
YZ
3551 }
3552
865df576 3553 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
613e7ed6
YZ
3554 return 0;
3555}
3556
95a8b6ef
MT
3557/* Some architectures require additional programming to enable VGA */
3558static arch_set_vga_state_t arch_set_vga_state;
3559
3560void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3561{
3562 arch_set_vga_state = func; /* NULL disables */
3563}
3564
3565static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
7ad35cf2 3566 unsigned int command_bits, u32 flags)
95a8b6ef
MT
3567{
3568 if (arch_set_vga_state)
3569 return arch_set_vga_state(dev, decode, command_bits,
7ad35cf2 3570 flags);
95a8b6ef
MT
3571 return 0;
3572}
3573
deb2d2ec
BH
3574/**
3575 * pci_set_vga_state - set VGA decode state on device and parents if requested
19eea630
RD
3576 * @dev: the PCI device
3577 * @decode: true = enable decoding, false = disable decoding
3578 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
3f37d622 3579 * @flags: traverse ancestors and change bridges
3448a19d 3580 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
deb2d2ec
BH
3581 */
3582int pci_set_vga_state(struct pci_dev *dev, bool decode,
3448a19d 3583 unsigned int command_bits, u32 flags)
deb2d2ec
BH
3584{
3585 struct pci_bus *bus;
3586 struct pci_dev *bridge;
3587 u16 cmd;
95a8b6ef 3588 int rc;
deb2d2ec 3589
3448a19d 3590 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
deb2d2ec 3591
95a8b6ef 3592 /* ARCH specific VGA enables */
3448a19d 3593 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
95a8b6ef
MT
3594 if (rc)
3595 return rc;
3596
3448a19d
DA
3597 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3598 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3599 if (decode == true)
3600 cmd |= command_bits;
3601 else
3602 cmd &= ~command_bits;
3603 pci_write_config_word(dev, PCI_COMMAND, cmd);
3604 }
deb2d2ec 3605
3448a19d 3606 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
deb2d2ec
BH
3607 return 0;
3608
3609 bus = dev->bus;
3610 while (bus) {
3611 bridge = bus->self;
3612 if (bridge) {
3613 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3614 &cmd);
3615 if (decode == true)
3616 cmd |= PCI_BRIDGE_CTL_VGA;
3617 else
3618 cmd &= ~PCI_BRIDGE_CTL_VGA;
3619 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3620 cmd);
3621 }
3622 bus = bus->parent;
3623 }
3624 return 0;
3625}
3626
32a9a682
YS
3627#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3628static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
e9d1e492 3629static DEFINE_SPINLOCK(resource_alignment_lock);
32a9a682
YS
3630
3631/**
3632 * pci_specified_resource_alignment - get resource alignment specified by user.
3633 * @dev: the PCI device to get
3634 *
3635 * RETURNS: Resource alignment if it is specified.
3636 * Zero if it is not specified.
3637 */
3638resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3639{
3640 int seg, bus, slot, func, align_order, count;
3641 resource_size_t align = 0;
3642 char *p;
3643
3644 spin_lock(&resource_alignment_lock);
3645 p = resource_alignment_param;
3646 while (*p) {
3647 count = 0;
3648 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3649 p[count] == '@') {
3650 p += count + 1;
3651 } else {
3652 align_order = -1;
3653 }
3654 if (sscanf(p, "%x:%x:%x.%x%n",
3655 &seg, &bus, &slot, &func, &count) != 4) {
3656 seg = 0;
3657 if (sscanf(p, "%x:%x.%x%n",
3658 &bus, &slot, &func, &count) != 3) {
3659 /* Invalid format */
3660 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3661 p);
3662 break;
3663 }
3664 }
3665 p += count;
3666 if (seg == pci_domain_nr(dev->bus) &&
3667 bus == dev->bus->number &&
3668 slot == PCI_SLOT(dev->devfn) &&
3669 func == PCI_FUNC(dev->devfn)) {
3670 if (align_order == -1) {
3671 align = PAGE_SIZE;
3672 } else {
3673 align = 1 << align_order;
3674 }
3675 /* Found */
3676 break;
3677 }
3678 if (*p != ';' && *p != ',') {
3679 /* End of param or invalid format */
3680 break;
3681 }
3682 p++;
3683 }
3684 spin_unlock(&resource_alignment_lock);
3685 return align;
3686}
3687
3688/**
3689 * pci_is_reassigndev - check if specified PCI is target device to reassign
3690 * @dev: the PCI device to check
3691 *
3692 * RETURNS: non-zero for PCI device is a target device to reassign,
3693 * or zero is not.
3694 */
3695int pci_is_reassigndev(struct pci_dev *dev)
3696{
3697 return (pci_specified_resource_alignment(dev) != 0);
3698}
3699
2069ecfb
YL
3700/*
3701 * This function disables memory decoding and releases memory resources
3702 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
3703 * It also rounds up size to specified alignment.
3704 * Later on, the kernel will assign page-aligned memory resource back
3705 * to the device.
3706 */
3707void pci_reassigndev_resource_alignment(struct pci_dev *dev)
3708{
3709 int i;
3710 struct resource *r;
3711 resource_size_t align, size;
3712 u16 command;
3713
3714 if (!pci_is_reassigndev(dev))
3715 return;
3716
3717 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
3718 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
3719 dev_warn(&dev->dev,
3720 "Can't reassign resources to host bridge.\n");
3721 return;
3722 }
3723
3724 dev_info(&dev->dev,
3725 "Disabling memory decoding and releasing memory resources.\n");
3726 pci_read_config_word(dev, PCI_COMMAND, &command);
3727 command &= ~PCI_COMMAND_MEMORY;
3728 pci_write_config_word(dev, PCI_COMMAND, command);
3729
3730 align = pci_specified_resource_alignment(dev);
3731 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
3732 r = &dev->resource[i];
3733 if (!(r->flags & IORESOURCE_MEM))
3734 continue;
3735 size = resource_size(r);
3736 if (size < align) {
3737 size = align;
3738 dev_info(&dev->dev,
3739 "Rounding up size of resource #%d to %#llx.\n",
3740 i, (unsigned long long)size);
3741 }
3742 r->end = size - 1;
3743 r->start = 0;
3744 }
3745 /* Need to disable bridge's resource window,
3746 * to enable the kernel to reassign new resource
3747 * window later on.
3748 */
3749 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3750 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
3751 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
3752 r = &dev->resource[i];
3753 if (!(r->flags & IORESOURCE_MEM))
3754 continue;
3755 r->end = resource_size(r) - 1;
3756 r->start = 0;
3757 }
3758 pci_disable_bridge_window(dev);
3759 }
3760}
3761
32a9a682
YS
3762ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3763{
3764 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3765 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3766 spin_lock(&resource_alignment_lock);
3767 strncpy(resource_alignment_param, buf, count);
3768 resource_alignment_param[count] = '\0';
3769 spin_unlock(&resource_alignment_lock);
3770 return count;
3771}
3772
3773ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3774{
3775 size_t count;
3776 spin_lock(&resource_alignment_lock);
3777 count = snprintf(buf, size, "%s", resource_alignment_param);
3778 spin_unlock(&resource_alignment_lock);
3779 return count;
3780}
3781
3782static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3783{
3784 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3785}
3786
3787static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3788 const char *buf, size_t count)
3789{
3790 return pci_set_resource_alignment_param(buf, count);
3791}
3792
3793BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3794 pci_resource_alignment_store);
3795
3796static int __init pci_resource_alignment_sysfs_init(void)
3797{
3798 return bus_create_file(&pci_bus_type,
3799 &bus_attr_resource_alignment);
3800}
3801
3802late_initcall(pci_resource_alignment_sysfs_init);
3803
32a2eea7
JG
3804static void __devinit pci_no_domains(void)
3805{
3806#ifdef CONFIG_PCI_DOMAINS
3807 pci_domains_supported = 0;
3808#endif
3809}
3810
0ef5f8f6
AP
3811/**
3812 * pci_ext_cfg_enabled - can we access extended PCI config space?
3813 * @dev: The PCI device of the root bridge.
3814 *
3815 * Returns 1 if we can access PCI extended config space (offsets
3816 * greater than 0xff). This is the default implementation. Architecture
3817 * implementations can override this.
3818 */
3819int __attribute__ ((weak)) pci_ext_cfg_avail(struct pci_dev *dev)
3820{
3821 return 1;
3822}
3823
2d1c8618
BH
3824void __weak pci_fixup_cardbus(struct pci_bus *bus)
3825{
3826}
3827EXPORT_SYMBOL(pci_fixup_cardbus);
3828
ad04d31e 3829static int __init pci_setup(char *str)
1da177e4
LT
3830{
3831 while (str) {
3832 char *k = strchr(str, ',');
3833 if (k)
3834 *k++ = 0;
3835 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
3836 if (!strcmp(str, "nomsi")) {
3837 pci_no_msi();
7f785763
RD
3838 } else if (!strcmp(str, "noaer")) {
3839 pci_no_aer();
b55438fd
YL
3840 } else if (!strncmp(str, "realloc=", 8)) {
3841 pci_realloc_get_opt(str + 8);
f483d392 3842 } else if (!strncmp(str, "realloc", 7)) {
b55438fd 3843 pci_realloc_get_opt("on");
32a2eea7
JG
3844 } else if (!strcmp(str, "nodomains")) {
3845 pci_no_domains();
6748dcc2
RW
3846 } else if (!strncmp(str, "noari", 5)) {
3847 pcie_ari_disabled = true;
4516a618
AN
3848 } else if (!strncmp(str, "cbiosize=", 9)) {
3849 pci_cardbus_io_size = memparse(str + 9, &str);
3850 } else if (!strncmp(str, "cbmemsize=", 10)) {
3851 pci_cardbus_mem_size = memparse(str + 10, &str);
32a9a682
YS
3852 } else if (!strncmp(str, "resource_alignment=", 19)) {
3853 pci_set_resource_alignment_param(str + 19,
3854 strlen(str + 19));
43c16408
AP
3855 } else if (!strncmp(str, "ecrc=", 5)) {
3856 pcie_ecrc_get_policy(str + 5);
28760489
EB
3857 } else if (!strncmp(str, "hpiosize=", 9)) {
3858 pci_hotplug_io_size = memparse(str + 9, &str);
3859 } else if (!strncmp(str, "hpmemsize=", 10)) {
3860 pci_hotplug_mem_size = memparse(str + 10, &str);
5f39e670
JM
3861 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3862 pcie_bus_config = PCIE_BUS_TUNE_OFF;
b03e7495
JM
3863 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3864 pcie_bus_config = PCIE_BUS_SAFE;
3865 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3866 pcie_bus_config = PCIE_BUS_PERFORMANCE;
5f39e670
JM
3867 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3868 pcie_bus_config = PCIE_BUS_PEER2PEER;
309e57df
MW
3869 } else {
3870 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3871 str);
3872 }
1da177e4
LT
3873 }
3874 str = k;
3875 }
0637a70a 3876 return 0;
1da177e4 3877}
0637a70a 3878early_param("pci", pci_setup);
1da177e4 3879
0b62e13b 3880EXPORT_SYMBOL(pci_reenable_device);
b718989d
BH
3881EXPORT_SYMBOL(pci_enable_device_io);
3882EXPORT_SYMBOL(pci_enable_device_mem);
1da177e4 3883EXPORT_SYMBOL(pci_enable_device);
9ac7849e
TH
3884EXPORT_SYMBOL(pcim_enable_device);
3885EXPORT_SYMBOL(pcim_pin_device);
1da177e4 3886EXPORT_SYMBOL(pci_disable_device);
1da177e4
LT
3887EXPORT_SYMBOL(pci_find_capability);
3888EXPORT_SYMBOL(pci_bus_find_capability);
3889EXPORT_SYMBOL(pci_release_regions);
3890EXPORT_SYMBOL(pci_request_regions);
e8de1481 3891EXPORT_SYMBOL(pci_request_regions_exclusive);
1da177e4
LT
3892EXPORT_SYMBOL(pci_release_region);
3893EXPORT_SYMBOL(pci_request_region);
e8de1481 3894EXPORT_SYMBOL(pci_request_region_exclusive);
c87deff7
HS
3895EXPORT_SYMBOL(pci_release_selected_regions);
3896EXPORT_SYMBOL(pci_request_selected_regions);
e8de1481 3897EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
1da177e4 3898EXPORT_SYMBOL(pci_set_master);
6a479079 3899EXPORT_SYMBOL(pci_clear_master);
1da177e4 3900EXPORT_SYMBOL(pci_set_mwi);
694625c0 3901EXPORT_SYMBOL(pci_try_set_mwi);
1da177e4 3902EXPORT_SYMBOL(pci_clear_mwi);
a04ce0ff 3903EXPORT_SYMBOL_GPL(pci_intx);
1da177e4
LT
3904EXPORT_SYMBOL(pci_assign_resource);
3905EXPORT_SYMBOL(pci_find_parent_resource);
c87deff7 3906EXPORT_SYMBOL(pci_select_bars);
1da177e4
LT
3907
3908EXPORT_SYMBOL(pci_set_power_state);
3909EXPORT_SYMBOL(pci_save_state);
3910EXPORT_SYMBOL(pci_restore_state);
e5899e1b 3911EXPORT_SYMBOL(pci_pme_capable);
5a6c9b60 3912EXPORT_SYMBOL(pci_pme_active);
0235c4fc 3913EXPORT_SYMBOL(pci_wake_from_d3);
e5899e1b 3914EXPORT_SYMBOL(pci_target_state);
404cc2d8
RW
3915EXPORT_SYMBOL(pci_prepare_to_sleep);
3916EXPORT_SYMBOL(pci_back_from_sleep);
f7bdd12d 3917EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
This page took 1.136032 seconds and 5 git commands to generate.