PCI: add generic pci_hp_add_bridge()
[deliverable/linux.git] / drivers / pci / pci.h
CommitLineData
557848c3
ZY
1#ifndef DRIVERS_PCI_H
2#define DRIVERS_PCI_H
3
74bb1bcc
YZ
4#include <linux/workqueue.h>
5
557848c3
ZY
6#define PCI_CFG_SPACE_SIZE 256
7#define PCI_CFG_SPACE_EXP_SIZE 4096
8
1da177e4
LT
9/* Functions internal to the PCI core code */
10
7eff2e7a 11extern int pci_uevent(struct device *dev, struct kobj_uevent_env *env);
1da177e4
LT
12extern int pci_create_sysfs_dev_files(struct pci_dev *pdev);
13extern void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
6058989b 14#if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
911e1c9b 15static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
b879743f 16{ return; }
911e1c9b 17static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
b879743f 18{ return; }
911e1c9b
N
19#else
20extern void pci_create_firmware_label_files(struct pci_dev *pdev);
21extern void pci_remove_firmware_label_files(struct pci_dev *pdev);
22#endif
1da177e4 23extern void pci_cleanup_rom(struct pci_dev *dev);
9eff02e2 24#ifdef HAVE_PCI_MMAP
3b519e4e
MW
25enum pci_mmap_api {
26 PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
27 PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
28};
9eff02e2 29extern int pci_mmap_fits(struct pci_dev *pdev, int resno,
3b519e4e
MW
30 struct vm_area_struct *vmai,
31 enum pci_mmap_api mmap_api);
9eff02e2 32#endif
711d5779 33int pci_probe_reset_function(struct pci_dev *dev);
ce5ccdef 34
961d9120 35/**
b33bfdef 36 * struct pci_platform_pm_ops - Firmware PM callbacks
961d9120 37 *
b33bfdef
RD
38 * @is_manageable: returns 'true' if given device is power manageable by the
39 * platform firmware
961d9120 40 *
b33bfdef 41 * @set_state: invokes the platform firmware to set the device's power state
961d9120 42 *
b33bfdef
RD
43 * @choose_state: returns PCI power state of given device preferred by the
44 * platform; to be used during system-wide transitions from a
45 * sleeping state to the working state and vice versa
961d9120 46 *
b33bfdef
RD
47 * @can_wakeup: returns 'true' if given device is capable of waking up the
48 * system from a sleeping state
eb9d0fe4 49 *
b33bfdef 50 * @sleep_wake: enables/disables the system wake up capability of given device
eb9d0fe4 51 *
b67ea761
RW
52 * @run_wake: enables/disables the platform to generate run-time wake-up events
53 * for given device (the device's wake-up capability has to be
54 * enabled by @sleep_wake for this feature to work)
55 *
961d9120
RW
56 * If given platform is generally capable of power managing PCI devices, all of
57 * these callbacks are mandatory.
58 */
59struct pci_platform_pm_ops {
60 bool (*is_manageable)(struct pci_dev *dev);
61 int (*set_state)(struct pci_dev *dev, pci_power_t state);
62 pci_power_t (*choose_state)(struct pci_dev *dev);
eb9d0fe4
RW
63 bool (*can_wakeup)(struct pci_dev *dev);
64 int (*sleep_wake)(struct pci_dev *dev, bool enable);
b67ea761 65 int (*run_wake)(struct pci_dev *dev, bool enable);
961d9120
RW
66};
67
68extern int pci_set_platform_pm(struct pci_platform_pm_ops *ops);
73410429 69extern void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
fa58d305 70extern void pci_disable_enabled_device(struct pci_dev *dev);
6cbf8214 71extern int pci_finish_runtime_suspend(struct pci_dev *dev);
b67ea761 72extern int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
eb9d0fe4 73extern void pci_pm_init(struct pci_dev *dev);
eb9c39d0 74extern void platform_pci_wakeup_init(struct pci_dev *dev);
63f4898a 75extern void pci_allocate_cap_save_buffers(struct pci_dev *dev);
f796841e 76void pci_free_cap_save_buffers(struct pci_dev *dev);
aa8c6c93 77
b6e335ae
RW
78static inline void pci_wakeup_event(struct pci_dev *dev)
79{
80 /* Wait 100 ms before the system can be put into a sleep state. */
81 pm_wakeup_event(&dev->dev, 100);
82}
83
aa8c6c93
RW
84static inline bool pci_is_bridge(struct pci_dev *pci_dev)
85{
86 return !!(pci_dev->subordinate);
87}
0f64474b 88
e04b0ea2
BK
89extern int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
90extern int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
91extern int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
92extern int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
93extern int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
94extern int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
95
94e61088 96struct pci_vpd_ops {
287d19ce
SH
97 ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
98 ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
94e61088
BH
99 void (*release)(struct pci_dev *dev);
100};
101
102struct pci_vpd {
99cb233d 103 unsigned int len;
287d19ce 104 const struct pci_vpd_ops *ops;
94e61088
BH
105 struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
106};
107
108extern int pci_vpd_pci22_init(struct pci_dev *dev);
109static inline void pci_vpd_release(struct pci_dev *dev)
110{
111 if (dev->vpd)
112 dev->vpd->ops->release(dev);
113}
114
1da177e4
LT
115/* PCI /proc functions */
116#ifdef CONFIG_PROC_FS
117extern int pci_proc_attach_device(struct pci_dev *dev);
118extern int pci_proc_detach_device(struct pci_dev *dev);
1da177e4
LT
119extern int pci_proc_detach_bus(struct pci_bus *bus);
120#else
121static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
122static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
1da177e4
LT
123static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
124#endif
125
126/* Functions for PCI Hotplug drivers to use */
a8e4b9c1 127int pci_hp_add_bridge(struct pci_dev *dev);
1da177e4 128extern unsigned int pci_do_scan_bus(struct pci_bus *bus);
1da177e4 129
f19aeb1f
BH
130#ifdef HAVE_PCI_LEGACY
131extern void pci_create_legacy_files(struct pci_bus *bus);
1da177e4 132extern void pci_remove_legacy_files(struct pci_bus *bus);
f19aeb1f
BH
133#else
134static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
135static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
136#endif
1da177e4
LT
137
138/* Lock for read/write access to pci device and bus lists */
d71374da 139extern struct rw_semaphore pci_bus_sem;
1da177e4 140
a2e27787
JK
141extern raw_spinlock_t pci_lock;
142
ffadcc2f 143extern unsigned int pci_pm_d3_delay;
88187dfa 144
4b47b0ee 145#ifdef CONFIG_PCI_MSI
309e57df 146void pci_no_msi(void);
4aa9bc95 147extern void pci_msi_init_pci_dev(struct pci_dev *dev);
4b47b0ee 148#else
309e57df 149static inline void pci_no_msi(void) { }
4aa9bc95 150static inline void pci_msi_init_pci_dev(struct pci_dev *dev) { }
4b47b0ee 151#endif
8fed4b65 152
b55438fd 153void pci_realloc_get_opt(char *);
f483d392 154
ffadcc2f
KCA
155static inline int pci_no_d1d2(struct pci_dev *dev)
156{
157 unsigned int parent_dstates = 0;
4b47b0ee 158
ffadcc2f
KCA
159 if (dev->bus->self)
160 parent_dstates = dev->bus->self->no_d1d2;
161 return (dev->no_d1d2 || parent_dstates);
162
163}
1da177e4 164extern struct device_attribute pci_dev_attrs[];
b9d320fc 165extern struct device_attribute pcibus_dev_attrs[];
705b1aaa
AC
166#ifdef CONFIG_HOTPLUG
167extern struct bus_attribute pci_bus_attrs[];
168#else
169#define pci_bus_attrs NULL
170#endif
171
1da177e4
LT
172
173/**
174 * pci_match_one_device - Tell if a PCI device structure has a matching
175 * PCI device id structure
176 * @id: single PCI device id structure to match
177 * @dev: the PCI device structure to match against
367b09fe 178 *
1da177e4
LT
179 * Returns the matching pci_device_id structure or %NULL if there is no match.
180 */
181static inline const struct pci_device_id *
182pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
183{
184 if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
185 (id->device == PCI_ANY_ID || id->device == dev->device) &&
186 (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
187 (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
188 !((id->class ^ dev->class) & id->class_mask))
189 return id;
190 return NULL;
191}
192
f46753c5
AC
193/* PCI slot sysfs helper code */
194#define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
195
196extern struct kset *pci_slots_kset;
197
198struct pci_slot_attribute {
199 struct attribute attr;
200 ssize_t (*show)(struct pci_slot *, char *);
201 ssize_t (*store)(struct pci_slot *, const char *, size_t);
202};
203#define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
204
0b400c7e
YZ
205enum pci_bar_type {
206 pci_bar_unknown, /* Standard PCI BAR probe */
207 pci_bar_io, /* An io port BAR */
208 pci_bar_mem32, /* A 32-bit memory BAR */
209 pci_bar_mem64, /* A 64-bit memory BAR */
210};
211
efdc87da
YL
212bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
213 int crs_timeout);
480b93b7 214extern int pci_setup_device(struct pci_dev *dev);
0b400c7e
YZ
215extern int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
216 struct resource *res, unsigned int reg);
613e7ed6
YZ
217extern int pci_resource_bar(struct pci_dev *dev, int resno,
218 enum pci_bar_type *type);
876e501a 219extern int pci_bus_add_child(struct pci_bus *bus);
58c3a727
YZ
220extern void pci_enable_ari(struct pci_dev *dev);
221/**
222 * pci_ari_enabled - query ARI forwarding status
6a49d812 223 * @bus: the PCI bus
58c3a727
YZ
224 *
225 * Returns 1 if ARI forwarding is enabled, or 0 if not enabled;
226 */
6a49d812 227static inline int pci_ari_enabled(struct pci_bus *bus)
58c3a727 228{
6a49d812 229 return bus->self && bus->self->ari_enabled;
58c3a727
YZ
230}
231
2069ecfb 232void pci_reassigndev_resource_alignment(struct pci_dev *dev);
32a9a682 233extern void pci_disable_bridge_window(struct pci_dev *dev);
32a9a682 234
d1b054da
YZ
235/* Single Root I/O Virtualization */
236struct pci_sriov {
237 int pos; /* capability position */
238 int nres; /* number of resources */
239 u32 cap; /* SR-IOV Capabilities */
240 u16 ctrl; /* SR-IOV Control */
241 u16 total; /* total VFs associated with the PF */
dd7cc44d
YZ
242 u16 initial; /* initial VFs associated with the PF */
243 u16 nr_virtfn; /* number of VFs available */
d1b054da
YZ
244 u16 offset; /* first VF Routing ID offset */
245 u16 stride; /* following VF stride */
246 u32 pgsz; /* page size for BAR alignment */
247 u8 link; /* Function Dependency Link */
248 struct pci_dev *dev; /* lowest numbered PF */
249 struct pci_dev *self; /* this PF */
250 struct mutex lock; /* lock for VF bus */
74bb1bcc
YZ
251 struct work_struct mtask; /* VF Migration task */
252 u8 __iomem *mstate; /* VF Migration State Array */
d1b054da
YZ
253};
254
1900ca13
HX
255#ifdef CONFIG_PCI_ATS
256extern void pci_restore_ats_state(struct pci_dev *dev);
257#else
258static inline void pci_restore_ats_state(struct pci_dev *dev)
259{
260}
261#endif /* CONFIG_PCI_ATS */
262
d1b054da
YZ
263#ifdef CONFIG_PCI_IOV
264extern int pci_iov_init(struct pci_dev *dev);
265extern void pci_iov_release(struct pci_dev *dev);
266extern int pci_iov_resource_bar(struct pci_dev *dev, int resno,
267 enum pci_bar_type *type);
0e52247a
CM
268extern resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev,
269 int resno);
8c5cdb6a 270extern void pci_restore_iov_state(struct pci_dev *dev);
a28724b0 271extern int pci_iov_bus_range(struct pci_bus *bus);
302b4215 272
d1b054da
YZ
273#else
274static inline int pci_iov_init(struct pci_dev *dev)
275{
276 return -ENODEV;
277}
278static inline void pci_iov_release(struct pci_dev *dev)
279
280{
281}
282static inline int pci_iov_resource_bar(struct pci_dev *dev, int resno,
283 enum pci_bar_type *type)
284{
285 return 0;
286}
8c5cdb6a
YZ
287static inline void pci_restore_iov_state(struct pci_dev *dev)
288{
289}
a28724b0
YZ
290static inline int pci_iov_bus_range(struct pci_bus *bus)
291{
292 return 0;
293}
302b4215 294
d1b054da
YZ
295#endif /* CONFIG_PCI_IOV */
296
0a2daa1c
RP
297extern unsigned long pci_cardbus_resource_alignment(struct resource *);
298
0e52247a 299static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
6faf17f6
CW
300 struct resource *res)
301{
302#ifdef CONFIG_PCI_IOV
303 int resno = res - dev->resource;
304
305 if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
306 return pci_sriov_resource_alignment(dev, resno);
307#endif
0a2daa1c
RP
308 if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
309 return pci_cardbus_resource_alignment(res);
6faf17f6
CW
310 return resource_alignment(res);
311}
312
ae21ee65
AK
313extern void pci_enable_acs(struct pci_dev *dev);
314
b9c3b266
DC
315struct pci_dev_reset_methods {
316 u16 vendor;
317 u16 device;
318 int (*reset)(struct pci_dev *dev, int probe);
319};
320
93177a74 321#ifdef CONFIG_PCI_QUIRKS
5b889bf2 322extern int pci_dev_specific_reset(struct pci_dev *dev, int probe);
93177a74
RW
323#else
324static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
325{
326 return -ENOTTY;
327}
328#endif
b9c3b266 329
557848c3 330#endif /* DRIVERS_PCI_H */
This page took 0.744605 seconds and 5 git commands to generate.