Merge branch 'timers-nohz-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[deliverable/linux.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
284f5f9d 13#include <asm-generic/pci-bridge.h>
bc56b9e0 14#include "pci.h"
1da177e4
LT
15
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
1da177e4 18
0b950f0f 19static struct resource busn_resource = {
67cdc827
YL
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
1da177e4
LT
26/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
5cc62c20
YL
30static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
70308923
GKH
60static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
1da177e4 64
ed4aaadb
ZY
65/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
70308923 68 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
69 */
70int no_pci_devices(void)
71{
70308923
GKH
72 struct device *dev;
73 int no_devices;
ed4aaadb 74
70308923
GKH
75 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
ed4aaadb
ZY
80EXPORT_SYMBOL(no_pci_devices);
81
1da177e4
LT
82/*
83 * PCI Bus Class
84 */
fd7d1ced 85static void release_pcibus_dev(struct device *dev)
1da177e4 86{
fd7d1ced 87 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
88
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
2fe2abf8 91 pci_bus_remove_resources(pci_bus);
98d9f30c 92 pci_release_bus_of_node(pci_bus);
1da177e4
LT
93 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
fd7d1ced 98 .dev_release = &release_pcibus_dev,
56039e65 99 .dev_groups = pcibus_groups,
1da177e4
LT
100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
6ac665c6 108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 109{
6ac665c6 110 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
28c6821a 126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
6ac665c6 127{
8d6a6a47 128 u32 mem_type;
28c6821a 129 unsigned long flags;
8d6a6a47 130
6ac665c6 131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
28c6821a
BH
132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
6ac665c6 135 }
07eddf3d 136
28c6821a
BH
137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
07eddf3d 141
8d6a6a47
BH
142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
0ff9514b 147 /* 1M mem BAR treated as 32-bit BAR */
8d6a6a47
BH
148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
28c6821a
BH
150 flags |= IORESOURCE_MEM_64;
151 break;
8d6a6a47 152 default:
0ff9514b 153 /* mem unknown type treated as 32-bit BAR */
8d6a6a47
BH
154 break;
155 }
28c6821a 156 return flags;
07eddf3d
YL
157}
158
808e34e2
ZK
159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
0b400c7e
YZ
161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 169 */
0b400c7e 170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
3c78bc61 171 struct resource *res, unsigned int pos)
07eddf3d 172{
6ac665c6 173 u32 l, sz, mask;
23b13bc7 174 u64 l64, sz64, mask64;
253d2e54 175 u16 orig_cmd;
cf4d1cf5 176 struct pci_bus_region region, inverted_region;
26370fc6 177 bool bar_too_big = false, bar_too_high = false, bar_invalid = false;
6ac665c6 178
1ed67439 179 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
6ac665c6 180
0ff9514b 181 /* No printks while decoding is disabled! */
253d2e54
JP
182 if (!dev->mmio_always_on) {
183 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
808e34e2
ZK
184 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
185 pci_write_config_word(dev, PCI_COMMAND,
186 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
187 }
253d2e54
JP
188 }
189
6ac665c6
MW
190 res->name = pci_name(dev);
191
192 pci_read_config_dword(dev, pos, &l);
1ed67439 193 pci_write_config_dword(dev, pos, l | mask);
6ac665c6
MW
194 pci_read_config_dword(dev, pos, &sz);
195 pci_write_config_dword(dev, pos, l);
196
197 /*
198 * All bits set in sz means the device isn't working properly.
45aa23b4
BH
199 * If the BAR isn't implemented, all bits must be 0. If it's a
200 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
201 * 1 must be clear.
6ac665c6 202 */
45aa23b4 203 if (!sz || sz == 0xffffffff)
6ac665c6
MW
204 goto fail;
205
206 /*
207 * I don't know how l can have all bits set. Copied from old code.
208 * Maybe it fixes a bug on some ancient platform.
209 */
210 if (l == 0xffffffff)
211 l = 0;
212
213 if (type == pci_bar_unknown) {
28c6821a
BH
214 res->flags = decode_bar(dev, l);
215 res->flags |= IORESOURCE_SIZEALIGN;
216 if (res->flags & IORESOURCE_IO) {
6ac665c6 217 l &= PCI_BASE_ADDRESS_IO_MASK;
5aceca9d 218 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
6ac665c6
MW
219 } else {
220 l &= PCI_BASE_ADDRESS_MEM_MASK;
221 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
222 }
223 } else {
224 res->flags |= (l & IORESOURCE_ROM_ENABLE);
225 l &= PCI_ROM_ADDRESS_MASK;
226 mask = (u32)PCI_ROM_ADDRESS_MASK;
227 }
228
28c6821a 229 if (res->flags & IORESOURCE_MEM_64) {
23b13bc7
BH
230 l64 = l;
231 sz64 = sz;
232 mask64 = mask | (u64)~0 << 32;
6ac665c6
MW
233
234 pci_read_config_dword(dev, pos + 4, &l);
235 pci_write_config_dword(dev, pos + 4, ~0);
236 pci_read_config_dword(dev, pos + 4, &sz);
237 pci_write_config_dword(dev, pos + 4, l);
238
239 l64 |= ((u64)l << 32);
240 sz64 |= ((u64)sz << 32);
241
242 sz64 = pci_size(l64, sz64, mask64);
243
244 if (!sz64)
245 goto fail;
246
23b13bc7
BH
247 if ((sizeof(dma_addr_t) < 8 || sizeof(resource_size_t) < 8) &&
248 sz64 > 0x100000000ULL) {
249 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
250 res->start = 0;
251 res->end = 0;
0ff9514b 252 bar_too_big = true;
23b13bc7 253 goto out;
c7dabef8
BH
254 }
255
d1a313e4 256 if ((sizeof(dma_addr_t) < 8) && l) {
31e9dd25 257 /* Above 32-bit boundary; try to reallocate */
c83bd900 258 res->flags |= IORESOURCE_UNSET;
72dc5601
BH
259 res->start = 0;
260 res->end = sz64;
31e9dd25 261 bar_too_high = true;
72dc5601 262 goto out;
6ac665c6 263 } else {
5bfa14ed
BH
264 region.start = l64;
265 region.end = l64 + sz64;
6ac665c6
MW
266 }
267 } else {
45aa23b4 268 sz = pci_size(l, sz, mask);
6ac665c6 269
45aa23b4 270 if (!sz)
6ac665c6
MW
271 goto fail;
272
5bfa14ed
BH
273 region.start = l;
274 region.end = l + sz;
6ac665c6
MW
275 }
276
fc279850
YL
277 pcibios_bus_to_resource(dev->bus, res, &region);
278 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
cf4d1cf5
KH
279
280 /*
281 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
282 * the corresponding resource address (the physical address used by
283 * the CPU. Converting that resource address back to a bus address
284 * should yield the original BAR value:
285 *
286 * resource_to_bus(bus_to_resource(A)) == A
287 *
288 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
289 * be claimed by the device.
290 */
291 if (inverted_region.start != region.start) {
cf4d1cf5 292 res->flags |= IORESOURCE_UNSET;
cf4d1cf5 293 res->start = 0;
26370fc6
BH
294 res->end = region.end - region.start;
295 bar_invalid = true;
cf4d1cf5 296 }
96ddef25 297
0ff9514b
BH
298 goto out;
299
300
301fail:
302 res->flags = 0;
303out:
808e34e2
ZK
304 if (!dev->mmio_always_on &&
305 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
bbffe435
BH
306 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
307
0ff9514b 308 if (bar_too_big)
23b13bc7
BH
309 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
310 pos, (unsigned long long) sz64);
31e9dd25
BH
311 if (bar_too_high)
312 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4G (bus address %#010llx)\n",
313 pos, (unsigned long long) l64);
26370fc6
BH
314 if (bar_invalid)
315 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
316 pos, (unsigned long long) region.start);
31e9dd25 317 if (res->flags)
33963e30 318 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
0ff9514b 319
28c6821a 320 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
07eddf3d
YL
321}
322
1da177e4
LT
323static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
324{
6ac665c6 325 unsigned int pos, reg;
07eddf3d 326
6ac665c6
MW
327 for (pos = 0; pos < howmany; pos++) {
328 struct resource *res = &dev->resource[pos];
1da177e4 329 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 330 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 331 }
6ac665c6 332
1da177e4 333 if (rom) {
6ac665c6 334 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 335 dev->rom_base_reg = rom;
6ac665c6
MW
336 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
337 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
338 IORESOURCE_SIZEALIGN;
339 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
340 }
341}
342
15856ad5 343static void pci_read_bridge_io(struct pci_bus *child)
1da177e4
LT
344{
345 struct pci_dev *dev = child->self;
346 u8 io_base_lo, io_limit_lo;
2b28ae19 347 unsigned long io_mask, io_granularity, base, limit;
5bfa14ed 348 struct pci_bus_region region;
2b28ae19
BH
349 struct resource *res;
350
351 io_mask = PCI_IO_RANGE_MASK;
352 io_granularity = 0x1000;
353 if (dev->io_window_1k) {
354 /* Support 1K I/O space granularity */
355 io_mask = PCI_IO_1K_RANGE_MASK;
356 io_granularity = 0x400;
357 }
1da177e4 358
1da177e4
LT
359 res = child->resource[0];
360 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
361 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
2b28ae19
BH
362 base = (io_base_lo & io_mask) << 8;
363 limit = (io_limit_lo & io_mask) << 8;
1da177e4
LT
364
365 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
366 u16 io_base_hi, io_limit_hi;
8f38eaca 367
1da177e4
LT
368 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
369 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
8f38eaca
BH
370 base |= ((unsigned long) io_base_hi << 16);
371 limit |= ((unsigned long) io_limit_hi << 16);
1da177e4
LT
372 }
373
5dde383e 374 if (base <= limit) {
1da177e4 375 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
5bfa14ed 376 region.start = base;
2b28ae19 377 region.end = limit + io_granularity - 1;
fc279850 378 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 379 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 380 }
fa27b2d1
BH
381}
382
15856ad5 383static void pci_read_bridge_mmio(struct pci_bus *child)
fa27b2d1
BH
384{
385 struct pci_dev *dev = child->self;
386 u16 mem_base_lo, mem_limit_lo;
387 unsigned long base, limit;
5bfa14ed 388 struct pci_bus_region region;
fa27b2d1 389 struct resource *res;
1da177e4
LT
390
391 res = child->resource[1];
392 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
393 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
394 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
395 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
5dde383e 396 if (base <= limit) {
1da177e4 397 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
5bfa14ed
BH
398 region.start = base;
399 region.end = limit + 0xfffff;
fc279850 400 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 401 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 402 }
fa27b2d1
BH
403}
404
15856ad5 405static void pci_read_bridge_mmio_pref(struct pci_bus *child)
fa27b2d1
BH
406{
407 struct pci_dev *dev = child->self;
408 u16 mem_base_lo, mem_limit_lo;
409 unsigned long base, limit;
5bfa14ed 410 struct pci_bus_region region;
fa27b2d1 411 struct resource *res;
1da177e4
LT
412
413 res = child->resource[2];
414 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
415 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
416 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
417 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
1da177e4
LT
418
419 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
420 u32 mem_base_hi, mem_limit_hi;
8f38eaca 421
1da177e4
LT
422 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
423 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
424
425 /*
426 * Some bridges set the base > limit by default, and some
427 * (broken) BIOSes do not initialize them. If we find
428 * this, just assume they are not being used.
429 */
430 if (mem_base_hi <= mem_limit_hi) {
431#if BITS_PER_LONG == 64
8f38eaca
BH
432 base |= ((unsigned long) mem_base_hi) << 32;
433 limit |= ((unsigned long) mem_limit_hi) << 32;
1da177e4
LT
434#else
435 if (mem_base_hi || mem_limit_hi) {
227f0647 436 dev_err(&dev->dev, "can't handle 64-bit address space for bridge\n");
1da177e4
LT
437 return;
438 }
439#endif
440 }
441 }
5dde383e 442 if (base <= limit) {
1f82de10
YL
443 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
444 IORESOURCE_MEM | IORESOURCE_PREFETCH;
445 if (res->flags & PCI_PREF_RANGE_TYPE_64)
446 res->flags |= IORESOURCE_MEM_64;
5bfa14ed
BH
447 region.start = base;
448 region.end = limit + 0xfffff;
fc279850 449 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 450 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
451 }
452}
453
15856ad5 454void pci_read_bridge_bases(struct pci_bus *child)
fa27b2d1
BH
455{
456 struct pci_dev *dev = child->self;
2fe2abf8 457 struct resource *res;
fa27b2d1
BH
458 int i;
459
460 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
461 return;
462
b918c62e
YL
463 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
464 &child->busn_res,
fa27b2d1
BH
465 dev->transparent ? " (subtractive decode)" : "");
466
2fe2abf8
BH
467 pci_bus_remove_resources(child);
468 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
469 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
470
fa27b2d1
BH
471 pci_read_bridge_io(child);
472 pci_read_bridge_mmio(child);
473 pci_read_bridge_mmio_pref(child);
2adf7516
BH
474
475 if (dev->transparent) {
2fe2abf8 476 pci_bus_for_each_resource(child->parent, res, i) {
d739a099 477 if (res && res->flags) {
2fe2abf8
BH
478 pci_bus_add_resource(child, res,
479 PCI_SUBTRACTIVE_DECODE);
2adf7516
BH
480 dev_printk(KERN_DEBUG, &dev->dev,
481 " bridge window %pR (subtractive decode)\n",
2fe2abf8
BH
482 res);
483 }
2adf7516
BH
484 }
485 }
fa27b2d1
BH
486}
487
05013486 488static struct pci_bus *pci_alloc_bus(void)
1da177e4
LT
489{
490 struct pci_bus *b;
491
f5afe806 492 b = kzalloc(sizeof(*b), GFP_KERNEL);
05013486
BH
493 if (!b)
494 return NULL;
495
496 INIT_LIST_HEAD(&b->node);
497 INIT_LIST_HEAD(&b->children);
498 INIT_LIST_HEAD(&b->devices);
499 INIT_LIST_HEAD(&b->slots);
500 INIT_LIST_HEAD(&b->resources);
501 b->max_bus_speed = PCI_SPEED_UNKNOWN;
502 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
1da177e4
LT
503 return b;
504}
505
70efde2a
JL
506static void pci_release_host_bridge_dev(struct device *dev)
507{
508 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
509
510 if (bridge->release_fn)
511 bridge->release_fn(bridge);
512
513 pci_free_resource_list(&bridge->windows);
514
515 kfree(bridge);
516}
517
7b543663
YL
518static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
519{
520 struct pci_host_bridge *bridge;
521
522 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
05013486
BH
523 if (!bridge)
524 return NULL;
7b543663 525
05013486
BH
526 INIT_LIST_HEAD(&bridge->windows);
527 bridge->bus = b;
7b543663
YL
528 return bridge;
529}
530
0b950f0f 531static const unsigned char pcix_bus_speed[] = {
9be60ca0
MW
532 PCI_SPEED_UNKNOWN, /* 0 */
533 PCI_SPEED_66MHz_PCIX, /* 1 */
534 PCI_SPEED_100MHz_PCIX, /* 2 */
535 PCI_SPEED_133MHz_PCIX, /* 3 */
536 PCI_SPEED_UNKNOWN, /* 4 */
537 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
538 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
539 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
540 PCI_SPEED_UNKNOWN, /* 8 */
541 PCI_SPEED_66MHz_PCIX_266, /* 9 */
542 PCI_SPEED_100MHz_PCIX_266, /* A */
543 PCI_SPEED_133MHz_PCIX_266, /* B */
544 PCI_SPEED_UNKNOWN, /* C */
545 PCI_SPEED_66MHz_PCIX_533, /* D */
546 PCI_SPEED_100MHz_PCIX_533, /* E */
547 PCI_SPEED_133MHz_PCIX_533 /* F */
548};
549
343e51ae 550const unsigned char pcie_link_speed[] = {
3749c51a
MW
551 PCI_SPEED_UNKNOWN, /* 0 */
552 PCIE_SPEED_2_5GT, /* 1 */
553 PCIE_SPEED_5_0GT, /* 2 */
9dfd97fe 554 PCIE_SPEED_8_0GT, /* 3 */
3749c51a
MW
555 PCI_SPEED_UNKNOWN, /* 4 */
556 PCI_SPEED_UNKNOWN, /* 5 */
557 PCI_SPEED_UNKNOWN, /* 6 */
558 PCI_SPEED_UNKNOWN, /* 7 */
559 PCI_SPEED_UNKNOWN, /* 8 */
560 PCI_SPEED_UNKNOWN, /* 9 */
561 PCI_SPEED_UNKNOWN, /* A */
562 PCI_SPEED_UNKNOWN, /* B */
563 PCI_SPEED_UNKNOWN, /* C */
564 PCI_SPEED_UNKNOWN, /* D */
565 PCI_SPEED_UNKNOWN, /* E */
566 PCI_SPEED_UNKNOWN /* F */
567};
568
569void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
570{
231afea1 571 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
3749c51a
MW
572}
573EXPORT_SYMBOL_GPL(pcie_update_link_speed);
574
45b4cdd5
MW
575static unsigned char agp_speeds[] = {
576 AGP_UNKNOWN,
577 AGP_1X,
578 AGP_2X,
579 AGP_4X,
580 AGP_8X
581};
582
583static enum pci_bus_speed agp_speed(int agp3, int agpstat)
584{
585 int index = 0;
586
587 if (agpstat & 4)
588 index = 3;
589 else if (agpstat & 2)
590 index = 2;
591 else if (agpstat & 1)
592 index = 1;
593 else
594 goto out;
f7625980 595
45b4cdd5
MW
596 if (agp3) {
597 index += 2;
598 if (index == 5)
599 index = 0;
600 }
601
602 out:
603 return agp_speeds[index];
604}
605
9be60ca0
MW
606static void pci_set_bus_speed(struct pci_bus *bus)
607{
608 struct pci_dev *bridge = bus->self;
609 int pos;
610
45b4cdd5
MW
611 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
612 if (!pos)
613 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
614 if (pos) {
615 u32 agpstat, agpcmd;
616
617 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
618 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
619
620 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
621 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
622 }
623
9be60ca0
MW
624 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
625 if (pos) {
626 u16 status;
627 enum pci_bus_speed max;
9be60ca0 628
7793eeab
BH
629 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
630 &status);
631
632 if (status & PCI_X_SSTATUS_533MHZ) {
9be60ca0 633 max = PCI_SPEED_133MHz_PCIX_533;
7793eeab 634 } else if (status & PCI_X_SSTATUS_266MHZ) {
9be60ca0 635 max = PCI_SPEED_133MHz_PCIX_266;
7793eeab 636 } else if (status & PCI_X_SSTATUS_133MHZ) {
3c78bc61 637 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
9be60ca0 638 max = PCI_SPEED_133MHz_PCIX_ECC;
3c78bc61 639 else
9be60ca0 640 max = PCI_SPEED_133MHz_PCIX;
9be60ca0
MW
641 } else {
642 max = PCI_SPEED_66MHz_PCIX;
643 }
644
645 bus->max_bus_speed = max;
7793eeab
BH
646 bus->cur_bus_speed = pcix_bus_speed[
647 (status & PCI_X_SSTATUS_FREQ) >> 6];
9be60ca0
MW
648
649 return;
650 }
651
fdfe1511 652 if (pci_is_pcie(bridge)) {
9be60ca0
MW
653 u32 linkcap;
654 u16 linksta;
655
59875ae4 656 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
231afea1 657 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
9be60ca0 658
59875ae4 659 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
9be60ca0
MW
660 pcie_update_link_speed(bus, linksta);
661 }
662}
663
cbd4e055
AB
664static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
665 struct pci_dev *bridge, int busnr)
1da177e4
LT
666{
667 struct pci_bus *child;
668 int i;
4f535093 669 int ret;
1da177e4
LT
670
671 /*
672 * Allocate a new bus, and inherit stuff from the parent..
673 */
674 child = pci_alloc_bus();
675 if (!child)
676 return NULL;
677
1da177e4
LT
678 child->parent = parent;
679 child->ops = parent->ops;
0cbdcfcf 680 child->msi = parent->msi;
1da177e4 681 child->sysdata = parent->sysdata;
6e325a62 682 child->bus_flags = parent->bus_flags;
1da177e4 683
fd7d1ced 684 /* initialize some portions of the bus device, but don't register it
4f535093 685 * now as the parent is not properly set up yet.
fd7d1ced
GKH
686 */
687 child->dev.class = &pcibus_class;
1a927133 688 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
689
690 /*
691 * Set up the primary, secondary and subordinate
692 * bus numbers.
693 */
b918c62e
YL
694 child->number = child->busn_res.start = busnr;
695 child->primary = parent->busn_res.start;
696 child->busn_res.end = 0xff;
1da177e4 697
4f535093
YL
698 if (!bridge) {
699 child->dev.parent = parent->bridge;
700 goto add_dev;
701 }
3789fa8a
YZ
702
703 child->self = bridge;
704 child->bridge = get_device(&bridge->dev);
4f535093 705 child->dev.parent = child->bridge;
98d9f30c 706 pci_set_bus_of_node(child);
9be60ca0
MW
707 pci_set_bus_speed(child);
708
1da177e4 709 /* Set up default resource pointers and names.. */
fde09c6d 710 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
711 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
712 child->resource[i]->name = child->name;
713 }
714 bridge->subordinate = child;
715
4f535093
YL
716add_dev:
717 ret = device_register(&child->dev);
718 WARN_ON(ret < 0);
719
10a95747
JL
720 pcibios_add_bus(child);
721
4f535093
YL
722 /* Create legacy_io and legacy_mem files for this bus */
723 pci_create_legacy_files(child);
724
1da177e4
LT
725 return child;
726}
727
3c78bc61
RD
728struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
729 int busnr)
1da177e4
LT
730{
731 struct pci_bus *child;
732
733 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 734 if (child) {
d71374da 735 down_write(&pci_bus_sem);
1da177e4 736 list_add_tail(&child->node, &parent->children);
d71374da 737 up_write(&pci_bus_sem);
e4ea9bb7 738 }
1da177e4
LT
739 return child;
740}
b7fe9434 741EXPORT_SYMBOL(pci_add_new_bus);
1da177e4 742
1da177e4
LT
743/*
744 * If it's a bridge, configure it and scan the bus behind it.
745 * For CardBus bridges, we don't scan behind as the devices will
746 * be handled by the bridge driver itself.
747 *
748 * We need to process bridges in two passes -- first we scan those
749 * already configured by the BIOS and after we are done with all of
750 * them, we proceed to assigning numbers to the remaining buses in
751 * order to avoid overlaps between old and new bus numbers.
752 */
15856ad5 753int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
754{
755 struct pci_bus *child;
756 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 757 u32 buses, i, j = 0;
1da177e4 758 u16 bctl;
99ddd552 759 u8 primary, secondary, subordinate;
a1c19894 760 int broken = 0;
1da177e4
LT
761
762 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
99ddd552
BH
763 primary = buses & 0xFF;
764 secondary = (buses >> 8) & 0xFF;
765 subordinate = (buses >> 16) & 0xFF;
1da177e4 766
99ddd552
BH
767 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
768 secondary, subordinate, pass);
1da177e4 769
71f6bd4a
YL
770 if (!primary && (primary != bus->number) && secondary && subordinate) {
771 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
772 primary = bus->number;
773 }
774
a1c19894
BH
775 /* Check if setup is sensible at all */
776 if (!pass &&
1965f66e 777 (primary != bus->number || secondary <= bus->number ||
12d87069 778 secondary > subordinate)) {
1965f66e
YL
779 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
780 secondary, subordinate);
a1c19894
BH
781 broken = 1;
782 }
783
1da177e4 784 /* Disable MasterAbortMode during probing to avoid reporting
f7625980 785 of bus errors (in some architectures) */
1da177e4
LT
786 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
787 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
788 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
789
99ddd552
BH
790 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
791 !is_cardbus && !broken) {
792 unsigned int cmax;
1da177e4
LT
793 /*
794 * Bus already configured by firmware, process it in the first
795 * pass and just note the configuration.
796 */
797 if (pass)
bbe8f9a3 798 goto out;
1da177e4
LT
799
800 /*
2ed85823
AN
801 * The bus might already exist for two reasons: Either we are
802 * rescanning the bus or the bus is reachable through more than
803 * one bridge. The second case can happen with the i450NX
804 * chipset.
1da177e4 805 */
99ddd552 806 child = pci_find_bus(pci_domain_nr(bus), secondary);
74710ded 807 if (!child) {
99ddd552 808 child = pci_add_new_bus(bus, dev, secondary);
74710ded
AC
809 if (!child)
810 goto out;
99ddd552 811 child->primary = primary;
bc76b731 812 pci_bus_insert_busn_res(child, secondary, subordinate);
74710ded 813 child->bridge_ctl = bctl;
1da177e4
LT
814 }
815
1da177e4 816 cmax = pci_scan_child_bus(child);
c95b0bd6
AN
817 if (cmax > subordinate)
818 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
819 subordinate, cmax);
820 /* subordinate should equal child->busn_res.end */
821 if (subordinate > max)
822 max = subordinate;
1da177e4
LT
823 } else {
824 /*
825 * We need to assign a number to this bus which we always
826 * do in the second pass.
827 */
12f44f46 828 if (!pass) {
619c8c31 829 if (pcibios_assign_all_busses() || broken || is_cardbus)
12f44f46
IK
830 /* Temporarily disable forwarding of the
831 configuration cycles on all bridges in
832 this bus segment to avoid possible
833 conflicts in the second pass between two
834 bridges programmed with overlapping
835 bus ranges. */
836 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
837 buses & ~0xffffff);
bbe8f9a3 838 goto out;
12f44f46 839 }
1da177e4
LT
840
841 /* Clear errors */
842 pci_write_config_word(dev, PCI_STATUS, 0xffff);
843
7a0b33d4
BH
844 /* Prevent assigning a bus number that already exists.
845 * This can happen when a bridge is hot-plugged, so in
846 * this case we only re-scan this bus. */
b1a98b69
TC
847 child = pci_find_bus(pci_domain_nr(bus), max+1);
848 if (!child) {
9a4d7d87 849 child = pci_add_new_bus(bus, dev, max+1);
b1a98b69
TC
850 if (!child)
851 goto out;
12d87069 852 pci_bus_insert_busn_res(child, max+1, 0xff);
b1a98b69 853 }
9a4d7d87 854 max++;
1da177e4
LT
855 buses = (buses & 0xff000000)
856 | ((unsigned int)(child->primary) << 0)
b918c62e
YL
857 | ((unsigned int)(child->busn_res.start) << 8)
858 | ((unsigned int)(child->busn_res.end) << 16);
1da177e4
LT
859
860 /*
861 * yenta.c forces a secondary latency timer of 176.
862 * Copy that behaviour here.
863 */
864 if (is_cardbus) {
865 buses &= ~0xff000000;
866 buses |= CARDBUS_LATENCY_TIMER << 24;
867 }
7c867c88 868
1da177e4
LT
869 /*
870 * We need to blast all three values with a single write.
871 */
872 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
873
874 if (!is_cardbus) {
11949255 875 child->bridge_ctl = bctl;
1da177e4
LT
876 max = pci_scan_child_bus(child);
877 } else {
878 /*
879 * For CardBus bridges, we leave 4 bus numbers
880 * as cards with a PCI-to-PCI bridge can be
881 * inserted later.
882 */
3c78bc61 883 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
49887941 884 struct pci_bus *parent = bus;
cc57450f
RS
885 if (pci_find_bus(pci_domain_nr(bus),
886 max+i+1))
887 break;
49887941
DB
888 while (parent->parent) {
889 if ((!pcibios_assign_all_busses()) &&
b918c62e
YL
890 (parent->busn_res.end > max) &&
891 (parent->busn_res.end <= max+i)) {
49887941
DB
892 j = 1;
893 }
894 parent = parent->parent;
895 }
896 if (j) {
897 /*
898 * Often, there are two cardbus bridges
899 * -- try to leave one valid bus number
900 * for each one.
901 */
902 i /= 2;
903 break;
904 }
905 }
cc57450f 906 max += i;
1da177e4
LT
907 }
908 /*
909 * Set the subordinate bus number to its real value.
910 */
bc76b731 911 pci_bus_update_busn_res_end(child, max);
1da177e4
LT
912 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
913 }
914
cb3576fa
GH
915 sprintf(child->name,
916 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
917 pci_domain_nr(bus), child->number);
1da177e4 918
d55bef51 919 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941 920 while (bus->parent) {
b918c62e
YL
921 if ((child->busn_res.end > bus->busn_res.end) ||
922 (child->number > bus->busn_res.end) ||
49887941 923 (child->number < bus->number) ||
b918c62e 924 (child->busn_res.end < bus->number)) {
227f0647 925 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
b918c62e
YL
926 &child->busn_res,
927 (bus->number > child->busn_res.end &&
928 bus->busn_res.end < child->number) ?
a6f29a98
JP
929 "wholly" : "partially",
930 bus->self->transparent ? " transparent" : "",
865df576 931 dev_name(&bus->dev),
b918c62e 932 &bus->busn_res);
49887941
DB
933 }
934 bus = bus->parent;
935 }
936
bbe8f9a3
RB
937out:
938 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
939
1da177e4
LT
940 return max;
941}
b7fe9434 942EXPORT_SYMBOL(pci_scan_bridge);
1da177e4
LT
943
944/*
945 * Read interrupt line and base address registers.
946 * The architecture-dependent code can tweak these, of course.
947 */
948static void pci_read_irq(struct pci_dev *dev)
949{
950 unsigned char irq;
951
952 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 953 dev->pin = irq;
1da177e4
LT
954 if (irq)
955 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
956 dev->irq = irq;
957}
958
bb209c82 959void set_pcie_port_type(struct pci_dev *pdev)
480b93b7
YZ
960{
961 int pos;
962 u16 reg16;
963
964 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
965 if (!pos)
966 return;
0efea000 967 pdev->pcie_cap = pos;
480b93b7 968 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
786e2288 969 pdev->pcie_flags_reg = reg16;
b03e7495
JM
970 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
971 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
480b93b7
YZ
972}
973
bb209c82 974void set_pcie_hotplug_bridge(struct pci_dev *pdev)
28760489 975{
28760489
EB
976 u32 reg32;
977
59875ae4 978 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
28760489
EB
979 if (reg32 & PCI_EXP_SLTCAP_HPC)
980 pdev->is_hotplug_bridge = 1;
981}
982
78916b00
AW
983/**
984 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
985 * @dev: PCI device
986 *
987 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
988 * when forwarding a type1 configuration request the bridge must check that
989 * the extended register address field is zero. The bridge is not permitted
990 * to forward the transactions and must handle it as an Unsupported Request.
991 * Some bridges do not follow this rule and simply drop the extended register
992 * bits, resulting in the standard config space being aliased, every 256
993 * bytes across the entire configuration space. Test for this condition by
994 * comparing the first dword of each potential alias to the vendor/device ID.
995 * Known offenders:
996 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
997 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
998 */
999static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1000{
1001#ifdef CONFIG_PCI_QUIRKS
1002 int pos;
1003 u32 header, tmp;
1004
1005 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1006
1007 for (pos = PCI_CFG_SPACE_SIZE;
1008 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1009 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1010 || header != tmp)
1011 return false;
1012 }
1013
1014 return true;
1015#else
1016 return false;
1017#endif
1018}
1019
0b950f0f
SH
1020/**
1021 * pci_cfg_space_size - get the configuration space size of the PCI device.
1022 * @dev: PCI device
1023 *
1024 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1025 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1026 * access it. Maybe we don't have a way to generate extended config space
1027 * accesses, or the device is behind a reverse Express bridge. So we try
1028 * reading the dword at 0x100 which must either be 0 or a valid extended
1029 * capability header.
1030 */
1031static int pci_cfg_space_size_ext(struct pci_dev *dev)
1032{
1033 u32 status;
1034 int pos = PCI_CFG_SPACE_SIZE;
1035
1036 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1037 goto fail;
78916b00 1038 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
0b950f0f
SH
1039 goto fail;
1040
1041 return PCI_CFG_SPACE_EXP_SIZE;
1042
1043 fail:
1044 return PCI_CFG_SPACE_SIZE;
1045}
1046
1047int pci_cfg_space_size(struct pci_dev *dev)
1048{
1049 int pos;
1050 u32 status;
1051 u16 class;
1052
1053 class = dev->class >> 8;
1054 if (class == PCI_CLASS_BRIDGE_HOST)
1055 return pci_cfg_space_size_ext(dev);
1056
1057 if (!pci_is_pcie(dev)) {
1058 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1059 if (!pos)
1060 goto fail;
1061
1062 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1063 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1064 goto fail;
1065 }
1066
1067 return pci_cfg_space_size_ext(dev);
1068
1069 fail:
1070 return PCI_CFG_SPACE_SIZE;
1071}
1072
01abc2aa 1073#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 1074
1da177e4
LT
1075/**
1076 * pci_setup_device - fill in class and map information of a device
1077 * @dev: the device structure to fill
1078 *
f7625980 1079 * Initialize the device structure with information about the device's
1da177e4
LT
1080 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1081 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
1082 * Returns 0 on success and negative if unknown type of device (not normal,
1083 * bridge or CardBus).
1da177e4 1084 */
480b93b7 1085int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
1086{
1087 u32 class;
480b93b7
YZ
1088 u8 hdr_type;
1089 struct pci_slot *slot;
bc577d2b 1090 int pos = 0;
5bfa14ed
BH
1091 struct pci_bus_region region;
1092 struct resource *res;
480b93b7
YZ
1093
1094 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1095 return -EIO;
1096
1097 dev->sysdata = dev->bus->sysdata;
1098 dev->dev.parent = dev->bus->bridge;
1099 dev->dev.bus = &pci_bus_type;
1100 dev->hdr_type = hdr_type & 0x7f;
1101 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
1102 dev->error_state = pci_channel_io_normal;
1103 set_pcie_port_type(dev);
1104
1105 list_for_each_entry(slot, &dev->bus->slots, list)
1106 if (PCI_SLOT(dev->devfn) == slot->number)
1107 dev->slot = slot;
1108
1109 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1110 set this higher, assuming the system even supports it. */
1111 dev->dma_mask = 0xffffffff;
1da177e4 1112
eebfcfb5
GKH
1113 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1114 dev->bus->number, PCI_SLOT(dev->devfn),
1115 PCI_FUNC(dev->devfn));
1da177e4
LT
1116
1117 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 1118 dev->revision = class & 0xff;
2dd8ba92 1119 dev->class = class >> 8; /* upper 3 bytes */
1da177e4 1120
2dd8ba92
YL
1121 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1122 dev->vendor, dev->device, dev->hdr_type, dev->class);
1da177e4 1123
853346e4
YZ
1124 /* need to have dev->class ready */
1125 dev->cfg_size = pci_cfg_space_size(dev);
1126
1da177e4 1127 /* "Unknown power state" */
3fe9d19f 1128 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
1129
1130 /* Early fixups, before probing the BARs */
1131 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
1132 /* device class may be changed after fixup */
1133 class = dev->class >> 8;
1da177e4
LT
1134
1135 switch (dev->hdr_type) { /* header type */
1136 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1137 if (class == PCI_CLASS_BRIDGE_PCI)
1138 goto bad;
1139 pci_read_irq(dev);
1140 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1141 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1142 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
1143
1144 /*
075eb9e3
BH
1145 * Do the ugly legacy mode stuff here rather than broken chip
1146 * quirk code. Legacy mode ATA controllers have fixed
1147 * addresses. These are not always echoed in BAR0-3, and
1148 * BAR0-3 in a few cases contain junk!
368c73d4
AC
1149 */
1150 if (class == PCI_CLASS_STORAGE_IDE) {
1151 u8 progif;
1152 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1153 if ((progif & 1) == 0) {
5bfa14ed
BH
1154 region.start = 0x1F0;
1155 region.end = 0x1F7;
1156 res = &dev->resource[0];
1157 res->flags = LEGACY_IO_RESOURCE;
fc279850 1158 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1159 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1160 res);
5bfa14ed
BH
1161 region.start = 0x3F6;
1162 region.end = 0x3F6;
1163 res = &dev->resource[1];
1164 res->flags = LEGACY_IO_RESOURCE;
fc279850 1165 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1166 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1167 res);
368c73d4
AC
1168 }
1169 if ((progif & 4) == 0) {
5bfa14ed
BH
1170 region.start = 0x170;
1171 region.end = 0x177;
1172 res = &dev->resource[2];
1173 res->flags = LEGACY_IO_RESOURCE;
fc279850 1174 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1175 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1176 res);
5bfa14ed
BH
1177 region.start = 0x376;
1178 region.end = 0x376;
1179 res = &dev->resource[3];
1180 res->flags = LEGACY_IO_RESOURCE;
fc279850 1181 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1182 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1183 res);
368c73d4
AC
1184 }
1185 }
1da177e4
LT
1186 break;
1187
1188 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1189 if (class != PCI_CLASS_BRIDGE_PCI)
1190 goto bad;
1191 /* The PCI-to-PCI bridge spec requires that subtractive
1192 decoding (i.e. transparent) bridge must have programming
f7625980 1193 interface code of 0x01. */
3efd273b 1194 pci_read_irq(dev);
1da177e4
LT
1195 dev->transparent = ((dev->class & 0xff) == 1);
1196 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 1197 set_pcie_hotplug_bridge(dev);
bc577d2b
GB
1198 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1199 if (pos) {
1200 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1201 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1202 }
1da177e4
LT
1203 break;
1204
1205 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1206 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1207 goto bad;
1208 pci_read_irq(dev);
1209 pci_read_bases(dev, 1, 0);
1210 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1211 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1212 break;
1213
1214 default: /* unknown header */
227f0647
RD
1215 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1216 dev->hdr_type);
480b93b7 1217 return -EIO;
1da177e4
LT
1218
1219 bad:
227f0647
RD
1220 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1221 dev->class, dev->hdr_type);
1da177e4
LT
1222 dev->class = PCI_CLASS_NOT_DEFINED;
1223 }
1224
1225 /* We found a fine healthy device, go go go... */
1226 return 0;
1227}
1228
201de56e
ZY
1229static void pci_release_capabilities(struct pci_dev *dev)
1230{
1231 pci_vpd_release(dev);
d1b054da 1232 pci_iov_release(dev);
f796841e 1233 pci_free_cap_save_buffers(dev);
201de56e
ZY
1234}
1235
1da177e4
LT
1236/**
1237 * pci_release_dev - free a pci device structure when all users of it are finished.
1238 * @dev: device that's been disconnected
1239 *
1240 * Will be called only by the device core when all users of this pci device are
1241 * done.
1242 */
1243static void pci_release_dev(struct device *dev)
1244{
04480094 1245 struct pci_dev *pci_dev;
1da177e4 1246
04480094 1247 pci_dev = to_pci_dev(dev);
201de56e 1248 pci_release_capabilities(pci_dev);
98d9f30c 1249 pci_release_of_node(pci_dev);
6ae32c53 1250 pcibios_release_device(pci_dev);
8b1fce04 1251 pci_bus_put(pci_dev->bus);
782a985d 1252 kfree(pci_dev->driver_override);
1da177e4
LT
1253 kfree(pci_dev);
1254}
1255
3c6e6ae7 1256struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
65891215
ME
1257{
1258 struct pci_dev *dev;
1259
1260 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1261 if (!dev)
1262 return NULL;
1263
65891215 1264 INIT_LIST_HEAD(&dev->bus_list);
88e7b167 1265 dev->dev.type = &pci_dev_type;
3c6e6ae7 1266 dev->bus = pci_bus_get(bus);
65891215
ME
1267
1268 return dev;
1269}
3c6e6ae7
GZ
1270EXPORT_SYMBOL(pci_alloc_dev);
1271
efdc87da 1272bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
3c78bc61 1273 int crs_timeout)
1da177e4 1274{
1da177e4
LT
1275 int delay = 1;
1276
efdc87da
YL
1277 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1278 return false;
1da177e4
LT
1279
1280 /* some broken boards return 0 or ~0 if a slot is empty: */
efdc87da
YL
1281 if (*l == 0xffffffff || *l == 0x00000000 ||
1282 *l == 0x0000ffff || *l == 0xffff0000)
1283 return false;
1da177e4
LT
1284
1285 /* Configuration request Retry Status */
efdc87da
YL
1286 while (*l == 0xffff0001) {
1287 if (!crs_timeout)
1288 return false;
1289
1da177e4
LT
1290 msleep(delay);
1291 delay *= 2;
efdc87da
YL
1292 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1293 return false;
1da177e4 1294 /* Card hasn't responded in 60 seconds? Must be stuck. */
efdc87da 1295 if (delay > crs_timeout) {
227f0647
RD
1296 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1297 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1298 PCI_FUNC(devfn));
efdc87da 1299 return false;
1da177e4
LT
1300 }
1301 }
1302
efdc87da
YL
1303 return true;
1304}
1305EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1306
1307/*
1308 * Read the config data for a PCI device, sanity-check it
1309 * and fill in the dev structure...
1310 */
1311static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1312{
1313 struct pci_dev *dev;
1314 u32 l;
1315
1316 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
1317 return NULL;
1318
8b1fce04 1319 dev = pci_alloc_dev(bus);
1da177e4
LT
1320 if (!dev)
1321 return NULL;
1322
1da177e4 1323 dev->devfn = devfn;
1da177e4
LT
1324 dev->vendor = l & 0xffff;
1325 dev->device = (l >> 16) & 0xffff;
cef354db 1326
98d9f30c
BH
1327 pci_set_of_node(dev);
1328
480b93b7 1329 if (pci_setup_device(dev)) {
8b1fce04 1330 pci_bus_put(dev->bus);
1da177e4
LT
1331 kfree(dev);
1332 return NULL;
1333 }
1da177e4
LT
1334
1335 return dev;
1336}
1337
201de56e
ZY
1338static void pci_init_capabilities(struct pci_dev *dev)
1339{
1340 /* MSI/MSI-X list */
1341 pci_msi_init_pci_dev(dev);
1342
63f4898a
RW
1343 /* Buffers for saving PCIe and PCI-X capabilities */
1344 pci_allocate_cap_save_buffers(dev);
1345
201de56e
ZY
1346 /* Power Management */
1347 pci_pm_init(dev);
1348
1349 /* Vital Product Data */
1350 pci_vpd_pci22_init(dev);
58c3a727
YZ
1351
1352 /* Alternative Routing-ID Forwarding */
31ab2476 1353 pci_configure_ari(dev);
d1b054da
YZ
1354
1355 /* Single Root I/O Virtualization */
1356 pci_iov_init(dev);
ae21ee65
AK
1357
1358 /* Enable ACS P2P upstream forwarding */
5d990b62 1359 pci_enable_acs(dev);
201de56e
ZY
1360}
1361
96bde06a 1362void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1363{
4f535093
YL
1364 int ret;
1365
cdb9b9f7
PM
1366 device_initialize(&dev->dev);
1367 dev->dev.release = pci_release_dev;
1da177e4 1368
7629d19a 1369 set_dev_node(&dev->dev, pcibus_to_node(bus));
cdb9b9f7 1370 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1371 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1372 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1373
4d57cdfa 1374 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1375 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1376
1da177e4
LT
1377 /* Fix up broken headers */
1378 pci_fixup_device(pci_fixup_header, dev);
1379
2069ecfb
YL
1380 /* moved out from quirk header fixup code */
1381 pci_reassigndev_resource_alignment(dev);
1382
4b77b0a2
RW
1383 /* Clear the state_saved flag. */
1384 dev->state_saved = false;
1385
201de56e
ZY
1386 /* Initialize various capabilities */
1387 pci_init_capabilities(dev);
eb9d0fe4 1388
1da177e4
LT
1389 /*
1390 * Add the device to our list of discovered devices
1391 * and the bus list for fixup functions, etc.
1392 */
d71374da 1393 down_write(&pci_bus_sem);
1da177e4 1394 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1395 up_write(&pci_bus_sem);
4f535093 1396
4f535093
YL
1397 ret = pcibios_add_device(dev);
1398 WARN_ON(ret < 0);
1399
1400 /* Notifier could use PCI capabilities */
1401 dev->match_driver = false;
1402 ret = device_add(&dev->dev);
1403 WARN_ON(ret < 0);
cdb9b9f7
PM
1404}
1405
10874f5a 1406struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1407{
1408 struct pci_dev *dev;
1409
90bdb311
TP
1410 dev = pci_get_slot(bus, devfn);
1411 if (dev) {
1412 pci_dev_put(dev);
1413 return dev;
1414 }
1415
cdb9b9f7
PM
1416 dev = pci_scan_device(bus, devfn);
1417 if (!dev)
1418 return NULL;
1419
1420 pci_device_add(dev, bus);
1da177e4
LT
1421
1422 return dev;
1423}
b73e9687 1424EXPORT_SYMBOL(pci_scan_single_device);
1da177e4 1425
b1bd58e4 1426static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
f07852d6 1427{
b1bd58e4
YW
1428 int pos;
1429 u16 cap = 0;
1430 unsigned next_fn;
4fb88c1a 1431
b1bd58e4
YW
1432 if (pci_ari_enabled(bus)) {
1433 if (!dev)
1434 return 0;
1435 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1436 if (!pos)
1437 return 0;
4fb88c1a 1438
b1bd58e4
YW
1439 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1440 next_fn = PCI_ARI_CAP_NFN(cap);
1441 if (next_fn <= fn)
1442 return 0; /* protect against malformed list */
f07852d6 1443
b1bd58e4
YW
1444 return next_fn;
1445 }
1446
1447 /* dev may be NULL for non-contiguous multifunction devices */
1448 if (!dev || dev->multifunction)
1449 return (fn + 1) % 8;
f07852d6 1450
f07852d6
MW
1451 return 0;
1452}
1453
1454static int only_one_child(struct pci_bus *bus)
1455{
1456 struct pci_dev *parent = bus->self;
284f5f9d 1457
f07852d6
MW
1458 if (!parent || !pci_is_pcie(parent))
1459 return 0;
62f87c0e 1460 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
284f5f9d 1461 return 1;
62f87c0e 1462 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
284f5f9d 1463 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
f07852d6
MW
1464 return 1;
1465 return 0;
1466}
1467
1da177e4
LT
1468/**
1469 * pci_scan_slot - scan a PCI slot on a bus for devices.
1470 * @bus: PCI bus to scan
1471 * @devfn: slot number to scan (must have zero function.)
1472 *
1473 * Scan a PCI slot on the specified PCI bus for devices, adding
1474 * discovered devices to the @bus->devices list. New devices
8a1bc901 1475 * will not have is_added set.
1b69dfc6
TP
1476 *
1477 * Returns the number of new devices found.
1da177e4 1478 */
96bde06a 1479int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 1480{
f07852d6 1481 unsigned fn, nr = 0;
1b69dfc6 1482 struct pci_dev *dev;
f07852d6
MW
1483
1484 if (only_one_child(bus) && (devfn > 0))
1485 return 0; /* Already scanned the entire slot */
1da177e4 1486
1b69dfc6 1487 dev = pci_scan_single_device(bus, devfn);
4fb88c1a
MW
1488 if (!dev)
1489 return 0;
1490 if (!dev->is_added)
1b69dfc6
TP
1491 nr++;
1492
b1bd58e4 1493 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
f07852d6
MW
1494 dev = pci_scan_single_device(bus, devfn + fn);
1495 if (dev) {
1496 if (!dev->is_added)
1497 nr++;
1498 dev->multifunction = 1;
1da177e4
LT
1499 }
1500 }
7d715a6c 1501
149e1637
SL
1502 /* only one slot has pcie device */
1503 if (bus->self && nr)
7d715a6c
SL
1504 pcie_aspm_init_link_state(bus->self);
1505
1da177e4
LT
1506 return nr;
1507}
b7fe9434 1508EXPORT_SYMBOL(pci_scan_slot);
1da177e4 1509
b03e7495
JM
1510static int pcie_find_smpss(struct pci_dev *dev, void *data)
1511{
1512 u8 *smpss = data;
1513
1514 if (!pci_is_pcie(dev))
1515 return 0;
1516
d4aa68f6
YW
1517 /*
1518 * We don't have a way to change MPS settings on devices that have
1519 * drivers attached. A hot-added device might support only the minimum
1520 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1521 * where devices may be hot-added, we limit the fabric MPS to 128 so
1522 * hot-added devices will work correctly.
1523 *
1524 * However, if we hot-add a device to a slot directly below a Root
1525 * Port, it's impossible for there to be other existing devices below
1526 * the port. We don't limit the MPS in this case because we can
1527 * reconfigure MPS on both the Root Port and the hot-added device,
1528 * and there are no other devices involved.
1529 *
1530 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
b03e7495 1531 */
d4aa68f6
YW
1532 if (dev->is_hotplug_bridge &&
1533 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
b03e7495
JM
1534 *smpss = 0;
1535
1536 if (*smpss > dev->pcie_mpss)
1537 *smpss = dev->pcie_mpss;
1538
1539 return 0;
1540}
1541
1542static void pcie_write_mps(struct pci_dev *dev, int mps)
1543{
62f392ea 1544 int rc;
b03e7495
JM
1545
1546 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
62f392ea 1547 mps = 128 << dev->pcie_mpss;
b03e7495 1548
62f87c0e
YW
1549 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1550 dev->bus->self)
62f392ea 1551 /* For "Performance", the assumption is made that
b03e7495
JM
1552 * downstream communication will never be larger than
1553 * the MRRS. So, the MPS only needs to be configured
1554 * for the upstream communication. This being the case,
1555 * walk from the top down and set the MPS of the child
1556 * to that of the parent bus.
62f392ea
JM
1557 *
1558 * Configure the device MPS with the smaller of the
1559 * device MPSS or the bridge MPS (which is assumed to be
1560 * properly configured at this point to the largest
1561 * allowable MPS based on its parent bus).
b03e7495 1562 */
62f392ea 1563 mps = min(mps, pcie_get_mps(dev->bus->self));
b03e7495
JM
1564 }
1565
1566 rc = pcie_set_mps(dev, mps);
1567 if (rc)
1568 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1569}
1570
62f392ea 1571static void pcie_write_mrrs(struct pci_dev *dev)
b03e7495 1572{
62f392ea 1573 int rc, mrrs;
b03e7495 1574
ed2888e9
JM
1575 /* In the "safe" case, do not configure the MRRS. There appear to be
1576 * issues with setting MRRS to 0 on a number of devices.
1577 */
ed2888e9
JM
1578 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1579 return;
1580
ed2888e9
JM
1581 /* For Max performance, the MRRS must be set to the largest supported
1582 * value. However, it cannot be configured larger than the MPS the
62f392ea
JM
1583 * device or the bus can support. This should already be properly
1584 * configured by a prior call to pcie_write_mps.
ed2888e9 1585 */
62f392ea 1586 mrrs = pcie_get_mps(dev);
b03e7495
JM
1587
1588 /* MRRS is a R/W register. Invalid values can be written, but a
ed2888e9 1589 * subsequent read will verify if the value is acceptable or not.
b03e7495
JM
1590 * If the MRRS value provided is not acceptable (e.g., too large),
1591 * shrink the value until it is acceptable to the HW.
f7625980 1592 */
b03e7495
JM
1593 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1594 rc = pcie_set_readrq(dev, mrrs);
62f392ea
JM
1595 if (!rc)
1596 break;
b03e7495 1597
62f392ea 1598 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
b03e7495
JM
1599 mrrs /= 2;
1600 }
62f392ea
JM
1601
1602 if (mrrs < 128)
227f0647 1603 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
b03e7495
JM
1604}
1605
5895af79
YW
1606static void pcie_bus_detect_mps(struct pci_dev *dev)
1607{
1608 struct pci_dev *bridge = dev->bus->self;
1609 int mps, p_mps;
1610
1611 if (!bridge)
1612 return;
1613
1614 mps = pcie_get_mps(dev);
1615 p_mps = pcie_get_mps(bridge);
1616
1617 if (mps != p_mps)
1618 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1619 mps, pci_name(bridge), p_mps);
1620}
1621
b03e7495
JM
1622static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1623{
a513a99a 1624 int mps, orig_mps;
b03e7495
JM
1625
1626 if (!pci_is_pcie(dev))
1627 return 0;
1628
5895af79
YW
1629 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1630 pcie_bus_detect_mps(dev);
1631 return 0;
1632 }
1633
a513a99a
JM
1634 mps = 128 << *(u8 *)data;
1635 orig_mps = pcie_get_mps(dev);
b03e7495
JM
1636
1637 pcie_write_mps(dev, mps);
62f392ea 1638 pcie_write_mrrs(dev);
b03e7495 1639
227f0647
RD
1640 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1641 pcie_get_mps(dev), 128 << dev->pcie_mpss,
a513a99a 1642 orig_mps, pcie_get_readrq(dev));
b03e7495
JM
1643
1644 return 0;
1645}
1646
a513a99a 1647/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
b03e7495
JM
1648 * parents then children fashion. If this changes, then this code will not
1649 * work as designed.
1650 */
a58674ff 1651void pcie_bus_configure_settings(struct pci_bus *bus)
b03e7495 1652{
1e358f94 1653 u8 smpss = 0;
b03e7495 1654
a58674ff 1655 if (!bus->self)
b03e7495
JM
1656 return;
1657
b03e7495 1658 if (!pci_is_pcie(bus->self))
5f39e670
JM
1659 return;
1660
1661 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
3315472c 1662 * to be aware of the MPS of the destination. To work around this,
5f39e670
JM
1663 * simply force the MPS of the entire system to the smallest possible.
1664 */
1665 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1666 smpss = 0;
1667
b03e7495 1668 if (pcie_bus_config == PCIE_BUS_SAFE) {
a58674ff 1669 smpss = bus->self->pcie_mpss;
5f39e670 1670
b03e7495
JM
1671 pcie_find_smpss(bus->self, &smpss);
1672 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1673 }
1674
1675 pcie_bus_configure_set(bus->self, &smpss);
1676 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1677}
debc3b77 1678EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
b03e7495 1679
15856ad5 1680unsigned int pci_scan_child_bus(struct pci_bus *bus)
1da177e4 1681{
b918c62e 1682 unsigned int devfn, pass, max = bus->busn_res.start;
1da177e4
LT
1683 struct pci_dev *dev;
1684
0207c356 1685 dev_dbg(&bus->dev, "scanning bus\n");
1da177e4
LT
1686
1687 /* Go find them, Rover! */
1688 for (devfn = 0; devfn < 0x100; devfn += 8)
1689 pci_scan_slot(bus, devfn);
1690
a28724b0
YZ
1691 /* Reserve buses for SR-IOV capability. */
1692 max += pci_iov_bus_range(bus);
1693
1da177e4
LT
1694 /*
1695 * After performing arch-dependent fixup of the bus, look behind
1696 * all PCI-to-PCI bridges on this bus.
1697 */
74710ded 1698 if (!bus->is_added) {
0207c356 1699 dev_dbg(&bus->dev, "fixups for bus\n");
74710ded 1700 pcibios_fixup_bus(bus);
981cf9ea 1701 bus->is_added = 1;
74710ded
AC
1702 }
1703
3c78bc61 1704 for (pass = 0; pass < 2; pass++)
1da177e4 1705 list_for_each_entry(dev, &bus->devices, bus_list) {
6788a51f 1706 if (pci_is_bridge(dev))
1da177e4
LT
1707 max = pci_scan_bridge(bus, dev, max, pass);
1708 }
1709
1710 /*
1711 * We've scanned the bus and so we know all about what's on
1712 * the other side of any bridges that may be on this bus plus
1713 * any devices.
1714 *
1715 * Return how far we've got finding sub-buses.
1716 */
0207c356 1717 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
1da177e4
LT
1718 return max;
1719}
b7fe9434 1720EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1da177e4 1721
6c0cc950
RW
1722/**
1723 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1724 * @bridge: Host bridge to set up.
1725 *
1726 * Default empty implementation. Replace with an architecture-specific setup
1727 * routine, if necessary.
1728 */
1729int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1730{
1731 return 0;
1732}
1733
10a95747
JL
1734void __weak pcibios_add_bus(struct pci_bus *bus)
1735{
1736}
1737
1738void __weak pcibios_remove_bus(struct pci_bus *bus)
1739{
1740}
1741
166c6370
BH
1742struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1743 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1da177e4 1744{
0efd5aab 1745 int error;
5a21d70d 1746 struct pci_host_bridge *bridge;
0207c356 1747 struct pci_bus *b, *b2;
0efd5aab 1748 struct pci_host_bridge_window *window, *n;
a9d9f527 1749 struct resource *res;
0efd5aab
BH
1750 resource_size_t offset;
1751 char bus_addr[64];
1752 char *fmt;
1da177e4
LT
1753
1754 b = pci_alloc_bus();
1755 if (!b)
7b543663 1756 return NULL;
1da177e4
LT
1757
1758 b->sysdata = sysdata;
1759 b->ops = ops;
4f535093 1760 b->number = b->busn_res.start = bus;
0207c356
BH
1761 b2 = pci_find_bus(pci_domain_nr(b), bus);
1762 if (b2) {
1da177e4 1763 /* If we already got to this bus through a different bridge, ignore it */
0207c356 1764 dev_dbg(&b2->dev, "bus already known\n");
1da177e4
LT
1765 goto err_out;
1766 }
d71374da 1767
7b543663
YL
1768 bridge = pci_alloc_host_bridge(b);
1769 if (!bridge)
1770 goto err_out;
1771
1772 bridge->dev.parent = parent;
70efde2a 1773 bridge->dev.release = pci_release_host_bridge_dev;
7b543663 1774 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
6c0cc950 1775 error = pcibios_root_bridge_prepare(bridge);
343df771
JL
1776 if (error) {
1777 kfree(bridge);
1778 goto err_out;
1779 }
6c0cc950 1780
7b543663 1781 error = device_register(&bridge->dev);
343df771
JL
1782 if (error) {
1783 put_device(&bridge->dev);
1784 goto err_out;
1785 }
7b543663 1786 b->bridge = get_device(&bridge->dev);
a1e4d72c 1787 device_enable_async_suspend(b->bridge);
98d9f30c 1788 pci_set_bus_of_node(b);
1da177e4 1789
0d358f22
YL
1790 if (!parent)
1791 set_dev_node(b->bridge, pcibus_to_node(b));
1792
fd7d1ced
GKH
1793 b->dev.class = &pcibus_class;
1794 b->dev.parent = b->bridge;
1a927133 1795 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
fd7d1ced 1796 error = device_register(&b->dev);
1da177e4
LT
1797 if (error)
1798 goto class_dev_reg_err;
1da177e4 1799
10a95747
JL
1800 pcibios_add_bus(b);
1801
1da177e4
LT
1802 /* Create legacy_io and legacy_mem files for this bus */
1803 pci_create_legacy_files(b);
1804
a9d9f527
BH
1805 if (parent)
1806 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1807 else
1808 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1809
0efd5aab
BH
1810 /* Add initial resources to the bus */
1811 list_for_each_entry_safe(window, n, resources, list) {
1812 list_move_tail(&window->list, &bridge->windows);
1813 res = window->res;
1814 offset = window->offset;
f848ffb1
YL
1815 if (res->flags & IORESOURCE_BUS)
1816 pci_bus_insert_busn_res(b, bus, res->end);
1817 else
1818 pci_bus_add_resource(b, res, 0);
0efd5aab
BH
1819 if (offset) {
1820 if (resource_type(res) == IORESOURCE_IO)
1821 fmt = " (bus address [%#06llx-%#06llx])";
1822 else
1823 fmt = " (bus address [%#010llx-%#010llx])";
1824 snprintf(bus_addr, sizeof(bus_addr), fmt,
1825 (unsigned long long) (res->start - offset),
1826 (unsigned long long) (res->end - offset));
1827 } else
1828 bus_addr[0] = '\0';
1829 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
a9d9f527
BH
1830 }
1831
a5390aa6
BH
1832 down_write(&pci_bus_sem);
1833 list_add_tail(&b->node, &pci_root_buses);
1834 up_write(&pci_bus_sem);
1835
1da177e4
LT
1836 return b;
1837
1da177e4 1838class_dev_reg_err:
7b543663
YL
1839 put_device(&bridge->dev);
1840 device_unregister(&bridge->dev);
1da177e4 1841err_out:
1da177e4
LT
1842 kfree(b);
1843 return NULL;
1844}
cdb9b9f7 1845
98a35831
YL
1846int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1847{
1848 struct resource *res = &b->busn_res;
1849 struct resource *parent_res, *conflict;
1850
1851 res->start = bus;
1852 res->end = bus_max;
1853 res->flags = IORESOURCE_BUS;
1854
1855 if (!pci_is_root_bus(b))
1856 parent_res = &b->parent->busn_res;
1857 else {
1858 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1859 res->flags |= IORESOURCE_PCI_FIXED;
1860 }
1861
ced04d15 1862 conflict = request_resource_conflict(parent_res, res);
98a35831
YL
1863
1864 if (conflict)
1865 dev_printk(KERN_DEBUG, &b->dev,
1866 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1867 res, pci_is_root_bus(b) ? "domain " : "",
1868 parent_res, conflict->name, conflict);
98a35831
YL
1869
1870 return conflict == NULL;
1871}
1872
1873int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1874{
1875 struct resource *res = &b->busn_res;
1876 struct resource old_res = *res;
1877 resource_size_t size;
1878 int ret;
1879
1880 if (res->start > bus_max)
1881 return -EINVAL;
1882
1883 size = bus_max - res->start + 1;
1884 ret = adjust_resource(res, res->start, size);
1885 dev_printk(KERN_DEBUG, &b->dev,
1886 "busn_res: %pR end %s updated to %02x\n",
1887 &old_res, ret ? "can not be" : "is", bus_max);
1888
1889 if (!ret && !res->parent)
1890 pci_bus_insert_busn_res(b, res->start, res->end);
1891
1892 return ret;
1893}
1894
1895void pci_bus_release_busn_res(struct pci_bus *b)
1896{
1897 struct resource *res = &b->busn_res;
1898 int ret;
1899
1900 if (!res->flags || !res->parent)
1901 return;
1902
1903 ret = release_resource(res);
1904 dev_printk(KERN_DEBUG, &b->dev,
1905 "busn_res: %pR %s released\n",
1906 res, ret ? "can not be" : "is");
1907}
1908
15856ad5 1909struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
1910 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1911{
4d99f524
YL
1912 struct pci_host_bridge_window *window;
1913 bool found = false;
a2ebb827 1914 struct pci_bus *b;
4d99f524
YL
1915 int max;
1916
1917 list_for_each_entry(window, resources, list)
1918 if (window->res->flags & IORESOURCE_BUS) {
1919 found = true;
1920 break;
1921 }
a2ebb827
BH
1922
1923 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1924 if (!b)
1925 return NULL;
1926
4d99f524
YL
1927 if (!found) {
1928 dev_info(&b->dev,
1929 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1930 bus);
1931 pci_bus_insert_busn_res(b, bus, 255);
1932 }
1933
1934 max = pci_scan_child_bus(b);
1935
1936 if (!found)
1937 pci_bus_update_busn_res_end(b, max);
1938
a2ebb827
BH
1939 pci_bus_add_devices(b);
1940 return b;
1941}
1942EXPORT_SYMBOL(pci_scan_root_bus);
1943
7e00fe2e 1944/* Deprecated; use pci_scan_root_bus() instead */
15856ad5 1945struct pci_bus *pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1946 int bus, struct pci_ops *ops, void *sysdata)
1947{
1e39ae9f 1948 LIST_HEAD(resources);
cdb9b9f7
PM
1949 struct pci_bus *b;
1950
1e39ae9f
BH
1951 pci_add_resource(&resources, &ioport_resource);
1952 pci_add_resource(&resources, &iomem_resource);
857c3b66 1953 pci_add_resource(&resources, &busn_resource);
1e39ae9f 1954 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
cdb9b9f7 1955 if (b)
857c3b66 1956 pci_scan_child_bus(b);
1e39ae9f
BH
1957 else
1958 pci_free_resource_list(&resources);
cdb9b9f7
PM
1959 return b;
1960}
1da177e4
LT
1961EXPORT_SYMBOL(pci_scan_bus_parented);
1962
15856ad5 1963struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
de4b2f76
BH
1964 void *sysdata)
1965{
1966 LIST_HEAD(resources);
1967 struct pci_bus *b;
1968
1969 pci_add_resource(&resources, &ioport_resource);
1970 pci_add_resource(&resources, &iomem_resource);
857c3b66 1971 pci_add_resource(&resources, &busn_resource);
de4b2f76
BH
1972 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1973 if (b) {
857c3b66 1974 pci_scan_child_bus(b);
de4b2f76
BH
1975 pci_bus_add_devices(b);
1976 } else {
1977 pci_free_resource_list(&resources);
1978 }
1979 return b;
1980}
1981EXPORT_SYMBOL(pci_scan_bus);
1982
2f320521
YL
1983/**
1984 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1985 * @bridge: PCI bridge for the bus to scan
1986 *
1987 * Scan a PCI bus and child buses for new devices, add them,
1988 * and enable them, resizing bridge mmio/io resource if necessary
1989 * and possible. The caller must ensure the child devices are already
1990 * removed for resizing to occur.
1991 *
1992 * Returns the max number of subordinate bus discovered.
1993 */
10874f5a 1994unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
2f320521
YL
1995{
1996 unsigned int max;
1997 struct pci_bus *bus = bridge->subordinate;
1998
1999 max = pci_scan_child_bus(bus);
2000
2001 pci_assign_unassigned_bridge_resources(bridge);
2002
2003 pci_bus_add_devices(bus);
2004
2005 return max;
2006}
2007
a5213a31
YL
2008/**
2009 * pci_rescan_bus - scan a PCI bus for devices.
2010 * @bus: PCI bus to scan
2011 *
2012 * Scan a PCI bus and child buses for new devices, adds them,
2013 * and enables them.
2014 *
2015 * Returns the max number of subordinate bus discovered.
2016 */
10874f5a 2017unsigned int pci_rescan_bus(struct pci_bus *bus)
a5213a31
YL
2018{
2019 unsigned int max;
2020
2021 max = pci_scan_child_bus(bus);
2022 pci_assign_unassigned_bus_resources(bus);
2023 pci_bus_add_devices(bus);
2024
2025 return max;
2026}
2027EXPORT_SYMBOL_GPL(pci_rescan_bus);
2028
9d16947b
RW
2029/*
2030 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2031 * routines should always be executed under this mutex.
2032 */
2033static DEFINE_MUTEX(pci_rescan_remove_lock);
2034
2035void pci_lock_rescan_remove(void)
2036{
2037 mutex_lock(&pci_rescan_remove_lock);
2038}
2039EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2040
2041void pci_unlock_rescan_remove(void)
2042{
2043 mutex_unlock(&pci_rescan_remove_lock);
2044}
2045EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2046
3c78bc61
RD
2047static int __init pci_sort_bf_cmp(const struct device *d_a,
2048 const struct device *d_b)
6b4b78fe 2049{
99178b03
GKH
2050 const struct pci_dev *a = to_pci_dev(d_a);
2051 const struct pci_dev *b = to_pci_dev(d_b);
2052
6b4b78fe
MD
2053 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2054 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2055
2056 if (a->bus->number < b->bus->number) return -1;
2057 else if (a->bus->number > b->bus->number) return 1;
2058
2059 if (a->devfn < b->devfn) return -1;
2060 else if (a->devfn > b->devfn) return 1;
2061
2062 return 0;
2063}
2064
5ff580c1 2065void __init pci_sort_breadthfirst(void)
6b4b78fe 2066{
99178b03 2067 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 2068}
This page took 4.32781 seconds and 5 git commands to generate.