Merge tag 'wireless-drivers-for-davem-2015-04-01' of git://git.kernel.org/pub/scm...
[deliverable/linux.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
589fcc23 9#include <linux/pci_hotplug.h>
1da177e4
LT
10#include <linux/slab.h>
11#include <linux/module.h>
12#include <linux/cpumask.h>
7d715a6c 13#include <linux/pci-aspm.h>
284f5f9d 14#include <asm-generic/pci-bridge.h>
bc56b9e0 15#include "pci.h"
1da177e4
LT
16
17#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
18#define CARDBUS_RESERVE_BUSNR 3
1da177e4 19
0b950f0f 20static struct resource busn_resource = {
67cdc827
YL
21 .name = "PCI busn",
22 .start = 0,
23 .end = 255,
24 .flags = IORESOURCE_BUS,
25};
26
1da177e4
LT
27/* Ugh. Need to stop exporting this to modules. */
28LIST_HEAD(pci_root_buses);
29EXPORT_SYMBOL(pci_root_buses);
30
5cc62c20
YL
31static LIST_HEAD(pci_domain_busn_res_list);
32
33struct pci_domain_busn_res {
34 struct list_head list;
35 struct resource res;
36 int domain_nr;
37};
38
39static struct resource *get_pci_domain_busn_res(int domain_nr)
40{
41 struct pci_domain_busn_res *r;
42
43 list_for_each_entry(r, &pci_domain_busn_res_list, list)
44 if (r->domain_nr == domain_nr)
45 return &r->res;
46
47 r = kzalloc(sizeof(*r), GFP_KERNEL);
48 if (!r)
49 return NULL;
50
51 r->domain_nr = domain_nr;
52 r->res.start = 0;
53 r->res.end = 0xff;
54 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
55
56 list_add_tail(&r->list, &pci_domain_busn_res_list);
57
58 return &r->res;
59}
60
70308923
GKH
61static int find_anything(struct device *dev, void *data)
62{
63 return 1;
64}
1da177e4 65
ed4aaadb
ZY
66/*
67 * Some device drivers need know if pci is initiated.
68 * Basically, we think pci is not initiated when there
70308923 69 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
70 */
71int no_pci_devices(void)
72{
70308923
GKH
73 struct device *dev;
74 int no_devices;
ed4aaadb 75
70308923
GKH
76 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
77 no_devices = (dev == NULL);
78 put_device(dev);
79 return no_devices;
80}
ed4aaadb
ZY
81EXPORT_SYMBOL(no_pci_devices);
82
1da177e4
LT
83/*
84 * PCI Bus Class
85 */
fd7d1ced 86static void release_pcibus_dev(struct device *dev)
1da177e4 87{
fd7d1ced 88 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4 89
ff0387c3 90 put_device(pci_bus->bridge);
2fe2abf8 91 pci_bus_remove_resources(pci_bus);
98d9f30c 92 pci_release_bus_of_node(pci_bus);
1da177e4
LT
93 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
fd7d1ced 98 .dev_release = &release_pcibus_dev,
56039e65 99 .dev_groups = pcibus_groups,
1da177e4
LT
100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
6ac665c6 108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 109{
6ac665c6 110 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
28c6821a 126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
6ac665c6 127{
8d6a6a47 128 u32 mem_type;
28c6821a 129 unsigned long flags;
8d6a6a47 130
6ac665c6 131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
28c6821a
BH
132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
6ac665c6 135 }
07eddf3d 136
28c6821a
BH
137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
07eddf3d 141
8d6a6a47
BH
142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
0ff9514b 147 /* 1M mem BAR treated as 32-bit BAR */
8d6a6a47
BH
148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
28c6821a
BH
150 flags |= IORESOURCE_MEM_64;
151 break;
8d6a6a47 152 default:
0ff9514b 153 /* mem unknown type treated as 32-bit BAR */
8d6a6a47
BH
154 break;
155 }
28c6821a 156 return flags;
07eddf3d
YL
157}
158
808e34e2
ZK
159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
0b400c7e
YZ
161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 169 */
0b400c7e 170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
3c78bc61 171 struct resource *res, unsigned int pos)
07eddf3d 172{
6ac665c6 173 u32 l, sz, mask;
23b13bc7 174 u64 l64, sz64, mask64;
253d2e54 175 u16 orig_cmd;
cf4d1cf5 176 struct pci_bus_region region, inverted_region;
6ac665c6 177
1ed67439 178 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
6ac665c6 179
0ff9514b 180 /* No printks while decoding is disabled! */
253d2e54
JP
181 if (!dev->mmio_always_on) {
182 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
808e34e2
ZK
183 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
184 pci_write_config_word(dev, PCI_COMMAND,
185 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
186 }
253d2e54
JP
187 }
188
6ac665c6
MW
189 res->name = pci_name(dev);
190
191 pci_read_config_dword(dev, pos, &l);
1ed67439 192 pci_write_config_dword(dev, pos, l | mask);
6ac665c6
MW
193 pci_read_config_dword(dev, pos, &sz);
194 pci_write_config_dword(dev, pos, l);
195
196 /*
197 * All bits set in sz means the device isn't working properly.
45aa23b4
BH
198 * If the BAR isn't implemented, all bits must be 0. If it's a
199 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
200 * 1 must be clear.
6ac665c6 201 */
f795d86a
MS
202 if (sz == 0xffffffff)
203 sz = 0;
6ac665c6
MW
204
205 /*
206 * I don't know how l can have all bits set. Copied from old code.
207 * Maybe it fixes a bug on some ancient platform.
208 */
209 if (l == 0xffffffff)
210 l = 0;
211
212 if (type == pci_bar_unknown) {
28c6821a
BH
213 res->flags = decode_bar(dev, l);
214 res->flags |= IORESOURCE_SIZEALIGN;
215 if (res->flags & IORESOURCE_IO) {
f795d86a
MS
216 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
217 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
218 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
6ac665c6 219 } else {
f795d86a
MS
220 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
221 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
222 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
6ac665c6
MW
223 }
224 } else {
225 res->flags |= (l & IORESOURCE_ROM_ENABLE);
f795d86a
MS
226 l64 = l & PCI_ROM_ADDRESS_MASK;
227 sz64 = sz & PCI_ROM_ADDRESS_MASK;
228 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
6ac665c6
MW
229 }
230
28c6821a 231 if (res->flags & IORESOURCE_MEM_64) {
6ac665c6
MW
232 pci_read_config_dword(dev, pos + 4, &l);
233 pci_write_config_dword(dev, pos + 4, ~0);
234 pci_read_config_dword(dev, pos + 4, &sz);
235 pci_write_config_dword(dev, pos + 4, l);
236
237 l64 |= ((u64)l << 32);
238 sz64 |= ((u64)sz << 32);
f795d86a
MS
239 mask64 |= ((u64)~0 << 32);
240 }
6ac665c6 241
f795d86a
MS
242 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
243 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
6ac665c6 244
f795d86a
MS
245 if (!sz64)
246 goto fail;
6ac665c6 247
f795d86a 248 sz64 = pci_size(l64, sz64, mask64);
7e79c5f8
MS
249 if (!sz64) {
250 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
251 pos);
f795d86a 252 goto fail;
7e79c5f8 253 }
f795d86a
MS
254
255 if (res->flags & IORESOURCE_MEM_64) {
23b13bc7
BH
256 if ((sizeof(dma_addr_t) < 8 || sizeof(resource_size_t) < 8) &&
257 sz64 > 0x100000000ULL) {
258 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
259 res->start = 0;
260 res->end = 0;
f795d86a
MS
261 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
262 pos, (unsigned long long)sz64);
23b13bc7 263 goto out;
c7dabef8
BH
264 }
265
d1a313e4 266 if ((sizeof(dma_addr_t) < 8) && l) {
31e9dd25 267 /* Above 32-bit boundary; try to reallocate */
c83bd900 268 res->flags |= IORESOURCE_UNSET;
72dc5601
BH
269 res->start = 0;
270 res->end = sz64;
f795d86a
MS
271 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
272 pos, (unsigned long long)l64);
72dc5601 273 goto out;
6ac665c6 274 }
6ac665c6
MW
275 }
276
f795d86a
MS
277 region.start = l64;
278 region.end = l64 + sz64;
279
fc279850
YL
280 pcibios_bus_to_resource(dev->bus, res, &region);
281 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
cf4d1cf5
KH
282
283 /*
284 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
285 * the corresponding resource address (the physical address used by
286 * the CPU. Converting that resource address back to a bus address
287 * should yield the original BAR value:
288 *
289 * resource_to_bus(bus_to_resource(A)) == A
290 *
291 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
292 * be claimed by the device.
293 */
294 if (inverted_region.start != region.start) {
cf4d1cf5 295 res->flags |= IORESOURCE_UNSET;
cf4d1cf5 296 res->start = 0;
26370fc6 297 res->end = region.end - region.start;
f795d86a
MS
298 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
299 pos, (unsigned long long)region.start);
cf4d1cf5 300 }
96ddef25 301
0ff9514b
BH
302 goto out;
303
304
305fail:
306 res->flags = 0;
307out:
31e9dd25 308 if (res->flags)
33963e30 309 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
0ff9514b 310
28c6821a 311 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
07eddf3d
YL
312}
313
1da177e4
LT
314static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
315{
6ac665c6 316 unsigned int pos, reg;
07eddf3d 317
6ac665c6
MW
318 for (pos = 0; pos < howmany; pos++) {
319 struct resource *res = &dev->resource[pos];
1da177e4 320 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 321 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 322 }
6ac665c6 323
1da177e4 324 if (rom) {
6ac665c6 325 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 326 dev->rom_base_reg = rom;
6ac665c6
MW
327 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
328 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
329 IORESOURCE_SIZEALIGN;
330 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
331 }
332}
333
15856ad5 334static void pci_read_bridge_io(struct pci_bus *child)
1da177e4
LT
335{
336 struct pci_dev *dev = child->self;
337 u8 io_base_lo, io_limit_lo;
2b28ae19 338 unsigned long io_mask, io_granularity, base, limit;
5bfa14ed 339 struct pci_bus_region region;
2b28ae19
BH
340 struct resource *res;
341
342 io_mask = PCI_IO_RANGE_MASK;
343 io_granularity = 0x1000;
344 if (dev->io_window_1k) {
345 /* Support 1K I/O space granularity */
346 io_mask = PCI_IO_1K_RANGE_MASK;
347 io_granularity = 0x400;
348 }
1da177e4 349
1da177e4
LT
350 res = child->resource[0];
351 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
352 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
2b28ae19
BH
353 base = (io_base_lo & io_mask) << 8;
354 limit = (io_limit_lo & io_mask) << 8;
1da177e4
LT
355
356 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
357 u16 io_base_hi, io_limit_hi;
8f38eaca 358
1da177e4
LT
359 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
360 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
8f38eaca
BH
361 base |= ((unsigned long) io_base_hi << 16);
362 limit |= ((unsigned long) io_limit_hi << 16);
1da177e4
LT
363 }
364
5dde383e 365 if (base <= limit) {
1da177e4 366 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
5bfa14ed 367 region.start = base;
2b28ae19 368 region.end = limit + io_granularity - 1;
fc279850 369 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 370 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 371 }
fa27b2d1
BH
372}
373
15856ad5 374static void pci_read_bridge_mmio(struct pci_bus *child)
fa27b2d1
BH
375{
376 struct pci_dev *dev = child->self;
377 u16 mem_base_lo, mem_limit_lo;
378 unsigned long base, limit;
5bfa14ed 379 struct pci_bus_region region;
fa27b2d1 380 struct resource *res;
1da177e4
LT
381
382 res = child->resource[1];
383 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
384 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
385 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
386 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
5dde383e 387 if (base <= limit) {
1da177e4 388 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
5bfa14ed
BH
389 region.start = base;
390 region.end = limit + 0xfffff;
fc279850 391 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 392 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 393 }
fa27b2d1
BH
394}
395
15856ad5 396static void pci_read_bridge_mmio_pref(struct pci_bus *child)
fa27b2d1
BH
397{
398 struct pci_dev *dev = child->self;
399 u16 mem_base_lo, mem_limit_lo;
7fc986d8
YL
400 u64 base64, limit64;
401 dma_addr_t base, limit;
5bfa14ed 402 struct pci_bus_region region;
fa27b2d1 403 struct resource *res;
1da177e4
LT
404
405 res = child->resource[2];
406 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
407 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
7fc986d8
YL
408 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
409 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
1da177e4
LT
410
411 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
412 u32 mem_base_hi, mem_limit_hi;
8f38eaca 413
1da177e4
LT
414 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
415 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
416
417 /*
418 * Some bridges set the base > limit by default, and some
419 * (broken) BIOSes do not initialize them. If we find
420 * this, just assume they are not being used.
421 */
422 if (mem_base_hi <= mem_limit_hi) {
7fc986d8
YL
423 base64 |= (u64) mem_base_hi << 32;
424 limit64 |= (u64) mem_limit_hi << 32;
1da177e4
LT
425 }
426 }
7fc986d8
YL
427
428 base = (dma_addr_t) base64;
429 limit = (dma_addr_t) limit64;
430
431 if (base != base64) {
432 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
433 (unsigned long long) base64);
434 return;
435 }
436
5dde383e 437 if (base <= limit) {
1f82de10
YL
438 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
439 IORESOURCE_MEM | IORESOURCE_PREFETCH;
440 if (res->flags & PCI_PREF_RANGE_TYPE_64)
441 res->flags |= IORESOURCE_MEM_64;
5bfa14ed
BH
442 region.start = base;
443 region.end = limit + 0xfffff;
fc279850 444 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 445 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
446 }
447}
448
15856ad5 449void pci_read_bridge_bases(struct pci_bus *child)
fa27b2d1
BH
450{
451 struct pci_dev *dev = child->self;
2fe2abf8 452 struct resource *res;
fa27b2d1
BH
453 int i;
454
455 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
456 return;
457
b918c62e
YL
458 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
459 &child->busn_res,
fa27b2d1
BH
460 dev->transparent ? " (subtractive decode)" : "");
461
2fe2abf8
BH
462 pci_bus_remove_resources(child);
463 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
464 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
465
fa27b2d1
BH
466 pci_read_bridge_io(child);
467 pci_read_bridge_mmio(child);
468 pci_read_bridge_mmio_pref(child);
2adf7516
BH
469
470 if (dev->transparent) {
2fe2abf8 471 pci_bus_for_each_resource(child->parent, res, i) {
d739a099 472 if (res && res->flags) {
2fe2abf8
BH
473 pci_bus_add_resource(child, res,
474 PCI_SUBTRACTIVE_DECODE);
2adf7516
BH
475 dev_printk(KERN_DEBUG, &dev->dev,
476 " bridge window %pR (subtractive decode)\n",
2fe2abf8
BH
477 res);
478 }
2adf7516
BH
479 }
480 }
fa27b2d1
BH
481}
482
670ba0c8 483static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
1da177e4
LT
484{
485 struct pci_bus *b;
486
f5afe806 487 b = kzalloc(sizeof(*b), GFP_KERNEL);
05013486
BH
488 if (!b)
489 return NULL;
490
491 INIT_LIST_HEAD(&b->node);
492 INIT_LIST_HEAD(&b->children);
493 INIT_LIST_HEAD(&b->devices);
494 INIT_LIST_HEAD(&b->slots);
495 INIT_LIST_HEAD(&b->resources);
496 b->max_bus_speed = PCI_SPEED_UNKNOWN;
497 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
670ba0c8
CM
498#ifdef CONFIG_PCI_DOMAINS_GENERIC
499 if (parent)
500 b->domain_nr = parent->domain_nr;
501#endif
1da177e4
LT
502 return b;
503}
504
70efde2a
JL
505static void pci_release_host_bridge_dev(struct device *dev)
506{
507 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
508
509 if (bridge->release_fn)
510 bridge->release_fn(bridge);
511
512 pci_free_resource_list(&bridge->windows);
513
514 kfree(bridge);
515}
516
7b543663
YL
517static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
518{
519 struct pci_host_bridge *bridge;
520
521 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
05013486
BH
522 if (!bridge)
523 return NULL;
7b543663 524
05013486
BH
525 INIT_LIST_HEAD(&bridge->windows);
526 bridge->bus = b;
7b543663
YL
527 return bridge;
528}
529
0b950f0f 530static const unsigned char pcix_bus_speed[] = {
9be60ca0
MW
531 PCI_SPEED_UNKNOWN, /* 0 */
532 PCI_SPEED_66MHz_PCIX, /* 1 */
533 PCI_SPEED_100MHz_PCIX, /* 2 */
534 PCI_SPEED_133MHz_PCIX, /* 3 */
535 PCI_SPEED_UNKNOWN, /* 4 */
536 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
537 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
538 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
539 PCI_SPEED_UNKNOWN, /* 8 */
540 PCI_SPEED_66MHz_PCIX_266, /* 9 */
541 PCI_SPEED_100MHz_PCIX_266, /* A */
542 PCI_SPEED_133MHz_PCIX_266, /* B */
543 PCI_SPEED_UNKNOWN, /* C */
544 PCI_SPEED_66MHz_PCIX_533, /* D */
545 PCI_SPEED_100MHz_PCIX_533, /* E */
546 PCI_SPEED_133MHz_PCIX_533 /* F */
547};
548
343e51ae 549const unsigned char pcie_link_speed[] = {
3749c51a
MW
550 PCI_SPEED_UNKNOWN, /* 0 */
551 PCIE_SPEED_2_5GT, /* 1 */
552 PCIE_SPEED_5_0GT, /* 2 */
9dfd97fe 553 PCIE_SPEED_8_0GT, /* 3 */
3749c51a
MW
554 PCI_SPEED_UNKNOWN, /* 4 */
555 PCI_SPEED_UNKNOWN, /* 5 */
556 PCI_SPEED_UNKNOWN, /* 6 */
557 PCI_SPEED_UNKNOWN, /* 7 */
558 PCI_SPEED_UNKNOWN, /* 8 */
559 PCI_SPEED_UNKNOWN, /* 9 */
560 PCI_SPEED_UNKNOWN, /* A */
561 PCI_SPEED_UNKNOWN, /* B */
562 PCI_SPEED_UNKNOWN, /* C */
563 PCI_SPEED_UNKNOWN, /* D */
564 PCI_SPEED_UNKNOWN, /* E */
565 PCI_SPEED_UNKNOWN /* F */
566};
567
568void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
569{
231afea1 570 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
3749c51a
MW
571}
572EXPORT_SYMBOL_GPL(pcie_update_link_speed);
573
45b4cdd5
MW
574static unsigned char agp_speeds[] = {
575 AGP_UNKNOWN,
576 AGP_1X,
577 AGP_2X,
578 AGP_4X,
579 AGP_8X
580};
581
582static enum pci_bus_speed agp_speed(int agp3, int agpstat)
583{
584 int index = 0;
585
586 if (agpstat & 4)
587 index = 3;
588 else if (agpstat & 2)
589 index = 2;
590 else if (agpstat & 1)
591 index = 1;
592 else
593 goto out;
f7625980 594
45b4cdd5
MW
595 if (agp3) {
596 index += 2;
597 if (index == 5)
598 index = 0;
599 }
600
601 out:
602 return agp_speeds[index];
603}
604
9be60ca0
MW
605static void pci_set_bus_speed(struct pci_bus *bus)
606{
607 struct pci_dev *bridge = bus->self;
608 int pos;
609
45b4cdd5
MW
610 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
611 if (!pos)
612 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
613 if (pos) {
614 u32 agpstat, agpcmd;
615
616 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
617 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
618
619 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
620 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
621 }
622
9be60ca0
MW
623 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
624 if (pos) {
625 u16 status;
626 enum pci_bus_speed max;
9be60ca0 627
7793eeab
BH
628 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
629 &status);
630
631 if (status & PCI_X_SSTATUS_533MHZ) {
9be60ca0 632 max = PCI_SPEED_133MHz_PCIX_533;
7793eeab 633 } else if (status & PCI_X_SSTATUS_266MHZ) {
9be60ca0 634 max = PCI_SPEED_133MHz_PCIX_266;
7793eeab 635 } else if (status & PCI_X_SSTATUS_133MHZ) {
3c78bc61 636 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
9be60ca0 637 max = PCI_SPEED_133MHz_PCIX_ECC;
3c78bc61 638 else
9be60ca0 639 max = PCI_SPEED_133MHz_PCIX;
9be60ca0
MW
640 } else {
641 max = PCI_SPEED_66MHz_PCIX;
642 }
643
644 bus->max_bus_speed = max;
7793eeab
BH
645 bus->cur_bus_speed = pcix_bus_speed[
646 (status & PCI_X_SSTATUS_FREQ) >> 6];
9be60ca0
MW
647
648 return;
649 }
650
fdfe1511 651 if (pci_is_pcie(bridge)) {
9be60ca0
MW
652 u32 linkcap;
653 u16 linksta;
654
59875ae4 655 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
231afea1 656 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
9be60ca0 657
59875ae4 658 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
9be60ca0
MW
659 pcie_update_link_speed(bus, linksta);
660 }
661}
662
cbd4e055
AB
663static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
664 struct pci_dev *bridge, int busnr)
1da177e4
LT
665{
666 struct pci_bus *child;
667 int i;
4f535093 668 int ret;
1da177e4
LT
669
670 /*
671 * Allocate a new bus, and inherit stuff from the parent..
672 */
670ba0c8 673 child = pci_alloc_bus(parent);
1da177e4
LT
674 if (!child)
675 return NULL;
676
1da177e4
LT
677 child->parent = parent;
678 child->ops = parent->ops;
0cbdcfcf 679 child->msi = parent->msi;
1da177e4 680 child->sysdata = parent->sysdata;
6e325a62 681 child->bus_flags = parent->bus_flags;
1da177e4 682
fd7d1ced 683 /* initialize some portions of the bus device, but don't register it
4f535093 684 * now as the parent is not properly set up yet.
fd7d1ced
GKH
685 */
686 child->dev.class = &pcibus_class;
1a927133 687 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
688
689 /*
690 * Set up the primary, secondary and subordinate
691 * bus numbers.
692 */
b918c62e
YL
693 child->number = child->busn_res.start = busnr;
694 child->primary = parent->busn_res.start;
695 child->busn_res.end = 0xff;
1da177e4 696
4f535093
YL
697 if (!bridge) {
698 child->dev.parent = parent->bridge;
699 goto add_dev;
700 }
3789fa8a
YZ
701
702 child->self = bridge;
703 child->bridge = get_device(&bridge->dev);
4f535093 704 child->dev.parent = child->bridge;
98d9f30c 705 pci_set_bus_of_node(child);
9be60ca0
MW
706 pci_set_bus_speed(child);
707
1da177e4 708 /* Set up default resource pointers and names.. */
fde09c6d 709 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
710 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
711 child->resource[i]->name = child->name;
712 }
713 bridge->subordinate = child;
714
4f535093
YL
715add_dev:
716 ret = device_register(&child->dev);
717 WARN_ON(ret < 0);
718
10a95747
JL
719 pcibios_add_bus(child);
720
4f535093
YL
721 /* Create legacy_io and legacy_mem files for this bus */
722 pci_create_legacy_files(child);
723
1da177e4
LT
724 return child;
725}
726
3c78bc61
RD
727struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
728 int busnr)
1da177e4
LT
729{
730 struct pci_bus *child;
731
732 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 733 if (child) {
d71374da 734 down_write(&pci_bus_sem);
1da177e4 735 list_add_tail(&child->node, &parent->children);
d71374da 736 up_write(&pci_bus_sem);
e4ea9bb7 737 }
1da177e4
LT
738 return child;
739}
b7fe9434 740EXPORT_SYMBOL(pci_add_new_bus);
1da177e4 741
f3dbd802
RJ
742static void pci_enable_crs(struct pci_dev *pdev)
743{
744 u16 root_cap = 0;
745
746 /* Enable CRS Software Visibility if supported */
747 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
748 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
749 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
750 PCI_EXP_RTCTL_CRSSVE);
751}
752
1da177e4
LT
753/*
754 * If it's a bridge, configure it and scan the bus behind it.
755 * For CardBus bridges, we don't scan behind as the devices will
756 * be handled by the bridge driver itself.
757 *
758 * We need to process bridges in two passes -- first we scan those
759 * already configured by the BIOS and after we are done with all of
760 * them, we proceed to assigning numbers to the remaining buses in
761 * order to avoid overlaps between old and new bus numbers.
762 */
15856ad5 763int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
764{
765 struct pci_bus *child;
766 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 767 u32 buses, i, j = 0;
1da177e4 768 u16 bctl;
99ddd552 769 u8 primary, secondary, subordinate;
a1c19894 770 int broken = 0;
1da177e4
LT
771
772 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
99ddd552
BH
773 primary = buses & 0xFF;
774 secondary = (buses >> 8) & 0xFF;
775 subordinate = (buses >> 16) & 0xFF;
1da177e4 776
99ddd552
BH
777 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
778 secondary, subordinate, pass);
1da177e4 779
71f6bd4a
YL
780 if (!primary && (primary != bus->number) && secondary && subordinate) {
781 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
782 primary = bus->number;
783 }
784
a1c19894
BH
785 /* Check if setup is sensible at all */
786 if (!pass &&
1965f66e 787 (primary != bus->number || secondary <= bus->number ||
12d87069 788 secondary > subordinate)) {
1965f66e
YL
789 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
790 secondary, subordinate);
a1c19894
BH
791 broken = 1;
792 }
793
1da177e4 794 /* Disable MasterAbortMode during probing to avoid reporting
f7625980 795 of bus errors (in some architectures) */
1da177e4
LT
796 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
797 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
798 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
799
f3dbd802
RJ
800 pci_enable_crs(dev);
801
99ddd552
BH
802 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
803 !is_cardbus && !broken) {
804 unsigned int cmax;
1da177e4
LT
805 /*
806 * Bus already configured by firmware, process it in the first
807 * pass and just note the configuration.
808 */
809 if (pass)
bbe8f9a3 810 goto out;
1da177e4
LT
811
812 /*
2ed85823
AN
813 * The bus might already exist for two reasons: Either we are
814 * rescanning the bus or the bus is reachable through more than
815 * one bridge. The second case can happen with the i450NX
816 * chipset.
1da177e4 817 */
99ddd552 818 child = pci_find_bus(pci_domain_nr(bus), secondary);
74710ded 819 if (!child) {
99ddd552 820 child = pci_add_new_bus(bus, dev, secondary);
74710ded
AC
821 if (!child)
822 goto out;
99ddd552 823 child->primary = primary;
bc76b731 824 pci_bus_insert_busn_res(child, secondary, subordinate);
74710ded 825 child->bridge_ctl = bctl;
1da177e4
LT
826 }
827
1da177e4 828 cmax = pci_scan_child_bus(child);
c95b0bd6
AN
829 if (cmax > subordinate)
830 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
831 subordinate, cmax);
832 /* subordinate should equal child->busn_res.end */
833 if (subordinate > max)
834 max = subordinate;
1da177e4
LT
835 } else {
836 /*
837 * We need to assign a number to this bus which we always
838 * do in the second pass.
839 */
12f44f46 840 if (!pass) {
619c8c31 841 if (pcibios_assign_all_busses() || broken || is_cardbus)
12f44f46
IK
842 /* Temporarily disable forwarding of the
843 configuration cycles on all bridges in
844 this bus segment to avoid possible
845 conflicts in the second pass between two
846 bridges programmed with overlapping
847 bus ranges. */
848 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
849 buses & ~0xffffff);
bbe8f9a3 850 goto out;
12f44f46 851 }
1da177e4
LT
852
853 /* Clear errors */
854 pci_write_config_word(dev, PCI_STATUS, 0xffff);
855
7a0b33d4
BH
856 /* Prevent assigning a bus number that already exists.
857 * This can happen when a bridge is hot-plugged, so in
858 * this case we only re-scan this bus. */
b1a98b69
TC
859 child = pci_find_bus(pci_domain_nr(bus), max+1);
860 if (!child) {
9a4d7d87 861 child = pci_add_new_bus(bus, dev, max+1);
b1a98b69
TC
862 if (!child)
863 goto out;
12d87069 864 pci_bus_insert_busn_res(child, max+1, 0xff);
b1a98b69 865 }
9a4d7d87 866 max++;
1da177e4
LT
867 buses = (buses & 0xff000000)
868 | ((unsigned int)(child->primary) << 0)
b918c62e
YL
869 | ((unsigned int)(child->busn_res.start) << 8)
870 | ((unsigned int)(child->busn_res.end) << 16);
1da177e4
LT
871
872 /*
873 * yenta.c forces a secondary latency timer of 176.
874 * Copy that behaviour here.
875 */
876 if (is_cardbus) {
877 buses &= ~0xff000000;
878 buses |= CARDBUS_LATENCY_TIMER << 24;
879 }
7c867c88 880
1da177e4
LT
881 /*
882 * We need to blast all three values with a single write.
883 */
884 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
885
886 if (!is_cardbus) {
11949255 887 child->bridge_ctl = bctl;
1da177e4
LT
888 max = pci_scan_child_bus(child);
889 } else {
890 /*
891 * For CardBus bridges, we leave 4 bus numbers
892 * as cards with a PCI-to-PCI bridge can be
893 * inserted later.
894 */
3c78bc61 895 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
49887941 896 struct pci_bus *parent = bus;
cc57450f
RS
897 if (pci_find_bus(pci_domain_nr(bus),
898 max+i+1))
899 break;
49887941
DB
900 while (parent->parent) {
901 if ((!pcibios_assign_all_busses()) &&
b918c62e
YL
902 (parent->busn_res.end > max) &&
903 (parent->busn_res.end <= max+i)) {
49887941
DB
904 j = 1;
905 }
906 parent = parent->parent;
907 }
908 if (j) {
909 /*
910 * Often, there are two cardbus bridges
911 * -- try to leave one valid bus number
912 * for each one.
913 */
914 i /= 2;
915 break;
916 }
917 }
cc57450f 918 max += i;
1da177e4
LT
919 }
920 /*
921 * Set the subordinate bus number to its real value.
922 */
bc76b731 923 pci_bus_update_busn_res_end(child, max);
1da177e4
LT
924 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
925 }
926
cb3576fa
GH
927 sprintf(child->name,
928 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
929 pci_domain_nr(bus), child->number);
1da177e4 930
d55bef51 931 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941 932 while (bus->parent) {
b918c62e
YL
933 if ((child->busn_res.end > bus->busn_res.end) ||
934 (child->number > bus->busn_res.end) ||
49887941 935 (child->number < bus->number) ||
b918c62e 936 (child->busn_res.end < bus->number)) {
227f0647 937 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
b918c62e
YL
938 &child->busn_res,
939 (bus->number > child->busn_res.end &&
940 bus->busn_res.end < child->number) ?
a6f29a98
JP
941 "wholly" : "partially",
942 bus->self->transparent ? " transparent" : "",
865df576 943 dev_name(&bus->dev),
b918c62e 944 &bus->busn_res);
49887941
DB
945 }
946 bus = bus->parent;
947 }
948
bbe8f9a3
RB
949out:
950 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
951
1da177e4
LT
952 return max;
953}
b7fe9434 954EXPORT_SYMBOL(pci_scan_bridge);
1da177e4
LT
955
956/*
957 * Read interrupt line and base address registers.
958 * The architecture-dependent code can tweak these, of course.
959 */
960static void pci_read_irq(struct pci_dev *dev)
961{
962 unsigned char irq;
963
964 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 965 dev->pin = irq;
1da177e4
LT
966 if (irq)
967 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
968 dev->irq = irq;
969}
970
bb209c82 971void set_pcie_port_type(struct pci_dev *pdev)
480b93b7
YZ
972{
973 int pos;
974 u16 reg16;
975
976 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
977 if (!pos)
978 return;
0efea000 979 pdev->pcie_cap = pos;
480b93b7 980 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
786e2288 981 pdev->pcie_flags_reg = reg16;
b03e7495
JM
982 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
983 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
480b93b7
YZ
984}
985
bb209c82 986void set_pcie_hotplug_bridge(struct pci_dev *pdev)
28760489 987{
28760489
EB
988 u32 reg32;
989
59875ae4 990 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
28760489
EB
991 if (reg32 & PCI_EXP_SLTCAP_HPC)
992 pdev->is_hotplug_bridge = 1;
993}
994
78916b00
AW
995/**
996 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
997 * @dev: PCI device
998 *
999 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1000 * when forwarding a type1 configuration request the bridge must check that
1001 * the extended register address field is zero. The bridge is not permitted
1002 * to forward the transactions and must handle it as an Unsupported Request.
1003 * Some bridges do not follow this rule and simply drop the extended register
1004 * bits, resulting in the standard config space being aliased, every 256
1005 * bytes across the entire configuration space. Test for this condition by
1006 * comparing the first dword of each potential alias to the vendor/device ID.
1007 * Known offenders:
1008 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1009 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1010 */
1011static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1012{
1013#ifdef CONFIG_PCI_QUIRKS
1014 int pos;
1015 u32 header, tmp;
1016
1017 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1018
1019 for (pos = PCI_CFG_SPACE_SIZE;
1020 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1021 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1022 || header != tmp)
1023 return false;
1024 }
1025
1026 return true;
1027#else
1028 return false;
1029#endif
1030}
1031
0b950f0f
SH
1032/**
1033 * pci_cfg_space_size - get the configuration space size of the PCI device.
1034 * @dev: PCI device
1035 *
1036 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1037 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1038 * access it. Maybe we don't have a way to generate extended config space
1039 * accesses, or the device is behind a reverse Express bridge. So we try
1040 * reading the dword at 0x100 which must either be 0 or a valid extended
1041 * capability header.
1042 */
1043static int pci_cfg_space_size_ext(struct pci_dev *dev)
1044{
1045 u32 status;
1046 int pos = PCI_CFG_SPACE_SIZE;
1047
1048 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1049 goto fail;
78916b00 1050 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
0b950f0f
SH
1051 goto fail;
1052
1053 return PCI_CFG_SPACE_EXP_SIZE;
1054
1055 fail:
1056 return PCI_CFG_SPACE_SIZE;
1057}
1058
1059int pci_cfg_space_size(struct pci_dev *dev)
1060{
1061 int pos;
1062 u32 status;
1063 u16 class;
1064
1065 class = dev->class >> 8;
1066 if (class == PCI_CLASS_BRIDGE_HOST)
1067 return pci_cfg_space_size_ext(dev);
1068
1069 if (!pci_is_pcie(dev)) {
1070 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1071 if (!pos)
1072 goto fail;
1073
1074 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1075 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1076 goto fail;
1077 }
1078
1079 return pci_cfg_space_size_ext(dev);
1080
1081 fail:
1082 return PCI_CFG_SPACE_SIZE;
1083}
1084
01abc2aa 1085#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 1086
1da177e4
LT
1087/**
1088 * pci_setup_device - fill in class and map information of a device
1089 * @dev: the device structure to fill
1090 *
f7625980 1091 * Initialize the device structure with information about the device's
1da177e4
LT
1092 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1093 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
1094 * Returns 0 on success and negative if unknown type of device (not normal,
1095 * bridge or CardBus).
1da177e4 1096 */
480b93b7 1097int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
1098{
1099 u32 class;
480b93b7
YZ
1100 u8 hdr_type;
1101 struct pci_slot *slot;
bc577d2b 1102 int pos = 0;
5bfa14ed
BH
1103 struct pci_bus_region region;
1104 struct resource *res;
480b93b7
YZ
1105
1106 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1107 return -EIO;
1108
1109 dev->sysdata = dev->bus->sysdata;
1110 dev->dev.parent = dev->bus->bridge;
1111 dev->dev.bus = &pci_bus_type;
1112 dev->hdr_type = hdr_type & 0x7f;
1113 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
1114 dev->error_state = pci_channel_io_normal;
1115 set_pcie_port_type(dev);
1116
1117 list_for_each_entry(slot, &dev->bus->slots, list)
1118 if (PCI_SLOT(dev->devfn) == slot->number)
1119 dev->slot = slot;
1120
1121 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1122 set this higher, assuming the system even supports it. */
1123 dev->dma_mask = 0xffffffff;
1da177e4 1124
eebfcfb5
GKH
1125 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1126 dev->bus->number, PCI_SLOT(dev->devfn),
1127 PCI_FUNC(dev->devfn));
1da177e4
LT
1128
1129 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 1130 dev->revision = class & 0xff;
2dd8ba92 1131 dev->class = class >> 8; /* upper 3 bytes */
1da177e4 1132
2dd8ba92
YL
1133 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1134 dev->vendor, dev->device, dev->hdr_type, dev->class);
1da177e4 1135
853346e4
YZ
1136 /* need to have dev->class ready */
1137 dev->cfg_size = pci_cfg_space_size(dev);
1138
1da177e4 1139 /* "Unknown power state" */
3fe9d19f 1140 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
1141
1142 /* Early fixups, before probing the BARs */
1143 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
1144 /* device class may be changed after fixup */
1145 class = dev->class >> 8;
1da177e4
LT
1146
1147 switch (dev->hdr_type) { /* header type */
1148 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1149 if (class == PCI_CLASS_BRIDGE_PCI)
1150 goto bad;
1151 pci_read_irq(dev);
1152 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1153 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1154 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
1155
1156 /*
075eb9e3
BH
1157 * Do the ugly legacy mode stuff here rather than broken chip
1158 * quirk code. Legacy mode ATA controllers have fixed
1159 * addresses. These are not always echoed in BAR0-3, and
1160 * BAR0-3 in a few cases contain junk!
368c73d4
AC
1161 */
1162 if (class == PCI_CLASS_STORAGE_IDE) {
1163 u8 progif;
1164 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1165 if ((progif & 1) == 0) {
5bfa14ed
BH
1166 region.start = 0x1F0;
1167 region.end = 0x1F7;
1168 res = &dev->resource[0];
1169 res->flags = LEGACY_IO_RESOURCE;
fc279850 1170 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1171 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1172 res);
5bfa14ed
BH
1173 region.start = 0x3F6;
1174 region.end = 0x3F6;
1175 res = &dev->resource[1];
1176 res->flags = LEGACY_IO_RESOURCE;
fc279850 1177 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1178 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1179 res);
368c73d4
AC
1180 }
1181 if ((progif & 4) == 0) {
5bfa14ed
BH
1182 region.start = 0x170;
1183 region.end = 0x177;
1184 res = &dev->resource[2];
1185 res->flags = LEGACY_IO_RESOURCE;
fc279850 1186 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1187 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1188 res);
5bfa14ed
BH
1189 region.start = 0x376;
1190 region.end = 0x376;
1191 res = &dev->resource[3];
1192 res->flags = LEGACY_IO_RESOURCE;
fc279850 1193 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1194 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1195 res);
368c73d4
AC
1196 }
1197 }
1da177e4
LT
1198 break;
1199
1200 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1201 if (class != PCI_CLASS_BRIDGE_PCI)
1202 goto bad;
1203 /* The PCI-to-PCI bridge spec requires that subtractive
1204 decoding (i.e. transparent) bridge must have programming
f7625980 1205 interface code of 0x01. */
3efd273b 1206 pci_read_irq(dev);
1da177e4
LT
1207 dev->transparent = ((dev->class & 0xff) == 1);
1208 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 1209 set_pcie_hotplug_bridge(dev);
bc577d2b
GB
1210 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1211 if (pos) {
1212 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1213 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1214 }
1da177e4
LT
1215 break;
1216
1217 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1218 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1219 goto bad;
1220 pci_read_irq(dev);
1221 pci_read_bases(dev, 1, 0);
1222 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1223 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1224 break;
1225
1226 default: /* unknown header */
227f0647
RD
1227 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1228 dev->hdr_type);
480b93b7 1229 return -EIO;
1da177e4
LT
1230
1231 bad:
227f0647
RD
1232 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1233 dev->class, dev->hdr_type);
1da177e4
LT
1234 dev->class = PCI_CLASS_NOT_DEFINED;
1235 }
1236
1237 /* We found a fine healthy device, go go go... */
1238 return 0;
1239}
1240
589fcc23
BH
1241static struct hpp_type0 pci_default_type0 = {
1242 .revision = 1,
1243 .cache_line_size = 8,
1244 .latency_timer = 0x40,
1245 .enable_serr = 0,
1246 .enable_perr = 0,
1247};
1248
1249static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1250{
1251 u16 pci_cmd, pci_bctl;
1252
c6285fc5 1253 if (!hpp)
589fcc23 1254 hpp = &pci_default_type0;
589fcc23
BH
1255
1256 if (hpp->revision > 1) {
1257 dev_warn(&dev->dev,
1258 "PCI settings rev %d not supported; using defaults\n",
1259 hpp->revision);
1260 hpp = &pci_default_type0;
1261 }
1262
1263 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1264 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1265 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1266 if (hpp->enable_serr)
1267 pci_cmd |= PCI_COMMAND_SERR;
589fcc23
BH
1268 if (hpp->enable_perr)
1269 pci_cmd |= PCI_COMMAND_PARITY;
589fcc23
BH
1270 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1271
1272 /* Program bridge control value */
1273 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1274 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1275 hpp->latency_timer);
1276 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1277 if (hpp->enable_serr)
1278 pci_bctl |= PCI_BRIDGE_CTL_SERR;
589fcc23
BH
1279 if (hpp->enable_perr)
1280 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
589fcc23
BH
1281 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1282 }
1283}
1284
1285static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1286{
1287 if (hpp)
1288 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1289}
1290
1291static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1292{
1293 int pos;
1294 u32 reg32;
1295
1296 if (!hpp)
1297 return;
1298
1299 if (hpp->revision > 1) {
1300 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1301 hpp->revision);
1302 return;
1303 }
1304
302328c0
BH
1305 /*
1306 * Don't allow _HPX to change MPS or MRRS settings. We manage
1307 * those to make sure they're consistent with the rest of the
1308 * platform.
1309 */
1310 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1311 PCI_EXP_DEVCTL_READRQ;
1312 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1313 PCI_EXP_DEVCTL_READRQ);
1314
589fcc23
BH
1315 /* Initialize Device Control Register */
1316 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1317 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1318
1319 /* Initialize Link Control Register */
7a1562d4 1320 if (pcie_cap_has_lnkctl(dev))
589fcc23
BH
1321 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1322 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1323
1324 /* Find Advanced Error Reporting Enhanced Capability */
1325 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1326 if (!pos)
1327 return;
1328
1329 /* Initialize Uncorrectable Error Mask Register */
1330 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1331 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1332 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1333
1334 /* Initialize Uncorrectable Error Severity Register */
1335 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1336 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1337 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1338
1339 /* Initialize Correctable Error Mask Register */
1340 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1341 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1342 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1343
1344 /* Initialize Advanced Error Capabilities and Control Register */
1345 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1346 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1347 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1348
1349 /*
1350 * FIXME: The following two registers are not supported yet.
1351 *
1352 * o Secondary Uncorrectable Error Severity Register
1353 * o Secondary Uncorrectable Error Mask Register
1354 */
1355}
1356
6cd33649
BH
1357static void pci_configure_device(struct pci_dev *dev)
1358{
1359 struct hotplug_params hpp;
1360 int ret;
1361
6cd33649
BH
1362 memset(&hpp, 0, sizeof(hpp));
1363 ret = pci_get_hp_params(dev, &hpp);
1364 if (ret)
1365 return;
1366
1367 program_hpp_type2(dev, hpp.t2);
1368 program_hpp_type1(dev, hpp.t1);
1369 program_hpp_type0(dev, hpp.t0);
1370}
1371
201de56e
ZY
1372static void pci_release_capabilities(struct pci_dev *dev)
1373{
1374 pci_vpd_release(dev);
d1b054da 1375 pci_iov_release(dev);
f796841e 1376 pci_free_cap_save_buffers(dev);
201de56e
ZY
1377}
1378
1da177e4
LT
1379/**
1380 * pci_release_dev - free a pci device structure when all users of it are finished.
1381 * @dev: device that's been disconnected
1382 *
1383 * Will be called only by the device core when all users of this pci device are
1384 * done.
1385 */
1386static void pci_release_dev(struct device *dev)
1387{
04480094 1388 struct pci_dev *pci_dev;
1da177e4 1389
04480094 1390 pci_dev = to_pci_dev(dev);
201de56e 1391 pci_release_capabilities(pci_dev);
98d9f30c 1392 pci_release_of_node(pci_dev);
6ae32c53 1393 pcibios_release_device(pci_dev);
8b1fce04 1394 pci_bus_put(pci_dev->bus);
782a985d 1395 kfree(pci_dev->driver_override);
1da177e4
LT
1396 kfree(pci_dev);
1397}
1398
3c6e6ae7 1399struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
65891215
ME
1400{
1401 struct pci_dev *dev;
1402
1403 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1404 if (!dev)
1405 return NULL;
1406
65891215 1407 INIT_LIST_HEAD(&dev->bus_list);
88e7b167 1408 dev->dev.type = &pci_dev_type;
3c6e6ae7 1409 dev->bus = pci_bus_get(bus);
65891215
ME
1410
1411 return dev;
1412}
3c6e6ae7
GZ
1413EXPORT_SYMBOL(pci_alloc_dev);
1414
efdc87da 1415bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
3c78bc61 1416 int crs_timeout)
1da177e4 1417{
1da177e4
LT
1418 int delay = 1;
1419
efdc87da
YL
1420 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1421 return false;
1da177e4
LT
1422
1423 /* some broken boards return 0 or ~0 if a slot is empty: */
efdc87da
YL
1424 if (*l == 0xffffffff || *l == 0x00000000 ||
1425 *l == 0x0000ffff || *l == 0xffff0000)
1426 return false;
1da177e4 1427
89665a6a
RJ
1428 /*
1429 * Configuration Request Retry Status. Some root ports return the
1430 * actual device ID instead of the synthetic ID (0xFFFF) required
1431 * by the PCIe spec. Ignore the device ID and only check for
1432 * (vendor id == 1).
1433 */
1434 while ((*l & 0xffff) == 0x0001) {
efdc87da
YL
1435 if (!crs_timeout)
1436 return false;
1437
1da177e4
LT
1438 msleep(delay);
1439 delay *= 2;
efdc87da
YL
1440 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1441 return false;
1da177e4 1442 /* Card hasn't responded in 60 seconds? Must be stuck. */
efdc87da 1443 if (delay > crs_timeout) {
227f0647
RD
1444 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1445 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1446 PCI_FUNC(devfn));
efdc87da 1447 return false;
1da177e4
LT
1448 }
1449 }
1450
efdc87da
YL
1451 return true;
1452}
1453EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1454
1455/*
1456 * Read the config data for a PCI device, sanity-check it
1457 * and fill in the dev structure...
1458 */
1459static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1460{
1461 struct pci_dev *dev;
1462 u32 l;
1463
1464 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
1465 return NULL;
1466
8b1fce04 1467 dev = pci_alloc_dev(bus);
1da177e4
LT
1468 if (!dev)
1469 return NULL;
1470
1da177e4 1471 dev->devfn = devfn;
1da177e4
LT
1472 dev->vendor = l & 0xffff;
1473 dev->device = (l >> 16) & 0xffff;
cef354db 1474
98d9f30c
BH
1475 pci_set_of_node(dev);
1476
480b93b7 1477 if (pci_setup_device(dev)) {
8b1fce04 1478 pci_bus_put(dev->bus);
1da177e4
LT
1479 kfree(dev);
1480 return NULL;
1481 }
1da177e4
LT
1482
1483 return dev;
1484}
1485
201de56e
ZY
1486static void pci_init_capabilities(struct pci_dev *dev)
1487{
1488 /* MSI/MSI-X list */
1489 pci_msi_init_pci_dev(dev);
1490
63f4898a
RW
1491 /* Buffers for saving PCIe and PCI-X capabilities */
1492 pci_allocate_cap_save_buffers(dev);
1493
201de56e
ZY
1494 /* Power Management */
1495 pci_pm_init(dev);
1496
1497 /* Vital Product Data */
1498 pci_vpd_pci22_init(dev);
58c3a727
YZ
1499
1500 /* Alternative Routing-ID Forwarding */
31ab2476 1501 pci_configure_ari(dev);
d1b054da
YZ
1502
1503 /* Single Root I/O Virtualization */
1504 pci_iov_init(dev);
ae21ee65
AK
1505
1506 /* Enable ACS P2P upstream forwarding */
5d990b62 1507 pci_enable_acs(dev);
201de56e
ZY
1508}
1509
96bde06a 1510void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1511{
4f535093
YL
1512 int ret;
1513
6cd33649
BH
1514 pci_configure_device(dev);
1515
cdb9b9f7
PM
1516 device_initialize(&dev->dev);
1517 dev->dev.release = pci_release_dev;
1da177e4 1518
7629d19a 1519 set_dev_node(&dev->dev, pcibus_to_node(bus));
cdb9b9f7 1520 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1521 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1522 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1523
4d57cdfa 1524 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1525 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1526
1da177e4
LT
1527 /* Fix up broken headers */
1528 pci_fixup_device(pci_fixup_header, dev);
1529
2069ecfb
YL
1530 /* moved out from quirk header fixup code */
1531 pci_reassigndev_resource_alignment(dev);
1532
4b77b0a2
RW
1533 /* Clear the state_saved flag. */
1534 dev->state_saved = false;
1535
201de56e
ZY
1536 /* Initialize various capabilities */
1537 pci_init_capabilities(dev);
eb9d0fe4 1538
1da177e4
LT
1539 /*
1540 * Add the device to our list of discovered devices
1541 * and the bus list for fixup functions, etc.
1542 */
d71374da 1543 down_write(&pci_bus_sem);
1da177e4 1544 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1545 up_write(&pci_bus_sem);
4f535093 1546
4f535093
YL
1547 ret = pcibios_add_device(dev);
1548 WARN_ON(ret < 0);
1549
1550 /* Notifier could use PCI capabilities */
1551 dev->match_driver = false;
1552 ret = device_add(&dev->dev);
1553 WARN_ON(ret < 0);
cdb9b9f7
PM
1554}
1555
10874f5a 1556struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1557{
1558 struct pci_dev *dev;
1559
90bdb311
TP
1560 dev = pci_get_slot(bus, devfn);
1561 if (dev) {
1562 pci_dev_put(dev);
1563 return dev;
1564 }
1565
cdb9b9f7
PM
1566 dev = pci_scan_device(bus, devfn);
1567 if (!dev)
1568 return NULL;
1569
1570 pci_device_add(dev, bus);
1da177e4
LT
1571
1572 return dev;
1573}
b73e9687 1574EXPORT_SYMBOL(pci_scan_single_device);
1da177e4 1575
b1bd58e4 1576static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
f07852d6 1577{
b1bd58e4
YW
1578 int pos;
1579 u16 cap = 0;
1580 unsigned next_fn;
4fb88c1a 1581
b1bd58e4
YW
1582 if (pci_ari_enabled(bus)) {
1583 if (!dev)
1584 return 0;
1585 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1586 if (!pos)
1587 return 0;
4fb88c1a 1588
b1bd58e4
YW
1589 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1590 next_fn = PCI_ARI_CAP_NFN(cap);
1591 if (next_fn <= fn)
1592 return 0; /* protect against malformed list */
f07852d6 1593
b1bd58e4
YW
1594 return next_fn;
1595 }
1596
1597 /* dev may be NULL for non-contiguous multifunction devices */
1598 if (!dev || dev->multifunction)
1599 return (fn + 1) % 8;
f07852d6 1600
f07852d6
MW
1601 return 0;
1602}
1603
1604static int only_one_child(struct pci_bus *bus)
1605{
1606 struct pci_dev *parent = bus->self;
284f5f9d 1607
f07852d6
MW
1608 if (!parent || !pci_is_pcie(parent))
1609 return 0;
62f87c0e 1610 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
284f5f9d 1611 return 1;
62f87c0e 1612 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
284f5f9d 1613 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
f07852d6
MW
1614 return 1;
1615 return 0;
1616}
1617
1da177e4
LT
1618/**
1619 * pci_scan_slot - scan a PCI slot on a bus for devices.
1620 * @bus: PCI bus to scan
1621 * @devfn: slot number to scan (must have zero function.)
1622 *
1623 * Scan a PCI slot on the specified PCI bus for devices, adding
1624 * discovered devices to the @bus->devices list. New devices
8a1bc901 1625 * will not have is_added set.
1b69dfc6
TP
1626 *
1627 * Returns the number of new devices found.
1da177e4 1628 */
96bde06a 1629int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 1630{
f07852d6 1631 unsigned fn, nr = 0;
1b69dfc6 1632 struct pci_dev *dev;
f07852d6
MW
1633
1634 if (only_one_child(bus) && (devfn > 0))
1635 return 0; /* Already scanned the entire slot */
1da177e4 1636
1b69dfc6 1637 dev = pci_scan_single_device(bus, devfn);
4fb88c1a
MW
1638 if (!dev)
1639 return 0;
1640 if (!dev->is_added)
1b69dfc6
TP
1641 nr++;
1642
b1bd58e4 1643 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
f07852d6
MW
1644 dev = pci_scan_single_device(bus, devfn + fn);
1645 if (dev) {
1646 if (!dev->is_added)
1647 nr++;
1648 dev->multifunction = 1;
1da177e4
LT
1649 }
1650 }
7d715a6c 1651
149e1637
SL
1652 /* only one slot has pcie device */
1653 if (bus->self && nr)
7d715a6c
SL
1654 pcie_aspm_init_link_state(bus->self);
1655
1da177e4
LT
1656 return nr;
1657}
b7fe9434 1658EXPORT_SYMBOL(pci_scan_slot);
1da177e4 1659
b03e7495
JM
1660static int pcie_find_smpss(struct pci_dev *dev, void *data)
1661{
1662 u8 *smpss = data;
1663
1664 if (!pci_is_pcie(dev))
1665 return 0;
1666
d4aa68f6
YW
1667 /*
1668 * We don't have a way to change MPS settings on devices that have
1669 * drivers attached. A hot-added device might support only the minimum
1670 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1671 * where devices may be hot-added, we limit the fabric MPS to 128 so
1672 * hot-added devices will work correctly.
1673 *
1674 * However, if we hot-add a device to a slot directly below a Root
1675 * Port, it's impossible for there to be other existing devices below
1676 * the port. We don't limit the MPS in this case because we can
1677 * reconfigure MPS on both the Root Port and the hot-added device,
1678 * and there are no other devices involved.
1679 *
1680 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
b03e7495 1681 */
d4aa68f6
YW
1682 if (dev->is_hotplug_bridge &&
1683 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
b03e7495
JM
1684 *smpss = 0;
1685
1686 if (*smpss > dev->pcie_mpss)
1687 *smpss = dev->pcie_mpss;
1688
1689 return 0;
1690}
1691
1692static void pcie_write_mps(struct pci_dev *dev, int mps)
1693{
62f392ea 1694 int rc;
b03e7495
JM
1695
1696 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
62f392ea 1697 mps = 128 << dev->pcie_mpss;
b03e7495 1698
62f87c0e
YW
1699 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1700 dev->bus->self)
62f392ea 1701 /* For "Performance", the assumption is made that
b03e7495
JM
1702 * downstream communication will never be larger than
1703 * the MRRS. So, the MPS only needs to be configured
1704 * for the upstream communication. This being the case,
1705 * walk from the top down and set the MPS of the child
1706 * to that of the parent bus.
62f392ea
JM
1707 *
1708 * Configure the device MPS with the smaller of the
1709 * device MPSS or the bridge MPS (which is assumed to be
1710 * properly configured at this point to the largest
1711 * allowable MPS based on its parent bus).
b03e7495 1712 */
62f392ea 1713 mps = min(mps, pcie_get_mps(dev->bus->self));
b03e7495
JM
1714 }
1715
1716 rc = pcie_set_mps(dev, mps);
1717 if (rc)
1718 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1719}
1720
62f392ea 1721static void pcie_write_mrrs(struct pci_dev *dev)
b03e7495 1722{
62f392ea 1723 int rc, mrrs;
b03e7495 1724
ed2888e9
JM
1725 /* In the "safe" case, do not configure the MRRS. There appear to be
1726 * issues with setting MRRS to 0 on a number of devices.
1727 */
ed2888e9
JM
1728 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1729 return;
1730
ed2888e9
JM
1731 /* For Max performance, the MRRS must be set to the largest supported
1732 * value. However, it cannot be configured larger than the MPS the
62f392ea
JM
1733 * device or the bus can support. This should already be properly
1734 * configured by a prior call to pcie_write_mps.
ed2888e9 1735 */
62f392ea 1736 mrrs = pcie_get_mps(dev);
b03e7495
JM
1737
1738 /* MRRS is a R/W register. Invalid values can be written, but a
ed2888e9 1739 * subsequent read will verify if the value is acceptable or not.
b03e7495
JM
1740 * If the MRRS value provided is not acceptable (e.g., too large),
1741 * shrink the value until it is acceptable to the HW.
f7625980 1742 */
b03e7495
JM
1743 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1744 rc = pcie_set_readrq(dev, mrrs);
62f392ea
JM
1745 if (!rc)
1746 break;
b03e7495 1747
62f392ea 1748 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
b03e7495
JM
1749 mrrs /= 2;
1750 }
62f392ea
JM
1751
1752 if (mrrs < 128)
227f0647 1753 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
b03e7495
JM
1754}
1755
5895af79
YW
1756static void pcie_bus_detect_mps(struct pci_dev *dev)
1757{
1758 struct pci_dev *bridge = dev->bus->self;
1759 int mps, p_mps;
1760
1761 if (!bridge)
1762 return;
1763
1764 mps = pcie_get_mps(dev);
1765 p_mps = pcie_get_mps(bridge);
1766
1767 if (mps != p_mps)
1768 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1769 mps, pci_name(bridge), p_mps);
1770}
1771
b03e7495
JM
1772static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1773{
a513a99a 1774 int mps, orig_mps;
b03e7495
JM
1775
1776 if (!pci_is_pcie(dev))
1777 return 0;
1778
5895af79
YW
1779 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1780 pcie_bus_detect_mps(dev);
1781 return 0;
1782 }
1783
a513a99a
JM
1784 mps = 128 << *(u8 *)data;
1785 orig_mps = pcie_get_mps(dev);
b03e7495
JM
1786
1787 pcie_write_mps(dev, mps);
62f392ea 1788 pcie_write_mrrs(dev);
b03e7495 1789
227f0647
RD
1790 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1791 pcie_get_mps(dev), 128 << dev->pcie_mpss,
a513a99a 1792 orig_mps, pcie_get_readrq(dev));
b03e7495
JM
1793
1794 return 0;
1795}
1796
a513a99a 1797/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
b03e7495
JM
1798 * parents then children fashion. If this changes, then this code will not
1799 * work as designed.
1800 */
a58674ff 1801void pcie_bus_configure_settings(struct pci_bus *bus)
b03e7495 1802{
1e358f94 1803 u8 smpss = 0;
b03e7495 1804
a58674ff 1805 if (!bus->self)
b03e7495
JM
1806 return;
1807
b03e7495 1808 if (!pci_is_pcie(bus->self))
5f39e670
JM
1809 return;
1810
1811 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
3315472c 1812 * to be aware of the MPS of the destination. To work around this,
5f39e670
JM
1813 * simply force the MPS of the entire system to the smallest possible.
1814 */
1815 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1816 smpss = 0;
1817
b03e7495 1818 if (pcie_bus_config == PCIE_BUS_SAFE) {
a58674ff 1819 smpss = bus->self->pcie_mpss;
5f39e670 1820
b03e7495
JM
1821 pcie_find_smpss(bus->self, &smpss);
1822 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1823 }
1824
1825 pcie_bus_configure_set(bus->self, &smpss);
1826 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1827}
debc3b77 1828EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
b03e7495 1829
15856ad5 1830unsigned int pci_scan_child_bus(struct pci_bus *bus)
1da177e4 1831{
b918c62e 1832 unsigned int devfn, pass, max = bus->busn_res.start;
1da177e4
LT
1833 struct pci_dev *dev;
1834
0207c356 1835 dev_dbg(&bus->dev, "scanning bus\n");
1da177e4
LT
1836
1837 /* Go find them, Rover! */
1838 for (devfn = 0; devfn < 0x100; devfn += 8)
1839 pci_scan_slot(bus, devfn);
1840
a28724b0
YZ
1841 /* Reserve buses for SR-IOV capability. */
1842 max += pci_iov_bus_range(bus);
1843
1da177e4
LT
1844 /*
1845 * After performing arch-dependent fixup of the bus, look behind
1846 * all PCI-to-PCI bridges on this bus.
1847 */
74710ded 1848 if (!bus->is_added) {
0207c356 1849 dev_dbg(&bus->dev, "fixups for bus\n");
74710ded 1850 pcibios_fixup_bus(bus);
981cf9ea 1851 bus->is_added = 1;
74710ded
AC
1852 }
1853
3c78bc61 1854 for (pass = 0; pass < 2; pass++)
1da177e4 1855 list_for_each_entry(dev, &bus->devices, bus_list) {
6788a51f 1856 if (pci_is_bridge(dev))
1da177e4
LT
1857 max = pci_scan_bridge(bus, dev, max, pass);
1858 }
1859
1860 /*
1861 * We've scanned the bus and so we know all about what's on
1862 * the other side of any bridges that may be on this bus plus
1863 * any devices.
1864 *
1865 * Return how far we've got finding sub-buses.
1866 */
0207c356 1867 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
1da177e4
LT
1868 return max;
1869}
b7fe9434 1870EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1da177e4 1871
6c0cc950
RW
1872/**
1873 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1874 * @bridge: Host bridge to set up.
1875 *
1876 * Default empty implementation. Replace with an architecture-specific setup
1877 * routine, if necessary.
1878 */
1879int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1880{
1881 return 0;
1882}
1883
10a95747
JL
1884void __weak pcibios_add_bus(struct pci_bus *bus)
1885{
1886}
1887
1888void __weak pcibios_remove_bus(struct pci_bus *bus)
1889{
1890}
1891
166c6370
BH
1892struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1893 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1da177e4 1894{
0efd5aab 1895 int error;
5a21d70d 1896 struct pci_host_bridge *bridge;
0207c356 1897 struct pci_bus *b, *b2;
14d76b68 1898 struct resource_entry *window, *n;
a9d9f527 1899 struct resource *res;
0efd5aab
BH
1900 resource_size_t offset;
1901 char bus_addr[64];
1902 char *fmt;
1da177e4 1903
670ba0c8 1904 b = pci_alloc_bus(NULL);
1da177e4 1905 if (!b)
7b543663 1906 return NULL;
1da177e4
LT
1907
1908 b->sysdata = sysdata;
1909 b->ops = ops;
4f535093 1910 b->number = b->busn_res.start = bus;
670ba0c8 1911 pci_bus_assign_domain_nr(b, parent);
0207c356
BH
1912 b2 = pci_find_bus(pci_domain_nr(b), bus);
1913 if (b2) {
1da177e4 1914 /* If we already got to this bus through a different bridge, ignore it */
0207c356 1915 dev_dbg(&b2->dev, "bus already known\n");
1da177e4
LT
1916 goto err_out;
1917 }
d71374da 1918
7b543663
YL
1919 bridge = pci_alloc_host_bridge(b);
1920 if (!bridge)
1921 goto err_out;
1922
1923 bridge->dev.parent = parent;
70efde2a 1924 bridge->dev.release = pci_release_host_bridge_dev;
7b543663 1925 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
6c0cc950 1926 error = pcibios_root_bridge_prepare(bridge);
343df771
JL
1927 if (error) {
1928 kfree(bridge);
1929 goto err_out;
1930 }
6c0cc950 1931
7b543663 1932 error = device_register(&bridge->dev);
343df771
JL
1933 if (error) {
1934 put_device(&bridge->dev);
1935 goto err_out;
1936 }
7b543663 1937 b->bridge = get_device(&bridge->dev);
a1e4d72c 1938 device_enable_async_suspend(b->bridge);
98d9f30c 1939 pci_set_bus_of_node(b);
1da177e4 1940
0d358f22
YL
1941 if (!parent)
1942 set_dev_node(b->bridge, pcibus_to_node(b));
1943
fd7d1ced
GKH
1944 b->dev.class = &pcibus_class;
1945 b->dev.parent = b->bridge;
1a927133 1946 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
fd7d1ced 1947 error = device_register(&b->dev);
1da177e4
LT
1948 if (error)
1949 goto class_dev_reg_err;
1da177e4 1950
10a95747
JL
1951 pcibios_add_bus(b);
1952
1da177e4
LT
1953 /* Create legacy_io and legacy_mem files for this bus */
1954 pci_create_legacy_files(b);
1955
a9d9f527
BH
1956 if (parent)
1957 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1958 else
1959 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1960
0efd5aab 1961 /* Add initial resources to the bus */
14d76b68
JL
1962 resource_list_for_each_entry_safe(window, n, resources) {
1963 list_move_tail(&window->node, &bridge->windows);
0efd5aab
BH
1964 res = window->res;
1965 offset = window->offset;
f848ffb1
YL
1966 if (res->flags & IORESOURCE_BUS)
1967 pci_bus_insert_busn_res(b, bus, res->end);
1968 else
1969 pci_bus_add_resource(b, res, 0);
0efd5aab
BH
1970 if (offset) {
1971 if (resource_type(res) == IORESOURCE_IO)
1972 fmt = " (bus address [%#06llx-%#06llx])";
1973 else
1974 fmt = " (bus address [%#010llx-%#010llx])";
1975 snprintf(bus_addr, sizeof(bus_addr), fmt,
1976 (unsigned long long) (res->start - offset),
1977 (unsigned long long) (res->end - offset));
1978 } else
1979 bus_addr[0] = '\0';
1980 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
a9d9f527
BH
1981 }
1982
a5390aa6
BH
1983 down_write(&pci_bus_sem);
1984 list_add_tail(&b->node, &pci_root_buses);
1985 up_write(&pci_bus_sem);
1986
1da177e4
LT
1987 return b;
1988
1da177e4 1989class_dev_reg_err:
7b543663
YL
1990 put_device(&bridge->dev);
1991 device_unregister(&bridge->dev);
1da177e4 1992err_out:
1da177e4
LT
1993 kfree(b);
1994 return NULL;
1995}
cdb9b9f7 1996
98a35831
YL
1997int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1998{
1999 struct resource *res = &b->busn_res;
2000 struct resource *parent_res, *conflict;
2001
2002 res->start = bus;
2003 res->end = bus_max;
2004 res->flags = IORESOURCE_BUS;
2005
2006 if (!pci_is_root_bus(b))
2007 parent_res = &b->parent->busn_res;
2008 else {
2009 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2010 res->flags |= IORESOURCE_PCI_FIXED;
2011 }
2012
ced04d15 2013 conflict = request_resource_conflict(parent_res, res);
98a35831
YL
2014
2015 if (conflict)
2016 dev_printk(KERN_DEBUG, &b->dev,
2017 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2018 res, pci_is_root_bus(b) ? "domain " : "",
2019 parent_res, conflict->name, conflict);
98a35831
YL
2020
2021 return conflict == NULL;
2022}
2023
2024int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2025{
2026 struct resource *res = &b->busn_res;
2027 struct resource old_res = *res;
2028 resource_size_t size;
2029 int ret;
2030
2031 if (res->start > bus_max)
2032 return -EINVAL;
2033
2034 size = bus_max - res->start + 1;
2035 ret = adjust_resource(res, res->start, size);
2036 dev_printk(KERN_DEBUG, &b->dev,
2037 "busn_res: %pR end %s updated to %02x\n",
2038 &old_res, ret ? "can not be" : "is", bus_max);
2039
2040 if (!ret && !res->parent)
2041 pci_bus_insert_busn_res(b, res->start, res->end);
2042
2043 return ret;
2044}
2045
2046void pci_bus_release_busn_res(struct pci_bus *b)
2047{
2048 struct resource *res = &b->busn_res;
2049 int ret;
2050
2051 if (!res->flags || !res->parent)
2052 return;
2053
2054 ret = release_resource(res);
2055 dev_printk(KERN_DEBUG, &b->dev,
2056 "busn_res: %pR %s released\n",
2057 res, ret ? "can not be" : "is");
2058}
2059
15856ad5 2060struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
2061 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2062{
14d76b68 2063 struct resource_entry *window;
4d99f524 2064 bool found = false;
a2ebb827 2065 struct pci_bus *b;
4d99f524
YL
2066 int max;
2067
14d76b68 2068 resource_list_for_each_entry(window, resources)
4d99f524
YL
2069 if (window->res->flags & IORESOURCE_BUS) {
2070 found = true;
2071 break;
2072 }
a2ebb827
BH
2073
2074 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2075 if (!b)
2076 return NULL;
2077
4d99f524
YL
2078 if (!found) {
2079 dev_info(&b->dev,
2080 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2081 bus);
2082 pci_bus_insert_busn_res(b, bus, 255);
2083 }
2084
2085 max = pci_scan_child_bus(b);
2086
2087 if (!found)
2088 pci_bus_update_busn_res_end(b, max);
2089
a2ebb827
BH
2090 pci_bus_add_devices(b);
2091 return b;
2092}
2093EXPORT_SYMBOL(pci_scan_root_bus);
2094
7e00fe2e 2095/* Deprecated; use pci_scan_root_bus() instead */
15856ad5 2096struct pci_bus *pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
2097 int bus, struct pci_ops *ops, void *sysdata)
2098{
1e39ae9f 2099 LIST_HEAD(resources);
cdb9b9f7
PM
2100 struct pci_bus *b;
2101
1e39ae9f
BH
2102 pci_add_resource(&resources, &ioport_resource);
2103 pci_add_resource(&resources, &iomem_resource);
857c3b66 2104 pci_add_resource(&resources, &busn_resource);
1e39ae9f 2105 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
cdb9b9f7 2106 if (b)
857c3b66 2107 pci_scan_child_bus(b);
1e39ae9f
BH
2108 else
2109 pci_free_resource_list(&resources);
cdb9b9f7
PM
2110 return b;
2111}
1da177e4
LT
2112EXPORT_SYMBOL(pci_scan_bus_parented);
2113
15856ad5 2114struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
de4b2f76
BH
2115 void *sysdata)
2116{
2117 LIST_HEAD(resources);
2118 struct pci_bus *b;
2119
2120 pci_add_resource(&resources, &ioport_resource);
2121 pci_add_resource(&resources, &iomem_resource);
857c3b66 2122 pci_add_resource(&resources, &busn_resource);
de4b2f76
BH
2123 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2124 if (b) {
857c3b66 2125 pci_scan_child_bus(b);
de4b2f76
BH
2126 pci_bus_add_devices(b);
2127 } else {
2128 pci_free_resource_list(&resources);
2129 }
2130 return b;
2131}
2132EXPORT_SYMBOL(pci_scan_bus);
2133
2f320521
YL
2134/**
2135 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2136 * @bridge: PCI bridge for the bus to scan
2137 *
2138 * Scan a PCI bus and child buses for new devices, add them,
2139 * and enable them, resizing bridge mmio/io resource if necessary
2140 * and possible. The caller must ensure the child devices are already
2141 * removed for resizing to occur.
2142 *
2143 * Returns the max number of subordinate bus discovered.
2144 */
10874f5a 2145unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
2f320521
YL
2146{
2147 unsigned int max;
2148 struct pci_bus *bus = bridge->subordinate;
2149
2150 max = pci_scan_child_bus(bus);
2151
2152 pci_assign_unassigned_bridge_resources(bridge);
2153
2154 pci_bus_add_devices(bus);
2155
2156 return max;
2157}
2158
a5213a31
YL
2159/**
2160 * pci_rescan_bus - scan a PCI bus for devices.
2161 * @bus: PCI bus to scan
2162 *
2163 * Scan a PCI bus and child buses for new devices, adds them,
2164 * and enables them.
2165 *
2166 * Returns the max number of subordinate bus discovered.
2167 */
10874f5a 2168unsigned int pci_rescan_bus(struct pci_bus *bus)
a5213a31
YL
2169{
2170 unsigned int max;
2171
2172 max = pci_scan_child_bus(bus);
2173 pci_assign_unassigned_bus_resources(bus);
2174 pci_bus_add_devices(bus);
2175
2176 return max;
2177}
2178EXPORT_SYMBOL_GPL(pci_rescan_bus);
2179
9d16947b
RW
2180/*
2181 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2182 * routines should always be executed under this mutex.
2183 */
2184static DEFINE_MUTEX(pci_rescan_remove_lock);
2185
2186void pci_lock_rescan_remove(void)
2187{
2188 mutex_lock(&pci_rescan_remove_lock);
2189}
2190EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2191
2192void pci_unlock_rescan_remove(void)
2193{
2194 mutex_unlock(&pci_rescan_remove_lock);
2195}
2196EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2197
3c78bc61
RD
2198static int __init pci_sort_bf_cmp(const struct device *d_a,
2199 const struct device *d_b)
6b4b78fe 2200{
99178b03
GKH
2201 const struct pci_dev *a = to_pci_dev(d_a);
2202 const struct pci_dev *b = to_pci_dev(d_b);
2203
6b4b78fe
MD
2204 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2205 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2206
2207 if (a->bus->number < b->bus->number) return -1;
2208 else if (a->bus->number > b->bus->number) return 1;
2209
2210 if (a->devfn < b->devfn) return -1;
2211 else if (a->devfn > b->devfn) return 1;
2212
2213 return 0;
2214}
2215
5ff580c1 2216void __init pci_sort_breadthfirst(void)
6b4b78fe 2217{
99178b03 2218 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 2219}
This page took 0.924408 seconds and 5 git commands to generate.