PCI: replace remaining __FUNCTION__ occurrences
[deliverable/linux.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
bc56b9e0 13#include "pci.h"
1da177e4
LT
14
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
17#define PCI_CFG_SPACE_SIZE 256
18#define PCI_CFG_SPACE_EXP_SIZE 4096
19
20/* Ugh. Need to stop exporting this to modules. */
21LIST_HEAD(pci_root_buses);
22EXPORT_SYMBOL(pci_root_buses);
23
70308923
GKH
24
25static int find_anything(struct device *dev, void *data)
26{
27 return 1;
28}
29
ed4aaadb
ZY
30/*
31 * Some device drivers need know if pci is initiated.
32 * Basically, we think pci is not initiated when there
70308923 33 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
34 */
35int no_pci_devices(void)
36{
70308923
GKH
37 struct device *dev;
38 int no_devices;
ed4aaadb 39
70308923
GKH
40 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
41 no_devices = (dev == NULL);
42 put_device(dev);
43 return no_devices;
44}
ed4aaadb
ZY
45EXPORT_SYMBOL(no_pci_devices);
46
1da177e4
LT
47#ifdef HAVE_PCI_LEGACY
48/**
49 * pci_create_legacy_files - create legacy I/O port and memory files
50 * @b: bus to create files under
51 *
52 * Some platforms allow access to legacy I/O port and ISA memory space on
53 * a per-bus basis. This routine creates the files and ties them into
54 * their associated read, write and mmap files from pci-sysfs.c
55 */
56static void pci_create_legacy_files(struct pci_bus *b)
57{
f5afe806 58 b->legacy_io = kzalloc(sizeof(struct bin_attribute) * 2,
1da177e4
LT
59 GFP_ATOMIC);
60 if (b->legacy_io) {
1da177e4
LT
61 b->legacy_io->attr.name = "legacy_io";
62 b->legacy_io->size = 0xffff;
63 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
1da177e4
LT
64 b->legacy_io->read = pci_read_legacy_io;
65 b->legacy_io->write = pci_write_legacy_io;
fd7d1ced 66 device_create_bin_file(&b->dev, b->legacy_io);
1da177e4
LT
67
68 /* Allocated above after the legacy_io struct */
69 b->legacy_mem = b->legacy_io + 1;
70 b->legacy_mem->attr.name = "legacy_mem";
71 b->legacy_mem->size = 1024*1024;
72 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
1da177e4 73 b->legacy_mem->mmap = pci_mmap_legacy_mem;
fd7d1ced 74 device_create_bin_file(&b->dev, b->legacy_mem);
1da177e4
LT
75 }
76}
77
78void pci_remove_legacy_files(struct pci_bus *b)
79{
80 if (b->legacy_io) {
fd7d1ced
GKH
81 device_remove_bin_file(&b->dev, b->legacy_io);
82 device_remove_bin_file(&b->dev, b->legacy_mem);
1da177e4
LT
83 kfree(b->legacy_io); /* both are allocated here */
84 }
85}
86#else /* !HAVE_PCI_LEGACY */
87static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
88void pci_remove_legacy_files(struct pci_bus *bus) { return; }
89#endif /* HAVE_PCI_LEGACY */
90
91/*
92 * PCI Bus Class Devices
93 */
fd7d1ced
GKH
94static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
95 struct device_attribute *attr,
4327edf6 96 char *buf)
1da177e4 97{
1da177e4 98 int ret;
4327edf6 99 cpumask_t cpumask;
1da177e4 100
fd7d1ced 101 cpumask = pcibus_to_cpumask(to_pci_bus(dev));
1da177e4
LT
102 ret = cpumask_scnprintf(buf, PAGE_SIZE, cpumask);
103 if (ret < PAGE_SIZE)
104 buf[ret++] = '\n';
105 return ret;
106}
fd7d1ced 107DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpuaffinity, NULL);
1da177e4
LT
108
109/*
110 * PCI Bus Class
111 */
fd7d1ced 112static void release_pcibus_dev(struct device *dev)
1da177e4 113{
fd7d1ced 114 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
115
116 if (pci_bus->bridge)
117 put_device(pci_bus->bridge);
118 kfree(pci_bus);
119}
120
121static struct class pcibus_class = {
122 .name = "pci_bus",
fd7d1ced 123 .dev_release = &release_pcibus_dev,
1da177e4
LT
124};
125
126static int __init pcibus_class_init(void)
127{
128 return class_register(&pcibus_class);
129}
130postcore_initcall(pcibus_class_init);
131
132/*
133 * Translate the low bits of the PCI base
134 * to the resource type
135 */
136static inline unsigned int pci_calc_resource_flags(unsigned int flags)
137{
138 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
139 return IORESOURCE_IO;
140
141 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
142 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
143
144 return IORESOURCE_MEM;
145}
146
147/*
148 * Find the extent of a PCI decode..
149 */
f797f9cc 150static u32 pci_size(u32 base, u32 maxbase, u32 mask)
1da177e4
LT
151{
152 u32 size = mask & maxbase; /* Find the significant bits */
153 if (!size)
154 return 0;
155
156 /* Get the lowest of them to find the decode size, and
157 from that the extent. */
158 size = (size & ~(size-1)) - 1;
159
160 /* base == maxbase can be valid only if the BAR has
161 already been programmed with all 1s. */
162 if (base == maxbase && ((base | size) & mask) != mask)
163 return 0;
164
165 return size;
166}
167
07eddf3d
YL
168static u64 pci_size64(u64 base, u64 maxbase, u64 mask)
169{
170 u64 size = mask & maxbase; /* Find the significant bits */
171 if (!size)
172 return 0;
173
174 /* Get the lowest of them to find the decode size, and
175 from that the extent. */
176 size = (size & ~(size-1)) - 1;
177
178 /* base == maxbase can be valid only if the BAR has
179 already been programmed with all 1s. */
180 if (base == maxbase && ((base | size) & mask) != mask)
181 return 0;
182
183 return size;
184}
185
186static inline int is_64bit_memory(u32 mask)
187{
188 if ((mask & (PCI_BASE_ADDRESS_SPACE|PCI_BASE_ADDRESS_MEM_TYPE_MASK)) ==
189 (PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64))
190 return 1;
191 return 0;
192}
193
1da177e4
LT
194static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
195{
196 unsigned int pos, reg, next;
197 u32 l, sz;
198 struct resource *res;
199
200 for(pos=0; pos<howmany; pos = next) {
07eddf3d
YL
201 u64 l64;
202 u64 sz64;
203 u32 raw_sz;
204
1da177e4
LT
205 next = pos+1;
206 res = &dev->resource[pos];
207 res->name = pci_name(dev);
208 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
209 pci_read_config_dword(dev, reg, &l);
210 pci_write_config_dword(dev, reg, ~0);
211 pci_read_config_dword(dev, reg, &sz);
212 pci_write_config_dword(dev, reg, l);
213 if (!sz || sz == 0xffffffff)
214 continue;
215 if (l == 0xffffffff)
216 l = 0;
07eddf3d
YL
217 raw_sz = sz;
218 if ((l & PCI_BASE_ADDRESS_SPACE) ==
219 PCI_BASE_ADDRESS_SPACE_MEMORY) {
3c6de929 220 sz = pci_size(l, sz, (u32)PCI_BASE_ADDRESS_MEM_MASK);
07eddf3d
YL
221 /*
222 * For 64bit prefetchable memory sz could be 0, if the
223 * real size is bigger than 4G, so we need to check
224 * szhi for that.
225 */
226 if (!is_64bit_memory(l) && !sz)
1da177e4
LT
227 continue;
228 res->start = l & PCI_BASE_ADDRESS_MEM_MASK;
229 res->flags |= l & ~PCI_BASE_ADDRESS_MEM_MASK;
230 } else {
231 sz = pci_size(l, sz, PCI_BASE_ADDRESS_IO_MASK & 0xffff);
232 if (!sz)
233 continue;
234 res->start = l & PCI_BASE_ADDRESS_IO_MASK;
235 res->flags |= l & ~PCI_BASE_ADDRESS_IO_MASK;
236 }
237 res->end = res->start + (unsigned long) sz;
88452565 238 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
07eddf3d 239 if (is_64bit_memory(l)) {
17d6dc8f 240 u32 szhi, lhi;
07eddf3d 241
17d6dc8f
PA
242 pci_read_config_dword(dev, reg+4, &lhi);
243 pci_write_config_dword(dev, reg+4, ~0);
244 pci_read_config_dword(dev, reg+4, &szhi);
245 pci_write_config_dword(dev, reg+4, lhi);
07eddf3d
YL
246 sz64 = ((u64)szhi << 32) | raw_sz;
247 l64 = ((u64)lhi << 32) | l;
248 sz64 = pci_size64(l64, sz64, PCI_BASE_ADDRESS_MEM_MASK);
1da177e4
LT
249 next++;
250#if BITS_PER_LONG == 64
07eddf3d
YL
251 if (!sz64) {
252 res->start = 0;
253 res->end = 0;
254 res->flags = 0;
255 continue;
1da177e4 256 }
07eddf3d
YL
257 res->start = l64 & PCI_BASE_ADDRESS_MEM_MASK;
258 res->end = res->start + sz64;
1da177e4 259#else
07eddf3d
YL
260 if (sz64 > 0x100000000ULL) {
261 printk(KERN_ERR "PCI: Unable to handle 64-bit "
262 "BAR for device %s\n", pci_name(dev));
1da177e4
LT
263 res->start = 0;
264 res->flags = 0;
ea28502d 265 } else if (lhi) {
17d6dc8f 266 /* 64-bit wide address, treat as disabled */
07eddf3d
YL
267 pci_write_config_dword(dev, reg,
268 l & ~(u32)PCI_BASE_ADDRESS_MEM_MASK);
17d6dc8f
PA
269 pci_write_config_dword(dev, reg+4, 0);
270 res->start = 0;
271 res->end = sz;
1da177e4
LT
272 }
273#endif
274 }
275 }
276 if (rom) {
277 dev->rom_base_reg = rom;
278 res = &dev->resource[PCI_ROM_RESOURCE];
279 res->name = pci_name(dev);
280 pci_read_config_dword(dev, rom, &l);
281 pci_write_config_dword(dev, rom, ~PCI_ROM_ADDRESS_ENABLE);
282 pci_read_config_dword(dev, rom, &sz);
283 pci_write_config_dword(dev, rom, l);
284 if (l == 0xffffffff)
285 l = 0;
286 if (sz && sz != 0xffffffff) {
3c6de929 287 sz = pci_size(l, sz, (u32)PCI_ROM_ADDRESS_MASK);
1da177e4
LT
288 if (sz) {
289 res->flags = (l & IORESOURCE_ROM_ENABLE) |
bb446093 290 IORESOURCE_MEM | IORESOURCE_PREFETCH |
88452565
IK
291 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
292 IORESOURCE_SIZEALIGN;
1da177e4
LT
293 res->start = l & PCI_ROM_ADDRESS_MASK;
294 res->end = res->start + (unsigned long) sz;
295 }
296 }
297 }
298}
299
0ab2b57f 300void __devinit pci_read_bridge_bases(struct pci_bus *child)
1da177e4
LT
301{
302 struct pci_dev *dev = child->self;
303 u8 io_base_lo, io_limit_lo;
304 u16 mem_base_lo, mem_limit_lo;
305 unsigned long base, limit;
306 struct resource *res;
307 int i;
308
309 if (!dev) /* It's a host bus, nothing to read */
310 return;
311
312 if (dev->transparent) {
313 printk(KERN_INFO "PCI: Transparent bridge - %s\n", pci_name(dev));
90b54929
IK
314 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
315 child->resource[i] = child->parent->resource[i - 3];
1da177e4
LT
316 }
317
318 for(i=0; i<3; i++)
319 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
320
321 res = child->resource[0];
322 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
323 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
324 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
325 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
326
327 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
328 u16 io_base_hi, io_limit_hi;
329 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
330 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
331 base |= (io_base_hi << 16);
332 limit |= (io_limit_hi << 16);
333 }
334
335 if (base <= limit) {
336 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
9d265124
DY
337 if (!res->start)
338 res->start = base;
339 if (!res->end)
340 res->end = limit + 0xfff;
1da177e4
LT
341 }
342
343 res = child->resource[1];
344 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
345 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
346 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
347 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
348 if (base <= limit) {
349 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
350 res->start = base;
351 res->end = limit + 0xfffff;
352 }
353
354 res = child->resource[2];
355 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
356 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
357 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
358 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
359
360 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
361 u32 mem_base_hi, mem_limit_hi;
362 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
363 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
364
365 /*
366 * Some bridges set the base > limit by default, and some
367 * (broken) BIOSes do not initialize them. If we find
368 * this, just assume they are not being used.
369 */
370 if (mem_base_hi <= mem_limit_hi) {
371#if BITS_PER_LONG == 64
372 base |= ((long) mem_base_hi) << 32;
373 limit |= ((long) mem_limit_hi) << 32;
374#else
375 if (mem_base_hi || mem_limit_hi) {
376 printk(KERN_ERR "PCI: Unable to handle 64-bit address space for bridge %s\n", pci_name(dev));
377 return;
378 }
379#endif
380 }
381 }
382 if (base <= limit) {
383 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
384 res->start = base;
385 res->end = limit + 0xfffff;
386 }
387}
388
96bde06a 389static struct pci_bus * pci_alloc_bus(void)
1da177e4
LT
390{
391 struct pci_bus *b;
392
f5afe806 393 b = kzalloc(sizeof(*b), GFP_KERNEL);
1da177e4 394 if (b) {
1da177e4
LT
395 INIT_LIST_HEAD(&b->node);
396 INIT_LIST_HEAD(&b->children);
397 INIT_LIST_HEAD(&b->devices);
398 }
399 return b;
400}
401
402static struct pci_bus * __devinit
403pci_alloc_child_bus(struct pci_bus *parent, struct pci_dev *bridge, int busnr)
404{
405 struct pci_bus *child;
406 int i;
407
408 /*
409 * Allocate a new bus, and inherit stuff from the parent..
410 */
411 child = pci_alloc_bus();
412 if (!child)
413 return NULL;
414
415 child->self = bridge;
416 child->parent = parent;
417 child->ops = parent->ops;
418 child->sysdata = parent->sysdata;
6e325a62 419 child->bus_flags = parent->bus_flags;
1da177e4
LT
420 child->bridge = get_device(&bridge->dev);
421
fd7d1ced
GKH
422 /* initialize some portions of the bus device, but don't register it
423 * now as the parent is not properly set up yet. This device will get
424 * registered later in pci_bus_add_devices()
425 */
426 child->dev.class = &pcibus_class;
427 sprintf(child->dev.bus_id, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
428
429 /*
430 * Set up the primary, secondary and subordinate
431 * bus numbers.
432 */
433 child->number = child->secondary = busnr;
434 child->primary = parent->secondary;
435 child->subordinate = 0xff;
436
437 /* Set up default resource pointers and names.. */
438 for (i = 0; i < 4; i++) {
439 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
440 child->resource[i]->name = child->name;
441 }
442 bridge->subordinate = child;
443
444 return child;
445}
446
451124a7 447struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
448{
449 struct pci_bus *child;
450
451 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 452 if (child) {
d71374da 453 down_write(&pci_bus_sem);
1da177e4 454 list_add_tail(&child->node, &parent->children);
d71374da 455 up_write(&pci_bus_sem);
e4ea9bb7 456 }
1da177e4
LT
457 return child;
458}
459
96bde06a 460static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
26f674ae
GKH
461{
462 struct pci_bus *parent = child->parent;
12f44f46
IK
463
464 /* Attempts to fix that up are really dangerous unless
465 we're going to re-assign all bus numbers. */
466 if (!pcibios_assign_all_busses())
467 return;
468
26f674ae
GKH
469 while (parent->parent && parent->subordinate < max) {
470 parent->subordinate = max;
471 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
472 parent = parent->parent;
473 }
474}
475
1da177e4
LT
476/*
477 * If it's a bridge, configure it and scan the bus behind it.
478 * For CardBus bridges, we don't scan behind as the devices will
479 * be handled by the bridge driver itself.
480 *
481 * We need to process bridges in two passes -- first we scan those
482 * already configured by the BIOS and after we are done with all of
483 * them, we proceed to assigning numbers to the remaining buses in
484 * order to avoid overlaps between old and new bus numbers.
485 */
0ab2b57f 486int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
487{
488 struct pci_bus *child;
489 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 490 u32 buses, i, j = 0;
1da177e4
LT
491 u16 bctl;
492
493 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
494
495 pr_debug("PCI: Scanning behind PCI bridge %s, config %06x, pass %d\n",
496 pci_name(dev), buses & 0xffffff, pass);
497
498 /* Disable MasterAbortMode during probing to avoid reporting
499 of bus errors (in some architectures) */
500 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
501 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
502 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
503
1da177e4
LT
504 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
505 unsigned int cmax, busnr;
506 /*
507 * Bus already configured by firmware, process it in the first
508 * pass and just note the configuration.
509 */
510 if (pass)
bbe8f9a3 511 goto out;
1da177e4
LT
512 busnr = (buses >> 8) & 0xFF;
513
514 /*
515 * If we already got to this bus through a different bridge,
516 * ignore it. This can happen with the i450NX chipset.
517 */
518 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
519 printk(KERN_INFO "PCI: Bus %04x:%02x already known\n",
520 pci_domain_nr(bus), busnr);
bbe8f9a3 521 goto out;
1da177e4
LT
522 }
523
6ef6f0e3 524 child = pci_add_new_bus(bus, dev, busnr);
1da177e4 525 if (!child)
bbe8f9a3 526 goto out;
1da177e4
LT
527 child->primary = buses & 0xFF;
528 child->subordinate = (buses >> 16) & 0xFF;
11949255 529 child->bridge_ctl = bctl;
1da177e4
LT
530
531 cmax = pci_scan_child_bus(child);
532 if (cmax > max)
533 max = cmax;
534 if (child->subordinate > max)
535 max = child->subordinate;
536 } else {
537 /*
538 * We need to assign a number to this bus which we always
539 * do in the second pass.
540 */
12f44f46
IK
541 if (!pass) {
542 if (pcibios_assign_all_busses())
543 /* Temporarily disable forwarding of the
544 configuration cycles on all bridges in
545 this bus segment to avoid possible
546 conflicts in the second pass between two
547 bridges programmed with overlapping
548 bus ranges. */
549 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
550 buses & ~0xffffff);
bbe8f9a3 551 goto out;
12f44f46 552 }
1da177e4
LT
553
554 /* Clear errors */
555 pci_write_config_word(dev, PCI_STATUS, 0xffff);
556
cc57450f
RS
557 /* Prevent assigning a bus number that already exists.
558 * This can happen when a bridge is hot-plugged */
559 if (pci_find_bus(pci_domain_nr(bus), max+1))
bbe8f9a3 560 goto out;
6ef6f0e3 561 child = pci_add_new_bus(bus, dev, ++max);
1da177e4
LT
562 buses = (buses & 0xff000000)
563 | ((unsigned int)(child->primary) << 0)
564 | ((unsigned int)(child->secondary) << 8)
565 | ((unsigned int)(child->subordinate) << 16);
566
567 /*
568 * yenta.c forces a secondary latency timer of 176.
569 * Copy that behaviour here.
570 */
571 if (is_cardbus) {
572 buses &= ~0xff000000;
573 buses |= CARDBUS_LATENCY_TIMER << 24;
574 }
575
576 /*
577 * We need to blast all three values with a single write.
578 */
579 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
580
581 if (!is_cardbus) {
11949255 582 child->bridge_ctl = bctl;
26f674ae
GKH
583 /*
584 * Adjust subordinate busnr in parent buses.
585 * We do this before scanning for children because
586 * some devices may not be detected if the bios
587 * was lazy.
588 */
589 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
590 /* Now we can scan all subordinate buses... */
591 max = pci_scan_child_bus(child);
e3ac86d8
KA
592 /*
593 * now fix it up again since we have found
594 * the real value of max.
595 */
596 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
597 } else {
598 /*
599 * For CardBus bridges, we leave 4 bus numbers
600 * as cards with a PCI-to-PCI bridge can be
601 * inserted later.
602 */
49887941
DB
603 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
604 struct pci_bus *parent = bus;
cc57450f
RS
605 if (pci_find_bus(pci_domain_nr(bus),
606 max+i+1))
607 break;
49887941
DB
608 while (parent->parent) {
609 if ((!pcibios_assign_all_busses()) &&
610 (parent->subordinate > max) &&
611 (parent->subordinate <= max+i)) {
612 j = 1;
613 }
614 parent = parent->parent;
615 }
616 if (j) {
617 /*
618 * Often, there are two cardbus bridges
619 * -- try to leave one valid bus number
620 * for each one.
621 */
622 i /= 2;
623 break;
624 }
625 }
cc57450f 626 max += i;
26f674ae 627 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
628 }
629 /*
630 * Set the subordinate bus number to its real value.
631 */
632 child->subordinate = max;
633 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
634 }
635
cb3576fa
GH
636 sprintf(child->name,
637 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
638 pci_domain_nr(bus), child->number);
1da177e4 639
d55bef51 640 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941
DB
641 while (bus->parent) {
642 if ((child->subordinate > bus->subordinate) ||
643 (child->number > bus->subordinate) ||
644 (child->number < bus->number) ||
645 (child->subordinate < bus->number)) {
a6f29a98 646 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
d55bef51
BK
647 "hidden behind%s bridge #%02x (-#%02x)\n",
648 child->number, child->subordinate,
649 (bus->number > child->subordinate &&
650 bus->subordinate < child->number) ?
a6f29a98
JP
651 "wholly" : "partially",
652 bus->self->transparent ? " transparent" : "",
d55bef51 653 bus->number, bus->subordinate);
49887941
DB
654 }
655 bus = bus->parent;
656 }
657
bbe8f9a3
RB
658out:
659 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
660
1da177e4
LT
661 return max;
662}
663
664/*
665 * Read interrupt line and base address registers.
666 * The architecture-dependent code can tweak these, of course.
667 */
668static void pci_read_irq(struct pci_dev *dev)
669{
670 unsigned char irq;
671
672 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 673 dev->pin = irq;
1da177e4
LT
674 if (irq)
675 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
676 dev->irq = irq;
677}
678
01abc2aa 679#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 680
1da177e4
LT
681/**
682 * pci_setup_device - fill in class and map information of a device
683 * @dev: the device structure to fill
684 *
685 * Initialize the device structure with information about the device's
686 * vendor,class,memory and IO-space addresses,IRQ lines etc.
687 * Called at initialisation of the PCI subsystem and by CardBus services.
688 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
689 * or CardBus).
690 */
691static int pci_setup_device(struct pci_dev * dev)
692{
693 u32 class;
694
695 sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
696 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
697
698 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 699 dev->revision = class & 0xff;
1da177e4
LT
700 class >>= 8; /* upper 3 bytes */
701 dev->class = class;
702 class >>= 8;
703
704 pr_debug("PCI: Found %s [%04x/%04x] %06x %02x\n", pci_name(dev),
705 dev->vendor, dev->device, class, dev->hdr_type);
706
707 /* "Unknown power state" */
3fe9d19f 708 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
709
710 /* Early fixups, before probing the BARs */
711 pci_fixup_device(pci_fixup_early, dev);
712 class = dev->class >> 8;
713
714 switch (dev->hdr_type) { /* header type */
715 case PCI_HEADER_TYPE_NORMAL: /* standard header */
716 if (class == PCI_CLASS_BRIDGE_PCI)
717 goto bad;
718 pci_read_irq(dev);
719 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
720 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
721 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
722
723 /*
724 * Do the ugly legacy mode stuff here rather than broken chip
725 * quirk code. Legacy mode ATA controllers have fixed
726 * addresses. These are not always echoed in BAR0-3, and
727 * BAR0-3 in a few cases contain junk!
728 */
729 if (class == PCI_CLASS_STORAGE_IDE) {
730 u8 progif;
731 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
732 if ((progif & 1) == 0) {
af1bff4f
LT
733 dev->resource[0].start = 0x1F0;
734 dev->resource[0].end = 0x1F7;
735 dev->resource[0].flags = LEGACY_IO_RESOURCE;
736 dev->resource[1].start = 0x3F6;
737 dev->resource[1].end = 0x3F6;
738 dev->resource[1].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
739 }
740 if ((progif & 4) == 0) {
af1bff4f
LT
741 dev->resource[2].start = 0x170;
742 dev->resource[2].end = 0x177;
743 dev->resource[2].flags = LEGACY_IO_RESOURCE;
744 dev->resource[3].start = 0x376;
745 dev->resource[3].end = 0x376;
746 dev->resource[3].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
747 }
748 }
1da177e4
LT
749 break;
750
751 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
752 if (class != PCI_CLASS_BRIDGE_PCI)
753 goto bad;
754 /* The PCI-to-PCI bridge spec requires that subtractive
755 decoding (i.e. transparent) bridge must have programming
756 interface code of 0x01. */
3efd273b 757 pci_read_irq(dev);
1da177e4
LT
758 dev->transparent = ((dev->class & 0xff) == 1);
759 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
760 break;
761
762 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
763 if (class != PCI_CLASS_BRIDGE_CARDBUS)
764 goto bad;
765 pci_read_irq(dev);
766 pci_read_bases(dev, 1, 0);
767 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
768 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
769 break;
770
771 default: /* unknown header */
772 printk(KERN_ERR "PCI: device %s has unknown header type %02x, ignoring.\n",
773 pci_name(dev), dev->hdr_type);
774 return -1;
775
776 bad:
777 printk(KERN_ERR "PCI: %s: class %x doesn't match header type %02x. Ignoring class.\n",
778 pci_name(dev), class, dev->hdr_type);
779 dev->class = PCI_CLASS_NOT_DEFINED;
780 }
781
782 /* We found a fine healthy device, go go go... */
783 return 0;
784}
785
786/**
787 * pci_release_dev - free a pci device structure when all users of it are finished.
788 * @dev: device that's been disconnected
789 *
790 * Will be called only by the device core when all users of this pci device are
791 * done.
792 */
793static void pci_release_dev(struct device *dev)
794{
795 struct pci_dev *pci_dev;
796
797 pci_dev = to_pci_dev(dev);
94e61088 798 pci_vpd_release(pci_dev);
1da177e4
LT
799 kfree(pci_dev);
800}
801
994a65e2
KA
802static void set_pcie_port_type(struct pci_dev *pdev)
803{
804 int pos;
805 u16 reg16;
806
807 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
808 if (!pos)
809 return;
810 pdev->is_pcie = 1;
811 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
812 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
813}
814
1da177e4
LT
815/**
816 * pci_cfg_space_size - get the configuration space size of the PCI device.
8f7020d3 817 * @dev: PCI device
1da177e4
LT
818 *
819 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
820 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
821 * access it. Maybe we don't have a way to generate extended config space
822 * accesses, or the device is behind a reverse Express bridge. So we try
823 * reading the dword at 0x100 which must either be 0 or a valid extended
824 * capability header.
825 */
ac7dc65a 826int pci_cfg_space_size(struct pci_dev *dev)
1da177e4
LT
827{
828 int pos;
829 u32 status;
830
831 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
832 if (!pos) {
833 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
834 if (!pos)
835 goto fail;
836
837 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
838 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
839 goto fail;
840 }
841
842 if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL)
843 goto fail;
844 if (status == 0xffffffff)
845 goto fail;
846
847 return PCI_CFG_SPACE_EXP_SIZE;
848
849 fail:
850 return PCI_CFG_SPACE_SIZE;
851}
852
853static void pci_release_bus_bridge_dev(struct device *dev)
854{
855 kfree(dev);
856}
857
65891215
ME
858struct pci_dev *alloc_pci_dev(void)
859{
860 struct pci_dev *dev;
861
862 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
863 if (!dev)
864 return NULL;
865
65891215
ME
866 INIT_LIST_HEAD(&dev->bus_list);
867
4aa9bc95
ME
868 pci_msi_init_pci_dev(dev);
869
65891215
ME
870 return dev;
871}
872EXPORT_SYMBOL(alloc_pci_dev);
873
1da177e4
LT
874/*
875 * Read the config data for a PCI device, sanity-check it
876 * and fill in the dev structure...
877 */
878static struct pci_dev * __devinit
879pci_scan_device(struct pci_bus *bus, int devfn)
880{
881 struct pci_dev *dev;
882 u32 l;
883 u8 hdr_type;
884 int delay = 1;
885
886 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
887 return NULL;
888
889 /* some broken boards return 0 or ~0 if a slot is empty: */
890 if (l == 0xffffffff || l == 0x00000000 ||
891 l == 0x0000ffff || l == 0xffff0000)
892 return NULL;
893
894 /* Configuration request Retry Status */
895 while (l == 0xffff0001) {
896 msleep(delay);
897 delay *= 2;
898 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
899 return NULL;
900 /* Card hasn't responded in 60 seconds? Must be stuck. */
901 if (delay > 60 * 1000) {
902 printk(KERN_WARNING "Device %04x:%02x:%02x.%d not "
903 "responding\n", pci_domain_nr(bus),
904 bus->number, PCI_SLOT(devfn),
905 PCI_FUNC(devfn));
906 return NULL;
907 }
908 }
909
910 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
911 return NULL;
912
bab41e9b 913 dev = alloc_pci_dev();
1da177e4
LT
914 if (!dev)
915 return NULL;
916
1da177e4
LT
917 dev->bus = bus;
918 dev->sysdata = bus->sysdata;
919 dev->dev.parent = bus->bridge;
920 dev->dev.bus = &pci_bus_type;
921 dev->devfn = devfn;
922 dev->hdr_type = hdr_type & 0x7f;
923 dev->multifunction = !!(hdr_type & 0x80);
924 dev->vendor = l & 0xffff;
925 dev->device = (l >> 16) & 0xffff;
926 dev->cfg_size = pci_cfg_space_size(dev);
82081797 927 dev->error_state = pci_channel_io_normal;
994a65e2 928 set_pcie_port_type(dev);
1da177e4
LT
929
930 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
931 set this higher, assuming the system even supports it. */
932 dev->dma_mask = 0xffffffff;
933 if (pci_setup_device(dev) < 0) {
934 kfree(dev);
935 return NULL;
936 }
1da177e4 937
94e61088
BH
938 pci_vpd_pci22_init(dev);
939
1da177e4
LT
940 return dev;
941}
942
96bde06a 943void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 944{
cdb9b9f7
PM
945 device_initialize(&dev->dev);
946 dev->dev.release = pci_release_dev;
947 pci_dev_get(dev);
1da177e4 948
87348136 949 set_dev_node(&dev->dev, pcibus_to_node(bus));
cdb9b9f7 950 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 951 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 952 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 953
4d57cdfa 954 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 955 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 956
1da177e4
LT
957 /* Fix up broken headers */
958 pci_fixup_device(pci_fixup_header, dev);
959
960 /*
961 * Add the device to our list of discovered devices
962 * and the bus list for fixup functions, etc.
963 */
d71374da 964 down_write(&pci_bus_sem);
1da177e4 965 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 966 up_write(&pci_bus_sem);
cdb9b9f7
PM
967}
968
451124a7 969struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
970{
971 struct pci_dev *dev;
972
973 dev = pci_scan_device(bus, devfn);
974 if (!dev)
975 return NULL;
976
977 pci_device_add(dev, bus);
1da177e4
LT
978
979 return dev;
980}
b73e9687 981EXPORT_SYMBOL(pci_scan_single_device);
1da177e4
LT
982
983/**
984 * pci_scan_slot - scan a PCI slot on a bus for devices.
985 * @bus: PCI bus to scan
986 * @devfn: slot number to scan (must have zero function.)
987 *
988 * Scan a PCI slot on the specified PCI bus for devices, adding
989 * discovered devices to the @bus->devices list. New devices
8a1bc901 990 * will not have is_added set.
1da177e4 991 */
96bde06a 992int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4
LT
993{
994 int func, nr = 0;
995 int scan_all_fns;
996
997 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
998
999 for (func = 0; func < 8; func++, devfn++) {
1000 struct pci_dev *dev;
1001
1002 dev = pci_scan_single_device(bus, devfn);
1003 if (dev) {
1004 nr++;
1005
1006 /*
1007 * If this is a single function device,
1008 * don't scan past the first function.
1009 */
1010 if (!dev->multifunction) {
1011 if (func > 0) {
1012 dev->multifunction = 1;
1013 } else {
1014 break;
1015 }
1016 }
1017 } else {
1018 if (func == 0 && !scan_all_fns)
1019 break;
1020 }
1021 }
7d715a6c
SL
1022
1023 if (bus->self)
1024 pcie_aspm_init_link_state(bus->self);
1025
1da177e4
LT
1026 return nr;
1027}
1028
0ab2b57f 1029unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
1da177e4
LT
1030{
1031 unsigned int devfn, pass, max = bus->secondary;
1032 struct pci_dev *dev;
1033
1034 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1035
1036 /* Go find them, Rover! */
1037 for (devfn = 0; devfn < 0x100; devfn += 8)
1038 pci_scan_slot(bus, devfn);
1039
1040 /*
1041 * After performing arch-dependent fixup of the bus, look behind
1042 * all PCI-to-PCI bridges on this bus.
1043 */
1044 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1045 pcibios_fixup_bus(bus);
1046 for (pass=0; pass < 2; pass++)
1047 list_for_each_entry(dev, &bus->devices, bus_list) {
1048 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1049 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1050 max = pci_scan_bridge(bus, dev, max, pass);
1051 }
1052
1053 /*
1054 * We've scanned the bus and so we know all about what's on
1055 * the other side of any bridges that may be on this bus plus
1056 * any devices.
1057 *
1058 * Return how far we've got finding sub-buses.
1059 */
1060 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1061 pci_domain_nr(bus), bus->number, max);
1062 return max;
1063}
1064
96bde06a 1065struct pci_bus * pci_create_bus(struct device *parent,
cdb9b9f7 1066 int bus, struct pci_ops *ops, void *sysdata)
1da177e4
LT
1067{
1068 int error;
1069 struct pci_bus *b;
1070 struct device *dev;
1071
1072 b = pci_alloc_bus();
1073 if (!b)
1074 return NULL;
1075
1076 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
1077 if (!dev){
1078 kfree(b);
1079 return NULL;
1080 }
1081
1082 b->sysdata = sysdata;
1083 b->ops = ops;
1084
1085 if (pci_find_bus(pci_domain_nr(b), bus)) {
1086 /* If we already got to this bus through a different bridge, ignore it */
1087 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1088 goto err_out;
1089 }
d71374da
ZY
1090
1091 down_write(&pci_bus_sem);
1da177e4 1092 list_add_tail(&b->node, &pci_root_buses);
d71374da 1093 up_write(&pci_bus_sem);
1da177e4
LT
1094
1095 memset(dev, 0, sizeof(*dev));
1096 dev->parent = parent;
1097 dev->release = pci_release_bus_bridge_dev;
1098 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
1099 error = device_register(dev);
1100 if (error)
1101 goto dev_reg_err;
1102 b->bridge = get_device(dev);
1103
fd7d1ced
GKH
1104 b->dev.class = &pcibus_class;
1105 b->dev.parent = b->bridge;
1106 sprintf(b->dev.bus_id, "%04x:%02x", pci_domain_nr(b), bus);
1107 error = device_register(&b->dev);
1da177e4
LT
1108 if (error)
1109 goto class_dev_reg_err;
fd7d1ced 1110 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
1da177e4 1111 if (error)
fd7d1ced 1112 goto dev_create_file_err;
1da177e4
LT
1113
1114 /* Create legacy_io and legacy_mem files for this bus */
1115 pci_create_legacy_files(b);
1116
1da177e4
LT
1117 b->number = b->secondary = bus;
1118 b->resource[0] = &ioport_resource;
1119 b->resource[1] = &iomem_resource;
1120
1da177e4
LT
1121 return b;
1122
fd7d1ced
GKH
1123dev_create_file_err:
1124 device_unregister(&b->dev);
1da177e4
LT
1125class_dev_reg_err:
1126 device_unregister(dev);
1127dev_reg_err:
d71374da 1128 down_write(&pci_bus_sem);
1da177e4 1129 list_del(&b->node);
d71374da 1130 up_write(&pci_bus_sem);
1da177e4
LT
1131err_out:
1132 kfree(dev);
1133 kfree(b);
1134 return NULL;
1135}
cdb9b9f7 1136
0ab2b57f 1137struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1138 int bus, struct pci_ops *ops, void *sysdata)
1139{
1140 struct pci_bus *b;
1141
1142 b = pci_create_bus(parent, bus, ops, sysdata);
1143 if (b)
1144 b->subordinate = pci_scan_child_bus(b);
1145 return b;
1146}
1da177e4
LT
1147EXPORT_SYMBOL(pci_scan_bus_parented);
1148
1149#ifdef CONFIG_HOTPLUG
1150EXPORT_SYMBOL(pci_add_new_bus);
1da177e4
LT
1151EXPORT_SYMBOL(pci_scan_slot);
1152EXPORT_SYMBOL(pci_scan_bridge);
1da177e4
LT
1153EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1154#endif
6b4b78fe
MD
1155
1156static int __init pci_sort_bf_cmp(const struct pci_dev *a, const struct pci_dev *b)
1157{
1158 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1159 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1160
1161 if (a->bus->number < b->bus->number) return -1;
1162 else if (a->bus->number > b->bus->number) return 1;
1163
1164 if (a->devfn < b->devfn) return -1;
1165 else if (a->devfn > b->devfn) return 1;
1166
1167 return 0;
1168}
1169
1170/*
1171 * Yes, this forcably breaks the klist abstraction temporarily. It
1172 * just wants to sort the klist, not change reference counts and
1173 * take/drop locks rapidly in the process. It does all this while
1174 * holding the lock for the list, so objects can't otherwise be
1175 * added/removed while we're swizzling.
1176 */
1177static void __init pci_insertion_sort_klist(struct pci_dev *a, struct list_head *list)
1178{
1179 struct list_head *pos;
1180 struct klist_node *n;
1181 struct device *dev;
1182 struct pci_dev *b;
1183
1184 list_for_each(pos, list) {
1185 n = container_of(pos, struct klist_node, n_node);
1186 dev = container_of(n, struct device, knode_bus);
1187 b = to_pci_dev(dev);
1188 if (pci_sort_bf_cmp(a, b) <= 0) {
1189 list_move_tail(&a->dev.knode_bus.n_node, &b->dev.knode_bus.n_node);
1190 return;
1191 }
1192 }
1193 list_move_tail(&a->dev.knode_bus.n_node, list);
1194}
1195
5ff580c1 1196void __init pci_sort_breadthfirst(void)
6b4b78fe
MD
1197{
1198 LIST_HEAD(sorted_devices);
1199 struct list_head *pos, *tmp;
1200 struct klist_node *n;
1201 struct device *dev;
1202 struct pci_dev *pdev;
b249072e 1203 struct klist *device_klist;
6b4b78fe 1204
b249072e
GKH
1205 device_klist = bus_get_device_klist(&pci_bus_type);
1206
1207 spin_lock(&device_klist->k_lock);
1208 list_for_each_safe(pos, tmp, &device_klist->k_list) {
6b4b78fe
MD
1209 n = container_of(pos, struct klist_node, n_node);
1210 dev = container_of(n, struct device, knode_bus);
1211 pdev = to_pci_dev(dev);
1212 pci_insertion_sort_klist(pdev, &sorted_devices);
1213 }
b249072e
GKH
1214 list_splice(&sorted_devices, &device_klist->k_list);
1215 spin_unlock(&device_klist->k_lock);
6b4b78fe 1216}
This page took 0.494347 seconds and 5 git commands to generate.