PCI: Apply _HPX Link Control settings to all devices with a link
[deliverable/linux.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
589fcc23 9#include <linux/pci_hotplug.h>
1da177e4
LT
10#include <linux/slab.h>
11#include <linux/module.h>
12#include <linux/cpumask.h>
7d715a6c 13#include <linux/pci-aspm.h>
284f5f9d 14#include <asm-generic/pci-bridge.h>
bc56b9e0 15#include "pci.h"
1da177e4
LT
16
17#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
18#define CARDBUS_RESERVE_BUSNR 3
1da177e4 19
0b950f0f 20static struct resource busn_resource = {
67cdc827
YL
21 .name = "PCI busn",
22 .start = 0,
23 .end = 255,
24 .flags = IORESOURCE_BUS,
25};
26
1da177e4
LT
27/* Ugh. Need to stop exporting this to modules. */
28LIST_HEAD(pci_root_buses);
29EXPORT_SYMBOL(pci_root_buses);
30
5cc62c20
YL
31static LIST_HEAD(pci_domain_busn_res_list);
32
33struct pci_domain_busn_res {
34 struct list_head list;
35 struct resource res;
36 int domain_nr;
37};
38
39static struct resource *get_pci_domain_busn_res(int domain_nr)
40{
41 struct pci_domain_busn_res *r;
42
43 list_for_each_entry(r, &pci_domain_busn_res_list, list)
44 if (r->domain_nr == domain_nr)
45 return &r->res;
46
47 r = kzalloc(sizeof(*r), GFP_KERNEL);
48 if (!r)
49 return NULL;
50
51 r->domain_nr = domain_nr;
52 r->res.start = 0;
53 r->res.end = 0xff;
54 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
55
56 list_add_tail(&r->list, &pci_domain_busn_res_list);
57
58 return &r->res;
59}
60
70308923
GKH
61static int find_anything(struct device *dev, void *data)
62{
63 return 1;
64}
1da177e4 65
ed4aaadb
ZY
66/*
67 * Some device drivers need know if pci is initiated.
68 * Basically, we think pci is not initiated when there
70308923 69 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
70 */
71int no_pci_devices(void)
72{
70308923
GKH
73 struct device *dev;
74 int no_devices;
ed4aaadb 75
70308923
GKH
76 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
77 no_devices = (dev == NULL);
78 put_device(dev);
79 return no_devices;
80}
ed4aaadb
ZY
81EXPORT_SYMBOL(no_pci_devices);
82
1da177e4
LT
83/*
84 * PCI Bus Class
85 */
fd7d1ced 86static void release_pcibus_dev(struct device *dev)
1da177e4 87{
fd7d1ced 88 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
89
90 if (pci_bus->bridge)
91 put_device(pci_bus->bridge);
2fe2abf8 92 pci_bus_remove_resources(pci_bus);
98d9f30c 93 pci_release_bus_of_node(pci_bus);
1da177e4
LT
94 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
fd7d1ced 99 .dev_release = &release_pcibus_dev,
56039e65 100 .dev_groups = pcibus_groups,
1da177e4
LT
101};
102
103static int __init pcibus_class_init(void)
104{
105 return class_register(&pcibus_class);
106}
107postcore_initcall(pcibus_class_init);
108
6ac665c6 109static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 110{
6ac665c6 111 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
112 if (!size)
113 return 0;
114
115 /* Get the lowest of them to find the decode size, and
116 from that the extent. */
117 size = (size & ~(size-1)) - 1;
118
119 /* base == maxbase can be valid only if the BAR has
120 already been programmed with all 1s. */
121 if (base == maxbase && ((base | size) & mask) != mask)
122 return 0;
123
124 return size;
125}
126
28c6821a 127static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
6ac665c6 128{
8d6a6a47 129 u32 mem_type;
28c6821a 130 unsigned long flags;
8d6a6a47 131
6ac665c6 132 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
28c6821a
BH
133 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
134 flags |= IORESOURCE_IO;
135 return flags;
6ac665c6 136 }
07eddf3d 137
28c6821a
BH
138 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
139 flags |= IORESOURCE_MEM;
140 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
141 flags |= IORESOURCE_PREFETCH;
07eddf3d 142
8d6a6a47
BH
143 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
144 switch (mem_type) {
145 case PCI_BASE_ADDRESS_MEM_TYPE_32:
146 break;
147 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
0ff9514b 148 /* 1M mem BAR treated as 32-bit BAR */
8d6a6a47
BH
149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_64:
28c6821a
BH
151 flags |= IORESOURCE_MEM_64;
152 break;
8d6a6a47 153 default:
0ff9514b 154 /* mem unknown type treated as 32-bit BAR */
8d6a6a47
BH
155 break;
156 }
28c6821a 157 return flags;
07eddf3d
YL
158}
159
808e34e2
ZK
160#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
161
0b400c7e
YZ
162/**
163 * pci_read_base - read a PCI BAR
164 * @dev: the PCI device
165 * @type: type of the BAR
166 * @res: resource buffer to be filled in
167 * @pos: BAR position in the config space
168 *
169 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 170 */
0b400c7e 171int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
3c78bc61 172 struct resource *res, unsigned int pos)
07eddf3d 173{
6ac665c6 174 u32 l, sz, mask;
23b13bc7 175 u64 l64, sz64, mask64;
253d2e54 176 u16 orig_cmd;
cf4d1cf5 177 struct pci_bus_region region, inverted_region;
26370fc6 178 bool bar_too_big = false, bar_too_high = false, bar_invalid = false;
6ac665c6 179
1ed67439 180 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
6ac665c6 181
0ff9514b 182 /* No printks while decoding is disabled! */
253d2e54
JP
183 if (!dev->mmio_always_on) {
184 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
808e34e2
ZK
185 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
186 pci_write_config_word(dev, PCI_COMMAND,
187 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
188 }
253d2e54
JP
189 }
190
6ac665c6
MW
191 res->name = pci_name(dev);
192
193 pci_read_config_dword(dev, pos, &l);
1ed67439 194 pci_write_config_dword(dev, pos, l | mask);
6ac665c6
MW
195 pci_read_config_dword(dev, pos, &sz);
196 pci_write_config_dword(dev, pos, l);
197
198 /*
199 * All bits set in sz means the device isn't working properly.
45aa23b4
BH
200 * If the BAR isn't implemented, all bits must be 0. If it's a
201 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
202 * 1 must be clear.
6ac665c6 203 */
45aa23b4 204 if (!sz || sz == 0xffffffff)
6ac665c6
MW
205 goto fail;
206
207 /*
208 * I don't know how l can have all bits set. Copied from old code.
209 * Maybe it fixes a bug on some ancient platform.
210 */
211 if (l == 0xffffffff)
212 l = 0;
213
214 if (type == pci_bar_unknown) {
28c6821a
BH
215 res->flags = decode_bar(dev, l);
216 res->flags |= IORESOURCE_SIZEALIGN;
217 if (res->flags & IORESOURCE_IO) {
6ac665c6 218 l &= PCI_BASE_ADDRESS_IO_MASK;
5aceca9d 219 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
6ac665c6
MW
220 } else {
221 l &= PCI_BASE_ADDRESS_MEM_MASK;
222 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
223 }
224 } else {
225 res->flags |= (l & IORESOURCE_ROM_ENABLE);
226 l &= PCI_ROM_ADDRESS_MASK;
227 mask = (u32)PCI_ROM_ADDRESS_MASK;
228 }
229
28c6821a 230 if (res->flags & IORESOURCE_MEM_64) {
23b13bc7
BH
231 l64 = l;
232 sz64 = sz;
233 mask64 = mask | (u64)~0 << 32;
6ac665c6
MW
234
235 pci_read_config_dword(dev, pos + 4, &l);
236 pci_write_config_dword(dev, pos + 4, ~0);
237 pci_read_config_dword(dev, pos + 4, &sz);
238 pci_write_config_dword(dev, pos + 4, l);
239
240 l64 |= ((u64)l << 32);
241 sz64 |= ((u64)sz << 32);
242
243 sz64 = pci_size(l64, sz64, mask64);
244
245 if (!sz64)
246 goto fail;
247
23b13bc7
BH
248 if ((sizeof(dma_addr_t) < 8 || sizeof(resource_size_t) < 8) &&
249 sz64 > 0x100000000ULL) {
250 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
251 res->start = 0;
252 res->end = 0;
0ff9514b 253 bar_too_big = true;
23b13bc7 254 goto out;
c7dabef8
BH
255 }
256
d1a313e4 257 if ((sizeof(dma_addr_t) < 8) && l) {
31e9dd25 258 /* Above 32-bit boundary; try to reallocate */
c83bd900 259 res->flags |= IORESOURCE_UNSET;
72dc5601
BH
260 res->start = 0;
261 res->end = sz64;
31e9dd25 262 bar_too_high = true;
72dc5601 263 goto out;
6ac665c6 264 } else {
5bfa14ed
BH
265 region.start = l64;
266 region.end = l64 + sz64;
6ac665c6
MW
267 }
268 } else {
45aa23b4 269 sz = pci_size(l, sz, mask);
6ac665c6 270
45aa23b4 271 if (!sz)
6ac665c6
MW
272 goto fail;
273
5bfa14ed
BH
274 region.start = l;
275 region.end = l + sz;
6ac665c6
MW
276 }
277
fc279850
YL
278 pcibios_bus_to_resource(dev->bus, res, &region);
279 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
cf4d1cf5
KH
280
281 /*
282 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
283 * the corresponding resource address (the physical address used by
284 * the CPU. Converting that resource address back to a bus address
285 * should yield the original BAR value:
286 *
287 * resource_to_bus(bus_to_resource(A)) == A
288 *
289 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
290 * be claimed by the device.
291 */
292 if (inverted_region.start != region.start) {
cf4d1cf5 293 res->flags |= IORESOURCE_UNSET;
cf4d1cf5 294 res->start = 0;
26370fc6
BH
295 res->end = region.end - region.start;
296 bar_invalid = true;
cf4d1cf5 297 }
96ddef25 298
0ff9514b
BH
299 goto out;
300
301
302fail:
303 res->flags = 0;
304out:
808e34e2
ZK
305 if (!dev->mmio_always_on &&
306 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
bbffe435
BH
307 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
308
0ff9514b 309 if (bar_too_big)
23b13bc7
BH
310 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
311 pos, (unsigned long long) sz64);
31e9dd25
BH
312 if (bar_too_high)
313 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4G (bus address %#010llx)\n",
314 pos, (unsigned long long) l64);
26370fc6
BH
315 if (bar_invalid)
316 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
317 pos, (unsigned long long) region.start);
31e9dd25 318 if (res->flags)
33963e30 319 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
0ff9514b 320
28c6821a 321 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
07eddf3d
YL
322}
323
1da177e4
LT
324static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
325{
6ac665c6 326 unsigned int pos, reg;
07eddf3d 327
6ac665c6
MW
328 for (pos = 0; pos < howmany; pos++) {
329 struct resource *res = &dev->resource[pos];
1da177e4 330 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 331 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 332 }
6ac665c6 333
1da177e4 334 if (rom) {
6ac665c6 335 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 336 dev->rom_base_reg = rom;
6ac665c6
MW
337 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
338 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
339 IORESOURCE_SIZEALIGN;
340 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
341 }
342}
343
15856ad5 344static void pci_read_bridge_io(struct pci_bus *child)
1da177e4
LT
345{
346 struct pci_dev *dev = child->self;
347 u8 io_base_lo, io_limit_lo;
2b28ae19 348 unsigned long io_mask, io_granularity, base, limit;
5bfa14ed 349 struct pci_bus_region region;
2b28ae19
BH
350 struct resource *res;
351
352 io_mask = PCI_IO_RANGE_MASK;
353 io_granularity = 0x1000;
354 if (dev->io_window_1k) {
355 /* Support 1K I/O space granularity */
356 io_mask = PCI_IO_1K_RANGE_MASK;
357 io_granularity = 0x400;
358 }
1da177e4 359
1da177e4
LT
360 res = child->resource[0];
361 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
362 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
2b28ae19
BH
363 base = (io_base_lo & io_mask) << 8;
364 limit = (io_limit_lo & io_mask) << 8;
1da177e4
LT
365
366 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
367 u16 io_base_hi, io_limit_hi;
8f38eaca 368
1da177e4
LT
369 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
370 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
8f38eaca
BH
371 base |= ((unsigned long) io_base_hi << 16);
372 limit |= ((unsigned long) io_limit_hi << 16);
1da177e4
LT
373 }
374
5dde383e 375 if (base <= limit) {
1da177e4 376 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
5bfa14ed 377 region.start = base;
2b28ae19 378 region.end = limit + io_granularity - 1;
fc279850 379 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 380 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 381 }
fa27b2d1
BH
382}
383
15856ad5 384static void pci_read_bridge_mmio(struct pci_bus *child)
fa27b2d1
BH
385{
386 struct pci_dev *dev = child->self;
387 u16 mem_base_lo, mem_limit_lo;
388 unsigned long base, limit;
5bfa14ed 389 struct pci_bus_region region;
fa27b2d1 390 struct resource *res;
1da177e4
LT
391
392 res = child->resource[1];
393 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
394 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
395 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
396 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
5dde383e 397 if (base <= limit) {
1da177e4 398 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
5bfa14ed
BH
399 region.start = base;
400 region.end = limit + 0xfffff;
fc279850 401 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 402 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 403 }
fa27b2d1
BH
404}
405
15856ad5 406static void pci_read_bridge_mmio_pref(struct pci_bus *child)
fa27b2d1
BH
407{
408 struct pci_dev *dev = child->self;
409 u16 mem_base_lo, mem_limit_lo;
410 unsigned long base, limit;
5bfa14ed 411 struct pci_bus_region region;
fa27b2d1 412 struct resource *res;
1da177e4
LT
413
414 res = child->resource[2];
415 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
416 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
417 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
418 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
1da177e4
LT
419
420 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
421 u32 mem_base_hi, mem_limit_hi;
8f38eaca 422
1da177e4
LT
423 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
424 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
425
426 /*
427 * Some bridges set the base > limit by default, and some
428 * (broken) BIOSes do not initialize them. If we find
429 * this, just assume they are not being used.
430 */
431 if (mem_base_hi <= mem_limit_hi) {
432#if BITS_PER_LONG == 64
8f38eaca
BH
433 base |= ((unsigned long) mem_base_hi) << 32;
434 limit |= ((unsigned long) mem_limit_hi) << 32;
1da177e4
LT
435#else
436 if (mem_base_hi || mem_limit_hi) {
227f0647 437 dev_err(&dev->dev, "can't handle 64-bit address space for bridge\n");
1da177e4
LT
438 return;
439 }
440#endif
441 }
442 }
5dde383e 443 if (base <= limit) {
1f82de10
YL
444 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
445 IORESOURCE_MEM | IORESOURCE_PREFETCH;
446 if (res->flags & PCI_PREF_RANGE_TYPE_64)
447 res->flags |= IORESOURCE_MEM_64;
5bfa14ed
BH
448 region.start = base;
449 region.end = limit + 0xfffff;
fc279850 450 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 451 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
452 }
453}
454
15856ad5 455void pci_read_bridge_bases(struct pci_bus *child)
fa27b2d1
BH
456{
457 struct pci_dev *dev = child->self;
2fe2abf8 458 struct resource *res;
fa27b2d1
BH
459 int i;
460
461 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
462 return;
463
b918c62e
YL
464 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
465 &child->busn_res,
fa27b2d1
BH
466 dev->transparent ? " (subtractive decode)" : "");
467
2fe2abf8
BH
468 pci_bus_remove_resources(child);
469 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
470 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
471
fa27b2d1
BH
472 pci_read_bridge_io(child);
473 pci_read_bridge_mmio(child);
474 pci_read_bridge_mmio_pref(child);
2adf7516
BH
475
476 if (dev->transparent) {
2fe2abf8 477 pci_bus_for_each_resource(child->parent, res, i) {
d739a099 478 if (res && res->flags) {
2fe2abf8
BH
479 pci_bus_add_resource(child, res,
480 PCI_SUBTRACTIVE_DECODE);
2adf7516
BH
481 dev_printk(KERN_DEBUG, &dev->dev,
482 " bridge window %pR (subtractive decode)\n",
2fe2abf8
BH
483 res);
484 }
2adf7516
BH
485 }
486 }
fa27b2d1
BH
487}
488
670ba0c8 489static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
1da177e4
LT
490{
491 struct pci_bus *b;
492
f5afe806 493 b = kzalloc(sizeof(*b), GFP_KERNEL);
05013486
BH
494 if (!b)
495 return NULL;
496
497 INIT_LIST_HEAD(&b->node);
498 INIT_LIST_HEAD(&b->children);
499 INIT_LIST_HEAD(&b->devices);
500 INIT_LIST_HEAD(&b->slots);
501 INIT_LIST_HEAD(&b->resources);
502 b->max_bus_speed = PCI_SPEED_UNKNOWN;
503 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
670ba0c8
CM
504#ifdef CONFIG_PCI_DOMAINS_GENERIC
505 if (parent)
506 b->domain_nr = parent->domain_nr;
507#endif
1da177e4
LT
508 return b;
509}
510
70efde2a
JL
511static void pci_release_host_bridge_dev(struct device *dev)
512{
513 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
514
515 if (bridge->release_fn)
516 bridge->release_fn(bridge);
517
518 pci_free_resource_list(&bridge->windows);
519
520 kfree(bridge);
521}
522
7b543663
YL
523static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
524{
525 struct pci_host_bridge *bridge;
526
527 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
05013486
BH
528 if (!bridge)
529 return NULL;
7b543663 530
05013486
BH
531 INIT_LIST_HEAD(&bridge->windows);
532 bridge->bus = b;
7b543663
YL
533 return bridge;
534}
535
0b950f0f 536static const unsigned char pcix_bus_speed[] = {
9be60ca0
MW
537 PCI_SPEED_UNKNOWN, /* 0 */
538 PCI_SPEED_66MHz_PCIX, /* 1 */
539 PCI_SPEED_100MHz_PCIX, /* 2 */
540 PCI_SPEED_133MHz_PCIX, /* 3 */
541 PCI_SPEED_UNKNOWN, /* 4 */
542 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
543 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
544 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
545 PCI_SPEED_UNKNOWN, /* 8 */
546 PCI_SPEED_66MHz_PCIX_266, /* 9 */
547 PCI_SPEED_100MHz_PCIX_266, /* A */
548 PCI_SPEED_133MHz_PCIX_266, /* B */
549 PCI_SPEED_UNKNOWN, /* C */
550 PCI_SPEED_66MHz_PCIX_533, /* D */
551 PCI_SPEED_100MHz_PCIX_533, /* E */
552 PCI_SPEED_133MHz_PCIX_533 /* F */
553};
554
343e51ae 555const unsigned char pcie_link_speed[] = {
3749c51a
MW
556 PCI_SPEED_UNKNOWN, /* 0 */
557 PCIE_SPEED_2_5GT, /* 1 */
558 PCIE_SPEED_5_0GT, /* 2 */
9dfd97fe 559 PCIE_SPEED_8_0GT, /* 3 */
3749c51a
MW
560 PCI_SPEED_UNKNOWN, /* 4 */
561 PCI_SPEED_UNKNOWN, /* 5 */
562 PCI_SPEED_UNKNOWN, /* 6 */
563 PCI_SPEED_UNKNOWN, /* 7 */
564 PCI_SPEED_UNKNOWN, /* 8 */
565 PCI_SPEED_UNKNOWN, /* 9 */
566 PCI_SPEED_UNKNOWN, /* A */
567 PCI_SPEED_UNKNOWN, /* B */
568 PCI_SPEED_UNKNOWN, /* C */
569 PCI_SPEED_UNKNOWN, /* D */
570 PCI_SPEED_UNKNOWN, /* E */
571 PCI_SPEED_UNKNOWN /* F */
572};
573
574void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
575{
231afea1 576 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
3749c51a
MW
577}
578EXPORT_SYMBOL_GPL(pcie_update_link_speed);
579
45b4cdd5
MW
580static unsigned char agp_speeds[] = {
581 AGP_UNKNOWN,
582 AGP_1X,
583 AGP_2X,
584 AGP_4X,
585 AGP_8X
586};
587
588static enum pci_bus_speed agp_speed(int agp3, int agpstat)
589{
590 int index = 0;
591
592 if (agpstat & 4)
593 index = 3;
594 else if (agpstat & 2)
595 index = 2;
596 else if (agpstat & 1)
597 index = 1;
598 else
599 goto out;
f7625980 600
45b4cdd5
MW
601 if (agp3) {
602 index += 2;
603 if (index == 5)
604 index = 0;
605 }
606
607 out:
608 return agp_speeds[index];
609}
610
9be60ca0
MW
611static void pci_set_bus_speed(struct pci_bus *bus)
612{
613 struct pci_dev *bridge = bus->self;
614 int pos;
615
45b4cdd5
MW
616 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
617 if (!pos)
618 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
619 if (pos) {
620 u32 agpstat, agpcmd;
621
622 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
623 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
624
625 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
626 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
627 }
628
9be60ca0
MW
629 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
630 if (pos) {
631 u16 status;
632 enum pci_bus_speed max;
9be60ca0 633
7793eeab
BH
634 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
635 &status);
636
637 if (status & PCI_X_SSTATUS_533MHZ) {
9be60ca0 638 max = PCI_SPEED_133MHz_PCIX_533;
7793eeab 639 } else if (status & PCI_X_SSTATUS_266MHZ) {
9be60ca0 640 max = PCI_SPEED_133MHz_PCIX_266;
7793eeab 641 } else if (status & PCI_X_SSTATUS_133MHZ) {
3c78bc61 642 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
9be60ca0 643 max = PCI_SPEED_133MHz_PCIX_ECC;
3c78bc61 644 else
9be60ca0 645 max = PCI_SPEED_133MHz_PCIX;
9be60ca0
MW
646 } else {
647 max = PCI_SPEED_66MHz_PCIX;
648 }
649
650 bus->max_bus_speed = max;
7793eeab
BH
651 bus->cur_bus_speed = pcix_bus_speed[
652 (status & PCI_X_SSTATUS_FREQ) >> 6];
9be60ca0
MW
653
654 return;
655 }
656
fdfe1511 657 if (pci_is_pcie(bridge)) {
9be60ca0
MW
658 u32 linkcap;
659 u16 linksta;
660
59875ae4 661 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
231afea1 662 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
9be60ca0 663
59875ae4 664 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
9be60ca0
MW
665 pcie_update_link_speed(bus, linksta);
666 }
667}
668
cbd4e055
AB
669static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
670 struct pci_dev *bridge, int busnr)
1da177e4
LT
671{
672 struct pci_bus *child;
673 int i;
4f535093 674 int ret;
1da177e4
LT
675
676 /*
677 * Allocate a new bus, and inherit stuff from the parent..
678 */
670ba0c8 679 child = pci_alloc_bus(parent);
1da177e4
LT
680 if (!child)
681 return NULL;
682
1da177e4
LT
683 child->parent = parent;
684 child->ops = parent->ops;
0cbdcfcf 685 child->msi = parent->msi;
1da177e4 686 child->sysdata = parent->sysdata;
6e325a62 687 child->bus_flags = parent->bus_flags;
1da177e4 688
fd7d1ced 689 /* initialize some portions of the bus device, but don't register it
4f535093 690 * now as the parent is not properly set up yet.
fd7d1ced
GKH
691 */
692 child->dev.class = &pcibus_class;
1a927133 693 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
694
695 /*
696 * Set up the primary, secondary and subordinate
697 * bus numbers.
698 */
b918c62e
YL
699 child->number = child->busn_res.start = busnr;
700 child->primary = parent->busn_res.start;
701 child->busn_res.end = 0xff;
1da177e4 702
4f535093
YL
703 if (!bridge) {
704 child->dev.parent = parent->bridge;
705 goto add_dev;
706 }
3789fa8a
YZ
707
708 child->self = bridge;
709 child->bridge = get_device(&bridge->dev);
4f535093 710 child->dev.parent = child->bridge;
98d9f30c 711 pci_set_bus_of_node(child);
9be60ca0
MW
712 pci_set_bus_speed(child);
713
1da177e4 714 /* Set up default resource pointers and names.. */
fde09c6d 715 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
716 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
717 child->resource[i]->name = child->name;
718 }
719 bridge->subordinate = child;
720
4f535093
YL
721add_dev:
722 ret = device_register(&child->dev);
723 WARN_ON(ret < 0);
724
10a95747
JL
725 pcibios_add_bus(child);
726
4f535093
YL
727 /* Create legacy_io and legacy_mem files for this bus */
728 pci_create_legacy_files(child);
729
1da177e4
LT
730 return child;
731}
732
3c78bc61
RD
733struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
734 int busnr)
1da177e4
LT
735{
736 struct pci_bus *child;
737
738 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 739 if (child) {
d71374da 740 down_write(&pci_bus_sem);
1da177e4 741 list_add_tail(&child->node, &parent->children);
d71374da 742 up_write(&pci_bus_sem);
e4ea9bb7 743 }
1da177e4
LT
744 return child;
745}
b7fe9434 746EXPORT_SYMBOL(pci_add_new_bus);
1da177e4 747
f3dbd802
RJ
748static void pci_enable_crs(struct pci_dev *pdev)
749{
750 u16 root_cap = 0;
751
752 /* Enable CRS Software Visibility if supported */
753 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
754 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
755 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
756 PCI_EXP_RTCTL_CRSSVE);
757}
758
1da177e4
LT
759/*
760 * If it's a bridge, configure it and scan the bus behind it.
761 * For CardBus bridges, we don't scan behind as the devices will
762 * be handled by the bridge driver itself.
763 *
764 * We need to process bridges in two passes -- first we scan those
765 * already configured by the BIOS and after we are done with all of
766 * them, we proceed to assigning numbers to the remaining buses in
767 * order to avoid overlaps between old and new bus numbers.
768 */
15856ad5 769int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
770{
771 struct pci_bus *child;
772 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 773 u32 buses, i, j = 0;
1da177e4 774 u16 bctl;
99ddd552 775 u8 primary, secondary, subordinate;
a1c19894 776 int broken = 0;
1da177e4
LT
777
778 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
99ddd552
BH
779 primary = buses & 0xFF;
780 secondary = (buses >> 8) & 0xFF;
781 subordinate = (buses >> 16) & 0xFF;
1da177e4 782
99ddd552
BH
783 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
784 secondary, subordinate, pass);
1da177e4 785
71f6bd4a
YL
786 if (!primary && (primary != bus->number) && secondary && subordinate) {
787 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
788 primary = bus->number;
789 }
790
a1c19894
BH
791 /* Check if setup is sensible at all */
792 if (!pass &&
1965f66e 793 (primary != bus->number || secondary <= bus->number ||
12d87069 794 secondary > subordinate)) {
1965f66e
YL
795 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
796 secondary, subordinate);
a1c19894
BH
797 broken = 1;
798 }
799
1da177e4 800 /* Disable MasterAbortMode during probing to avoid reporting
f7625980 801 of bus errors (in some architectures) */
1da177e4
LT
802 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
803 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
804 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
805
f3dbd802
RJ
806 pci_enable_crs(dev);
807
99ddd552
BH
808 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
809 !is_cardbus && !broken) {
810 unsigned int cmax;
1da177e4
LT
811 /*
812 * Bus already configured by firmware, process it in the first
813 * pass and just note the configuration.
814 */
815 if (pass)
bbe8f9a3 816 goto out;
1da177e4
LT
817
818 /*
2ed85823
AN
819 * The bus might already exist for two reasons: Either we are
820 * rescanning the bus or the bus is reachable through more than
821 * one bridge. The second case can happen with the i450NX
822 * chipset.
1da177e4 823 */
99ddd552 824 child = pci_find_bus(pci_domain_nr(bus), secondary);
74710ded 825 if (!child) {
99ddd552 826 child = pci_add_new_bus(bus, dev, secondary);
74710ded
AC
827 if (!child)
828 goto out;
99ddd552 829 child->primary = primary;
bc76b731 830 pci_bus_insert_busn_res(child, secondary, subordinate);
74710ded 831 child->bridge_ctl = bctl;
1da177e4
LT
832 }
833
1da177e4 834 cmax = pci_scan_child_bus(child);
c95b0bd6
AN
835 if (cmax > subordinate)
836 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
837 subordinate, cmax);
838 /* subordinate should equal child->busn_res.end */
839 if (subordinate > max)
840 max = subordinate;
1da177e4
LT
841 } else {
842 /*
843 * We need to assign a number to this bus which we always
844 * do in the second pass.
845 */
12f44f46 846 if (!pass) {
619c8c31 847 if (pcibios_assign_all_busses() || broken || is_cardbus)
12f44f46
IK
848 /* Temporarily disable forwarding of the
849 configuration cycles on all bridges in
850 this bus segment to avoid possible
851 conflicts in the second pass between two
852 bridges programmed with overlapping
853 bus ranges. */
854 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
855 buses & ~0xffffff);
bbe8f9a3 856 goto out;
12f44f46 857 }
1da177e4
LT
858
859 /* Clear errors */
860 pci_write_config_word(dev, PCI_STATUS, 0xffff);
861
7a0b33d4
BH
862 /* Prevent assigning a bus number that already exists.
863 * This can happen when a bridge is hot-plugged, so in
864 * this case we only re-scan this bus. */
b1a98b69
TC
865 child = pci_find_bus(pci_domain_nr(bus), max+1);
866 if (!child) {
9a4d7d87 867 child = pci_add_new_bus(bus, dev, max+1);
b1a98b69
TC
868 if (!child)
869 goto out;
12d87069 870 pci_bus_insert_busn_res(child, max+1, 0xff);
b1a98b69 871 }
9a4d7d87 872 max++;
1da177e4
LT
873 buses = (buses & 0xff000000)
874 | ((unsigned int)(child->primary) << 0)
b918c62e
YL
875 | ((unsigned int)(child->busn_res.start) << 8)
876 | ((unsigned int)(child->busn_res.end) << 16);
1da177e4
LT
877
878 /*
879 * yenta.c forces a secondary latency timer of 176.
880 * Copy that behaviour here.
881 */
882 if (is_cardbus) {
883 buses &= ~0xff000000;
884 buses |= CARDBUS_LATENCY_TIMER << 24;
885 }
7c867c88 886
1da177e4
LT
887 /*
888 * We need to blast all three values with a single write.
889 */
890 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
891
892 if (!is_cardbus) {
11949255 893 child->bridge_ctl = bctl;
1da177e4
LT
894 max = pci_scan_child_bus(child);
895 } else {
896 /*
897 * For CardBus bridges, we leave 4 bus numbers
898 * as cards with a PCI-to-PCI bridge can be
899 * inserted later.
900 */
3c78bc61 901 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
49887941 902 struct pci_bus *parent = bus;
cc57450f
RS
903 if (pci_find_bus(pci_domain_nr(bus),
904 max+i+1))
905 break;
49887941
DB
906 while (parent->parent) {
907 if ((!pcibios_assign_all_busses()) &&
b918c62e
YL
908 (parent->busn_res.end > max) &&
909 (parent->busn_res.end <= max+i)) {
49887941
DB
910 j = 1;
911 }
912 parent = parent->parent;
913 }
914 if (j) {
915 /*
916 * Often, there are two cardbus bridges
917 * -- try to leave one valid bus number
918 * for each one.
919 */
920 i /= 2;
921 break;
922 }
923 }
cc57450f 924 max += i;
1da177e4
LT
925 }
926 /*
927 * Set the subordinate bus number to its real value.
928 */
bc76b731 929 pci_bus_update_busn_res_end(child, max);
1da177e4
LT
930 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
931 }
932
cb3576fa
GH
933 sprintf(child->name,
934 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
935 pci_domain_nr(bus), child->number);
1da177e4 936
d55bef51 937 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941 938 while (bus->parent) {
b918c62e
YL
939 if ((child->busn_res.end > bus->busn_res.end) ||
940 (child->number > bus->busn_res.end) ||
49887941 941 (child->number < bus->number) ||
b918c62e 942 (child->busn_res.end < bus->number)) {
227f0647 943 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
b918c62e
YL
944 &child->busn_res,
945 (bus->number > child->busn_res.end &&
946 bus->busn_res.end < child->number) ?
a6f29a98
JP
947 "wholly" : "partially",
948 bus->self->transparent ? " transparent" : "",
865df576 949 dev_name(&bus->dev),
b918c62e 950 &bus->busn_res);
49887941
DB
951 }
952 bus = bus->parent;
953 }
954
bbe8f9a3
RB
955out:
956 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
957
1da177e4
LT
958 return max;
959}
b7fe9434 960EXPORT_SYMBOL(pci_scan_bridge);
1da177e4
LT
961
962/*
963 * Read interrupt line and base address registers.
964 * The architecture-dependent code can tweak these, of course.
965 */
966static void pci_read_irq(struct pci_dev *dev)
967{
968 unsigned char irq;
969
970 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 971 dev->pin = irq;
1da177e4
LT
972 if (irq)
973 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
974 dev->irq = irq;
975}
976
bb209c82 977void set_pcie_port_type(struct pci_dev *pdev)
480b93b7
YZ
978{
979 int pos;
980 u16 reg16;
981
982 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
983 if (!pos)
984 return;
0efea000 985 pdev->pcie_cap = pos;
480b93b7 986 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
786e2288 987 pdev->pcie_flags_reg = reg16;
b03e7495
JM
988 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
989 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
480b93b7
YZ
990}
991
bb209c82 992void set_pcie_hotplug_bridge(struct pci_dev *pdev)
28760489 993{
28760489
EB
994 u32 reg32;
995
59875ae4 996 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
28760489
EB
997 if (reg32 & PCI_EXP_SLTCAP_HPC)
998 pdev->is_hotplug_bridge = 1;
999}
1000
78916b00
AW
1001/**
1002 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1003 * @dev: PCI device
1004 *
1005 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1006 * when forwarding a type1 configuration request the bridge must check that
1007 * the extended register address field is zero. The bridge is not permitted
1008 * to forward the transactions and must handle it as an Unsupported Request.
1009 * Some bridges do not follow this rule and simply drop the extended register
1010 * bits, resulting in the standard config space being aliased, every 256
1011 * bytes across the entire configuration space. Test for this condition by
1012 * comparing the first dword of each potential alias to the vendor/device ID.
1013 * Known offenders:
1014 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1015 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1016 */
1017static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1018{
1019#ifdef CONFIG_PCI_QUIRKS
1020 int pos;
1021 u32 header, tmp;
1022
1023 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1024
1025 for (pos = PCI_CFG_SPACE_SIZE;
1026 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1027 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1028 || header != tmp)
1029 return false;
1030 }
1031
1032 return true;
1033#else
1034 return false;
1035#endif
1036}
1037
0b950f0f
SH
1038/**
1039 * pci_cfg_space_size - get the configuration space size of the PCI device.
1040 * @dev: PCI device
1041 *
1042 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1043 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1044 * access it. Maybe we don't have a way to generate extended config space
1045 * accesses, or the device is behind a reverse Express bridge. So we try
1046 * reading the dword at 0x100 which must either be 0 or a valid extended
1047 * capability header.
1048 */
1049static int pci_cfg_space_size_ext(struct pci_dev *dev)
1050{
1051 u32 status;
1052 int pos = PCI_CFG_SPACE_SIZE;
1053
1054 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1055 goto fail;
78916b00 1056 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
0b950f0f
SH
1057 goto fail;
1058
1059 return PCI_CFG_SPACE_EXP_SIZE;
1060
1061 fail:
1062 return PCI_CFG_SPACE_SIZE;
1063}
1064
1065int pci_cfg_space_size(struct pci_dev *dev)
1066{
1067 int pos;
1068 u32 status;
1069 u16 class;
1070
1071 class = dev->class >> 8;
1072 if (class == PCI_CLASS_BRIDGE_HOST)
1073 return pci_cfg_space_size_ext(dev);
1074
1075 if (!pci_is_pcie(dev)) {
1076 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1077 if (!pos)
1078 goto fail;
1079
1080 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1081 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1082 goto fail;
1083 }
1084
1085 return pci_cfg_space_size_ext(dev);
1086
1087 fail:
1088 return PCI_CFG_SPACE_SIZE;
1089}
1090
01abc2aa 1091#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 1092
1da177e4
LT
1093/**
1094 * pci_setup_device - fill in class and map information of a device
1095 * @dev: the device structure to fill
1096 *
f7625980 1097 * Initialize the device structure with information about the device's
1da177e4
LT
1098 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1099 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
1100 * Returns 0 on success and negative if unknown type of device (not normal,
1101 * bridge or CardBus).
1da177e4 1102 */
480b93b7 1103int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
1104{
1105 u32 class;
480b93b7
YZ
1106 u8 hdr_type;
1107 struct pci_slot *slot;
bc577d2b 1108 int pos = 0;
5bfa14ed
BH
1109 struct pci_bus_region region;
1110 struct resource *res;
480b93b7
YZ
1111
1112 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1113 return -EIO;
1114
1115 dev->sysdata = dev->bus->sysdata;
1116 dev->dev.parent = dev->bus->bridge;
1117 dev->dev.bus = &pci_bus_type;
1118 dev->hdr_type = hdr_type & 0x7f;
1119 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
1120 dev->error_state = pci_channel_io_normal;
1121 set_pcie_port_type(dev);
1122
1123 list_for_each_entry(slot, &dev->bus->slots, list)
1124 if (PCI_SLOT(dev->devfn) == slot->number)
1125 dev->slot = slot;
1126
1127 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1128 set this higher, assuming the system even supports it. */
1129 dev->dma_mask = 0xffffffff;
1da177e4 1130
eebfcfb5
GKH
1131 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1132 dev->bus->number, PCI_SLOT(dev->devfn),
1133 PCI_FUNC(dev->devfn));
1da177e4
LT
1134
1135 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 1136 dev->revision = class & 0xff;
2dd8ba92 1137 dev->class = class >> 8; /* upper 3 bytes */
1da177e4 1138
2dd8ba92
YL
1139 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1140 dev->vendor, dev->device, dev->hdr_type, dev->class);
1da177e4 1141
853346e4
YZ
1142 /* need to have dev->class ready */
1143 dev->cfg_size = pci_cfg_space_size(dev);
1144
1da177e4 1145 /* "Unknown power state" */
3fe9d19f 1146 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
1147
1148 /* Early fixups, before probing the BARs */
1149 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
1150 /* device class may be changed after fixup */
1151 class = dev->class >> 8;
1da177e4
LT
1152
1153 switch (dev->hdr_type) { /* header type */
1154 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1155 if (class == PCI_CLASS_BRIDGE_PCI)
1156 goto bad;
1157 pci_read_irq(dev);
1158 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1159 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1160 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
1161
1162 /*
075eb9e3
BH
1163 * Do the ugly legacy mode stuff here rather than broken chip
1164 * quirk code. Legacy mode ATA controllers have fixed
1165 * addresses. These are not always echoed in BAR0-3, and
1166 * BAR0-3 in a few cases contain junk!
368c73d4
AC
1167 */
1168 if (class == PCI_CLASS_STORAGE_IDE) {
1169 u8 progif;
1170 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1171 if ((progif & 1) == 0) {
5bfa14ed
BH
1172 region.start = 0x1F0;
1173 region.end = 0x1F7;
1174 res = &dev->resource[0];
1175 res->flags = LEGACY_IO_RESOURCE;
fc279850 1176 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1177 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1178 res);
5bfa14ed
BH
1179 region.start = 0x3F6;
1180 region.end = 0x3F6;
1181 res = &dev->resource[1];
1182 res->flags = LEGACY_IO_RESOURCE;
fc279850 1183 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1184 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1185 res);
368c73d4
AC
1186 }
1187 if ((progif & 4) == 0) {
5bfa14ed
BH
1188 region.start = 0x170;
1189 region.end = 0x177;
1190 res = &dev->resource[2];
1191 res->flags = LEGACY_IO_RESOURCE;
fc279850 1192 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1193 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1194 res);
5bfa14ed
BH
1195 region.start = 0x376;
1196 region.end = 0x376;
1197 res = &dev->resource[3];
1198 res->flags = LEGACY_IO_RESOURCE;
fc279850 1199 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1200 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1201 res);
368c73d4
AC
1202 }
1203 }
1da177e4
LT
1204 break;
1205
1206 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1207 if (class != PCI_CLASS_BRIDGE_PCI)
1208 goto bad;
1209 /* The PCI-to-PCI bridge spec requires that subtractive
1210 decoding (i.e. transparent) bridge must have programming
f7625980 1211 interface code of 0x01. */
3efd273b 1212 pci_read_irq(dev);
1da177e4
LT
1213 dev->transparent = ((dev->class & 0xff) == 1);
1214 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 1215 set_pcie_hotplug_bridge(dev);
bc577d2b
GB
1216 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1217 if (pos) {
1218 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1219 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1220 }
1da177e4
LT
1221 break;
1222
1223 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1224 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1225 goto bad;
1226 pci_read_irq(dev);
1227 pci_read_bases(dev, 1, 0);
1228 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1229 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1230 break;
1231
1232 default: /* unknown header */
227f0647
RD
1233 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1234 dev->hdr_type);
480b93b7 1235 return -EIO;
1da177e4
LT
1236
1237 bad:
227f0647
RD
1238 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1239 dev->class, dev->hdr_type);
1da177e4
LT
1240 dev->class = PCI_CLASS_NOT_DEFINED;
1241 }
1242
1243 /* We found a fine healthy device, go go go... */
1244 return 0;
1245}
1246
589fcc23
BH
1247static struct hpp_type0 pci_default_type0 = {
1248 .revision = 1,
1249 .cache_line_size = 8,
1250 .latency_timer = 0x40,
1251 .enable_serr = 0,
1252 .enable_perr = 0,
1253};
1254
1255static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1256{
1257 u16 pci_cmd, pci_bctl;
1258
c6285fc5 1259 if (!hpp)
589fcc23 1260 hpp = &pci_default_type0;
589fcc23
BH
1261
1262 if (hpp->revision > 1) {
1263 dev_warn(&dev->dev,
1264 "PCI settings rev %d not supported; using defaults\n",
1265 hpp->revision);
1266 hpp = &pci_default_type0;
1267 }
1268
1269 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1270 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1271 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1272 if (hpp->enable_serr)
1273 pci_cmd |= PCI_COMMAND_SERR;
589fcc23
BH
1274 if (hpp->enable_perr)
1275 pci_cmd |= PCI_COMMAND_PARITY;
589fcc23
BH
1276 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1277
1278 /* Program bridge control value */
1279 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1280 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1281 hpp->latency_timer);
1282 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1283 if (hpp->enable_serr)
1284 pci_bctl |= PCI_BRIDGE_CTL_SERR;
589fcc23
BH
1285 if (hpp->enable_perr)
1286 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
589fcc23
BH
1287 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1288 }
1289}
1290
1291static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1292{
1293 if (hpp)
1294 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1295}
1296
1297static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1298{
1299 int pos;
1300 u32 reg32;
1301
1302 if (!hpp)
1303 return;
1304
1305 if (hpp->revision > 1) {
1306 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1307 hpp->revision);
1308 return;
1309 }
1310
302328c0
BH
1311 /*
1312 * Don't allow _HPX to change MPS or MRRS settings. We manage
1313 * those to make sure they're consistent with the rest of the
1314 * platform.
1315 */
1316 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1317 PCI_EXP_DEVCTL_READRQ;
1318 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1319 PCI_EXP_DEVCTL_READRQ);
1320
589fcc23
BH
1321 /* Initialize Device Control Register */
1322 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1323 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1324
1325 /* Initialize Link Control Register */
7a1562d4 1326 if (pcie_cap_has_lnkctl(dev))
589fcc23
BH
1327 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1328 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1329
1330 /* Find Advanced Error Reporting Enhanced Capability */
1331 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1332 if (!pos)
1333 return;
1334
1335 /* Initialize Uncorrectable Error Mask Register */
1336 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1337 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1338 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1339
1340 /* Initialize Uncorrectable Error Severity Register */
1341 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1342 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1343 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1344
1345 /* Initialize Correctable Error Mask Register */
1346 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1347 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1348 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1349
1350 /* Initialize Advanced Error Capabilities and Control Register */
1351 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1352 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1353 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1354
1355 /*
1356 * FIXME: The following two registers are not supported yet.
1357 *
1358 * o Secondary Uncorrectable Error Severity Register
1359 * o Secondary Uncorrectable Error Mask Register
1360 */
1361}
1362
6cd33649
BH
1363static void pci_configure_device(struct pci_dev *dev)
1364{
1365 struct hotplug_params hpp;
1366 int ret;
1367
6cd33649
BH
1368 memset(&hpp, 0, sizeof(hpp));
1369 ret = pci_get_hp_params(dev, &hpp);
1370 if (ret)
1371 return;
1372
1373 program_hpp_type2(dev, hpp.t2);
1374 program_hpp_type1(dev, hpp.t1);
1375 program_hpp_type0(dev, hpp.t0);
1376}
1377
201de56e
ZY
1378static void pci_release_capabilities(struct pci_dev *dev)
1379{
1380 pci_vpd_release(dev);
d1b054da 1381 pci_iov_release(dev);
f796841e 1382 pci_free_cap_save_buffers(dev);
201de56e
ZY
1383}
1384
1da177e4
LT
1385/**
1386 * pci_release_dev - free a pci device structure when all users of it are finished.
1387 * @dev: device that's been disconnected
1388 *
1389 * Will be called only by the device core when all users of this pci device are
1390 * done.
1391 */
1392static void pci_release_dev(struct device *dev)
1393{
04480094 1394 struct pci_dev *pci_dev;
1da177e4 1395
04480094 1396 pci_dev = to_pci_dev(dev);
201de56e 1397 pci_release_capabilities(pci_dev);
98d9f30c 1398 pci_release_of_node(pci_dev);
6ae32c53 1399 pcibios_release_device(pci_dev);
8b1fce04 1400 pci_bus_put(pci_dev->bus);
782a985d 1401 kfree(pci_dev->driver_override);
1da177e4
LT
1402 kfree(pci_dev);
1403}
1404
3c6e6ae7 1405struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
65891215
ME
1406{
1407 struct pci_dev *dev;
1408
1409 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1410 if (!dev)
1411 return NULL;
1412
65891215 1413 INIT_LIST_HEAD(&dev->bus_list);
88e7b167 1414 dev->dev.type = &pci_dev_type;
3c6e6ae7 1415 dev->bus = pci_bus_get(bus);
65891215
ME
1416
1417 return dev;
1418}
3c6e6ae7
GZ
1419EXPORT_SYMBOL(pci_alloc_dev);
1420
efdc87da 1421bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
3c78bc61 1422 int crs_timeout)
1da177e4 1423{
1da177e4
LT
1424 int delay = 1;
1425
efdc87da
YL
1426 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1427 return false;
1da177e4
LT
1428
1429 /* some broken boards return 0 or ~0 if a slot is empty: */
efdc87da
YL
1430 if (*l == 0xffffffff || *l == 0x00000000 ||
1431 *l == 0x0000ffff || *l == 0xffff0000)
1432 return false;
1da177e4 1433
89665a6a
RJ
1434 /*
1435 * Configuration Request Retry Status. Some root ports return the
1436 * actual device ID instead of the synthetic ID (0xFFFF) required
1437 * by the PCIe spec. Ignore the device ID and only check for
1438 * (vendor id == 1).
1439 */
1440 while ((*l & 0xffff) == 0x0001) {
efdc87da
YL
1441 if (!crs_timeout)
1442 return false;
1443
1da177e4
LT
1444 msleep(delay);
1445 delay *= 2;
efdc87da
YL
1446 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1447 return false;
1da177e4 1448 /* Card hasn't responded in 60 seconds? Must be stuck. */
efdc87da 1449 if (delay > crs_timeout) {
227f0647
RD
1450 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1451 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1452 PCI_FUNC(devfn));
efdc87da 1453 return false;
1da177e4
LT
1454 }
1455 }
1456
efdc87da
YL
1457 return true;
1458}
1459EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1460
1461/*
1462 * Read the config data for a PCI device, sanity-check it
1463 * and fill in the dev structure...
1464 */
1465static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1466{
1467 struct pci_dev *dev;
1468 u32 l;
1469
1470 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
1471 return NULL;
1472
8b1fce04 1473 dev = pci_alloc_dev(bus);
1da177e4
LT
1474 if (!dev)
1475 return NULL;
1476
1da177e4 1477 dev->devfn = devfn;
1da177e4
LT
1478 dev->vendor = l & 0xffff;
1479 dev->device = (l >> 16) & 0xffff;
cef354db 1480
98d9f30c
BH
1481 pci_set_of_node(dev);
1482
480b93b7 1483 if (pci_setup_device(dev)) {
8b1fce04 1484 pci_bus_put(dev->bus);
1da177e4
LT
1485 kfree(dev);
1486 return NULL;
1487 }
1da177e4
LT
1488
1489 return dev;
1490}
1491
201de56e
ZY
1492static void pci_init_capabilities(struct pci_dev *dev)
1493{
1494 /* MSI/MSI-X list */
1495 pci_msi_init_pci_dev(dev);
1496
63f4898a
RW
1497 /* Buffers for saving PCIe and PCI-X capabilities */
1498 pci_allocate_cap_save_buffers(dev);
1499
201de56e
ZY
1500 /* Power Management */
1501 pci_pm_init(dev);
1502
1503 /* Vital Product Data */
1504 pci_vpd_pci22_init(dev);
58c3a727
YZ
1505
1506 /* Alternative Routing-ID Forwarding */
31ab2476 1507 pci_configure_ari(dev);
d1b054da
YZ
1508
1509 /* Single Root I/O Virtualization */
1510 pci_iov_init(dev);
ae21ee65
AK
1511
1512 /* Enable ACS P2P upstream forwarding */
5d990b62 1513 pci_enable_acs(dev);
201de56e
ZY
1514}
1515
96bde06a 1516void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1517{
4f535093
YL
1518 int ret;
1519
6cd33649
BH
1520 pci_configure_device(dev);
1521
cdb9b9f7
PM
1522 device_initialize(&dev->dev);
1523 dev->dev.release = pci_release_dev;
1da177e4 1524
7629d19a 1525 set_dev_node(&dev->dev, pcibus_to_node(bus));
cdb9b9f7 1526 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1527 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1528 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1529
4d57cdfa 1530 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1531 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1532
1da177e4
LT
1533 /* Fix up broken headers */
1534 pci_fixup_device(pci_fixup_header, dev);
1535
2069ecfb
YL
1536 /* moved out from quirk header fixup code */
1537 pci_reassigndev_resource_alignment(dev);
1538
4b77b0a2
RW
1539 /* Clear the state_saved flag. */
1540 dev->state_saved = false;
1541
201de56e
ZY
1542 /* Initialize various capabilities */
1543 pci_init_capabilities(dev);
eb9d0fe4 1544
1da177e4
LT
1545 /*
1546 * Add the device to our list of discovered devices
1547 * and the bus list for fixup functions, etc.
1548 */
d71374da 1549 down_write(&pci_bus_sem);
1da177e4 1550 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1551 up_write(&pci_bus_sem);
4f535093 1552
4f535093
YL
1553 ret = pcibios_add_device(dev);
1554 WARN_ON(ret < 0);
1555
1556 /* Notifier could use PCI capabilities */
1557 dev->match_driver = false;
1558 ret = device_add(&dev->dev);
1559 WARN_ON(ret < 0);
cdb9b9f7
PM
1560}
1561
10874f5a 1562struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1563{
1564 struct pci_dev *dev;
1565
90bdb311
TP
1566 dev = pci_get_slot(bus, devfn);
1567 if (dev) {
1568 pci_dev_put(dev);
1569 return dev;
1570 }
1571
cdb9b9f7
PM
1572 dev = pci_scan_device(bus, devfn);
1573 if (!dev)
1574 return NULL;
1575
1576 pci_device_add(dev, bus);
1da177e4
LT
1577
1578 return dev;
1579}
b73e9687 1580EXPORT_SYMBOL(pci_scan_single_device);
1da177e4 1581
b1bd58e4 1582static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
f07852d6 1583{
b1bd58e4
YW
1584 int pos;
1585 u16 cap = 0;
1586 unsigned next_fn;
4fb88c1a 1587
b1bd58e4
YW
1588 if (pci_ari_enabled(bus)) {
1589 if (!dev)
1590 return 0;
1591 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1592 if (!pos)
1593 return 0;
4fb88c1a 1594
b1bd58e4
YW
1595 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1596 next_fn = PCI_ARI_CAP_NFN(cap);
1597 if (next_fn <= fn)
1598 return 0; /* protect against malformed list */
f07852d6 1599
b1bd58e4
YW
1600 return next_fn;
1601 }
1602
1603 /* dev may be NULL for non-contiguous multifunction devices */
1604 if (!dev || dev->multifunction)
1605 return (fn + 1) % 8;
f07852d6 1606
f07852d6
MW
1607 return 0;
1608}
1609
1610static int only_one_child(struct pci_bus *bus)
1611{
1612 struct pci_dev *parent = bus->self;
284f5f9d 1613
f07852d6
MW
1614 if (!parent || !pci_is_pcie(parent))
1615 return 0;
62f87c0e 1616 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
284f5f9d 1617 return 1;
62f87c0e 1618 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
284f5f9d 1619 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
f07852d6
MW
1620 return 1;
1621 return 0;
1622}
1623
1da177e4
LT
1624/**
1625 * pci_scan_slot - scan a PCI slot on a bus for devices.
1626 * @bus: PCI bus to scan
1627 * @devfn: slot number to scan (must have zero function.)
1628 *
1629 * Scan a PCI slot on the specified PCI bus for devices, adding
1630 * discovered devices to the @bus->devices list. New devices
8a1bc901 1631 * will not have is_added set.
1b69dfc6
TP
1632 *
1633 * Returns the number of new devices found.
1da177e4 1634 */
96bde06a 1635int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 1636{
f07852d6 1637 unsigned fn, nr = 0;
1b69dfc6 1638 struct pci_dev *dev;
f07852d6
MW
1639
1640 if (only_one_child(bus) && (devfn > 0))
1641 return 0; /* Already scanned the entire slot */
1da177e4 1642
1b69dfc6 1643 dev = pci_scan_single_device(bus, devfn);
4fb88c1a
MW
1644 if (!dev)
1645 return 0;
1646 if (!dev->is_added)
1b69dfc6
TP
1647 nr++;
1648
b1bd58e4 1649 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
f07852d6
MW
1650 dev = pci_scan_single_device(bus, devfn + fn);
1651 if (dev) {
1652 if (!dev->is_added)
1653 nr++;
1654 dev->multifunction = 1;
1da177e4
LT
1655 }
1656 }
7d715a6c 1657
149e1637
SL
1658 /* only one slot has pcie device */
1659 if (bus->self && nr)
7d715a6c
SL
1660 pcie_aspm_init_link_state(bus->self);
1661
1da177e4
LT
1662 return nr;
1663}
b7fe9434 1664EXPORT_SYMBOL(pci_scan_slot);
1da177e4 1665
b03e7495
JM
1666static int pcie_find_smpss(struct pci_dev *dev, void *data)
1667{
1668 u8 *smpss = data;
1669
1670 if (!pci_is_pcie(dev))
1671 return 0;
1672
d4aa68f6
YW
1673 /*
1674 * We don't have a way to change MPS settings on devices that have
1675 * drivers attached. A hot-added device might support only the minimum
1676 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1677 * where devices may be hot-added, we limit the fabric MPS to 128 so
1678 * hot-added devices will work correctly.
1679 *
1680 * However, if we hot-add a device to a slot directly below a Root
1681 * Port, it's impossible for there to be other existing devices below
1682 * the port. We don't limit the MPS in this case because we can
1683 * reconfigure MPS on both the Root Port and the hot-added device,
1684 * and there are no other devices involved.
1685 *
1686 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
b03e7495 1687 */
d4aa68f6
YW
1688 if (dev->is_hotplug_bridge &&
1689 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
b03e7495
JM
1690 *smpss = 0;
1691
1692 if (*smpss > dev->pcie_mpss)
1693 *smpss = dev->pcie_mpss;
1694
1695 return 0;
1696}
1697
1698static void pcie_write_mps(struct pci_dev *dev, int mps)
1699{
62f392ea 1700 int rc;
b03e7495
JM
1701
1702 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
62f392ea 1703 mps = 128 << dev->pcie_mpss;
b03e7495 1704
62f87c0e
YW
1705 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1706 dev->bus->self)
62f392ea 1707 /* For "Performance", the assumption is made that
b03e7495
JM
1708 * downstream communication will never be larger than
1709 * the MRRS. So, the MPS only needs to be configured
1710 * for the upstream communication. This being the case,
1711 * walk from the top down and set the MPS of the child
1712 * to that of the parent bus.
62f392ea
JM
1713 *
1714 * Configure the device MPS with the smaller of the
1715 * device MPSS or the bridge MPS (which is assumed to be
1716 * properly configured at this point to the largest
1717 * allowable MPS based on its parent bus).
b03e7495 1718 */
62f392ea 1719 mps = min(mps, pcie_get_mps(dev->bus->self));
b03e7495
JM
1720 }
1721
1722 rc = pcie_set_mps(dev, mps);
1723 if (rc)
1724 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1725}
1726
62f392ea 1727static void pcie_write_mrrs(struct pci_dev *dev)
b03e7495 1728{
62f392ea 1729 int rc, mrrs;
b03e7495 1730
ed2888e9
JM
1731 /* In the "safe" case, do not configure the MRRS. There appear to be
1732 * issues with setting MRRS to 0 on a number of devices.
1733 */
ed2888e9
JM
1734 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1735 return;
1736
ed2888e9
JM
1737 /* For Max performance, the MRRS must be set to the largest supported
1738 * value. However, it cannot be configured larger than the MPS the
62f392ea
JM
1739 * device or the bus can support. This should already be properly
1740 * configured by a prior call to pcie_write_mps.
ed2888e9 1741 */
62f392ea 1742 mrrs = pcie_get_mps(dev);
b03e7495
JM
1743
1744 /* MRRS is a R/W register. Invalid values can be written, but a
ed2888e9 1745 * subsequent read will verify if the value is acceptable or not.
b03e7495
JM
1746 * If the MRRS value provided is not acceptable (e.g., too large),
1747 * shrink the value until it is acceptable to the HW.
f7625980 1748 */
b03e7495
JM
1749 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1750 rc = pcie_set_readrq(dev, mrrs);
62f392ea
JM
1751 if (!rc)
1752 break;
b03e7495 1753
62f392ea 1754 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
b03e7495
JM
1755 mrrs /= 2;
1756 }
62f392ea
JM
1757
1758 if (mrrs < 128)
227f0647 1759 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
b03e7495
JM
1760}
1761
5895af79
YW
1762static void pcie_bus_detect_mps(struct pci_dev *dev)
1763{
1764 struct pci_dev *bridge = dev->bus->self;
1765 int mps, p_mps;
1766
1767 if (!bridge)
1768 return;
1769
1770 mps = pcie_get_mps(dev);
1771 p_mps = pcie_get_mps(bridge);
1772
1773 if (mps != p_mps)
1774 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1775 mps, pci_name(bridge), p_mps);
1776}
1777
b03e7495
JM
1778static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1779{
a513a99a 1780 int mps, orig_mps;
b03e7495
JM
1781
1782 if (!pci_is_pcie(dev))
1783 return 0;
1784
5895af79
YW
1785 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1786 pcie_bus_detect_mps(dev);
1787 return 0;
1788 }
1789
a513a99a
JM
1790 mps = 128 << *(u8 *)data;
1791 orig_mps = pcie_get_mps(dev);
b03e7495
JM
1792
1793 pcie_write_mps(dev, mps);
62f392ea 1794 pcie_write_mrrs(dev);
b03e7495 1795
227f0647
RD
1796 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1797 pcie_get_mps(dev), 128 << dev->pcie_mpss,
a513a99a 1798 orig_mps, pcie_get_readrq(dev));
b03e7495
JM
1799
1800 return 0;
1801}
1802
a513a99a 1803/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
b03e7495
JM
1804 * parents then children fashion. If this changes, then this code will not
1805 * work as designed.
1806 */
a58674ff 1807void pcie_bus_configure_settings(struct pci_bus *bus)
b03e7495 1808{
1e358f94 1809 u8 smpss = 0;
b03e7495 1810
a58674ff 1811 if (!bus->self)
b03e7495
JM
1812 return;
1813
b03e7495 1814 if (!pci_is_pcie(bus->self))
5f39e670
JM
1815 return;
1816
1817 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
3315472c 1818 * to be aware of the MPS of the destination. To work around this,
5f39e670
JM
1819 * simply force the MPS of the entire system to the smallest possible.
1820 */
1821 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1822 smpss = 0;
1823
b03e7495 1824 if (pcie_bus_config == PCIE_BUS_SAFE) {
a58674ff 1825 smpss = bus->self->pcie_mpss;
5f39e670 1826
b03e7495
JM
1827 pcie_find_smpss(bus->self, &smpss);
1828 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1829 }
1830
1831 pcie_bus_configure_set(bus->self, &smpss);
1832 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1833}
debc3b77 1834EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
b03e7495 1835
15856ad5 1836unsigned int pci_scan_child_bus(struct pci_bus *bus)
1da177e4 1837{
b918c62e 1838 unsigned int devfn, pass, max = bus->busn_res.start;
1da177e4
LT
1839 struct pci_dev *dev;
1840
0207c356 1841 dev_dbg(&bus->dev, "scanning bus\n");
1da177e4
LT
1842
1843 /* Go find them, Rover! */
1844 for (devfn = 0; devfn < 0x100; devfn += 8)
1845 pci_scan_slot(bus, devfn);
1846
a28724b0
YZ
1847 /* Reserve buses for SR-IOV capability. */
1848 max += pci_iov_bus_range(bus);
1849
1da177e4
LT
1850 /*
1851 * After performing arch-dependent fixup of the bus, look behind
1852 * all PCI-to-PCI bridges on this bus.
1853 */
74710ded 1854 if (!bus->is_added) {
0207c356 1855 dev_dbg(&bus->dev, "fixups for bus\n");
74710ded 1856 pcibios_fixup_bus(bus);
981cf9ea 1857 bus->is_added = 1;
74710ded
AC
1858 }
1859
3c78bc61 1860 for (pass = 0; pass < 2; pass++)
1da177e4 1861 list_for_each_entry(dev, &bus->devices, bus_list) {
6788a51f 1862 if (pci_is_bridge(dev))
1da177e4
LT
1863 max = pci_scan_bridge(bus, dev, max, pass);
1864 }
1865
1866 /*
1867 * We've scanned the bus and so we know all about what's on
1868 * the other side of any bridges that may be on this bus plus
1869 * any devices.
1870 *
1871 * Return how far we've got finding sub-buses.
1872 */
0207c356 1873 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
1da177e4
LT
1874 return max;
1875}
b7fe9434 1876EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1da177e4 1877
6c0cc950
RW
1878/**
1879 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1880 * @bridge: Host bridge to set up.
1881 *
1882 * Default empty implementation. Replace with an architecture-specific setup
1883 * routine, if necessary.
1884 */
1885int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1886{
1887 return 0;
1888}
1889
10a95747
JL
1890void __weak pcibios_add_bus(struct pci_bus *bus)
1891{
1892}
1893
1894void __weak pcibios_remove_bus(struct pci_bus *bus)
1895{
1896}
1897
166c6370
BH
1898struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1899 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1da177e4 1900{
0efd5aab 1901 int error;
5a21d70d 1902 struct pci_host_bridge *bridge;
0207c356 1903 struct pci_bus *b, *b2;
0efd5aab 1904 struct pci_host_bridge_window *window, *n;
a9d9f527 1905 struct resource *res;
0efd5aab
BH
1906 resource_size_t offset;
1907 char bus_addr[64];
1908 char *fmt;
1da177e4 1909
670ba0c8 1910 b = pci_alloc_bus(NULL);
1da177e4 1911 if (!b)
7b543663 1912 return NULL;
1da177e4
LT
1913
1914 b->sysdata = sysdata;
1915 b->ops = ops;
4f535093 1916 b->number = b->busn_res.start = bus;
670ba0c8 1917 pci_bus_assign_domain_nr(b, parent);
0207c356
BH
1918 b2 = pci_find_bus(pci_domain_nr(b), bus);
1919 if (b2) {
1da177e4 1920 /* If we already got to this bus through a different bridge, ignore it */
0207c356 1921 dev_dbg(&b2->dev, "bus already known\n");
1da177e4
LT
1922 goto err_out;
1923 }
d71374da 1924
7b543663
YL
1925 bridge = pci_alloc_host_bridge(b);
1926 if (!bridge)
1927 goto err_out;
1928
1929 bridge->dev.parent = parent;
70efde2a 1930 bridge->dev.release = pci_release_host_bridge_dev;
7b543663 1931 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
6c0cc950 1932 error = pcibios_root_bridge_prepare(bridge);
343df771
JL
1933 if (error) {
1934 kfree(bridge);
1935 goto err_out;
1936 }
6c0cc950 1937
7b543663 1938 error = device_register(&bridge->dev);
343df771
JL
1939 if (error) {
1940 put_device(&bridge->dev);
1941 goto err_out;
1942 }
7b543663 1943 b->bridge = get_device(&bridge->dev);
a1e4d72c 1944 device_enable_async_suspend(b->bridge);
98d9f30c 1945 pci_set_bus_of_node(b);
1da177e4 1946
0d358f22
YL
1947 if (!parent)
1948 set_dev_node(b->bridge, pcibus_to_node(b));
1949
fd7d1ced
GKH
1950 b->dev.class = &pcibus_class;
1951 b->dev.parent = b->bridge;
1a927133 1952 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
fd7d1ced 1953 error = device_register(&b->dev);
1da177e4
LT
1954 if (error)
1955 goto class_dev_reg_err;
1da177e4 1956
10a95747
JL
1957 pcibios_add_bus(b);
1958
1da177e4
LT
1959 /* Create legacy_io and legacy_mem files for this bus */
1960 pci_create_legacy_files(b);
1961
a9d9f527
BH
1962 if (parent)
1963 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1964 else
1965 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1966
0efd5aab
BH
1967 /* Add initial resources to the bus */
1968 list_for_each_entry_safe(window, n, resources, list) {
1969 list_move_tail(&window->list, &bridge->windows);
1970 res = window->res;
1971 offset = window->offset;
f848ffb1
YL
1972 if (res->flags & IORESOURCE_BUS)
1973 pci_bus_insert_busn_res(b, bus, res->end);
1974 else
1975 pci_bus_add_resource(b, res, 0);
0efd5aab
BH
1976 if (offset) {
1977 if (resource_type(res) == IORESOURCE_IO)
1978 fmt = " (bus address [%#06llx-%#06llx])";
1979 else
1980 fmt = " (bus address [%#010llx-%#010llx])";
1981 snprintf(bus_addr, sizeof(bus_addr), fmt,
1982 (unsigned long long) (res->start - offset),
1983 (unsigned long long) (res->end - offset));
1984 } else
1985 bus_addr[0] = '\0';
1986 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
a9d9f527
BH
1987 }
1988
a5390aa6
BH
1989 down_write(&pci_bus_sem);
1990 list_add_tail(&b->node, &pci_root_buses);
1991 up_write(&pci_bus_sem);
1992
1da177e4
LT
1993 return b;
1994
1da177e4 1995class_dev_reg_err:
7b543663
YL
1996 put_device(&bridge->dev);
1997 device_unregister(&bridge->dev);
1da177e4 1998err_out:
1da177e4
LT
1999 kfree(b);
2000 return NULL;
2001}
cdb9b9f7 2002
98a35831
YL
2003int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2004{
2005 struct resource *res = &b->busn_res;
2006 struct resource *parent_res, *conflict;
2007
2008 res->start = bus;
2009 res->end = bus_max;
2010 res->flags = IORESOURCE_BUS;
2011
2012 if (!pci_is_root_bus(b))
2013 parent_res = &b->parent->busn_res;
2014 else {
2015 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2016 res->flags |= IORESOURCE_PCI_FIXED;
2017 }
2018
ced04d15 2019 conflict = request_resource_conflict(parent_res, res);
98a35831
YL
2020
2021 if (conflict)
2022 dev_printk(KERN_DEBUG, &b->dev,
2023 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2024 res, pci_is_root_bus(b) ? "domain " : "",
2025 parent_res, conflict->name, conflict);
98a35831
YL
2026
2027 return conflict == NULL;
2028}
2029
2030int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2031{
2032 struct resource *res = &b->busn_res;
2033 struct resource old_res = *res;
2034 resource_size_t size;
2035 int ret;
2036
2037 if (res->start > bus_max)
2038 return -EINVAL;
2039
2040 size = bus_max - res->start + 1;
2041 ret = adjust_resource(res, res->start, size);
2042 dev_printk(KERN_DEBUG, &b->dev,
2043 "busn_res: %pR end %s updated to %02x\n",
2044 &old_res, ret ? "can not be" : "is", bus_max);
2045
2046 if (!ret && !res->parent)
2047 pci_bus_insert_busn_res(b, res->start, res->end);
2048
2049 return ret;
2050}
2051
2052void pci_bus_release_busn_res(struct pci_bus *b)
2053{
2054 struct resource *res = &b->busn_res;
2055 int ret;
2056
2057 if (!res->flags || !res->parent)
2058 return;
2059
2060 ret = release_resource(res);
2061 dev_printk(KERN_DEBUG, &b->dev,
2062 "busn_res: %pR %s released\n",
2063 res, ret ? "can not be" : "is");
2064}
2065
15856ad5 2066struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
2067 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2068{
4d99f524
YL
2069 struct pci_host_bridge_window *window;
2070 bool found = false;
a2ebb827 2071 struct pci_bus *b;
4d99f524
YL
2072 int max;
2073
2074 list_for_each_entry(window, resources, list)
2075 if (window->res->flags & IORESOURCE_BUS) {
2076 found = true;
2077 break;
2078 }
a2ebb827
BH
2079
2080 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2081 if (!b)
2082 return NULL;
2083
4d99f524
YL
2084 if (!found) {
2085 dev_info(&b->dev,
2086 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2087 bus);
2088 pci_bus_insert_busn_res(b, bus, 255);
2089 }
2090
2091 max = pci_scan_child_bus(b);
2092
2093 if (!found)
2094 pci_bus_update_busn_res_end(b, max);
2095
a2ebb827
BH
2096 pci_bus_add_devices(b);
2097 return b;
2098}
2099EXPORT_SYMBOL(pci_scan_root_bus);
2100
7e00fe2e 2101/* Deprecated; use pci_scan_root_bus() instead */
15856ad5 2102struct pci_bus *pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
2103 int bus, struct pci_ops *ops, void *sysdata)
2104{
1e39ae9f 2105 LIST_HEAD(resources);
cdb9b9f7
PM
2106 struct pci_bus *b;
2107
1e39ae9f
BH
2108 pci_add_resource(&resources, &ioport_resource);
2109 pci_add_resource(&resources, &iomem_resource);
857c3b66 2110 pci_add_resource(&resources, &busn_resource);
1e39ae9f 2111 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
cdb9b9f7 2112 if (b)
857c3b66 2113 pci_scan_child_bus(b);
1e39ae9f
BH
2114 else
2115 pci_free_resource_list(&resources);
cdb9b9f7
PM
2116 return b;
2117}
1da177e4
LT
2118EXPORT_SYMBOL(pci_scan_bus_parented);
2119
15856ad5 2120struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
de4b2f76
BH
2121 void *sysdata)
2122{
2123 LIST_HEAD(resources);
2124 struct pci_bus *b;
2125
2126 pci_add_resource(&resources, &ioport_resource);
2127 pci_add_resource(&resources, &iomem_resource);
857c3b66 2128 pci_add_resource(&resources, &busn_resource);
de4b2f76
BH
2129 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2130 if (b) {
857c3b66 2131 pci_scan_child_bus(b);
de4b2f76
BH
2132 pci_bus_add_devices(b);
2133 } else {
2134 pci_free_resource_list(&resources);
2135 }
2136 return b;
2137}
2138EXPORT_SYMBOL(pci_scan_bus);
2139
2f320521
YL
2140/**
2141 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2142 * @bridge: PCI bridge for the bus to scan
2143 *
2144 * Scan a PCI bus and child buses for new devices, add them,
2145 * and enable them, resizing bridge mmio/io resource if necessary
2146 * and possible. The caller must ensure the child devices are already
2147 * removed for resizing to occur.
2148 *
2149 * Returns the max number of subordinate bus discovered.
2150 */
10874f5a 2151unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
2f320521
YL
2152{
2153 unsigned int max;
2154 struct pci_bus *bus = bridge->subordinate;
2155
2156 max = pci_scan_child_bus(bus);
2157
2158 pci_assign_unassigned_bridge_resources(bridge);
2159
2160 pci_bus_add_devices(bus);
2161
2162 return max;
2163}
2164
a5213a31
YL
2165/**
2166 * pci_rescan_bus - scan a PCI bus for devices.
2167 * @bus: PCI bus to scan
2168 *
2169 * Scan a PCI bus and child buses for new devices, adds them,
2170 * and enables them.
2171 *
2172 * Returns the max number of subordinate bus discovered.
2173 */
10874f5a 2174unsigned int pci_rescan_bus(struct pci_bus *bus)
a5213a31
YL
2175{
2176 unsigned int max;
2177
2178 max = pci_scan_child_bus(bus);
2179 pci_assign_unassigned_bus_resources(bus);
2180 pci_bus_add_devices(bus);
2181
2182 return max;
2183}
2184EXPORT_SYMBOL_GPL(pci_rescan_bus);
2185
9d16947b
RW
2186/*
2187 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2188 * routines should always be executed under this mutex.
2189 */
2190static DEFINE_MUTEX(pci_rescan_remove_lock);
2191
2192void pci_lock_rescan_remove(void)
2193{
2194 mutex_lock(&pci_rescan_remove_lock);
2195}
2196EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2197
2198void pci_unlock_rescan_remove(void)
2199{
2200 mutex_unlock(&pci_rescan_remove_lock);
2201}
2202EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2203
3c78bc61
RD
2204static int __init pci_sort_bf_cmp(const struct device *d_a,
2205 const struct device *d_b)
6b4b78fe 2206{
99178b03
GKH
2207 const struct pci_dev *a = to_pci_dev(d_a);
2208 const struct pci_dev *b = to_pci_dev(d_b);
2209
6b4b78fe
MD
2210 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2211 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2212
2213 if (a->bus->number < b->bus->number) return -1;
2214 else if (a->bus->number > b->bus->number) return 1;
2215
2216 if (a->devfn < b->devfn) return -1;
2217 else if (a->devfn > b->devfn) return 1;
2218
2219 return 0;
2220}
2221
5ff580c1 2222void __init pci_sort_breadthfirst(void)
6b4b78fe 2223{
99178b03 2224 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 2225}
This page took 1.355232 seconds and 5 git commands to generate.