PCI: Add PCI_EXP_TYPE_PCIE_BRIDGE value
[deliverable/linux.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
bc56b9e0 13#include "pci.h"
1da177e4
LT
14
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
1da177e4
LT
17
18/* Ugh. Need to stop exporting this to modules. */
19LIST_HEAD(pci_root_buses);
20EXPORT_SYMBOL(pci_root_buses);
21
70308923
GKH
22
23static int find_anything(struct device *dev, void *data)
24{
25 return 1;
26}
1da177e4 27
ed4aaadb
ZY
28/*
29 * Some device drivers need know if pci is initiated.
30 * Basically, we think pci is not initiated when there
70308923 31 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
32 */
33int no_pci_devices(void)
34{
70308923
GKH
35 struct device *dev;
36 int no_devices;
ed4aaadb 37
70308923
GKH
38 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
39 no_devices = (dev == NULL);
40 put_device(dev);
41 return no_devices;
42}
ed4aaadb
ZY
43EXPORT_SYMBOL(no_pci_devices);
44
1da177e4
LT
45/*
46 * PCI Bus Class
47 */
fd7d1ced 48static void release_pcibus_dev(struct device *dev)
1da177e4 49{
fd7d1ced 50 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
51
52 if (pci_bus->bridge)
53 put_device(pci_bus->bridge);
2fe2abf8 54 pci_bus_remove_resources(pci_bus);
98d9f30c 55 pci_release_bus_of_node(pci_bus);
1da177e4
LT
56 kfree(pci_bus);
57}
58
59static struct class pcibus_class = {
60 .name = "pci_bus",
fd7d1ced 61 .dev_release = &release_pcibus_dev,
b9d320fc 62 .dev_attrs = pcibus_dev_attrs,
1da177e4
LT
63};
64
65static int __init pcibus_class_init(void)
66{
67 return class_register(&pcibus_class);
68}
69postcore_initcall(pcibus_class_init);
70
6ac665c6 71static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 72{
6ac665c6 73 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
74 if (!size)
75 return 0;
76
77 /* Get the lowest of them to find the decode size, and
78 from that the extent. */
79 size = (size & ~(size-1)) - 1;
80
81 /* base == maxbase can be valid only if the BAR has
82 already been programmed with all 1s. */
83 if (base == maxbase && ((base | size) & mask) != mask)
84 return 0;
85
86 return size;
87}
88
28c6821a 89static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
6ac665c6 90{
8d6a6a47 91 u32 mem_type;
28c6821a 92 unsigned long flags;
8d6a6a47 93
6ac665c6 94 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
28c6821a
BH
95 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
96 flags |= IORESOURCE_IO;
97 return flags;
6ac665c6 98 }
07eddf3d 99
28c6821a
BH
100 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
101 flags |= IORESOURCE_MEM;
102 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
103 flags |= IORESOURCE_PREFETCH;
07eddf3d 104
8d6a6a47
BH
105 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
106 switch (mem_type) {
107 case PCI_BASE_ADDRESS_MEM_TYPE_32:
108 break;
109 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
110 dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n");
111 break;
112 case PCI_BASE_ADDRESS_MEM_TYPE_64:
28c6821a
BH
113 flags |= IORESOURCE_MEM_64;
114 break;
8d6a6a47
BH
115 default:
116 dev_warn(&dev->dev,
117 "mem unknown type %x treated as 32-bit BAR\n",
118 mem_type);
119 break;
120 }
28c6821a 121 return flags;
07eddf3d
YL
122}
123
0b400c7e
YZ
124/**
125 * pci_read_base - read a PCI BAR
126 * @dev: the PCI device
127 * @type: type of the BAR
128 * @res: resource buffer to be filled in
129 * @pos: BAR position in the config space
130 *
131 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 132 */
0b400c7e 133int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
6ac665c6 134 struct resource *res, unsigned int pos)
07eddf3d 135{
6ac665c6 136 u32 l, sz, mask;
253d2e54 137 u16 orig_cmd;
6ac665c6 138
1ed67439 139 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
6ac665c6 140
253d2e54
JP
141 if (!dev->mmio_always_on) {
142 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
143 pci_write_config_word(dev, PCI_COMMAND,
144 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
145 }
146
6ac665c6
MW
147 res->name = pci_name(dev);
148
149 pci_read_config_dword(dev, pos, &l);
1ed67439 150 pci_write_config_dword(dev, pos, l | mask);
6ac665c6
MW
151 pci_read_config_dword(dev, pos, &sz);
152 pci_write_config_dword(dev, pos, l);
153
253d2e54
JP
154 if (!dev->mmio_always_on)
155 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
156
6ac665c6
MW
157 /*
158 * All bits set in sz means the device isn't working properly.
45aa23b4
BH
159 * If the BAR isn't implemented, all bits must be 0. If it's a
160 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
161 * 1 must be clear.
6ac665c6 162 */
45aa23b4 163 if (!sz || sz == 0xffffffff)
6ac665c6
MW
164 goto fail;
165
166 /*
167 * I don't know how l can have all bits set. Copied from old code.
168 * Maybe it fixes a bug on some ancient platform.
169 */
170 if (l == 0xffffffff)
171 l = 0;
172
173 if (type == pci_bar_unknown) {
28c6821a
BH
174 res->flags = decode_bar(dev, l);
175 res->flags |= IORESOURCE_SIZEALIGN;
176 if (res->flags & IORESOURCE_IO) {
6ac665c6 177 l &= PCI_BASE_ADDRESS_IO_MASK;
5aceca9d 178 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
6ac665c6
MW
179 } else {
180 l &= PCI_BASE_ADDRESS_MEM_MASK;
181 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
182 }
183 } else {
184 res->flags |= (l & IORESOURCE_ROM_ENABLE);
185 l &= PCI_ROM_ADDRESS_MASK;
186 mask = (u32)PCI_ROM_ADDRESS_MASK;
187 }
188
28c6821a 189 if (res->flags & IORESOURCE_MEM_64) {
6ac665c6
MW
190 u64 l64 = l;
191 u64 sz64 = sz;
192 u64 mask64 = mask | (u64)~0 << 32;
193
194 pci_read_config_dword(dev, pos + 4, &l);
195 pci_write_config_dword(dev, pos + 4, ~0);
196 pci_read_config_dword(dev, pos + 4, &sz);
197 pci_write_config_dword(dev, pos + 4, l);
198
199 l64 |= ((u64)l << 32);
200 sz64 |= ((u64)sz << 32);
201
202 sz64 = pci_size(l64, sz64, mask64);
203
204 if (!sz64)
205 goto fail;
206
cc5499c3 207 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
865df576
BH
208 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
209 pos);
6ac665c6 210 goto fail;
c7dabef8
BH
211 }
212
c7dabef8 213 if ((sizeof(resource_size_t) < 8) && l) {
6ac665c6
MW
214 /* Address above 32-bit boundary; disable the BAR */
215 pci_write_config_dword(dev, pos, 0);
216 pci_write_config_dword(dev, pos + 4, 0);
217 res->start = 0;
218 res->end = sz64;
219 } else {
220 res->start = l64;
221 res->end = l64 + sz64;
c7dabef8 222 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
a369c791 223 pos, res);
6ac665c6
MW
224 }
225 } else {
45aa23b4 226 sz = pci_size(l, sz, mask);
6ac665c6 227
45aa23b4 228 if (!sz)
6ac665c6
MW
229 goto fail;
230
231 res->start = l;
45aa23b4 232 res->end = l + sz;
f393d9b1 233
c7dabef8 234 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
6ac665c6
MW
235 }
236
237 out:
28c6821a 238 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
6ac665c6
MW
239 fail:
240 res->flags = 0;
241 goto out;
07eddf3d
YL
242}
243
1da177e4
LT
244static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
245{
6ac665c6 246 unsigned int pos, reg;
07eddf3d 247
6ac665c6
MW
248 for (pos = 0; pos < howmany; pos++) {
249 struct resource *res = &dev->resource[pos];
1da177e4 250 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 251 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 252 }
6ac665c6 253
1da177e4 254 if (rom) {
6ac665c6 255 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 256 dev->rom_base_reg = rom;
6ac665c6
MW
257 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
258 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
259 IORESOURCE_SIZEALIGN;
260 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
261 }
262}
263
fa27b2d1 264static void __devinit pci_read_bridge_io(struct pci_bus *child)
1da177e4
LT
265{
266 struct pci_dev *dev = child->self;
267 u8 io_base_lo, io_limit_lo;
1da177e4
LT
268 unsigned long base, limit;
269 struct resource *res;
1da177e4 270
1da177e4
LT
271 res = child->resource[0];
272 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
273 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
274 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
275 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
276
277 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
278 u16 io_base_hi, io_limit_hi;
279 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
280 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
281 base |= (io_base_hi << 16);
282 limit |= (io_limit_hi << 16);
283 }
284
cd81e1ea 285 if (base && base <= limit) {
1da177e4 286 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
9d265124
DY
287 if (!res->start)
288 res->start = base;
289 if (!res->end)
290 res->end = limit + 0xfff;
c7dabef8 291 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 292 }
fa27b2d1
BH
293}
294
295static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
296{
297 struct pci_dev *dev = child->self;
298 u16 mem_base_lo, mem_limit_lo;
299 unsigned long base, limit;
300 struct resource *res;
1da177e4
LT
301
302 res = child->resource[1];
303 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
304 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
305 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
306 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
cd81e1ea 307 if (base && base <= limit) {
1da177e4
LT
308 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
309 res->start = base;
310 res->end = limit + 0xfffff;
c7dabef8 311 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 312 }
fa27b2d1
BH
313}
314
315static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
316{
317 struct pci_dev *dev = child->self;
318 u16 mem_base_lo, mem_limit_lo;
319 unsigned long base, limit;
320 struct resource *res;
1da177e4
LT
321
322 res = child->resource[2];
323 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
324 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
325 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
326 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
327
328 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
329 u32 mem_base_hi, mem_limit_hi;
330 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
331 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
332
333 /*
334 * Some bridges set the base > limit by default, and some
335 * (broken) BIOSes do not initialize them. If we find
336 * this, just assume they are not being used.
337 */
338 if (mem_base_hi <= mem_limit_hi) {
339#if BITS_PER_LONG == 64
340 base |= ((long) mem_base_hi) << 32;
341 limit |= ((long) mem_limit_hi) << 32;
342#else
343 if (mem_base_hi || mem_limit_hi) {
80ccba11
BH
344 dev_err(&dev->dev, "can't handle 64-bit "
345 "address space for bridge\n");
1da177e4
LT
346 return;
347 }
348#endif
349 }
350 }
cd81e1ea 351 if (base && base <= limit) {
1f82de10
YL
352 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
353 IORESOURCE_MEM | IORESOURCE_PREFETCH;
354 if (res->flags & PCI_PREF_RANGE_TYPE_64)
355 res->flags |= IORESOURCE_MEM_64;
1da177e4
LT
356 res->start = base;
357 res->end = limit + 0xfffff;
c7dabef8 358 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
359 }
360}
361
fa27b2d1
BH
362void __devinit pci_read_bridge_bases(struct pci_bus *child)
363{
364 struct pci_dev *dev = child->self;
2fe2abf8 365 struct resource *res;
fa27b2d1
BH
366 int i;
367
368 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
369 return;
370
371 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
372 child->secondary, child->subordinate,
373 dev->transparent ? " (subtractive decode)" : "");
374
2fe2abf8
BH
375 pci_bus_remove_resources(child);
376 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
377 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
378
fa27b2d1
BH
379 pci_read_bridge_io(child);
380 pci_read_bridge_mmio(child);
381 pci_read_bridge_mmio_pref(child);
2adf7516
BH
382
383 if (dev->transparent) {
2fe2abf8
BH
384 pci_bus_for_each_resource(child->parent, res, i) {
385 if (res) {
386 pci_bus_add_resource(child, res,
387 PCI_SUBTRACTIVE_DECODE);
2adf7516
BH
388 dev_printk(KERN_DEBUG, &dev->dev,
389 " bridge window %pR (subtractive decode)\n",
2fe2abf8
BH
390 res);
391 }
2adf7516
BH
392 }
393 }
fa27b2d1
BH
394}
395
96bde06a 396static struct pci_bus * pci_alloc_bus(void)
1da177e4
LT
397{
398 struct pci_bus *b;
399
f5afe806 400 b = kzalloc(sizeof(*b), GFP_KERNEL);
1da177e4 401 if (b) {
1da177e4
LT
402 INIT_LIST_HEAD(&b->node);
403 INIT_LIST_HEAD(&b->children);
404 INIT_LIST_HEAD(&b->devices);
f46753c5 405 INIT_LIST_HEAD(&b->slots);
2fe2abf8 406 INIT_LIST_HEAD(&b->resources);
3749c51a
MW
407 b->max_bus_speed = PCI_SPEED_UNKNOWN;
408 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
1da177e4
LT
409 }
410 return b;
411}
412
9be60ca0
MW
413static unsigned char pcix_bus_speed[] = {
414 PCI_SPEED_UNKNOWN, /* 0 */
415 PCI_SPEED_66MHz_PCIX, /* 1 */
416 PCI_SPEED_100MHz_PCIX, /* 2 */
417 PCI_SPEED_133MHz_PCIX, /* 3 */
418 PCI_SPEED_UNKNOWN, /* 4 */
419 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
420 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
421 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
422 PCI_SPEED_UNKNOWN, /* 8 */
423 PCI_SPEED_66MHz_PCIX_266, /* 9 */
424 PCI_SPEED_100MHz_PCIX_266, /* A */
425 PCI_SPEED_133MHz_PCIX_266, /* B */
426 PCI_SPEED_UNKNOWN, /* C */
427 PCI_SPEED_66MHz_PCIX_533, /* D */
428 PCI_SPEED_100MHz_PCIX_533, /* E */
429 PCI_SPEED_133MHz_PCIX_533 /* F */
430};
431
3749c51a
MW
432static unsigned char pcie_link_speed[] = {
433 PCI_SPEED_UNKNOWN, /* 0 */
434 PCIE_SPEED_2_5GT, /* 1 */
435 PCIE_SPEED_5_0GT, /* 2 */
9dfd97fe 436 PCIE_SPEED_8_0GT, /* 3 */
3749c51a
MW
437 PCI_SPEED_UNKNOWN, /* 4 */
438 PCI_SPEED_UNKNOWN, /* 5 */
439 PCI_SPEED_UNKNOWN, /* 6 */
440 PCI_SPEED_UNKNOWN, /* 7 */
441 PCI_SPEED_UNKNOWN, /* 8 */
442 PCI_SPEED_UNKNOWN, /* 9 */
443 PCI_SPEED_UNKNOWN, /* A */
444 PCI_SPEED_UNKNOWN, /* B */
445 PCI_SPEED_UNKNOWN, /* C */
446 PCI_SPEED_UNKNOWN, /* D */
447 PCI_SPEED_UNKNOWN, /* E */
448 PCI_SPEED_UNKNOWN /* F */
449};
450
451void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
452{
453 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
454}
455EXPORT_SYMBOL_GPL(pcie_update_link_speed);
456
45b4cdd5
MW
457static unsigned char agp_speeds[] = {
458 AGP_UNKNOWN,
459 AGP_1X,
460 AGP_2X,
461 AGP_4X,
462 AGP_8X
463};
464
465static enum pci_bus_speed agp_speed(int agp3, int agpstat)
466{
467 int index = 0;
468
469 if (agpstat & 4)
470 index = 3;
471 else if (agpstat & 2)
472 index = 2;
473 else if (agpstat & 1)
474 index = 1;
475 else
476 goto out;
477
478 if (agp3) {
479 index += 2;
480 if (index == 5)
481 index = 0;
482 }
483
484 out:
485 return agp_speeds[index];
486}
487
488
9be60ca0
MW
489static void pci_set_bus_speed(struct pci_bus *bus)
490{
491 struct pci_dev *bridge = bus->self;
492 int pos;
493
45b4cdd5
MW
494 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
495 if (!pos)
496 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
497 if (pos) {
498 u32 agpstat, agpcmd;
499
500 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
501 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
502
503 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
504 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
505 }
506
9be60ca0
MW
507 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
508 if (pos) {
509 u16 status;
510 enum pci_bus_speed max;
511 pci_read_config_word(bridge, pos + 2, &status);
512
513 if (status & 0x8000) {
514 max = PCI_SPEED_133MHz_PCIX_533;
515 } else if (status & 0x4000) {
516 max = PCI_SPEED_133MHz_PCIX_266;
517 } else if (status & 0x0002) {
518 if (((status >> 12) & 0x3) == 2) {
519 max = PCI_SPEED_133MHz_PCIX_ECC;
520 } else {
521 max = PCI_SPEED_133MHz_PCIX;
522 }
523 } else {
524 max = PCI_SPEED_66MHz_PCIX;
525 }
526
527 bus->max_bus_speed = max;
528 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
529
530 return;
531 }
532
533 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
534 if (pos) {
535 u32 linkcap;
536 u16 linksta;
537
538 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
539 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
540
541 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
542 pcie_update_link_speed(bus, linksta);
543 }
544}
545
546
cbd4e055
AB
547static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
548 struct pci_dev *bridge, int busnr)
1da177e4
LT
549{
550 struct pci_bus *child;
551 int i;
552
553 /*
554 * Allocate a new bus, and inherit stuff from the parent..
555 */
556 child = pci_alloc_bus();
557 if (!child)
558 return NULL;
559
1da177e4
LT
560 child->parent = parent;
561 child->ops = parent->ops;
562 child->sysdata = parent->sysdata;
6e325a62 563 child->bus_flags = parent->bus_flags;
1da177e4 564
fd7d1ced
GKH
565 /* initialize some portions of the bus device, but don't register it
566 * now as the parent is not properly set up yet. This device will get
567 * registered later in pci_bus_add_devices()
568 */
569 child->dev.class = &pcibus_class;
1a927133 570 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
571
572 /*
573 * Set up the primary, secondary and subordinate
574 * bus numbers.
575 */
576 child->number = child->secondary = busnr;
577 child->primary = parent->secondary;
578 child->subordinate = 0xff;
579
3789fa8a
YZ
580 if (!bridge)
581 return child;
582
583 child->self = bridge;
584 child->bridge = get_device(&bridge->dev);
98d9f30c 585 pci_set_bus_of_node(child);
9be60ca0
MW
586 pci_set_bus_speed(child);
587
1da177e4 588 /* Set up default resource pointers and names.. */
fde09c6d 589 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
590 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
591 child->resource[i]->name = child->name;
592 }
593 bridge->subordinate = child;
594
595 return child;
596}
597
451124a7 598struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
599{
600 struct pci_bus *child;
601
602 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 603 if (child) {
d71374da 604 down_write(&pci_bus_sem);
1da177e4 605 list_add_tail(&child->node, &parent->children);
d71374da 606 up_write(&pci_bus_sem);
e4ea9bb7 607 }
1da177e4
LT
608 return child;
609}
610
96bde06a 611static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
26f674ae
GKH
612{
613 struct pci_bus *parent = child->parent;
12f44f46
IK
614
615 /* Attempts to fix that up are really dangerous unless
616 we're going to re-assign all bus numbers. */
617 if (!pcibios_assign_all_busses())
618 return;
619
26f674ae
GKH
620 while (parent->parent && parent->subordinate < max) {
621 parent->subordinate = max;
622 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
623 parent = parent->parent;
624 }
625}
626
1da177e4
LT
627/*
628 * If it's a bridge, configure it and scan the bus behind it.
629 * For CardBus bridges, we don't scan behind as the devices will
630 * be handled by the bridge driver itself.
631 *
632 * We need to process bridges in two passes -- first we scan those
633 * already configured by the BIOS and after we are done with all of
634 * them, we proceed to assigning numbers to the remaining buses in
635 * order to avoid overlaps between old and new bus numbers.
636 */
0ab2b57f 637int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
638{
639 struct pci_bus *child;
640 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 641 u32 buses, i, j = 0;
1da177e4 642 u16 bctl;
99ddd552 643 u8 primary, secondary, subordinate;
a1c19894 644 int broken = 0;
1da177e4
LT
645
646 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
99ddd552
BH
647 primary = buses & 0xFF;
648 secondary = (buses >> 8) & 0xFF;
649 subordinate = (buses >> 16) & 0xFF;
1da177e4 650
99ddd552
BH
651 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
652 secondary, subordinate, pass);
1da177e4 653
71f6bd4a
YL
654 if (!primary && (primary != bus->number) && secondary && subordinate) {
655 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
656 primary = bus->number;
657 }
658
a1c19894
BH
659 /* Check if setup is sensible at all */
660 if (!pass &&
99ddd552 661 (primary != bus->number || secondary <= bus->number)) {
a1c19894
BH
662 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
663 broken = 1;
664 }
665
1da177e4
LT
666 /* Disable MasterAbortMode during probing to avoid reporting
667 of bus errors (in some architectures) */
668 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
669 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
670 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
671
99ddd552
BH
672 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
673 !is_cardbus && !broken) {
674 unsigned int cmax;
1da177e4
LT
675 /*
676 * Bus already configured by firmware, process it in the first
677 * pass and just note the configuration.
678 */
679 if (pass)
bbe8f9a3 680 goto out;
1da177e4
LT
681
682 /*
683 * If we already got to this bus through a different bridge,
74710ded
AC
684 * don't re-add it. This can happen with the i450NX chipset.
685 *
686 * However, we continue to descend down the hierarchy and
687 * scan remaining child buses.
1da177e4 688 */
99ddd552 689 child = pci_find_bus(pci_domain_nr(bus), secondary);
74710ded 690 if (!child) {
99ddd552 691 child = pci_add_new_bus(bus, dev, secondary);
74710ded
AC
692 if (!child)
693 goto out;
99ddd552
BH
694 child->primary = primary;
695 child->subordinate = subordinate;
74710ded 696 child->bridge_ctl = bctl;
1da177e4
LT
697 }
698
1da177e4
LT
699 cmax = pci_scan_child_bus(child);
700 if (cmax > max)
701 max = cmax;
702 if (child->subordinate > max)
703 max = child->subordinate;
704 } else {
705 /*
706 * We need to assign a number to this bus which we always
707 * do in the second pass.
708 */
12f44f46 709 if (!pass) {
a1c19894 710 if (pcibios_assign_all_busses() || broken)
12f44f46
IK
711 /* Temporarily disable forwarding of the
712 configuration cycles on all bridges in
713 this bus segment to avoid possible
714 conflicts in the second pass between two
715 bridges programmed with overlapping
716 bus ranges. */
717 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
718 buses & ~0xffffff);
bbe8f9a3 719 goto out;
12f44f46 720 }
1da177e4
LT
721
722 /* Clear errors */
723 pci_write_config_word(dev, PCI_STATUS, 0xffff);
724
cc57450f 725 /* Prevent assigning a bus number that already exists.
b1a98b69
TC
726 * This can happen when a bridge is hot-plugged, so in
727 * this case we only re-scan this bus. */
728 child = pci_find_bus(pci_domain_nr(bus), max+1);
729 if (!child) {
730 child = pci_add_new_bus(bus, dev, ++max);
731 if (!child)
732 goto out;
733 }
1da177e4
LT
734 buses = (buses & 0xff000000)
735 | ((unsigned int)(child->primary) << 0)
736 | ((unsigned int)(child->secondary) << 8)
737 | ((unsigned int)(child->subordinate) << 16);
738
739 /*
740 * yenta.c forces a secondary latency timer of 176.
741 * Copy that behaviour here.
742 */
743 if (is_cardbus) {
744 buses &= ~0xff000000;
745 buses |= CARDBUS_LATENCY_TIMER << 24;
746 }
7c867c88 747
1da177e4
LT
748 /*
749 * We need to blast all three values with a single write.
750 */
751 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
752
753 if (!is_cardbus) {
11949255 754 child->bridge_ctl = bctl;
26f674ae
GKH
755 /*
756 * Adjust subordinate busnr in parent buses.
757 * We do this before scanning for children because
758 * some devices may not be detected if the bios
759 * was lazy.
760 */
761 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
762 /* Now we can scan all subordinate buses... */
763 max = pci_scan_child_bus(child);
e3ac86d8
KA
764 /*
765 * now fix it up again since we have found
766 * the real value of max.
767 */
768 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
769 } else {
770 /*
771 * For CardBus bridges, we leave 4 bus numbers
772 * as cards with a PCI-to-PCI bridge can be
773 * inserted later.
774 */
49887941
DB
775 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
776 struct pci_bus *parent = bus;
cc57450f
RS
777 if (pci_find_bus(pci_domain_nr(bus),
778 max+i+1))
779 break;
49887941
DB
780 while (parent->parent) {
781 if ((!pcibios_assign_all_busses()) &&
782 (parent->subordinate > max) &&
783 (parent->subordinate <= max+i)) {
784 j = 1;
785 }
786 parent = parent->parent;
787 }
788 if (j) {
789 /*
790 * Often, there are two cardbus bridges
791 * -- try to leave one valid bus number
792 * for each one.
793 */
794 i /= 2;
795 break;
796 }
797 }
cc57450f 798 max += i;
26f674ae 799 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
800 }
801 /*
802 * Set the subordinate bus number to its real value.
803 */
804 child->subordinate = max;
805 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
806 }
807
cb3576fa
GH
808 sprintf(child->name,
809 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
810 pci_domain_nr(bus), child->number);
1da177e4 811
d55bef51 812 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941
DB
813 while (bus->parent) {
814 if ((child->subordinate > bus->subordinate) ||
815 (child->number > bus->subordinate) ||
816 (child->number < bus->number) ||
817 (child->subordinate < bus->number)) {
865df576
BH
818 dev_info(&child->dev, "[bus %02x-%02x] %s "
819 "hidden behind%s bridge %s [bus %02x-%02x]\n",
d55bef51
BK
820 child->number, child->subordinate,
821 (bus->number > child->subordinate &&
822 bus->subordinate < child->number) ?
a6f29a98
JP
823 "wholly" : "partially",
824 bus->self->transparent ? " transparent" : "",
865df576 825 dev_name(&bus->dev),
d55bef51 826 bus->number, bus->subordinate);
49887941
DB
827 }
828 bus = bus->parent;
829 }
830
bbe8f9a3
RB
831out:
832 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
833
1da177e4
LT
834 return max;
835}
836
837/*
838 * Read interrupt line and base address registers.
839 * The architecture-dependent code can tweak these, of course.
840 */
841static void pci_read_irq(struct pci_dev *dev)
842{
843 unsigned char irq;
844
845 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 846 dev->pin = irq;
1da177e4
LT
847 if (irq)
848 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
849 dev->irq = irq;
850}
851
bb209c82 852void set_pcie_port_type(struct pci_dev *pdev)
480b93b7
YZ
853{
854 int pos;
855 u16 reg16;
856
857 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
858 if (!pos)
859 return;
860 pdev->is_pcie = 1;
0efea000 861 pdev->pcie_cap = pos;
480b93b7
YZ
862 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
863 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
b03e7495
JM
864 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
865 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
480b93b7
YZ
866}
867
bb209c82 868void set_pcie_hotplug_bridge(struct pci_dev *pdev)
28760489
EB
869{
870 int pos;
871 u16 reg16;
872 u32 reg32;
873
06a1cbaf 874 pos = pci_pcie_cap(pdev);
28760489
EB
875 if (!pos)
876 return;
877 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
878 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
879 return;
880 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
881 if (reg32 & PCI_EXP_SLTCAP_HPC)
882 pdev->is_hotplug_bridge = 1;
883}
884
01abc2aa 885#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 886
1da177e4
LT
887/**
888 * pci_setup_device - fill in class and map information of a device
889 * @dev: the device structure to fill
890 *
891 * Initialize the device structure with information about the device's
892 * vendor,class,memory and IO-space addresses,IRQ lines etc.
893 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
894 * Returns 0 on success and negative if unknown type of device (not normal,
895 * bridge or CardBus).
1da177e4 896 */
480b93b7 897int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
898{
899 u32 class;
480b93b7
YZ
900 u8 hdr_type;
901 struct pci_slot *slot;
bc577d2b 902 int pos = 0;
480b93b7
YZ
903
904 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
905 return -EIO;
906
907 dev->sysdata = dev->bus->sysdata;
908 dev->dev.parent = dev->bus->bridge;
909 dev->dev.bus = &pci_bus_type;
910 dev->hdr_type = hdr_type & 0x7f;
911 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
912 dev->error_state = pci_channel_io_normal;
913 set_pcie_port_type(dev);
914
915 list_for_each_entry(slot, &dev->bus->slots, list)
916 if (PCI_SLOT(dev->devfn) == slot->number)
917 dev->slot = slot;
918
919 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
920 set this higher, assuming the system even supports it. */
921 dev->dma_mask = 0xffffffff;
1da177e4 922
eebfcfb5
GKH
923 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
924 dev->bus->number, PCI_SLOT(dev->devfn),
925 PCI_FUNC(dev->devfn));
1da177e4
LT
926
927 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 928 dev->revision = class & 0xff;
1da177e4
LT
929 class >>= 8; /* upper 3 bytes */
930 dev->class = class;
931 class >>= 8;
932
2c6413ae
BH
933 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %d class %#08x\n",
934 dev->vendor, dev->device, dev->hdr_type, class);
1da177e4 935
853346e4
YZ
936 /* need to have dev->class ready */
937 dev->cfg_size = pci_cfg_space_size(dev);
938
1da177e4 939 /* "Unknown power state" */
3fe9d19f 940 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
941
942 /* Early fixups, before probing the BARs */
943 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
944 /* device class may be changed after fixup */
945 class = dev->class >> 8;
1da177e4
LT
946
947 switch (dev->hdr_type) { /* header type */
948 case PCI_HEADER_TYPE_NORMAL: /* standard header */
949 if (class == PCI_CLASS_BRIDGE_PCI)
950 goto bad;
951 pci_read_irq(dev);
952 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
953 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
954 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
955
956 /*
957 * Do the ugly legacy mode stuff here rather than broken chip
958 * quirk code. Legacy mode ATA controllers have fixed
959 * addresses. These are not always echoed in BAR0-3, and
960 * BAR0-3 in a few cases contain junk!
961 */
962 if (class == PCI_CLASS_STORAGE_IDE) {
963 u8 progif;
964 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
965 if ((progif & 1) == 0) {
af1bff4f
LT
966 dev->resource[0].start = 0x1F0;
967 dev->resource[0].end = 0x1F7;
968 dev->resource[0].flags = LEGACY_IO_RESOURCE;
969 dev->resource[1].start = 0x3F6;
970 dev->resource[1].end = 0x3F6;
971 dev->resource[1].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
972 }
973 if ((progif & 4) == 0) {
af1bff4f
LT
974 dev->resource[2].start = 0x170;
975 dev->resource[2].end = 0x177;
976 dev->resource[2].flags = LEGACY_IO_RESOURCE;
977 dev->resource[3].start = 0x376;
978 dev->resource[3].end = 0x376;
979 dev->resource[3].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
980 }
981 }
1da177e4
LT
982 break;
983
984 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
985 if (class != PCI_CLASS_BRIDGE_PCI)
986 goto bad;
987 /* The PCI-to-PCI bridge spec requires that subtractive
988 decoding (i.e. transparent) bridge must have programming
989 interface code of 0x01. */
3efd273b 990 pci_read_irq(dev);
1da177e4
LT
991 dev->transparent = ((dev->class & 0xff) == 1);
992 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 993 set_pcie_hotplug_bridge(dev);
bc577d2b
GB
994 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
995 if (pos) {
996 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
997 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
998 }
1da177e4
LT
999 break;
1000
1001 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1002 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1003 goto bad;
1004 pci_read_irq(dev);
1005 pci_read_bases(dev, 1, 0);
1006 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1007 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1008 break;
1009
1010 default: /* unknown header */
80ccba11
BH
1011 dev_err(&dev->dev, "unknown header type %02x, "
1012 "ignoring device\n", dev->hdr_type);
480b93b7 1013 return -EIO;
1da177e4
LT
1014
1015 bad:
80ccba11
BH
1016 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
1017 "type %02x)\n", class, dev->hdr_type);
1da177e4
LT
1018 dev->class = PCI_CLASS_NOT_DEFINED;
1019 }
1020
1021 /* We found a fine healthy device, go go go... */
1022 return 0;
1023}
1024
201de56e
ZY
1025static void pci_release_capabilities(struct pci_dev *dev)
1026{
1027 pci_vpd_release(dev);
d1b054da 1028 pci_iov_release(dev);
201de56e
ZY
1029}
1030
1da177e4
LT
1031/**
1032 * pci_release_dev - free a pci device structure when all users of it are finished.
1033 * @dev: device that's been disconnected
1034 *
1035 * Will be called only by the device core when all users of this pci device are
1036 * done.
1037 */
1038static void pci_release_dev(struct device *dev)
1039{
1040 struct pci_dev *pci_dev;
1041
1042 pci_dev = to_pci_dev(dev);
201de56e 1043 pci_release_capabilities(pci_dev);
98d9f30c 1044 pci_release_of_node(pci_dev);
1da177e4
LT
1045 kfree(pci_dev);
1046}
1047
1048/**
1049 * pci_cfg_space_size - get the configuration space size of the PCI device.
8f7020d3 1050 * @dev: PCI device
1da177e4
LT
1051 *
1052 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1053 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1054 * access it. Maybe we don't have a way to generate extended config space
1055 * accesses, or the device is behind a reverse Express bridge. So we try
1056 * reading the dword at 0x100 which must either be 0 or a valid extended
1057 * capability header.
1058 */
70b9f7dc 1059int pci_cfg_space_size_ext(struct pci_dev *dev)
1da177e4 1060{
1da177e4 1061 u32 status;
557848c3 1062 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 1063
557848c3 1064 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
70b9f7dc
YL
1065 goto fail;
1066 if (status == 0xffffffff)
1067 goto fail;
1068
1069 return PCI_CFG_SPACE_EXP_SIZE;
1070
1071 fail:
1072 return PCI_CFG_SPACE_SIZE;
1073}
1074
1075int pci_cfg_space_size(struct pci_dev *dev)
1076{
1077 int pos;
1078 u32 status;
dfadd9ed
YL
1079 u16 class;
1080
1081 class = dev->class >> 8;
1082 if (class == PCI_CLASS_BRIDGE_HOST)
1083 return pci_cfg_space_size_ext(dev);
57741a77 1084
06a1cbaf 1085 pos = pci_pcie_cap(dev);
1da177e4
LT
1086 if (!pos) {
1087 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1088 if (!pos)
1089 goto fail;
1090
1091 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1092 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1093 goto fail;
1094 }
1095
70b9f7dc 1096 return pci_cfg_space_size_ext(dev);
1da177e4
LT
1097
1098 fail:
1099 return PCI_CFG_SPACE_SIZE;
1100}
1101
1102static void pci_release_bus_bridge_dev(struct device *dev)
1103{
1104 kfree(dev);
1105}
1106
65891215
ME
1107struct pci_dev *alloc_pci_dev(void)
1108{
1109 struct pci_dev *dev;
1110
1111 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1112 if (!dev)
1113 return NULL;
1114
65891215
ME
1115 INIT_LIST_HEAD(&dev->bus_list);
1116
1117 return dev;
1118}
1119EXPORT_SYMBOL(alloc_pci_dev);
1120
efdc87da
YL
1121bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1122 int crs_timeout)
1da177e4 1123{
1da177e4
LT
1124 int delay = 1;
1125
efdc87da
YL
1126 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1127 return false;
1da177e4
LT
1128
1129 /* some broken boards return 0 or ~0 if a slot is empty: */
efdc87da
YL
1130 if (*l == 0xffffffff || *l == 0x00000000 ||
1131 *l == 0x0000ffff || *l == 0xffff0000)
1132 return false;
1da177e4
LT
1133
1134 /* Configuration request Retry Status */
efdc87da
YL
1135 while (*l == 0xffff0001) {
1136 if (!crs_timeout)
1137 return false;
1138
1da177e4
LT
1139 msleep(delay);
1140 delay *= 2;
efdc87da
YL
1141 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1142 return false;
1da177e4 1143 /* Card hasn't responded in 60 seconds? Must be stuck. */
efdc87da 1144 if (delay > crs_timeout) {
80ccba11 1145 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1da177e4
LT
1146 "responding\n", pci_domain_nr(bus),
1147 bus->number, PCI_SLOT(devfn),
1148 PCI_FUNC(devfn));
efdc87da 1149 return false;
1da177e4
LT
1150 }
1151 }
1152
efdc87da
YL
1153 return true;
1154}
1155EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1156
1157/*
1158 * Read the config data for a PCI device, sanity-check it
1159 * and fill in the dev structure...
1160 */
1161static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1162{
1163 struct pci_dev *dev;
1164 u32 l;
1165
1166 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
1167 return NULL;
1168
bab41e9b 1169 dev = alloc_pci_dev();
1da177e4
LT
1170 if (!dev)
1171 return NULL;
1172
1da177e4 1173 dev->bus = bus;
1da177e4 1174 dev->devfn = devfn;
1da177e4
LT
1175 dev->vendor = l & 0xffff;
1176 dev->device = (l >> 16) & 0xffff;
cef354db 1177
98d9f30c
BH
1178 pci_set_of_node(dev);
1179
480b93b7 1180 if (pci_setup_device(dev)) {
1da177e4
LT
1181 kfree(dev);
1182 return NULL;
1183 }
1da177e4
LT
1184
1185 return dev;
1186}
1187
201de56e
ZY
1188static void pci_init_capabilities(struct pci_dev *dev)
1189{
1190 /* MSI/MSI-X list */
1191 pci_msi_init_pci_dev(dev);
1192
63f4898a
RW
1193 /* Buffers for saving PCIe and PCI-X capabilities */
1194 pci_allocate_cap_save_buffers(dev);
1195
201de56e
ZY
1196 /* Power Management */
1197 pci_pm_init(dev);
eb9c39d0 1198 platform_pci_wakeup_init(dev);
201de56e
ZY
1199
1200 /* Vital Product Data */
1201 pci_vpd_pci22_init(dev);
58c3a727
YZ
1202
1203 /* Alternative Routing-ID Forwarding */
1204 pci_enable_ari(dev);
d1b054da
YZ
1205
1206 /* Single Root I/O Virtualization */
1207 pci_iov_init(dev);
ae21ee65
AK
1208
1209 /* Enable ACS P2P upstream forwarding */
5d990b62 1210 pci_enable_acs(dev);
201de56e
ZY
1211}
1212
96bde06a 1213void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1214{
cdb9b9f7
PM
1215 device_initialize(&dev->dev);
1216 dev->dev.release = pci_release_dev;
1217 pci_dev_get(dev);
1da177e4 1218
cdb9b9f7 1219 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1220 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1221 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1222
4d57cdfa 1223 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1224 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1225
1da177e4
LT
1226 /* Fix up broken headers */
1227 pci_fixup_device(pci_fixup_header, dev);
1228
4b77b0a2
RW
1229 /* Clear the state_saved flag. */
1230 dev->state_saved = false;
1231
201de56e
ZY
1232 /* Initialize various capabilities */
1233 pci_init_capabilities(dev);
eb9d0fe4 1234
1da177e4
LT
1235 /*
1236 * Add the device to our list of discovered devices
1237 * and the bus list for fixup functions, etc.
1238 */
d71374da 1239 down_write(&pci_bus_sem);
1da177e4 1240 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1241 up_write(&pci_bus_sem);
cdb9b9f7
PM
1242}
1243
451124a7 1244struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1245{
1246 struct pci_dev *dev;
1247
90bdb311
TP
1248 dev = pci_get_slot(bus, devfn);
1249 if (dev) {
1250 pci_dev_put(dev);
1251 return dev;
1252 }
1253
cdb9b9f7
PM
1254 dev = pci_scan_device(bus, devfn);
1255 if (!dev)
1256 return NULL;
1257
1258 pci_device_add(dev, bus);
1da177e4
LT
1259
1260 return dev;
1261}
b73e9687 1262EXPORT_SYMBOL(pci_scan_single_device);
1da177e4 1263
f07852d6
MW
1264static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1265{
1266 u16 cap;
4fb88c1a
MW
1267 unsigned pos, next_fn;
1268
1269 if (!dev)
1270 return 0;
1271
1272 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
f07852d6
MW
1273 if (!pos)
1274 return 0;
1275 pci_read_config_word(dev, pos + 4, &cap);
4fb88c1a
MW
1276 next_fn = cap >> 8;
1277 if (next_fn <= fn)
1278 return 0;
1279 return next_fn;
f07852d6
MW
1280}
1281
1282static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1283{
1284 return (fn + 1) % 8;
1285}
1286
1287static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1288{
1289 return 0;
1290}
1291
1292static int only_one_child(struct pci_bus *bus)
1293{
1294 struct pci_dev *parent = bus->self;
1295 if (!parent || !pci_is_pcie(parent))
1296 return 0;
1297 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
1298 parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
1299 return 1;
1300 return 0;
1301}
1302
1da177e4
LT
1303/**
1304 * pci_scan_slot - scan a PCI slot on a bus for devices.
1305 * @bus: PCI bus to scan
1306 * @devfn: slot number to scan (must have zero function.)
1307 *
1308 * Scan a PCI slot on the specified PCI bus for devices, adding
1309 * discovered devices to the @bus->devices list. New devices
8a1bc901 1310 * will not have is_added set.
1b69dfc6
TP
1311 *
1312 * Returns the number of new devices found.
1da177e4 1313 */
96bde06a 1314int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 1315{
f07852d6 1316 unsigned fn, nr = 0;
1b69dfc6 1317 struct pci_dev *dev;
f07852d6
MW
1318 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1319
1320 if (only_one_child(bus) && (devfn > 0))
1321 return 0; /* Already scanned the entire slot */
1da177e4 1322
1b69dfc6 1323 dev = pci_scan_single_device(bus, devfn);
4fb88c1a
MW
1324 if (!dev)
1325 return 0;
1326 if (!dev->is_added)
1b69dfc6
TP
1327 nr++;
1328
f07852d6
MW
1329 if (pci_ari_enabled(bus))
1330 next_fn = next_ari_fn;
4fb88c1a 1331 else if (dev->multifunction)
f07852d6
MW
1332 next_fn = next_trad_fn;
1333
1334 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1335 dev = pci_scan_single_device(bus, devfn + fn);
1336 if (dev) {
1337 if (!dev->is_added)
1338 nr++;
1339 dev->multifunction = 1;
1da177e4
LT
1340 }
1341 }
7d715a6c 1342
149e1637
SL
1343 /* only one slot has pcie device */
1344 if (bus->self && nr)
7d715a6c
SL
1345 pcie_aspm_init_link_state(bus->self);
1346
1da177e4
LT
1347 return nr;
1348}
1349
b03e7495
JM
1350static int pcie_find_smpss(struct pci_dev *dev, void *data)
1351{
1352 u8 *smpss = data;
1353
1354 if (!pci_is_pcie(dev))
1355 return 0;
1356
1357 /* For PCIE hotplug enabled slots not connected directly to a
1358 * PCI-E root port, there can be problems when hotplugging
1359 * devices. This is due to the possibility of hotplugging a
1360 * device into the fabric with a smaller MPS that the devices
1361 * currently running have configured. Modifying the MPS on the
1362 * running devices could cause a fatal bus error due to an
1363 * incoming frame being larger than the newly configured MPS.
1364 * To work around this, the MPS for the entire fabric must be
1365 * set to the minimum size. Any devices hotplugged into this
1366 * fabric will have the minimum MPS set. If the PCI hotplug
1367 * slot is directly connected to the root port and there are not
1368 * other devices on the fabric (which seems to be the most
1369 * common case), then this is not an issue and MPS discovery
1370 * will occur as normal.
1371 */
1372 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
1a4b1a41
BH
1373 (dev->bus->self &&
1374 dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT)))
b03e7495
JM
1375 *smpss = 0;
1376
1377 if (*smpss > dev->pcie_mpss)
1378 *smpss = dev->pcie_mpss;
1379
1380 return 0;
1381}
1382
1383static void pcie_write_mps(struct pci_dev *dev, int mps)
1384{
62f392ea 1385 int rc;
b03e7495
JM
1386
1387 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
62f392ea 1388 mps = 128 << dev->pcie_mpss;
b03e7495 1389
62f392ea
JM
1390 if (dev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && dev->bus->self)
1391 /* For "Performance", the assumption is made that
b03e7495
JM
1392 * downstream communication will never be larger than
1393 * the MRRS. So, the MPS only needs to be configured
1394 * for the upstream communication. This being the case,
1395 * walk from the top down and set the MPS of the child
1396 * to that of the parent bus.
62f392ea
JM
1397 *
1398 * Configure the device MPS with the smaller of the
1399 * device MPSS or the bridge MPS (which is assumed to be
1400 * properly configured at this point to the largest
1401 * allowable MPS based on its parent bus).
b03e7495 1402 */
62f392ea 1403 mps = min(mps, pcie_get_mps(dev->bus->self));
b03e7495
JM
1404 }
1405
1406 rc = pcie_set_mps(dev, mps);
1407 if (rc)
1408 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1409}
1410
62f392ea 1411static void pcie_write_mrrs(struct pci_dev *dev)
b03e7495 1412{
62f392ea 1413 int rc, mrrs;
b03e7495 1414
ed2888e9
JM
1415 /* In the "safe" case, do not configure the MRRS. There appear to be
1416 * issues with setting MRRS to 0 on a number of devices.
1417 */
ed2888e9
JM
1418 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1419 return;
1420
ed2888e9
JM
1421 /* For Max performance, the MRRS must be set to the largest supported
1422 * value. However, it cannot be configured larger than the MPS the
62f392ea
JM
1423 * device or the bus can support. This should already be properly
1424 * configured by a prior call to pcie_write_mps.
ed2888e9 1425 */
62f392ea 1426 mrrs = pcie_get_mps(dev);
b03e7495
JM
1427
1428 /* MRRS is a R/W register. Invalid values can be written, but a
ed2888e9 1429 * subsequent read will verify if the value is acceptable or not.
b03e7495
JM
1430 * If the MRRS value provided is not acceptable (e.g., too large),
1431 * shrink the value until it is acceptable to the HW.
1432 */
1433 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1434 rc = pcie_set_readrq(dev, mrrs);
62f392ea
JM
1435 if (!rc)
1436 break;
b03e7495 1437
62f392ea 1438 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
b03e7495
JM
1439 mrrs /= 2;
1440 }
62f392ea
JM
1441
1442 if (mrrs < 128)
1443 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1444 "safe value. If problems are experienced, try running "
1445 "with pci=pcie_bus_safe.\n");
b03e7495
JM
1446}
1447
1448static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1449{
a513a99a 1450 int mps, orig_mps;
b03e7495
JM
1451
1452 if (!pci_is_pcie(dev))
1453 return 0;
1454
a513a99a
JM
1455 mps = 128 << *(u8 *)data;
1456 orig_mps = pcie_get_mps(dev);
b03e7495
JM
1457
1458 pcie_write_mps(dev, mps);
62f392ea 1459 pcie_write_mrrs(dev);
b03e7495 1460
a513a99a
JM
1461 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1462 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1463 orig_mps, pcie_get_readrq(dev));
b03e7495
JM
1464
1465 return 0;
1466}
1467
a513a99a 1468/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
b03e7495
JM
1469 * parents then children fashion. If this changes, then this code will not
1470 * work as designed.
1471 */
1472void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1473{
5f39e670 1474 u8 smpss;
b03e7495 1475
b03e7495
JM
1476 if (!pci_is_pcie(bus->self))
1477 return;
1478
5f39e670
JM
1479 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1480 return;
1481
1482 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1483 * to be aware to the MPS of the destination. To work around this,
1484 * simply force the MPS of the entire system to the smallest possible.
1485 */
1486 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1487 smpss = 0;
1488
b03e7495 1489 if (pcie_bus_config == PCIE_BUS_SAFE) {
5f39e670
JM
1490 smpss = mpss;
1491
b03e7495
JM
1492 pcie_find_smpss(bus->self, &smpss);
1493 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1494 }
1495
1496 pcie_bus_configure_set(bus->self, &smpss);
1497 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1498}
debc3b77 1499EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
b03e7495 1500
0ab2b57f 1501unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
1da177e4
LT
1502{
1503 unsigned int devfn, pass, max = bus->secondary;
1504 struct pci_dev *dev;
1505
0207c356 1506 dev_dbg(&bus->dev, "scanning bus\n");
1da177e4
LT
1507
1508 /* Go find them, Rover! */
1509 for (devfn = 0; devfn < 0x100; devfn += 8)
1510 pci_scan_slot(bus, devfn);
1511
a28724b0
YZ
1512 /* Reserve buses for SR-IOV capability. */
1513 max += pci_iov_bus_range(bus);
1514
1da177e4
LT
1515 /*
1516 * After performing arch-dependent fixup of the bus, look behind
1517 * all PCI-to-PCI bridges on this bus.
1518 */
74710ded 1519 if (!bus->is_added) {
0207c356 1520 dev_dbg(&bus->dev, "fixups for bus\n");
74710ded
AC
1521 pcibios_fixup_bus(bus);
1522 if (pci_is_root_bus(bus))
1523 bus->is_added = 1;
1524 }
1525
1da177e4
LT
1526 for (pass=0; pass < 2; pass++)
1527 list_for_each_entry(dev, &bus->devices, bus_list) {
1528 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1529 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1530 max = pci_scan_bridge(bus, dev, max, pass);
1531 }
1532
1533 /*
1534 * We've scanned the bus and so we know all about what's on
1535 * the other side of any bridges that may be on this bus plus
1536 * any devices.
1537 *
1538 * Return how far we've got finding sub-buses.
1539 */
0207c356 1540 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
1da177e4
LT
1541 return max;
1542}
1543
166c6370
BH
1544struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1545 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1da177e4 1546{
a9d9f527 1547 int error, i;
0207c356 1548 struct pci_bus *b, *b2;
1da177e4 1549 struct device *dev;
166c6370 1550 struct pci_bus_resource *bus_res, *n;
a9d9f527 1551 struct resource *res;
1da177e4
LT
1552
1553 b = pci_alloc_bus();
1554 if (!b)
1555 return NULL;
1556
6a3b3e26 1557 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
68e35c9b 1558 if (!dev) {
1da177e4
LT
1559 kfree(b);
1560 return NULL;
1561 }
1562
1563 b->sysdata = sysdata;
1564 b->ops = ops;
1565
0207c356
BH
1566 b2 = pci_find_bus(pci_domain_nr(b), bus);
1567 if (b2) {
1da177e4 1568 /* If we already got to this bus through a different bridge, ignore it */
0207c356 1569 dev_dbg(&b2->dev, "bus already known\n");
1da177e4
LT
1570 goto err_out;
1571 }
d71374da
ZY
1572
1573 down_write(&pci_bus_sem);
1da177e4 1574 list_add_tail(&b->node, &pci_root_buses);
d71374da 1575 up_write(&pci_bus_sem);
1da177e4 1576
1da177e4
LT
1577 dev->parent = parent;
1578 dev->release = pci_release_bus_bridge_dev;
1a927133 1579 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1da177e4
LT
1580 error = device_register(dev);
1581 if (error)
1582 goto dev_reg_err;
1583 b->bridge = get_device(dev);
a1e4d72c 1584 device_enable_async_suspend(b->bridge);
98d9f30c 1585 pci_set_bus_of_node(b);
1da177e4 1586
0d358f22
YL
1587 if (!parent)
1588 set_dev_node(b->bridge, pcibus_to_node(b));
1589
fd7d1ced
GKH
1590 b->dev.class = &pcibus_class;
1591 b->dev.parent = b->bridge;
1a927133 1592 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
fd7d1ced 1593 error = device_register(&b->dev);
1da177e4
LT
1594 if (error)
1595 goto class_dev_reg_err;
1da177e4
LT
1596
1597 /* Create legacy_io and legacy_mem files for this bus */
1598 pci_create_legacy_files(b);
1599
1da177e4 1600 b->number = b->secondary = bus;
166c6370
BH
1601
1602 /* Add initial resources to the bus */
1603 list_for_each_entry_safe(bus_res, n, resources, list)
1604 list_move_tail(&bus_res->list, &b->resources);
1da177e4 1605
a9d9f527
BH
1606 if (parent)
1607 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1608 else
1609 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1610
1611 pci_bus_for_each_resource(b, res, i) {
1612 if (res)
1613 dev_info(&b->dev, "root bus resource %pR\n", res);
1614 }
1615
1da177e4
LT
1616 return b;
1617
1da177e4
LT
1618class_dev_reg_err:
1619 device_unregister(dev);
1620dev_reg_err:
d71374da 1621 down_write(&pci_bus_sem);
1da177e4 1622 list_del(&b->node);
d71374da 1623 up_write(&pci_bus_sem);
1da177e4
LT
1624err_out:
1625 kfree(dev);
1626 kfree(b);
1627 return NULL;
1628}
cdb9b9f7 1629
a2ebb827
BH
1630struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
1631 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1632{
1633 struct pci_bus *b;
1634
1635 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1636 if (!b)
1637 return NULL;
1638
1639 b->subordinate = pci_scan_child_bus(b);
1640 pci_bus_add_devices(b);
1641 return b;
1642}
1643EXPORT_SYMBOL(pci_scan_root_bus);
1644
7e00fe2e 1645/* Deprecated; use pci_scan_root_bus() instead */
0ab2b57f 1646struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1647 int bus, struct pci_ops *ops, void *sysdata)
1648{
1e39ae9f 1649 LIST_HEAD(resources);
cdb9b9f7
PM
1650 struct pci_bus *b;
1651
1e39ae9f
BH
1652 pci_add_resource(&resources, &ioport_resource);
1653 pci_add_resource(&resources, &iomem_resource);
1654 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
cdb9b9f7
PM
1655 if (b)
1656 b->subordinate = pci_scan_child_bus(b);
1e39ae9f
BH
1657 else
1658 pci_free_resource_list(&resources);
cdb9b9f7
PM
1659 return b;
1660}
1da177e4
LT
1661EXPORT_SYMBOL(pci_scan_bus_parented);
1662
de4b2f76
BH
1663struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
1664 void *sysdata)
1665{
1666 LIST_HEAD(resources);
1667 struct pci_bus *b;
1668
1669 pci_add_resource(&resources, &ioport_resource);
1670 pci_add_resource(&resources, &iomem_resource);
1671 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1672 if (b) {
1673 b->subordinate = pci_scan_child_bus(b);
1674 pci_bus_add_devices(b);
1675 } else {
1676 pci_free_resource_list(&resources);
1677 }
1678 return b;
1679}
1680EXPORT_SYMBOL(pci_scan_bus);
1681
1da177e4 1682#ifdef CONFIG_HOTPLUG
2f320521
YL
1683/**
1684 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1685 * @bridge: PCI bridge for the bus to scan
1686 *
1687 * Scan a PCI bus and child buses for new devices, add them,
1688 * and enable them, resizing bridge mmio/io resource if necessary
1689 * and possible. The caller must ensure the child devices are already
1690 * removed for resizing to occur.
1691 *
1692 * Returns the max number of subordinate bus discovered.
1693 */
1694unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1695{
1696 unsigned int max;
1697 struct pci_bus *bus = bridge->subordinate;
1698
1699 max = pci_scan_child_bus(bus);
1700
1701 pci_assign_unassigned_bridge_resources(bridge);
1702
1703 pci_bus_add_devices(bus);
1704
1705 return max;
1706}
1707
1da177e4 1708EXPORT_SYMBOL(pci_add_new_bus);
1da177e4
LT
1709EXPORT_SYMBOL(pci_scan_slot);
1710EXPORT_SYMBOL(pci_scan_bridge);
1da177e4
LT
1711EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1712#endif
6b4b78fe 1713
99178b03 1714static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
6b4b78fe 1715{
99178b03
GKH
1716 const struct pci_dev *a = to_pci_dev(d_a);
1717 const struct pci_dev *b = to_pci_dev(d_b);
1718
6b4b78fe
MD
1719 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1720 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1721
1722 if (a->bus->number < b->bus->number) return -1;
1723 else if (a->bus->number > b->bus->number) return 1;
1724
1725 if (a->devfn < b->devfn) return -1;
1726 else if (a->devfn > b->devfn) return 1;
1727
1728 return 0;
1729}
1730
5ff580c1 1731void __init pci_sort_breadthfirst(void)
6b4b78fe 1732{
99178b03 1733 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 1734}
This page took 0.923851 seconds and 5 git commands to generate.