Remove unnecessary 'tmp' variable from pci_hp_register().
[deliverable/linux.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
bc56b9e0 13#include "pci.h"
1da177e4
LT
14
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
17#define PCI_CFG_SPACE_SIZE 256
18#define PCI_CFG_SPACE_EXP_SIZE 4096
19
20/* Ugh. Need to stop exporting this to modules. */
21LIST_HEAD(pci_root_buses);
22EXPORT_SYMBOL(pci_root_buses);
23
70308923
GKH
24
25static int find_anything(struct device *dev, void *data)
26{
27 return 1;
28}
1da177e4 29
ed4aaadb
ZY
30/*
31 * Some device drivers need know if pci is initiated.
32 * Basically, we think pci is not initiated when there
70308923 33 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
34 */
35int no_pci_devices(void)
36{
70308923
GKH
37 struct device *dev;
38 int no_devices;
ed4aaadb 39
70308923
GKH
40 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
41 no_devices = (dev == NULL);
42 put_device(dev);
43 return no_devices;
44}
ed4aaadb
ZY
45EXPORT_SYMBOL(no_pci_devices);
46
1da177e4
LT
47#ifdef HAVE_PCI_LEGACY
48/**
49 * pci_create_legacy_files - create legacy I/O port and memory files
50 * @b: bus to create files under
51 *
52 * Some platforms allow access to legacy I/O port and ISA memory space on
53 * a per-bus basis. This routine creates the files and ties them into
54 * their associated read, write and mmap files from pci-sysfs.c
55 */
56static void pci_create_legacy_files(struct pci_bus *b)
57{
f5afe806 58 b->legacy_io = kzalloc(sizeof(struct bin_attribute) * 2,
1da177e4
LT
59 GFP_ATOMIC);
60 if (b->legacy_io) {
1da177e4
LT
61 b->legacy_io->attr.name = "legacy_io";
62 b->legacy_io->size = 0xffff;
63 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
1da177e4
LT
64 b->legacy_io->read = pci_read_legacy_io;
65 b->legacy_io->write = pci_write_legacy_io;
fd7d1ced 66 device_create_bin_file(&b->dev, b->legacy_io);
1da177e4
LT
67
68 /* Allocated above after the legacy_io struct */
69 b->legacy_mem = b->legacy_io + 1;
70 b->legacy_mem->attr.name = "legacy_mem";
71 b->legacy_mem->size = 1024*1024;
72 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
1da177e4 73 b->legacy_mem->mmap = pci_mmap_legacy_mem;
fd7d1ced 74 device_create_bin_file(&b->dev, b->legacy_mem);
1da177e4
LT
75 }
76}
77
78void pci_remove_legacy_files(struct pci_bus *b)
79{
80 if (b->legacy_io) {
fd7d1ced
GKH
81 device_remove_bin_file(&b->dev, b->legacy_io);
82 device_remove_bin_file(&b->dev, b->legacy_mem);
1da177e4
LT
83 kfree(b->legacy_io); /* both are allocated here */
84 }
85}
86#else /* !HAVE_PCI_LEGACY */
87static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
88void pci_remove_legacy_files(struct pci_bus *bus) { return; }
89#endif /* HAVE_PCI_LEGACY */
90
91/*
92 * PCI Bus Class Devices
93 */
fd7d1ced 94static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
39106dcf 95 int type,
fd7d1ced 96 struct device_attribute *attr,
4327edf6 97 char *buf)
1da177e4 98{
1da177e4 99 int ret;
4327edf6 100 cpumask_t cpumask;
1da177e4 101
fd7d1ced 102 cpumask = pcibus_to_cpumask(to_pci_bus(dev));
39106dcf
MT
103 ret = type?
104 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask):
105 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
106 buf[ret++] = '\n';
107 buf[ret] = '\0';
1da177e4
LT
108 return ret;
109}
39106dcf
MT
110
111static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
112 struct device_attribute *attr,
113 char *buf)
114{
115 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
116}
117
118static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
119 struct device_attribute *attr,
120 char *buf)
121{
122 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
123}
124
125DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
126DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
1da177e4
LT
127
128/*
129 * PCI Bus Class
130 */
fd7d1ced 131static void release_pcibus_dev(struct device *dev)
1da177e4 132{
fd7d1ced 133 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
134
135 if (pci_bus->bridge)
136 put_device(pci_bus->bridge);
137 kfree(pci_bus);
138}
139
140static struct class pcibus_class = {
141 .name = "pci_bus",
fd7d1ced 142 .dev_release = &release_pcibus_dev,
1da177e4
LT
143};
144
145static int __init pcibus_class_init(void)
146{
147 return class_register(&pcibus_class);
148}
149postcore_initcall(pcibus_class_init);
150
151/*
152 * Translate the low bits of the PCI base
153 * to the resource type
154 */
155static inline unsigned int pci_calc_resource_flags(unsigned int flags)
156{
157 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
158 return IORESOURCE_IO;
159
160 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
161 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
162
163 return IORESOURCE_MEM;
164}
165
166/*
167 * Find the extent of a PCI decode..
168 */
f797f9cc 169static u32 pci_size(u32 base, u32 maxbase, u32 mask)
1da177e4
LT
170{
171 u32 size = mask & maxbase; /* Find the significant bits */
172 if (!size)
173 return 0;
174
175 /* Get the lowest of them to find the decode size, and
176 from that the extent. */
177 size = (size & ~(size-1)) - 1;
178
179 /* base == maxbase can be valid only if the BAR has
180 already been programmed with all 1s. */
181 if (base == maxbase && ((base | size) & mask) != mask)
182 return 0;
183
184 return size;
185}
186
07eddf3d
YL
187static u64 pci_size64(u64 base, u64 maxbase, u64 mask)
188{
189 u64 size = mask & maxbase; /* Find the significant bits */
190 if (!size)
191 return 0;
192
193 /* Get the lowest of them to find the decode size, and
194 from that the extent. */
195 size = (size & ~(size-1)) - 1;
196
197 /* base == maxbase can be valid only if the BAR has
198 already been programmed with all 1s. */
199 if (base == maxbase && ((base | size) & mask) != mask)
200 return 0;
201
202 return size;
203}
204
205static inline int is_64bit_memory(u32 mask)
206{
207 if ((mask & (PCI_BASE_ADDRESS_SPACE|PCI_BASE_ADDRESS_MEM_TYPE_MASK)) ==
208 (PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64))
209 return 1;
210 return 0;
211}
212
1da177e4
LT
213static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
214{
215 unsigned int pos, reg, next;
216 u32 l, sz;
217 struct resource *res;
218
219 for(pos=0; pos<howmany; pos = next) {
07eddf3d
YL
220 u64 l64;
221 u64 sz64;
222 u32 raw_sz;
223
1da177e4
LT
224 next = pos+1;
225 res = &dev->resource[pos];
226 res->name = pci_name(dev);
227 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
228 pci_read_config_dword(dev, reg, &l);
229 pci_write_config_dword(dev, reg, ~0);
230 pci_read_config_dword(dev, reg, &sz);
231 pci_write_config_dword(dev, reg, l);
232 if (!sz || sz == 0xffffffff)
233 continue;
234 if (l == 0xffffffff)
235 l = 0;
07eddf3d
YL
236 raw_sz = sz;
237 if ((l & PCI_BASE_ADDRESS_SPACE) ==
238 PCI_BASE_ADDRESS_SPACE_MEMORY) {
3c6de929 239 sz = pci_size(l, sz, (u32)PCI_BASE_ADDRESS_MEM_MASK);
07eddf3d
YL
240 /*
241 * For 64bit prefetchable memory sz could be 0, if the
242 * real size is bigger than 4G, so we need to check
243 * szhi for that.
244 */
245 if (!is_64bit_memory(l) && !sz)
1da177e4
LT
246 continue;
247 res->start = l & PCI_BASE_ADDRESS_MEM_MASK;
248 res->flags |= l & ~PCI_BASE_ADDRESS_MEM_MASK;
249 } else {
250 sz = pci_size(l, sz, PCI_BASE_ADDRESS_IO_MASK & 0xffff);
251 if (!sz)
252 continue;
253 res->start = l & PCI_BASE_ADDRESS_IO_MASK;
254 res->flags |= l & ~PCI_BASE_ADDRESS_IO_MASK;
255 }
256 res->end = res->start + (unsigned long) sz;
88452565 257 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
07eddf3d 258 if (is_64bit_memory(l)) {
17d6dc8f 259 u32 szhi, lhi;
07eddf3d 260
17d6dc8f
PA
261 pci_read_config_dword(dev, reg+4, &lhi);
262 pci_write_config_dword(dev, reg+4, ~0);
263 pci_read_config_dword(dev, reg+4, &szhi);
264 pci_write_config_dword(dev, reg+4, lhi);
07eddf3d
YL
265 sz64 = ((u64)szhi << 32) | raw_sz;
266 l64 = ((u64)lhi << 32) | l;
267 sz64 = pci_size64(l64, sz64, PCI_BASE_ADDRESS_MEM_MASK);
1da177e4
LT
268 next++;
269#if BITS_PER_LONG == 64
07eddf3d
YL
270 if (!sz64) {
271 res->start = 0;
272 res->end = 0;
273 res->flags = 0;
274 continue;
1da177e4 275 }
07eddf3d
YL
276 res->start = l64 & PCI_BASE_ADDRESS_MEM_MASK;
277 res->end = res->start + sz64;
1da177e4 278#else
07eddf3d
YL
279 if (sz64 > 0x100000000ULL) {
280 printk(KERN_ERR "PCI: Unable to handle 64-bit "
281 "BAR for device %s\n", pci_name(dev));
1da177e4
LT
282 res->start = 0;
283 res->flags = 0;
ea28502d 284 } else if (lhi) {
17d6dc8f 285 /* 64-bit wide address, treat as disabled */
07eddf3d
YL
286 pci_write_config_dword(dev, reg,
287 l & ~(u32)PCI_BASE_ADDRESS_MEM_MASK);
17d6dc8f
PA
288 pci_write_config_dword(dev, reg+4, 0);
289 res->start = 0;
290 res->end = sz;
1da177e4
LT
291 }
292#endif
293 }
294 }
295 if (rom) {
296 dev->rom_base_reg = rom;
297 res = &dev->resource[PCI_ROM_RESOURCE];
298 res->name = pci_name(dev);
299 pci_read_config_dword(dev, rom, &l);
300 pci_write_config_dword(dev, rom, ~PCI_ROM_ADDRESS_ENABLE);
301 pci_read_config_dword(dev, rom, &sz);
302 pci_write_config_dword(dev, rom, l);
303 if (l == 0xffffffff)
304 l = 0;
305 if (sz && sz != 0xffffffff) {
3c6de929 306 sz = pci_size(l, sz, (u32)PCI_ROM_ADDRESS_MASK);
1da177e4
LT
307 if (sz) {
308 res->flags = (l & IORESOURCE_ROM_ENABLE) |
bb446093 309 IORESOURCE_MEM | IORESOURCE_PREFETCH |
88452565
IK
310 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
311 IORESOURCE_SIZEALIGN;
1da177e4
LT
312 res->start = l & PCI_ROM_ADDRESS_MASK;
313 res->end = res->start + (unsigned long) sz;
314 }
315 }
316 }
317}
318
0ab2b57f 319void __devinit pci_read_bridge_bases(struct pci_bus *child)
1da177e4
LT
320{
321 struct pci_dev *dev = child->self;
322 u8 io_base_lo, io_limit_lo;
323 u16 mem_base_lo, mem_limit_lo;
324 unsigned long base, limit;
325 struct resource *res;
326 int i;
327
328 if (!dev) /* It's a host bus, nothing to read */
329 return;
330
331 if (dev->transparent) {
332 printk(KERN_INFO "PCI: Transparent bridge - %s\n", pci_name(dev));
90b54929
IK
333 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
334 child->resource[i] = child->parent->resource[i - 3];
1da177e4
LT
335 }
336
337 for(i=0; i<3; i++)
338 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
339
340 res = child->resource[0];
341 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
342 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
343 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
344 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
345
346 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
347 u16 io_base_hi, io_limit_hi;
348 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
349 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
350 base |= (io_base_hi << 16);
351 limit |= (io_limit_hi << 16);
352 }
353
354 if (base <= limit) {
355 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
9d265124
DY
356 if (!res->start)
357 res->start = base;
358 if (!res->end)
359 res->end = limit + 0xfff;
1da177e4
LT
360 }
361
362 res = child->resource[1];
363 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
364 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
365 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
366 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
367 if (base <= limit) {
368 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
369 res->start = base;
370 res->end = limit + 0xfffff;
371 }
372
373 res = child->resource[2];
374 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
375 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
376 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
377 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
378
379 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
380 u32 mem_base_hi, mem_limit_hi;
381 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
382 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
383
384 /*
385 * Some bridges set the base > limit by default, and some
386 * (broken) BIOSes do not initialize them. If we find
387 * this, just assume they are not being used.
388 */
389 if (mem_base_hi <= mem_limit_hi) {
390#if BITS_PER_LONG == 64
391 base |= ((long) mem_base_hi) << 32;
392 limit |= ((long) mem_limit_hi) << 32;
393#else
394 if (mem_base_hi || mem_limit_hi) {
395 printk(KERN_ERR "PCI: Unable to handle 64-bit address space for bridge %s\n", pci_name(dev));
396 return;
397 }
398#endif
399 }
400 }
401 if (base <= limit) {
402 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
403 res->start = base;
404 res->end = limit + 0xfffff;
405 }
406}
407
96bde06a 408static struct pci_bus * pci_alloc_bus(void)
1da177e4
LT
409{
410 struct pci_bus *b;
411
f5afe806 412 b = kzalloc(sizeof(*b), GFP_KERNEL);
1da177e4 413 if (b) {
1da177e4
LT
414 INIT_LIST_HEAD(&b->node);
415 INIT_LIST_HEAD(&b->children);
416 INIT_LIST_HEAD(&b->devices);
f46753c5 417 INIT_LIST_HEAD(&b->slots);
1da177e4
LT
418 }
419 return b;
420}
421
cbd4e055
AB
422static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
423 struct pci_dev *bridge, int busnr)
1da177e4
LT
424{
425 struct pci_bus *child;
426 int i;
427
428 /*
429 * Allocate a new bus, and inherit stuff from the parent..
430 */
431 child = pci_alloc_bus();
432 if (!child)
433 return NULL;
434
435 child->self = bridge;
436 child->parent = parent;
437 child->ops = parent->ops;
438 child->sysdata = parent->sysdata;
6e325a62 439 child->bus_flags = parent->bus_flags;
1da177e4
LT
440 child->bridge = get_device(&bridge->dev);
441
fd7d1ced
GKH
442 /* initialize some portions of the bus device, but don't register it
443 * now as the parent is not properly set up yet. This device will get
444 * registered later in pci_bus_add_devices()
445 */
446 child->dev.class = &pcibus_class;
447 sprintf(child->dev.bus_id, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
448
449 /*
450 * Set up the primary, secondary and subordinate
451 * bus numbers.
452 */
453 child->number = child->secondary = busnr;
454 child->primary = parent->secondary;
455 child->subordinate = 0xff;
456
457 /* Set up default resource pointers and names.. */
458 for (i = 0; i < 4; i++) {
459 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
460 child->resource[i]->name = child->name;
461 }
462 bridge->subordinate = child;
463
464 return child;
465}
466
451124a7 467struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
468{
469 struct pci_bus *child;
470
471 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 472 if (child) {
d71374da 473 down_write(&pci_bus_sem);
1da177e4 474 list_add_tail(&child->node, &parent->children);
d71374da 475 up_write(&pci_bus_sem);
e4ea9bb7 476 }
1da177e4
LT
477 return child;
478}
479
96bde06a 480static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
26f674ae
GKH
481{
482 struct pci_bus *parent = child->parent;
12f44f46
IK
483
484 /* Attempts to fix that up are really dangerous unless
485 we're going to re-assign all bus numbers. */
486 if (!pcibios_assign_all_busses())
487 return;
488
26f674ae
GKH
489 while (parent->parent && parent->subordinate < max) {
490 parent->subordinate = max;
491 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
492 parent = parent->parent;
493 }
494}
495
1da177e4
LT
496/*
497 * If it's a bridge, configure it and scan the bus behind it.
498 * For CardBus bridges, we don't scan behind as the devices will
499 * be handled by the bridge driver itself.
500 *
501 * We need to process bridges in two passes -- first we scan those
502 * already configured by the BIOS and after we are done with all of
503 * them, we proceed to assigning numbers to the remaining buses in
504 * order to avoid overlaps between old and new bus numbers.
505 */
0ab2b57f 506int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
507{
508 struct pci_bus *child;
509 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 510 u32 buses, i, j = 0;
1da177e4
LT
511 u16 bctl;
512
513 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
514
515 pr_debug("PCI: Scanning behind PCI bridge %s, config %06x, pass %d\n",
516 pci_name(dev), buses & 0xffffff, pass);
517
518 /* Disable MasterAbortMode during probing to avoid reporting
519 of bus errors (in some architectures) */
520 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
521 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
522 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
523
1da177e4
LT
524 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
525 unsigned int cmax, busnr;
526 /*
527 * Bus already configured by firmware, process it in the first
528 * pass and just note the configuration.
529 */
530 if (pass)
bbe8f9a3 531 goto out;
1da177e4
LT
532 busnr = (buses >> 8) & 0xFF;
533
534 /*
535 * If we already got to this bus through a different bridge,
536 * ignore it. This can happen with the i450NX chipset.
537 */
538 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
539 printk(KERN_INFO "PCI: Bus %04x:%02x already known\n",
540 pci_domain_nr(bus), busnr);
bbe8f9a3 541 goto out;
1da177e4
LT
542 }
543
6ef6f0e3 544 child = pci_add_new_bus(bus, dev, busnr);
1da177e4 545 if (!child)
bbe8f9a3 546 goto out;
1da177e4
LT
547 child->primary = buses & 0xFF;
548 child->subordinate = (buses >> 16) & 0xFF;
11949255 549 child->bridge_ctl = bctl;
1da177e4
LT
550
551 cmax = pci_scan_child_bus(child);
552 if (cmax > max)
553 max = cmax;
554 if (child->subordinate > max)
555 max = child->subordinate;
556 } else {
557 /*
558 * We need to assign a number to this bus which we always
559 * do in the second pass.
560 */
12f44f46
IK
561 if (!pass) {
562 if (pcibios_assign_all_busses())
563 /* Temporarily disable forwarding of the
564 configuration cycles on all bridges in
565 this bus segment to avoid possible
566 conflicts in the second pass between two
567 bridges programmed with overlapping
568 bus ranges. */
569 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
570 buses & ~0xffffff);
bbe8f9a3 571 goto out;
12f44f46 572 }
1da177e4
LT
573
574 /* Clear errors */
575 pci_write_config_word(dev, PCI_STATUS, 0xffff);
576
cc57450f
RS
577 /* Prevent assigning a bus number that already exists.
578 * This can happen when a bridge is hot-plugged */
579 if (pci_find_bus(pci_domain_nr(bus), max+1))
bbe8f9a3 580 goto out;
6ef6f0e3 581 child = pci_add_new_bus(bus, dev, ++max);
1da177e4
LT
582 buses = (buses & 0xff000000)
583 | ((unsigned int)(child->primary) << 0)
584 | ((unsigned int)(child->secondary) << 8)
585 | ((unsigned int)(child->subordinate) << 16);
586
587 /*
588 * yenta.c forces a secondary latency timer of 176.
589 * Copy that behaviour here.
590 */
591 if (is_cardbus) {
592 buses &= ~0xff000000;
593 buses |= CARDBUS_LATENCY_TIMER << 24;
594 }
595
596 /*
597 * We need to blast all three values with a single write.
598 */
599 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
600
601 if (!is_cardbus) {
11949255 602 child->bridge_ctl = bctl;
26f674ae
GKH
603 /*
604 * Adjust subordinate busnr in parent buses.
605 * We do this before scanning for children because
606 * some devices may not be detected if the bios
607 * was lazy.
608 */
609 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
610 /* Now we can scan all subordinate buses... */
611 max = pci_scan_child_bus(child);
e3ac86d8
KA
612 /*
613 * now fix it up again since we have found
614 * the real value of max.
615 */
616 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
617 } else {
618 /*
619 * For CardBus bridges, we leave 4 bus numbers
620 * as cards with a PCI-to-PCI bridge can be
621 * inserted later.
622 */
49887941
DB
623 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
624 struct pci_bus *parent = bus;
cc57450f
RS
625 if (pci_find_bus(pci_domain_nr(bus),
626 max+i+1))
627 break;
49887941
DB
628 while (parent->parent) {
629 if ((!pcibios_assign_all_busses()) &&
630 (parent->subordinate > max) &&
631 (parent->subordinate <= max+i)) {
632 j = 1;
633 }
634 parent = parent->parent;
635 }
636 if (j) {
637 /*
638 * Often, there are two cardbus bridges
639 * -- try to leave one valid bus number
640 * for each one.
641 */
642 i /= 2;
643 break;
644 }
645 }
cc57450f 646 max += i;
26f674ae 647 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
648 }
649 /*
650 * Set the subordinate bus number to its real value.
651 */
652 child->subordinate = max;
653 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
654 }
655
cb3576fa
GH
656 sprintf(child->name,
657 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
658 pci_domain_nr(bus), child->number);
1da177e4 659
d55bef51 660 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941
DB
661 while (bus->parent) {
662 if ((child->subordinate > bus->subordinate) ||
663 (child->number > bus->subordinate) ||
664 (child->number < bus->number) ||
665 (child->subordinate < bus->number)) {
a6f29a98 666 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
d55bef51
BK
667 "hidden behind%s bridge #%02x (-#%02x)\n",
668 child->number, child->subordinate,
669 (bus->number > child->subordinate &&
670 bus->subordinate < child->number) ?
a6f29a98
JP
671 "wholly" : "partially",
672 bus->self->transparent ? " transparent" : "",
d55bef51 673 bus->number, bus->subordinate);
49887941
DB
674 }
675 bus = bus->parent;
676 }
677
bbe8f9a3
RB
678out:
679 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
680
1da177e4
LT
681 return max;
682}
683
684/*
685 * Read interrupt line and base address registers.
686 * The architecture-dependent code can tweak these, of course.
687 */
688static void pci_read_irq(struct pci_dev *dev)
689{
690 unsigned char irq;
691
692 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 693 dev->pin = irq;
1da177e4
LT
694 if (irq)
695 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
696 dev->irq = irq;
697}
698
01abc2aa 699#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 700
1da177e4
LT
701/**
702 * pci_setup_device - fill in class and map information of a device
703 * @dev: the device structure to fill
704 *
705 * Initialize the device structure with information about the device's
706 * vendor,class,memory and IO-space addresses,IRQ lines etc.
707 * Called at initialisation of the PCI subsystem and by CardBus services.
708 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
709 * or CardBus).
710 */
711static int pci_setup_device(struct pci_dev * dev)
712{
713 u32 class;
714
715 sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
716 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
717
718 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 719 dev->revision = class & 0xff;
1da177e4
LT
720 class >>= 8; /* upper 3 bytes */
721 dev->class = class;
722 class >>= 8;
723
724 pr_debug("PCI: Found %s [%04x/%04x] %06x %02x\n", pci_name(dev),
725 dev->vendor, dev->device, class, dev->hdr_type);
726
727 /* "Unknown power state" */
3fe9d19f 728 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
729
730 /* Early fixups, before probing the BARs */
731 pci_fixup_device(pci_fixup_early, dev);
732 class = dev->class >> 8;
733
734 switch (dev->hdr_type) { /* header type */
735 case PCI_HEADER_TYPE_NORMAL: /* standard header */
736 if (class == PCI_CLASS_BRIDGE_PCI)
737 goto bad;
738 pci_read_irq(dev);
739 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
740 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
741 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
742
743 /*
744 * Do the ugly legacy mode stuff here rather than broken chip
745 * quirk code. Legacy mode ATA controllers have fixed
746 * addresses. These are not always echoed in BAR0-3, and
747 * BAR0-3 in a few cases contain junk!
748 */
749 if (class == PCI_CLASS_STORAGE_IDE) {
750 u8 progif;
751 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
752 if ((progif & 1) == 0) {
af1bff4f
LT
753 dev->resource[0].start = 0x1F0;
754 dev->resource[0].end = 0x1F7;
755 dev->resource[0].flags = LEGACY_IO_RESOURCE;
756 dev->resource[1].start = 0x3F6;
757 dev->resource[1].end = 0x3F6;
758 dev->resource[1].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
759 }
760 if ((progif & 4) == 0) {
af1bff4f
LT
761 dev->resource[2].start = 0x170;
762 dev->resource[2].end = 0x177;
763 dev->resource[2].flags = LEGACY_IO_RESOURCE;
764 dev->resource[3].start = 0x376;
765 dev->resource[3].end = 0x376;
766 dev->resource[3].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
767 }
768 }
1da177e4
LT
769 break;
770
771 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
772 if (class != PCI_CLASS_BRIDGE_PCI)
773 goto bad;
774 /* The PCI-to-PCI bridge spec requires that subtractive
775 decoding (i.e. transparent) bridge must have programming
776 interface code of 0x01. */
3efd273b 777 pci_read_irq(dev);
1da177e4
LT
778 dev->transparent = ((dev->class & 0xff) == 1);
779 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
780 break;
781
782 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
783 if (class != PCI_CLASS_BRIDGE_CARDBUS)
784 goto bad;
785 pci_read_irq(dev);
786 pci_read_bases(dev, 1, 0);
787 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
788 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
789 break;
790
791 default: /* unknown header */
792 printk(KERN_ERR "PCI: device %s has unknown header type %02x, ignoring.\n",
793 pci_name(dev), dev->hdr_type);
794 return -1;
795
796 bad:
797 printk(KERN_ERR "PCI: %s: class %x doesn't match header type %02x. Ignoring class.\n",
798 pci_name(dev), class, dev->hdr_type);
799 dev->class = PCI_CLASS_NOT_DEFINED;
800 }
801
802 /* We found a fine healthy device, go go go... */
803 return 0;
804}
805
806/**
807 * pci_release_dev - free a pci device structure when all users of it are finished.
808 * @dev: device that's been disconnected
809 *
810 * Will be called only by the device core when all users of this pci device are
811 * done.
812 */
813static void pci_release_dev(struct device *dev)
814{
815 struct pci_dev *pci_dev;
816
817 pci_dev = to_pci_dev(dev);
94e61088 818 pci_vpd_release(pci_dev);
1da177e4
LT
819 kfree(pci_dev);
820}
821
994a65e2
KA
822static void set_pcie_port_type(struct pci_dev *pdev)
823{
824 int pos;
825 u16 reg16;
826
827 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
828 if (!pos)
829 return;
830 pdev->is_pcie = 1;
831 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
832 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
833}
834
1da177e4
LT
835/**
836 * pci_cfg_space_size - get the configuration space size of the PCI device.
8f7020d3 837 * @dev: PCI device
1da177e4
LT
838 *
839 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
840 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
841 * access it. Maybe we don't have a way to generate extended config space
842 * accesses, or the device is behind a reverse Express bridge. So we try
843 * reading the dword at 0x100 which must either be 0 or a valid extended
844 * capability header.
845 */
70b9f7dc 846int pci_cfg_space_size_ext(struct pci_dev *dev)
1da177e4 847{
1da177e4
LT
848 u32 status;
849
70b9f7dc
YL
850 if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL)
851 goto fail;
852 if (status == 0xffffffff)
853 goto fail;
854
855 return PCI_CFG_SPACE_EXP_SIZE;
856
857 fail:
858 return PCI_CFG_SPACE_SIZE;
859}
860
49db1399
ZY
861/**
862 * pci_disable_pme - Disable the PME function of PCI device
863 * @dev: PCI device affected
864 * -EINVAL is returned if PCI device doesn't support PME.
865 * Zero is returned if the PME is supported and can be disabled.
866 */
867static int pci_disable_pme(struct pci_dev *dev)
868{
869 int pm;
870 u16 value;
871
872 /* find PCI PM capability in list */
873 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
874
875 /* If device doesn't support PM Capabilities, it means that PME is
876 * not supported.
877 */
878 if (!pm)
879 return -EINVAL;
880 /* Check device's ability to generate PME# */
881 pci_read_config_word(dev, pm + PCI_PM_PMC, &value);
882
883 value &= PCI_PM_CAP_PME_MASK;
884 /* Check if it can generate PME# */
885 if (!value) {
886 /*
887 * If it is zero, it means that PME is still unsupported
888 * although there exists the PM capability.
889 */
890 return -EINVAL;
891 }
892
893 pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
894
895 /* Clear PME_Status by writing 1 to it */
896 value |= PCI_PM_CTRL_PME_STATUS ;
897 /* Disable PME enable bit */
898 value &= ~PCI_PM_CTRL_PME_ENABLE;
899 pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
900
901 return 0;
902}
903
70b9f7dc
YL
904int pci_cfg_space_size(struct pci_dev *dev)
905{
906 int pos;
907 u32 status;
57741a77 908
1da177e4
LT
909 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
910 if (!pos) {
911 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
912 if (!pos)
913 goto fail;
914
915 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
916 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
917 goto fail;
918 }
919
70b9f7dc 920 return pci_cfg_space_size_ext(dev);
1da177e4
LT
921
922 fail:
923 return PCI_CFG_SPACE_SIZE;
924}
925
926static void pci_release_bus_bridge_dev(struct device *dev)
927{
928 kfree(dev);
929}
930
65891215
ME
931struct pci_dev *alloc_pci_dev(void)
932{
933 struct pci_dev *dev;
934
935 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
936 if (!dev)
937 return NULL;
938
65891215
ME
939 INIT_LIST_HEAD(&dev->bus_list);
940
4aa9bc95
ME
941 pci_msi_init_pci_dev(dev);
942
65891215
ME
943 return dev;
944}
945EXPORT_SYMBOL(alloc_pci_dev);
946
1da177e4
LT
947/*
948 * Read the config data for a PCI device, sanity-check it
949 * and fill in the dev structure...
950 */
7f7b5de2 951static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1da177e4
LT
952{
953 struct pci_dev *dev;
954 u32 l;
955 u8 hdr_type;
956 int delay = 1;
957
958 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
959 return NULL;
960
961 /* some broken boards return 0 or ~0 if a slot is empty: */
962 if (l == 0xffffffff || l == 0x00000000 ||
963 l == 0x0000ffff || l == 0xffff0000)
964 return NULL;
965
966 /* Configuration request Retry Status */
967 while (l == 0xffff0001) {
968 msleep(delay);
969 delay *= 2;
970 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
971 return NULL;
972 /* Card hasn't responded in 60 seconds? Must be stuck. */
973 if (delay > 60 * 1000) {
974 printk(KERN_WARNING "Device %04x:%02x:%02x.%d not "
975 "responding\n", pci_domain_nr(bus),
976 bus->number, PCI_SLOT(devfn),
977 PCI_FUNC(devfn));
978 return NULL;
979 }
980 }
981
982 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
983 return NULL;
984
bab41e9b 985 dev = alloc_pci_dev();
1da177e4
LT
986 if (!dev)
987 return NULL;
988
1da177e4
LT
989 dev->bus = bus;
990 dev->sysdata = bus->sysdata;
991 dev->dev.parent = bus->bridge;
992 dev->dev.bus = &pci_bus_type;
993 dev->devfn = devfn;
994 dev->hdr_type = hdr_type & 0x7f;
995 dev->multifunction = !!(hdr_type & 0x80);
996 dev->vendor = l & 0xffff;
997 dev->device = (l >> 16) & 0xffff;
998 dev->cfg_size = pci_cfg_space_size(dev);
82081797 999 dev->error_state = pci_channel_io_normal;
994a65e2 1000 set_pcie_port_type(dev);
1da177e4
LT
1001
1002 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1003 set this higher, assuming the system even supports it. */
1004 dev->dma_mask = 0xffffffff;
1005 if (pci_setup_device(dev) < 0) {
1006 kfree(dev);
1007 return NULL;
1008 }
1da177e4 1009
94e61088 1010 pci_vpd_pci22_init(dev);
49db1399 1011 pci_disable_pme(dev);
94e61088 1012
1da177e4
LT
1013 return dev;
1014}
1015
96bde06a 1016void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1017{
cdb9b9f7
PM
1018 device_initialize(&dev->dev);
1019 dev->dev.release = pci_release_dev;
1020 pci_dev_get(dev);
1da177e4 1021
cdb9b9f7 1022 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1023 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1024 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1025
4d57cdfa 1026 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1027 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1028
1da177e4
LT
1029 /* Fix up broken headers */
1030 pci_fixup_device(pci_fixup_header, dev);
1031
1032 /*
1033 * Add the device to our list of discovered devices
1034 * and the bus list for fixup functions, etc.
1035 */
d71374da 1036 down_write(&pci_bus_sem);
1da177e4 1037 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1038 up_write(&pci_bus_sem);
cdb9b9f7
PM
1039}
1040
451124a7 1041struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1042{
1043 struct pci_dev *dev;
1044
1045 dev = pci_scan_device(bus, devfn);
1046 if (!dev)
1047 return NULL;
1048
1049 pci_device_add(dev, bus);
1da177e4
LT
1050
1051 return dev;
1052}
b73e9687 1053EXPORT_SYMBOL(pci_scan_single_device);
1da177e4
LT
1054
1055/**
1056 * pci_scan_slot - scan a PCI slot on a bus for devices.
1057 * @bus: PCI bus to scan
1058 * @devfn: slot number to scan (must have zero function.)
1059 *
1060 * Scan a PCI slot on the specified PCI bus for devices, adding
1061 * discovered devices to the @bus->devices list. New devices
8a1bc901 1062 * will not have is_added set.
1da177e4 1063 */
96bde06a 1064int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4
LT
1065{
1066 int func, nr = 0;
1067 int scan_all_fns;
1068
1069 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
1070
1071 for (func = 0; func < 8; func++, devfn++) {
1072 struct pci_dev *dev;
1073
1074 dev = pci_scan_single_device(bus, devfn);
1075 if (dev) {
1076 nr++;
1077
1078 /*
1079 * If this is a single function device,
1080 * don't scan past the first function.
1081 */
1082 if (!dev->multifunction) {
1083 if (func > 0) {
1084 dev->multifunction = 1;
1085 } else {
1086 break;
1087 }
1088 }
1089 } else {
1090 if (func == 0 && !scan_all_fns)
1091 break;
1092 }
1093 }
7d715a6c
SL
1094
1095 if (bus->self)
1096 pcie_aspm_init_link_state(bus->self);
1097
1da177e4
LT
1098 return nr;
1099}
1100
0ab2b57f 1101unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
1da177e4
LT
1102{
1103 unsigned int devfn, pass, max = bus->secondary;
1104 struct pci_dev *dev;
1105
1106 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1107
1108 /* Go find them, Rover! */
1109 for (devfn = 0; devfn < 0x100; devfn += 8)
1110 pci_scan_slot(bus, devfn);
1111
1112 /*
1113 * After performing arch-dependent fixup of the bus, look behind
1114 * all PCI-to-PCI bridges on this bus.
1115 */
1116 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1117 pcibios_fixup_bus(bus);
1118 for (pass=0; pass < 2; pass++)
1119 list_for_each_entry(dev, &bus->devices, bus_list) {
1120 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1121 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1122 max = pci_scan_bridge(bus, dev, max, pass);
1123 }
1124
1125 /*
1126 * We've scanned the bus and so we know all about what's on
1127 * the other side of any bridges that may be on this bus plus
1128 * any devices.
1129 *
1130 * Return how far we've got finding sub-buses.
1131 */
1132 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1133 pci_domain_nr(bus), bus->number, max);
1134 return max;
1135}
1136
30a18d6c
YL
1137void __attribute__((weak)) set_pci_bus_resources_arch_default(struct pci_bus *b)
1138{
1139}
1140
96bde06a 1141struct pci_bus * pci_create_bus(struct device *parent,
cdb9b9f7 1142 int bus, struct pci_ops *ops, void *sysdata)
1da177e4
LT
1143{
1144 int error;
1145 struct pci_bus *b;
1146 struct device *dev;
1147
1148 b = pci_alloc_bus();
1149 if (!b)
1150 return NULL;
1151
1152 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
1153 if (!dev){
1154 kfree(b);
1155 return NULL;
1156 }
1157
1158 b->sysdata = sysdata;
1159 b->ops = ops;
1160
1161 if (pci_find_bus(pci_domain_nr(b), bus)) {
1162 /* If we already got to this bus through a different bridge, ignore it */
1163 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1164 goto err_out;
1165 }
d71374da
ZY
1166
1167 down_write(&pci_bus_sem);
1da177e4 1168 list_add_tail(&b->node, &pci_root_buses);
d71374da 1169 up_write(&pci_bus_sem);
1da177e4
LT
1170
1171 memset(dev, 0, sizeof(*dev));
1172 dev->parent = parent;
1173 dev->release = pci_release_bus_bridge_dev;
1174 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
1175 error = device_register(dev);
1176 if (error)
1177 goto dev_reg_err;
1178 b->bridge = get_device(dev);
1179
0d358f22
YL
1180 if (!parent)
1181 set_dev_node(b->bridge, pcibus_to_node(b));
1182
fd7d1ced
GKH
1183 b->dev.class = &pcibus_class;
1184 b->dev.parent = b->bridge;
1185 sprintf(b->dev.bus_id, "%04x:%02x", pci_domain_nr(b), bus);
1186 error = device_register(&b->dev);
1da177e4
LT
1187 if (error)
1188 goto class_dev_reg_err;
fd7d1ced 1189 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
1da177e4 1190 if (error)
fd7d1ced 1191 goto dev_create_file_err;
1da177e4
LT
1192
1193 /* Create legacy_io and legacy_mem files for this bus */
1194 pci_create_legacy_files(b);
1195
1da177e4
LT
1196 b->number = b->secondary = bus;
1197 b->resource[0] = &ioport_resource;
1198 b->resource[1] = &iomem_resource;
1199
30a18d6c
YL
1200 set_pci_bus_resources_arch_default(b);
1201
1da177e4
LT
1202 return b;
1203
fd7d1ced
GKH
1204dev_create_file_err:
1205 device_unregister(&b->dev);
1da177e4
LT
1206class_dev_reg_err:
1207 device_unregister(dev);
1208dev_reg_err:
d71374da 1209 down_write(&pci_bus_sem);
1da177e4 1210 list_del(&b->node);
d71374da 1211 up_write(&pci_bus_sem);
1da177e4
LT
1212err_out:
1213 kfree(dev);
1214 kfree(b);
1215 return NULL;
1216}
cdb9b9f7 1217
0ab2b57f 1218struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1219 int bus, struct pci_ops *ops, void *sysdata)
1220{
1221 struct pci_bus *b;
1222
1223 b = pci_create_bus(parent, bus, ops, sysdata);
1224 if (b)
1225 b->subordinate = pci_scan_child_bus(b);
1226 return b;
1227}
1da177e4
LT
1228EXPORT_SYMBOL(pci_scan_bus_parented);
1229
1230#ifdef CONFIG_HOTPLUG
1231EXPORT_SYMBOL(pci_add_new_bus);
1da177e4
LT
1232EXPORT_SYMBOL(pci_scan_slot);
1233EXPORT_SYMBOL(pci_scan_bridge);
1da177e4
LT
1234EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1235#endif
6b4b78fe
MD
1236
1237static int __init pci_sort_bf_cmp(const struct pci_dev *a, const struct pci_dev *b)
1238{
1239 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1240 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1241
1242 if (a->bus->number < b->bus->number) return -1;
1243 else if (a->bus->number > b->bus->number) return 1;
1244
1245 if (a->devfn < b->devfn) return -1;
1246 else if (a->devfn > b->devfn) return 1;
1247
1248 return 0;
1249}
1250
1251/*
1252 * Yes, this forcably breaks the klist abstraction temporarily. It
1253 * just wants to sort the klist, not change reference counts and
1254 * take/drop locks rapidly in the process. It does all this while
1255 * holding the lock for the list, so objects can't otherwise be
1256 * added/removed while we're swizzling.
1257 */
1258static void __init pci_insertion_sort_klist(struct pci_dev *a, struct list_head *list)
1259{
1260 struct list_head *pos;
1261 struct klist_node *n;
1262 struct device *dev;
1263 struct pci_dev *b;
1264
1265 list_for_each(pos, list) {
1266 n = container_of(pos, struct klist_node, n_node);
1267 dev = container_of(n, struct device, knode_bus);
1268 b = to_pci_dev(dev);
1269 if (pci_sort_bf_cmp(a, b) <= 0) {
1270 list_move_tail(&a->dev.knode_bus.n_node, &b->dev.knode_bus.n_node);
1271 return;
1272 }
1273 }
1274 list_move_tail(&a->dev.knode_bus.n_node, list);
1275}
1276
5ff580c1 1277void __init pci_sort_breadthfirst(void)
6b4b78fe
MD
1278{
1279 LIST_HEAD(sorted_devices);
1280 struct list_head *pos, *tmp;
1281 struct klist_node *n;
1282 struct device *dev;
1283 struct pci_dev *pdev;
b249072e 1284 struct klist *device_klist;
6b4b78fe 1285
b249072e
GKH
1286 device_klist = bus_get_device_klist(&pci_bus_type);
1287
1288 spin_lock(&device_klist->k_lock);
1289 list_for_each_safe(pos, tmp, &device_klist->k_list) {
6b4b78fe
MD
1290 n = container_of(pos, struct klist_node, n_node);
1291 dev = container_of(n, struct device, knode_bus);
1292 pdev = to_pci_dev(dev);
1293 pci_insertion_sort_klist(pdev, &sorted_devices);
1294 }
b249072e
GKH
1295 list_splice(&sorted_devices, &device_klist->k_list);
1296 spin_unlock(&device_klist->k_lock);
6b4b78fe 1297}
This page took 0.432708 seconds and 5 git commands to generate.