x86: seperate mmconf for fam10h out from setup_64.c
[deliverable/linux.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
bc56b9e0 13#include "pci.h"
1da177e4
LT
14
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
17#define PCI_CFG_SPACE_SIZE 256
18#define PCI_CFG_SPACE_EXP_SIZE 4096
19
20/* Ugh. Need to stop exporting this to modules. */
21LIST_HEAD(pci_root_buses);
22EXPORT_SYMBOL(pci_root_buses);
23
70308923
GKH
24
25static int find_anything(struct device *dev, void *data)
26{
27 return 1;
28}
1da177e4 29
ed4aaadb
ZY
30/*
31 * Some device drivers need know if pci is initiated.
32 * Basically, we think pci is not initiated when there
70308923 33 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
34 */
35int no_pci_devices(void)
36{
70308923
GKH
37 struct device *dev;
38 int no_devices;
ed4aaadb 39
70308923
GKH
40 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
41 no_devices = (dev == NULL);
42 put_device(dev);
43 return no_devices;
44}
ed4aaadb
ZY
45EXPORT_SYMBOL(no_pci_devices);
46
1da177e4
LT
47#ifdef HAVE_PCI_LEGACY
48/**
49 * pci_create_legacy_files - create legacy I/O port and memory files
50 * @b: bus to create files under
51 *
52 * Some platforms allow access to legacy I/O port and ISA memory space on
53 * a per-bus basis. This routine creates the files and ties them into
54 * their associated read, write and mmap files from pci-sysfs.c
55 */
56static void pci_create_legacy_files(struct pci_bus *b)
57{
f5afe806 58 b->legacy_io = kzalloc(sizeof(struct bin_attribute) * 2,
1da177e4
LT
59 GFP_ATOMIC);
60 if (b->legacy_io) {
1da177e4
LT
61 b->legacy_io->attr.name = "legacy_io";
62 b->legacy_io->size = 0xffff;
63 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
1da177e4
LT
64 b->legacy_io->read = pci_read_legacy_io;
65 b->legacy_io->write = pci_write_legacy_io;
fd7d1ced 66 device_create_bin_file(&b->dev, b->legacy_io);
1da177e4
LT
67
68 /* Allocated above after the legacy_io struct */
69 b->legacy_mem = b->legacy_io + 1;
70 b->legacy_mem->attr.name = "legacy_mem";
71 b->legacy_mem->size = 1024*1024;
72 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
1da177e4 73 b->legacy_mem->mmap = pci_mmap_legacy_mem;
fd7d1ced 74 device_create_bin_file(&b->dev, b->legacy_mem);
1da177e4
LT
75 }
76}
77
78void pci_remove_legacy_files(struct pci_bus *b)
79{
80 if (b->legacy_io) {
fd7d1ced
GKH
81 device_remove_bin_file(&b->dev, b->legacy_io);
82 device_remove_bin_file(&b->dev, b->legacy_mem);
1da177e4
LT
83 kfree(b->legacy_io); /* both are allocated here */
84 }
85}
86#else /* !HAVE_PCI_LEGACY */
87static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
88void pci_remove_legacy_files(struct pci_bus *bus) { return; }
89#endif /* HAVE_PCI_LEGACY */
90
91/*
92 * PCI Bus Class Devices
93 */
fd7d1ced 94static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
39106dcf 95 int type,
fd7d1ced 96 struct device_attribute *attr,
4327edf6 97 char *buf)
1da177e4 98{
1da177e4 99 int ret;
4327edf6 100 cpumask_t cpumask;
1da177e4 101
fd7d1ced 102 cpumask = pcibus_to_cpumask(to_pci_bus(dev));
39106dcf
MT
103 ret = type?
104 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask):
105 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
106 buf[ret++] = '\n';
107 buf[ret] = '\0';
1da177e4
LT
108 return ret;
109}
39106dcf
MT
110
111static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
112 struct device_attribute *attr,
113 char *buf)
114{
115 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
116}
117
118static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
119 struct device_attribute *attr,
120 char *buf)
121{
122 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
123}
124
125DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
126DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
1da177e4
LT
127
128/*
129 * PCI Bus Class
130 */
fd7d1ced 131static void release_pcibus_dev(struct device *dev)
1da177e4 132{
fd7d1ced 133 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
134
135 if (pci_bus->bridge)
136 put_device(pci_bus->bridge);
137 kfree(pci_bus);
138}
139
140static struct class pcibus_class = {
141 .name = "pci_bus",
fd7d1ced 142 .dev_release = &release_pcibus_dev,
1da177e4
LT
143};
144
145static int __init pcibus_class_init(void)
146{
147 return class_register(&pcibus_class);
148}
149postcore_initcall(pcibus_class_init);
150
151/*
152 * Translate the low bits of the PCI base
153 * to the resource type
154 */
155static inline unsigned int pci_calc_resource_flags(unsigned int flags)
156{
157 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
158 return IORESOURCE_IO;
159
160 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
161 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
162
163 return IORESOURCE_MEM;
164}
165
166/*
167 * Find the extent of a PCI decode..
168 */
f797f9cc 169static u32 pci_size(u32 base, u32 maxbase, u32 mask)
1da177e4
LT
170{
171 u32 size = mask & maxbase; /* Find the significant bits */
172 if (!size)
173 return 0;
174
175 /* Get the lowest of them to find the decode size, and
176 from that the extent. */
177 size = (size & ~(size-1)) - 1;
178
179 /* base == maxbase can be valid only if the BAR has
180 already been programmed with all 1s. */
181 if (base == maxbase && ((base | size) & mask) != mask)
182 return 0;
183
184 return size;
185}
186
07eddf3d
YL
187static u64 pci_size64(u64 base, u64 maxbase, u64 mask)
188{
189 u64 size = mask & maxbase; /* Find the significant bits */
190 if (!size)
191 return 0;
192
193 /* Get the lowest of them to find the decode size, and
194 from that the extent. */
195 size = (size & ~(size-1)) - 1;
196
197 /* base == maxbase can be valid only if the BAR has
198 already been programmed with all 1s. */
199 if (base == maxbase && ((base | size) & mask) != mask)
200 return 0;
201
202 return size;
203}
204
205static inline int is_64bit_memory(u32 mask)
206{
207 if ((mask & (PCI_BASE_ADDRESS_SPACE|PCI_BASE_ADDRESS_MEM_TYPE_MASK)) ==
208 (PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64))
209 return 1;
210 return 0;
211}
212
1da177e4
LT
213static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
214{
215 unsigned int pos, reg, next;
216 u32 l, sz;
217 struct resource *res;
218
219 for(pos=0; pos<howmany; pos = next) {
07eddf3d
YL
220 u64 l64;
221 u64 sz64;
222 u32 raw_sz;
223
1da177e4
LT
224 next = pos+1;
225 res = &dev->resource[pos];
226 res->name = pci_name(dev);
227 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
228 pci_read_config_dword(dev, reg, &l);
229 pci_write_config_dword(dev, reg, ~0);
230 pci_read_config_dword(dev, reg, &sz);
231 pci_write_config_dword(dev, reg, l);
232 if (!sz || sz == 0xffffffff)
233 continue;
234 if (l == 0xffffffff)
235 l = 0;
07eddf3d
YL
236 raw_sz = sz;
237 if ((l & PCI_BASE_ADDRESS_SPACE) ==
238 PCI_BASE_ADDRESS_SPACE_MEMORY) {
3c6de929 239 sz = pci_size(l, sz, (u32)PCI_BASE_ADDRESS_MEM_MASK);
07eddf3d
YL
240 /*
241 * For 64bit prefetchable memory sz could be 0, if the
242 * real size is bigger than 4G, so we need to check
243 * szhi for that.
244 */
245 if (!is_64bit_memory(l) && !sz)
1da177e4
LT
246 continue;
247 res->start = l & PCI_BASE_ADDRESS_MEM_MASK;
248 res->flags |= l & ~PCI_BASE_ADDRESS_MEM_MASK;
249 } else {
250 sz = pci_size(l, sz, PCI_BASE_ADDRESS_IO_MASK & 0xffff);
251 if (!sz)
252 continue;
253 res->start = l & PCI_BASE_ADDRESS_IO_MASK;
254 res->flags |= l & ~PCI_BASE_ADDRESS_IO_MASK;
255 }
256 res->end = res->start + (unsigned long) sz;
88452565 257 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
07eddf3d 258 if (is_64bit_memory(l)) {
17d6dc8f 259 u32 szhi, lhi;
07eddf3d 260
17d6dc8f
PA
261 pci_read_config_dword(dev, reg+4, &lhi);
262 pci_write_config_dword(dev, reg+4, ~0);
263 pci_read_config_dword(dev, reg+4, &szhi);
264 pci_write_config_dword(dev, reg+4, lhi);
07eddf3d
YL
265 sz64 = ((u64)szhi << 32) | raw_sz;
266 l64 = ((u64)lhi << 32) | l;
267 sz64 = pci_size64(l64, sz64, PCI_BASE_ADDRESS_MEM_MASK);
1da177e4
LT
268 next++;
269#if BITS_PER_LONG == 64
07eddf3d
YL
270 if (!sz64) {
271 res->start = 0;
272 res->end = 0;
273 res->flags = 0;
274 continue;
1da177e4 275 }
07eddf3d
YL
276 res->start = l64 & PCI_BASE_ADDRESS_MEM_MASK;
277 res->end = res->start + sz64;
1da177e4 278#else
07eddf3d
YL
279 if (sz64 > 0x100000000ULL) {
280 printk(KERN_ERR "PCI: Unable to handle 64-bit "
281 "BAR for device %s\n", pci_name(dev));
1da177e4
LT
282 res->start = 0;
283 res->flags = 0;
ea28502d 284 } else if (lhi) {
17d6dc8f 285 /* 64-bit wide address, treat as disabled */
07eddf3d
YL
286 pci_write_config_dword(dev, reg,
287 l & ~(u32)PCI_BASE_ADDRESS_MEM_MASK);
17d6dc8f
PA
288 pci_write_config_dword(dev, reg+4, 0);
289 res->start = 0;
290 res->end = sz;
1da177e4
LT
291 }
292#endif
293 }
294 }
295 if (rom) {
296 dev->rom_base_reg = rom;
297 res = &dev->resource[PCI_ROM_RESOURCE];
298 res->name = pci_name(dev);
299 pci_read_config_dword(dev, rom, &l);
300 pci_write_config_dword(dev, rom, ~PCI_ROM_ADDRESS_ENABLE);
301 pci_read_config_dword(dev, rom, &sz);
302 pci_write_config_dword(dev, rom, l);
303 if (l == 0xffffffff)
304 l = 0;
305 if (sz && sz != 0xffffffff) {
3c6de929 306 sz = pci_size(l, sz, (u32)PCI_ROM_ADDRESS_MASK);
1da177e4
LT
307 if (sz) {
308 res->flags = (l & IORESOURCE_ROM_ENABLE) |
bb446093 309 IORESOURCE_MEM | IORESOURCE_PREFETCH |
88452565
IK
310 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
311 IORESOURCE_SIZEALIGN;
1da177e4
LT
312 res->start = l & PCI_ROM_ADDRESS_MASK;
313 res->end = res->start + (unsigned long) sz;
314 }
315 }
316 }
317}
318
0ab2b57f 319void __devinit pci_read_bridge_bases(struct pci_bus *child)
1da177e4
LT
320{
321 struct pci_dev *dev = child->self;
322 u8 io_base_lo, io_limit_lo;
323 u16 mem_base_lo, mem_limit_lo;
324 unsigned long base, limit;
325 struct resource *res;
326 int i;
327
328 if (!dev) /* It's a host bus, nothing to read */
329 return;
330
331 if (dev->transparent) {
332 printk(KERN_INFO "PCI: Transparent bridge - %s\n", pci_name(dev));
90b54929
IK
333 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
334 child->resource[i] = child->parent->resource[i - 3];
1da177e4
LT
335 }
336
337 for(i=0; i<3; i++)
338 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
339
340 res = child->resource[0];
341 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
342 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
343 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
344 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
345
346 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
347 u16 io_base_hi, io_limit_hi;
348 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
349 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
350 base |= (io_base_hi << 16);
351 limit |= (io_limit_hi << 16);
352 }
353
354 if (base <= limit) {
355 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
9d265124
DY
356 if (!res->start)
357 res->start = base;
358 if (!res->end)
359 res->end = limit + 0xfff;
1da177e4
LT
360 }
361
362 res = child->resource[1];
363 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
364 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
365 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
366 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
367 if (base <= limit) {
368 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
369 res->start = base;
370 res->end = limit + 0xfffff;
371 }
372
373 res = child->resource[2];
374 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
375 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
376 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
377 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
378
379 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
380 u32 mem_base_hi, mem_limit_hi;
381 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
382 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
383
384 /*
385 * Some bridges set the base > limit by default, and some
386 * (broken) BIOSes do not initialize them. If we find
387 * this, just assume they are not being used.
388 */
389 if (mem_base_hi <= mem_limit_hi) {
390#if BITS_PER_LONG == 64
391 base |= ((long) mem_base_hi) << 32;
392 limit |= ((long) mem_limit_hi) << 32;
393#else
394 if (mem_base_hi || mem_limit_hi) {
395 printk(KERN_ERR "PCI: Unable to handle 64-bit address space for bridge %s\n", pci_name(dev));
396 return;
397 }
398#endif
399 }
400 }
401 if (base <= limit) {
402 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
403 res->start = base;
404 res->end = limit + 0xfffff;
405 }
406}
407
96bde06a 408static struct pci_bus * pci_alloc_bus(void)
1da177e4
LT
409{
410 struct pci_bus *b;
411
f5afe806 412 b = kzalloc(sizeof(*b), GFP_KERNEL);
1da177e4 413 if (b) {
1da177e4
LT
414 INIT_LIST_HEAD(&b->node);
415 INIT_LIST_HEAD(&b->children);
416 INIT_LIST_HEAD(&b->devices);
417 }
418 return b;
419}
420
cbd4e055
AB
421static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
422 struct pci_dev *bridge, int busnr)
1da177e4
LT
423{
424 struct pci_bus *child;
425 int i;
426
427 /*
428 * Allocate a new bus, and inherit stuff from the parent..
429 */
430 child = pci_alloc_bus();
431 if (!child)
432 return NULL;
433
434 child->self = bridge;
435 child->parent = parent;
436 child->ops = parent->ops;
437 child->sysdata = parent->sysdata;
6e325a62 438 child->bus_flags = parent->bus_flags;
1da177e4
LT
439 child->bridge = get_device(&bridge->dev);
440
fd7d1ced
GKH
441 /* initialize some portions of the bus device, but don't register it
442 * now as the parent is not properly set up yet. This device will get
443 * registered later in pci_bus_add_devices()
444 */
445 child->dev.class = &pcibus_class;
446 sprintf(child->dev.bus_id, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
447
448 /*
449 * Set up the primary, secondary and subordinate
450 * bus numbers.
451 */
452 child->number = child->secondary = busnr;
453 child->primary = parent->secondary;
454 child->subordinate = 0xff;
455
456 /* Set up default resource pointers and names.. */
457 for (i = 0; i < 4; i++) {
458 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
459 child->resource[i]->name = child->name;
460 }
461 bridge->subordinate = child;
462
463 return child;
464}
465
451124a7 466struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
467{
468 struct pci_bus *child;
469
470 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 471 if (child) {
d71374da 472 down_write(&pci_bus_sem);
1da177e4 473 list_add_tail(&child->node, &parent->children);
d71374da 474 up_write(&pci_bus_sem);
e4ea9bb7 475 }
1da177e4
LT
476 return child;
477}
478
96bde06a 479static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
26f674ae
GKH
480{
481 struct pci_bus *parent = child->parent;
12f44f46
IK
482
483 /* Attempts to fix that up are really dangerous unless
484 we're going to re-assign all bus numbers. */
485 if (!pcibios_assign_all_busses())
486 return;
487
26f674ae
GKH
488 while (parent->parent && parent->subordinate < max) {
489 parent->subordinate = max;
490 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
491 parent = parent->parent;
492 }
493}
494
1da177e4
LT
495/*
496 * If it's a bridge, configure it and scan the bus behind it.
497 * For CardBus bridges, we don't scan behind as the devices will
498 * be handled by the bridge driver itself.
499 *
500 * We need to process bridges in two passes -- first we scan those
501 * already configured by the BIOS and after we are done with all of
502 * them, we proceed to assigning numbers to the remaining buses in
503 * order to avoid overlaps between old and new bus numbers.
504 */
0ab2b57f 505int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
506{
507 struct pci_bus *child;
508 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 509 u32 buses, i, j = 0;
1da177e4
LT
510 u16 bctl;
511
512 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
513
514 pr_debug("PCI: Scanning behind PCI bridge %s, config %06x, pass %d\n",
515 pci_name(dev), buses & 0xffffff, pass);
516
517 /* Disable MasterAbortMode during probing to avoid reporting
518 of bus errors (in some architectures) */
519 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
520 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
521 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
522
1da177e4
LT
523 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
524 unsigned int cmax, busnr;
525 /*
526 * Bus already configured by firmware, process it in the first
527 * pass and just note the configuration.
528 */
529 if (pass)
bbe8f9a3 530 goto out;
1da177e4
LT
531 busnr = (buses >> 8) & 0xFF;
532
533 /*
534 * If we already got to this bus through a different bridge,
535 * ignore it. This can happen with the i450NX chipset.
536 */
537 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
538 printk(KERN_INFO "PCI: Bus %04x:%02x already known\n",
539 pci_domain_nr(bus), busnr);
bbe8f9a3 540 goto out;
1da177e4
LT
541 }
542
6ef6f0e3 543 child = pci_add_new_bus(bus, dev, busnr);
1da177e4 544 if (!child)
bbe8f9a3 545 goto out;
1da177e4
LT
546 child->primary = buses & 0xFF;
547 child->subordinate = (buses >> 16) & 0xFF;
11949255 548 child->bridge_ctl = bctl;
1da177e4
LT
549
550 cmax = pci_scan_child_bus(child);
551 if (cmax > max)
552 max = cmax;
553 if (child->subordinate > max)
554 max = child->subordinate;
555 } else {
556 /*
557 * We need to assign a number to this bus which we always
558 * do in the second pass.
559 */
12f44f46
IK
560 if (!pass) {
561 if (pcibios_assign_all_busses())
562 /* Temporarily disable forwarding of the
563 configuration cycles on all bridges in
564 this bus segment to avoid possible
565 conflicts in the second pass between two
566 bridges programmed with overlapping
567 bus ranges. */
568 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
569 buses & ~0xffffff);
bbe8f9a3 570 goto out;
12f44f46 571 }
1da177e4
LT
572
573 /* Clear errors */
574 pci_write_config_word(dev, PCI_STATUS, 0xffff);
575
cc57450f
RS
576 /* Prevent assigning a bus number that already exists.
577 * This can happen when a bridge is hot-plugged */
578 if (pci_find_bus(pci_domain_nr(bus), max+1))
bbe8f9a3 579 goto out;
6ef6f0e3 580 child = pci_add_new_bus(bus, dev, ++max);
1da177e4
LT
581 buses = (buses & 0xff000000)
582 | ((unsigned int)(child->primary) << 0)
583 | ((unsigned int)(child->secondary) << 8)
584 | ((unsigned int)(child->subordinate) << 16);
585
586 /*
587 * yenta.c forces a secondary latency timer of 176.
588 * Copy that behaviour here.
589 */
590 if (is_cardbus) {
591 buses &= ~0xff000000;
592 buses |= CARDBUS_LATENCY_TIMER << 24;
593 }
594
595 /*
596 * We need to blast all three values with a single write.
597 */
598 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
599
600 if (!is_cardbus) {
11949255 601 child->bridge_ctl = bctl;
26f674ae
GKH
602 /*
603 * Adjust subordinate busnr in parent buses.
604 * We do this before scanning for children because
605 * some devices may not be detected if the bios
606 * was lazy.
607 */
608 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
609 /* Now we can scan all subordinate buses... */
610 max = pci_scan_child_bus(child);
e3ac86d8
KA
611 /*
612 * now fix it up again since we have found
613 * the real value of max.
614 */
615 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
616 } else {
617 /*
618 * For CardBus bridges, we leave 4 bus numbers
619 * as cards with a PCI-to-PCI bridge can be
620 * inserted later.
621 */
49887941
DB
622 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
623 struct pci_bus *parent = bus;
cc57450f
RS
624 if (pci_find_bus(pci_domain_nr(bus),
625 max+i+1))
626 break;
49887941
DB
627 while (parent->parent) {
628 if ((!pcibios_assign_all_busses()) &&
629 (parent->subordinate > max) &&
630 (parent->subordinate <= max+i)) {
631 j = 1;
632 }
633 parent = parent->parent;
634 }
635 if (j) {
636 /*
637 * Often, there are two cardbus bridges
638 * -- try to leave one valid bus number
639 * for each one.
640 */
641 i /= 2;
642 break;
643 }
644 }
cc57450f 645 max += i;
26f674ae 646 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
647 }
648 /*
649 * Set the subordinate bus number to its real value.
650 */
651 child->subordinate = max;
652 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
653 }
654
cb3576fa
GH
655 sprintf(child->name,
656 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
657 pci_domain_nr(bus), child->number);
1da177e4 658
d55bef51 659 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941
DB
660 while (bus->parent) {
661 if ((child->subordinate > bus->subordinate) ||
662 (child->number > bus->subordinate) ||
663 (child->number < bus->number) ||
664 (child->subordinate < bus->number)) {
a6f29a98 665 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
d55bef51
BK
666 "hidden behind%s bridge #%02x (-#%02x)\n",
667 child->number, child->subordinate,
668 (bus->number > child->subordinate &&
669 bus->subordinate < child->number) ?
a6f29a98
JP
670 "wholly" : "partially",
671 bus->self->transparent ? " transparent" : "",
d55bef51 672 bus->number, bus->subordinate);
49887941
DB
673 }
674 bus = bus->parent;
675 }
676
bbe8f9a3
RB
677out:
678 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
679
1da177e4
LT
680 return max;
681}
682
683/*
684 * Read interrupt line and base address registers.
685 * The architecture-dependent code can tweak these, of course.
686 */
687static void pci_read_irq(struct pci_dev *dev)
688{
689 unsigned char irq;
690
691 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 692 dev->pin = irq;
1da177e4
LT
693 if (irq)
694 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
695 dev->irq = irq;
696}
697
01abc2aa 698#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 699
1da177e4
LT
700/**
701 * pci_setup_device - fill in class and map information of a device
702 * @dev: the device structure to fill
703 *
704 * Initialize the device structure with information about the device's
705 * vendor,class,memory and IO-space addresses,IRQ lines etc.
706 * Called at initialisation of the PCI subsystem and by CardBus services.
707 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
708 * or CardBus).
709 */
710static int pci_setup_device(struct pci_dev * dev)
711{
712 u32 class;
713
714 sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
715 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
716
717 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 718 dev->revision = class & 0xff;
1da177e4
LT
719 class >>= 8; /* upper 3 bytes */
720 dev->class = class;
721 class >>= 8;
722
723 pr_debug("PCI: Found %s [%04x/%04x] %06x %02x\n", pci_name(dev),
724 dev->vendor, dev->device, class, dev->hdr_type);
725
726 /* "Unknown power state" */
3fe9d19f 727 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
728
729 /* Early fixups, before probing the BARs */
730 pci_fixup_device(pci_fixup_early, dev);
731 class = dev->class >> 8;
732
733 switch (dev->hdr_type) { /* header type */
734 case PCI_HEADER_TYPE_NORMAL: /* standard header */
735 if (class == PCI_CLASS_BRIDGE_PCI)
736 goto bad;
737 pci_read_irq(dev);
738 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
739 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
740 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
741
742 /*
743 * Do the ugly legacy mode stuff here rather than broken chip
744 * quirk code. Legacy mode ATA controllers have fixed
745 * addresses. These are not always echoed in BAR0-3, and
746 * BAR0-3 in a few cases contain junk!
747 */
748 if (class == PCI_CLASS_STORAGE_IDE) {
749 u8 progif;
750 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
751 if ((progif & 1) == 0) {
af1bff4f
LT
752 dev->resource[0].start = 0x1F0;
753 dev->resource[0].end = 0x1F7;
754 dev->resource[0].flags = LEGACY_IO_RESOURCE;
755 dev->resource[1].start = 0x3F6;
756 dev->resource[1].end = 0x3F6;
757 dev->resource[1].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
758 }
759 if ((progif & 4) == 0) {
af1bff4f
LT
760 dev->resource[2].start = 0x170;
761 dev->resource[2].end = 0x177;
762 dev->resource[2].flags = LEGACY_IO_RESOURCE;
763 dev->resource[3].start = 0x376;
764 dev->resource[3].end = 0x376;
765 dev->resource[3].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
766 }
767 }
1da177e4
LT
768 break;
769
770 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
771 if (class != PCI_CLASS_BRIDGE_PCI)
772 goto bad;
773 /* The PCI-to-PCI bridge spec requires that subtractive
774 decoding (i.e. transparent) bridge must have programming
775 interface code of 0x01. */
3efd273b 776 pci_read_irq(dev);
1da177e4
LT
777 dev->transparent = ((dev->class & 0xff) == 1);
778 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
779 break;
780
781 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
782 if (class != PCI_CLASS_BRIDGE_CARDBUS)
783 goto bad;
784 pci_read_irq(dev);
785 pci_read_bases(dev, 1, 0);
786 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
787 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
788 break;
789
790 default: /* unknown header */
791 printk(KERN_ERR "PCI: device %s has unknown header type %02x, ignoring.\n",
792 pci_name(dev), dev->hdr_type);
793 return -1;
794
795 bad:
796 printk(KERN_ERR "PCI: %s: class %x doesn't match header type %02x. Ignoring class.\n",
797 pci_name(dev), class, dev->hdr_type);
798 dev->class = PCI_CLASS_NOT_DEFINED;
799 }
800
801 /* We found a fine healthy device, go go go... */
802 return 0;
803}
804
805/**
806 * pci_release_dev - free a pci device structure when all users of it are finished.
807 * @dev: device that's been disconnected
808 *
809 * Will be called only by the device core when all users of this pci device are
810 * done.
811 */
812static void pci_release_dev(struct device *dev)
813{
814 struct pci_dev *pci_dev;
815
816 pci_dev = to_pci_dev(dev);
94e61088 817 pci_vpd_release(pci_dev);
1da177e4
LT
818 kfree(pci_dev);
819}
820
994a65e2
KA
821static void set_pcie_port_type(struct pci_dev *pdev)
822{
823 int pos;
824 u16 reg16;
825
826 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
827 if (!pos)
828 return;
829 pdev->is_pcie = 1;
830 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
831 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
832}
833
1da177e4
LT
834/**
835 * pci_cfg_space_size - get the configuration space size of the PCI device.
8f7020d3 836 * @dev: PCI device
1da177e4
LT
837 *
838 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
839 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
840 * access it. Maybe we don't have a way to generate extended config space
841 * accesses, or the device is behind a reverse Express bridge. So we try
842 * reading the dword at 0x100 which must either be 0 or a valid extended
843 * capability header.
844 */
57741a77 845int pci_cfg_space_size_ext(struct pci_dev *dev, unsigned check_exp_pcix)
1da177e4
LT
846{
847 int pos;
848 u32 status;
849
57741a77
YL
850 if (!check_exp_pcix)
851 goto skip;
852
1da177e4
LT
853 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
854 if (!pos) {
855 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
856 if (!pos)
857 goto fail;
858
859 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
860 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
861 goto fail;
862 }
863
57741a77 864 skip:
1da177e4
LT
865 if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL)
866 goto fail;
867 if (status == 0xffffffff)
868 goto fail;
869
870 return PCI_CFG_SPACE_EXP_SIZE;
871
872 fail:
873 return PCI_CFG_SPACE_SIZE;
874}
875
57741a77
YL
876int pci_cfg_space_size(struct pci_dev *dev)
877{
878 return pci_cfg_space_size_ext(dev, 1);
879}
880
1da177e4
LT
881static void pci_release_bus_bridge_dev(struct device *dev)
882{
883 kfree(dev);
884}
885
65891215
ME
886struct pci_dev *alloc_pci_dev(void)
887{
888 struct pci_dev *dev;
889
890 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
891 if (!dev)
892 return NULL;
893
65891215
ME
894 INIT_LIST_HEAD(&dev->bus_list);
895
4aa9bc95
ME
896 pci_msi_init_pci_dev(dev);
897
65891215
ME
898 return dev;
899}
900EXPORT_SYMBOL(alloc_pci_dev);
901
1da177e4
LT
902/*
903 * Read the config data for a PCI device, sanity-check it
904 * and fill in the dev structure...
905 */
7f7b5de2 906static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1da177e4
LT
907{
908 struct pci_dev *dev;
909 u32 l;
910 u8 hdr_type;
911 int delay = 1;
912
913 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
914 return NULL;
915
916 /* some broken boards return 0 or ~0 if a slot is empty: */
917 if (l == 0xffffffff || l == 0x00000000 ||
918 l == 0x0000ffff || l == 0xffff0000)
919 return NULL;
920
921 /* Configuration request Retry Status */
922 while (l == 0xffff0001) {
923 msleep(delay);
924 delay *= 2;
925 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
926 return NULL;
927 /* Card hasn't responded in 60 seconds? Must be stuck. */
928 if (delay > 60 * 1000) {
929 printk(KERN_WARNING "Device %04x:%02x:%02x.%d not "
930 "responding\n", pci_domain_nr(bus),
931 bus->number, PCI_SLOT(devfn),
932 PCI_FUNC(devfn));
933 return NULL;
934 }
935 }
936
937 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
938 return NULL;
939
bab41e9b 940 dev = alloc_pci_dev();
1da177e4
LT
941 if (!dev)
942 return NULL;
943
1da177e4
LT
944 dev->bus = bus;
945 dev->sysdata = bus->sysdata;
946 dev->dev.parent = bus->bridge;
947 dev->dev.bus = &pci_bus_type;
948 dev->devfn = devfn;
949 dev->hdr_type = hdr_type & 0x7f;
950 dev->multifunction = !!(hdr_type & 0x80);
951 dev->vendor = l & 0xffff;
952 dev->device = (l >> 16) & 0xffff;
953 dev->cfg_size = pci_cfg_space_size(dev);
82081797 954 dev->error_state = pci_channel_io_normal;
994a65e2 955 set_pcie_port_type(dev);
1da177e4
LT
956
957 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
958 set this higher, assuming the system even supports it. */
959 dev->dma_mask = 0xffffffff;
960 if (pci_setup_device(dev) < 0) {
961 kfree(dev);
962 return NULL;
963 }
1da177e4 964
94e61088
BH
965 pci_vpd_pci22_init(dev);
966
1da177e4
LT
967 return dev;
968}
969
96bde06a 970void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 971{
cdb9b9f7
PM
972 device_initialize(&dev->dev);
973 dev->dev.release = pci_release_dev;
974 pci_dev_get(dev);
1da177e4 975
87348136 976 set_dev_node(&dev->dev, pcibus_to_node(bus));
cdb9b9f7 977 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 978 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 979 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 980
4d57cdfa 981 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 982 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 983
1da177e4
LT
984 /* Fix up broken headers */
985 pci_fixup_device(pci_fixup_header, dev);
986
987 /*
988 * Add the device to our list of discovered devices
989 * and the bus list for fixup functions, etc.
990 */
d71374da 991 down_write(&pci_bus_sem);
1da177e4 992 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 993 up_write(&pci_bus_sem);
cdb9b9f7
PM
994}
995
451124a7 996struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
997{
998 struct pci_dev *dev;
999
1000 dev = pci_scan_device(bus, devfn);
1001 if (!dev)
1002 return NULL;
1003
1004 pci_device_add(dev, bus);
1da177e4
LT
1005
1006 return dev;
1007}
b73e9687 1008EXPORT_SYMBOL(pci_scan_single_device);
1da177e4
LT
1009
1010/**
1011 * pci_scan_slot - scan a PCI slot on a bus for devices.
1012 * @bus: PCI bus to scan
1013 * @devfn: slot number to scan (must have zero function.)
1014 *
1015 * Scan a PCI slot on the specified PCI bus for devices, adding
1016 * discovered devices to the @bus->devices list. New devices
8a1bc901 1017 * will not have is_added set.
1da177e4 1018 */
96bde06a 1019int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4
LT
1020{
1021 int func, nr = 0;
1022 int scan_all_fns;
1023
1024 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
1025
1026 for (func = 0; func < 8; func++, devfn++) {
1027 struct pci_dev *dev;
1028
1029 dev = pci_scan_single_device(bus, devfn);
1030 if (dev) {
1031 nr++;
1032
1033 /*
1034 * If this is a single function device,
1035 * don't scan past the first function.
1036 */
1037 if (!dev->multifunction) {
1038 if (func > 0) {
1039 dev->multifunction = 1;
1040 } else {
1041 break;
1042 }
1043 }
1044 } else {
1045 if (func == 0 && !scan_all_fns)
1046 break;
1047 }
1048 }
7d715a6c
SL
1049
1050 if (bus->self)
1051 pcie_aspm_init_link_state(bus->self);
1052
1da177e4
LT
1053 return nr;
1054}
1055
0ab2b57f 1056unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
1da177e4
LT
1057{
1058 unsigned int devfn, pass, max = bus->secondary;
1059 struct pci_dev *dev;
1060
1061 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1062
1063 /* Go find them, Rover! */
1064 for (devfn = 0; devfn < 0x100; devfn += 8)
1065 pci_scan_slot(bus, devfn);
1066
1067 /*
1068 * After performing arch-dependent fixup of the bus, look behind
1069 * all PCI-to-PCI bridges on this bus.
1070 */
1071 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1072 pcibios_fixup_bus(bus);
1073 for (pass=0; pass < 2; pass++)
1074 list_for_each_entry(dev, &bus->devices, bus_list) {
1075 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1076 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1077 max = pci_scan_bridge(bus, dev, max, pass);
1078 }
1079
1080 /*
1081 * We've scanned the bus and so we know all about what's on
1082 * the other side of any bridges that may be on this bus plus
1083 * any devices.
1084 *
1085 * Return how far we've got finding sub-buses.
1086 */
1087 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1088 pci_domain_nr(bus), bus->number, max);
1089 return max;
1090}
1091
96bde06a 1092struct pci_bus * pci_create_bus(struct device *parent,
cdb9b9f7 1093 int bus, struct pci_ops *ops, void *sysdata)
1da177e4
LT
1094{
1095 int error;
1096 struct pci_bus *b;
1097 struct device *dev;
1098
1099 b = pci_alloc_bus();
1100 if (!b)
1101 return NULL;
1102
1103 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
1104 if (!dev){
1105 kfree(b);
1106 return NULL;
1107 }
1108
1109 b->sysdata = sysdata;
1110 b->ops = ops;
1111
1112 if (pci_find_bus(pci_domain_nr(b), bus)) {
1113 /* If we already got to this bus through a different bridge, ignore it */
1114 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1115 goto err_out;
1116 }
d71374da
ZY
1117
1118 down_write(&pci_bus_sem);
1da177e4 1119 list_add_tail(&b->node, &pci_root_buses);
d71374da 1120 up_write(&pci_bus_sem);
1da177e4
LT
1121
1122 memset(dev, 0, sizeof(*dev));
1123 dev->parent = parent;
1124 dev->release = pci_release_bus_bridge_dev;
1125 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
1126 error = device_register(dev);
1127 if (error)
1128 goto dev_reg_err;
1129 b->bridge = get_device(dev);
1130
fd7d1ced
GKH
1131 b->dev.class = &pcibus_class;
1132 b->dev.parent = b->bridge;
1133 sprintf(b->dev.bus_id, "%04x:%02x", pci_domain_nr(b), bus);
1134 error = device_register(&b->dev);
1da177e4
LT
1135 if (error)
1136 goto class_dev_reg_err;
fd7d1ced 1137 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
1da177e4 1138 if (error)
fd7d1ced 1139 goto dev_create_file_err;
1da177e4
LT
1140
1141 /* Create legacy_io and legacy_mem files for this bus */
1142 pci_create_legacy_files(b);
1143
1da177e4
LT
1144 b->number = b->secondary = bus;
1145 b->resource[0] = &ioport_resource;
1146 b->resource[1] = &iomem_resource;
1147
1da177e4
LT
1148 return b;
1149
fd7d1ced
GKH
1150dev_create_file_err:
1151 device_unregister(&b->dev);
1da177e4
LT
1152class_dev_reg_err:
1153 device_unregister(dev);
1154dev_reg_err:
d71374da 1155 down_write(&pci_bus_sem);
1da177e4 1156 list_del(&b->node);
d71374da 1157 up_write(&pci_bus_sem);
1da177e4
LT
1158err_out:
1159 kfree(dev);
1160 kfree(b);
1161 return NULL;
1162}
cdb9b9f7 1163
0ab2b57f 1164struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1165 int bus, struct pci_ops *ops, void *sysdata)
1166{
1167 struct pci_bus *b;
1168
1169 b = pci_create_bus(parent, bus, ops, sysdata);
1170 if (b)
1171 b->subordinate = pci_scan_child_bus(b);
1172 return b;
1173}
1da177e4
LT
1174EXPORT_SYMBOL(pci_scan_bus_parented);
1175
1176#ifdef CONFIG_HOTPLUG
1177EXPORT_SYMBOL(pci_add_new_bus);
1da177e4
LT
1178EXPORT_SYMBOL(pci_scan_slot);
1179EXPORT_SYMBOL(pci_scan_bridge);
1da177e4
LT
1180EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1181#endif
6b4b78fe
MD
1182
1183static int __init pci_sort_bf_cmp(const struct pci_dev *a, const struct pci_dev *b)
1184{
1185 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1186 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1187
1188 if (a->bus->number < b->bus->number) return -1;
1189 else if (a->bus->number > b->bus->number) return 1;
1190
1191 if (a->devfn < b->devfn) return -1;
1192 else if (a->devfn > b->devfn) return 1;
1193
1194 return 0;
1195}
1196
1197/*
1198 * Yes, this forcably breaks the klist abstraction temporarily. It
1199 * just wants to sort the klist, not change reference counts and
1200 * take/drop locks rapidly in the process. It does all this while
1201 * holding the lock for the list, so objects can't otherwise be
1202 * added/removed while we're swizzling.
1203 */
1204static void __init pci_insertion_sort_klist(struct pci_dev *a, struct list_head *list)
1205{
1206 struct list_head *pos;
1207 struct klist_node *n;
1208 struct device *dev;
1209 struct pci_dev *b;
1210
1211 list_for_each(pos, list) {
1212 n = container_of(pos, struct klist_node, n_node);
1213 dev = container_of(n, struct device, knode_bus);
1214 b = to_pci_dev(dev);
1215 if (pci_sort_bf_cmp(a, b) <= 0) {
1216 list_move_tail(&a->dev.knode_bus.n_node, &b->dev.knode_bus.n_node);
1217 return;
1218 }
1219 }
1220 list_move_tail(&a->dev.knode_bus.n_node, list);
1221}
1222
5ff580c1 1223void __init pci_sort_breadthfirst(void)
6b4b78fe
MD
1224{
1225 LIST_HEAD(sorted_devices);
1226 struct list_head *pos, *tmp;
1227 struct klist_node *n;
1228 struct device *dev;
1229 struct pci_dev *pdev;
b249072e 1230 struct klist *device_klist;
6b4b78fe 1231
b249072e
GKH
1232 device_klist = bus_get_device_klist(&pci_bus_type);
1233
1234 spin_lock(&device_klist->k_lock);
1235 list_for_each_safe(pos, tmp, &device_klist->k_list) {
6b4b78fe
MD
1236 n = container_of(pos, struct klist_node, n_node);
1237 dev = container_of(n, struct device, knode_bus);
1238 pdev = to_pci_dev(dev);
1239 pci_insertion_sort_klist(pdev, &sorted_devices);
1240 }
b249072e
GKH
1241 list_splice(&sorted_devices, &device_klist->k_list);
1242 spin_unlock(&device_klist->k_lock);
6b4b78fe 1243}
This page took 0.464211 seconds and 5 git commands to generate.