PCI: introduce pci_pcie_cap()
[deliverable/linux.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
ae21ee65 13#include <linux/iommu.h>
05843961 14#include <acpi/acpi_hest.h>
df0e97c6 15#include <xen/xen.h>
bc56b9e0 16#include "pci.h"
1da177e4
LT
17
18#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
19#define CARDBUS_RESERVE_BUSNR 3
1da177e4
LT
20
21/* Ugh. Need to stop exporting this to modules. */
22LIST_HEAD(pci_root_buses);
23EXPORT_SYMBOL(pci_root_buses);
24
70308923
GKH
25
26static int find_anything(struct device *dev, void *data)
27{
28 return 1;
29}
1da177e4 30
ed4aaadb
ZY
31/*
32 * Some device drivers need know if pci is initiated.
33 * Basically, we think pci is not initiated when there
70308923 34 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
35 */
36int no_pci_devices(void)
37{
70308923
GKH
38 struct device *dev;
39 int no_devices;
ed4aaadb 40
70308923
GKH
41 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
42 no_devices = (dev == NULL);
43 put_device(dev);
44 return no_devices;
45}
ed4aaadb
ZY
46EXPORT_SYMBOL(no_pci_devices);
47
1da177e4
LT
48/*
49 * PCI Bus Class Devices
50 */
fd7d1ced 51static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
39106dcf 52 int type,
fd7d1ced 53 struct device_attribute *attr,
4327edf6 54 char *buf)
1da177e4 55{
1da177e4 56 int ret;
588235bb 57 const struct cpumask *cpumask;
1da177e4 58
588235bb 59 cpumask = cpumask_of_pcibus(to_pci_bus(dev));
39106dcf 60 ret = type?
588235bb
MT
61 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
62 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
39106dcf
MT
63 buf[ret++] = '\n';
64 buf[ret] = '\0';
1da177e4
LT
65 return ret;
66}
39106dcf
MT
67
68static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
69 struct device_attribute *attr,
70 char *buf)
71{
72 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
73}
74
75static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
76 struct device_attribute *attr,
77 char *buf)
78{
79 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
80}
81
82DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
83DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
1da177e4
LT
84
85/*
86 * PCI Bus Class
87 */
fd7d1ced 88static void release_pcibus_dev(struct device *dev)
1da177e4 89{
fd7d1ced 90 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
91
92 if (pci_bus->bridge)
93 put_device(pci_bus->bridge);
94 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
fd7d1ced 99 .dev_release = &release_pcibus_dev,
1da177e4
LT
100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
108/*
109 * Translate the low bits of the PCI base
110 * to the resource type
111 */
112static inline unsigned int pci_calc_resource_flags(unsigned int flags)
113{
114 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
115 return IORESOURCE_IO;
116
117 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
118 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
119
120 return IORESOURCE_MEM;
121}
122
6ac665c6 123static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 124{
6ac665c6 125 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
126 if (!size)
127 return 0;
128
129 /* Get the lowest of them to find the decode size, and
130 from that the extent. */
131 size = (size & ~(size-1)) - 1;
132
133 /* base == maxbase can be valid only if the BAR has
134 already been programmed with all 1s. */
135 if (base == maxbase && ((base | size) & mask) != mask)
136 return 0;
137
138 return size;
139}
140
6ac665c6
MW
141static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
142{
143 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
144 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
145 return pci_bar_io;
146 }
07eddf3d 147
6ac665c6 148 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
07eddf3d 149
e354597c 150 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
6ac665c6
MW
151 return pci_bar_mem64;
152 return pci_bar_mem32;
07eddf3d
YL
153}
154
0b400c7e
YZ
155/**
156 * pci_read_base - read a PCI BAR
157 * @dev: the PCI device
158 * @type: type of the BAR
159 * @res: resource buffer to be filled in
160 * @pos: BAR position in the config space
161 *
162 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 163 */
0b400c7e 164int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
6ac665c6 165 struct resource *res, unsigned int pos)
07eddf3d 166{
6ac665c6
MW
167 u32 l, sz, mask;
168
1ed67439 169 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
6ac665c6
MW
170
171 res->name = pci_name(dev);
172
173 pci_read_config_dword(dev, pos, &l);
1ed67439 174 pci_write_config_dword(dev, pos, l | mask);
6ac665c6
MW
175 pci_read_config_dword(dev, pos, &sz);
176 pci_write_config_dword(dev, pos, l);
177
178 /*
179 * All bits set in sz means the device isn't working properly.
180 * If the BAR isn't implemented, all bits must be 0. If it's a
181 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
182 * 1 must be clear.
183 */
184 if (!sz || sz == 0xffffffff)
185 goto fail;
186
187 /*
188 * I don't know how l can have all bits set. Copied from old code.
189 * Maybe it fixes a bug on some ancient platform.
190 */
191 if (l == 0xffffffff)
192 l = 0;
193
194 if (type == pci_bar_unknown) {
195 type = decode_bar(res, l);
196 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
197 if (type == pci_bar_io) {
198 l &= PCI_BASE_ADDRESS_IO_MASK;
1f82de10 199 mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
6ac665c6
MW
200 } else {
201 l &= PCI_BASE_ADDRESS_MEM_MASK;
202 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
203 }
204 } else {
205 res->flags |= (l & IORESOURCE_ROM_ENABLE);
206 l &= PCI_ROM_ADDRESS_MASK;
207 mask = (u32)PCI_ROM_ADDRESS_MASK;
208 }
209
210 if (type == pci_bar_mem64) {
211 u64 l64 = l;
212 u64 sz64 = sz;
213 u64 mask64 = mask | (u64)~0 << 32;
214
215 pci_read_config_dword(dev, pos + 4, &l);
216 pci_write_config_dword(dev, pos + 4, ~0);
217 pci_read_config_dword(dev, pos + 4, &sz);
218 pci_write_config_dword(dev, pos + 4, l);
219
220 l64 |= ((u64)l << 32);
221 sz64 |= ((u64)sz << 32);
222
223 sz64 = pci_size(l64, sz64, mask64);
224
225 if (!sz64)
226 goto fail;
227
cc5499c3 228 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
865df576
BH
229 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
230 pos);
6ac665c6 231 goto fail;
c7dabef8
BH
232 }
233
234 res->flags |= IORESOURCE_MEM_64;
235 if ((sizeof(resource_size_t) < 8) && l) {
6ac665c6
MW
236 /* Address above 32-bit boundary; disable the BAR */
237 pci_write_config_dword(dev, pos, 0);
238 pci_write_config_dword(dev, pos + 4, 0);
239 res->start = 0;
240 res->end = sz64;
241 } else {
242 res->start = l64;
243 res->end = l64 + sz64;
c7dabef8 244 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
a369c791 245 pos, res);
6ac665c6
MW
246 }
247 } else {
248 sz = pci_size(l, sz, mask);
249
250 if (!sz)
251 goto fail;
252
253 res->start = l;
254 res->end = l + sz;
f393d9b1 255
c7dabef8 256 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
6ac665c6
MW
257 }
258
259 out:
260 return (type == pci_bar_mem64) ? 1 : 0;
261 fail:
262 res->flags = 0;
263 goto out;
07eddf3d
YL
264}
265
1da177e4
LT
266static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
267{
6ac665c6 268 unsigned int pos, reg;
07eddf3d 269
6ac665c6
MW
270 for (pos = 0; pos < howmany; pos++) {
271 struct resource *res = &dev->resource[pos];
1da177e4 272 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 273 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 274 }
6ac665c6 275
1da177e4 276 if (rom) {
6ac665c6 277 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 278 dev->rom_base_reg = rom;
6ac665c6
MW
279 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
280 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
281 IORESOURCE_SIZEALIGN;
282 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
283 }
284}
285
0ab2b57f 286void __devinit pci_read_bridge_bases(struct pci_bus *child)
1da177e4
LT
287{
288 struct pci_dev *dev = child->self;
289 u8 io_base_lo, io_limit_lo;
290 u16 mem_base_lo, mem_limit_lo;
291 unsigned long base, limit;
292 struct resource *res;
293 int i;
294
9fc39256 295 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
1da177e4
LT
296 return;
297
865df576
BH
298 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
299 child->secondary, child->subordinate,
300 dev->transparent ? " (subtractive decode)": "");
301
1da177e4 302 if (dev->transparent) {
90b54929
IK
303 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
304 child->resource[i] = child->parent->resource[i - 3];
1da177e4
LT
305 }
306
1da177e4
LT
307 res = child->resource[0];
308 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
309 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
310 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
311 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
312
313 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
314 u16 io_base_hi, io_limit_hi;
315 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
316 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
317 base |= (io_base_hi << 16);
318 limit |= (io_limit_hi << 16);
319 }
320
321 if (base <= limit) {
322 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
9d265124
DY
323 if (!res->start)
324 res->start = base;
325 if (!res->end)
326 res->end = limit + 0xfff;
c7dabef8 327 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
328 }
329
330 res = child->resource[1];
331 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
332 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
333 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
334 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
335 if (base <= limit) {
336 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
337 res->start = base;
338 res->end = limit + 0xfffff;
c7dabef8 339 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
340 }
341
342 res = child->resource[2];
343 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
344 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
345 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
346 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
347
348 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
349 u32 mem_base_hi, mem_limit_hi;
350 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
351 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
352
353 /*
354 * Some bridges set the base > limit by default, and some
355 * (broken) BIOSes do not initialize them. If we find
356 * this, just assume they are not being used.
357 */
358 if (mem_base_hi <= mem_limit_hi) {
359#if BITS_PER_LONG == 64
360 base |= ((long) mem_base_hi) << 32;
361 limit |= ((long) mem_limit_hi) << 32;
362#else
363 if (mem_base_hi || mem_limit_hi) {
80ccba11
BH
364 dev_err(&dev->dev, "can't handle 64-bit "
365 "address space for bridge\n");
1da177e4
LT
366 return;
367 }
368#endif
369 }
370 }
371 if (base <= limit) {
1f82de10
YL
372 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
373 IORESOURCE_MEM | IORESOURCE_PREFETCH;
374 if (res->flags & PCI_PREF_RANGE_TYPE_64)
375 res->flags |= IORESOURCE_MEM_64;
1da177e4
LT
376 res->start = base;
377 res->end = limit + 0xfffff;
c7dabef8 378 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
379 }
380}
381
96bde06a 382static struct pci_bus * pci_alloc_bus(void)
1da177e4
LT
383{
384 struct pci_bus *b;
385
f5afe806 386 b = kzalloc(sizeof(*b), GFP_KERNEL);
1da177e4 387 if (b) {
1da177e4
LT
388 INIT_LIST_HEAD(&b->node);
389 INIT_LIST_HEAD(&b->children);
390 INIT_LIST_HEAD(&b->devices);
f46753c5 391 INIT_LIST_HEAD(&b->slots);
1da177e4
LT
392 }
393 return b;
394}
395
cbd4e055
AB
396static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
397 struct pci_dev *bridge, int busnr)
1da177e4
LT
398{
399 struct pci_bus *child;
400 int i;
401
402 /*
403 * Allocate a new bus, and inherit stuff from the parent..
404 */
405 child = pci_alloc_bus();
406 if (!child)
407 return NULL;
408
1da177e4
LT
409 child->parent = parent;
410 child->ops = parent->ops;
411 child->sysdata = parent->sysdata;
6e325a62 412 child->bus_flags = parent->bus_flags;
1da177e4 413
fd7d1ced
GKH
414 /* initialize some portions of the bus device, but don't register it
415 * now as the parent is not properly set up yet. This device will get
416 * registered later in pci_bus_add_devices()
417 */
418 child->dev.class = &pcibus_class;
1a927133 419 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
420
421 /*
422 * Set up the primary, secondary and subordinate
423 * bus numbers.
424 */
425 child->number = child->secondary = busnr;
426 child->primary = parent->secondary;
427 child->subordinate = 0xff;
428
3789fa8a
YZ
429 if (!bridge)
430 return child;
431
432 child->self = bridge;
433 child->bridge = get_device(&bridge->dev);
434
1da177e4 435 /* Set up default resource pointers and names.. */
fde09c6d 436 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
437 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
438 child->resource[i]->name = child->name;
439 }
440 bridge->subordinate = child;
441
442 return child;
443}
444
451124a7 445struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
446{
447 struct pci_bus *child;
448
449 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 450 if (child) {
d71374da 451 down_write(&pci_bus_sem);
1da177e4 452 list_add_tail(&child->node, &parent->children);
d71374da 453 up_write(&pci_bus_sem);
e4ea9bb7 454 }
1da177e4
LT
455 return child;
456}
457
96bde06a 458static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
26f674ae
GKH
459{
460 struct pci_bus *parent = child->parent;
12f44f46
IK
461
462 /* Attempts to fix that up are really dangerous unless
463 we're going to re-assign all bus numbers. */
464 if (!pcibios_assign_all_busses())
465 return;
466
26f674ae
GKH
467 while (parent->parent && parent->subordinate < max) {
468 parent->subordinate = max;
469 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
470 parent = parent->parent;
471 }
472}
473
1da177e4
LT
474/*
475 * If it's a bridge, configure it and scan the bus behind it.
476 * For CardBus bridges, we don't scan behind as the devices will
477 * be handled by the bridge driver itself.
478 *
479 * We need to process bridges in two passes -- first we scan those
480 * already configured by the BIOS and after we are done with all of
481 * them, we proceed to assigning numbers to the remaining buses in
482 * order to avoid overlaps between old and new bus numbers.
483 */
0ab2b57f 484int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
485{
486 struct pci_bus *child;
487 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 488 u32 buses, i, j = 0;
1da177e4 489 u16 bctl;
a1c19894 490 int broken = 0;
1da177e4
LT
491
492 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
493
80ccba11
BH
494 dev_dbg(&dev->dev, "scanning behind bridge, config %06x, pass %d\n",
495 buses & 0xffffff, pass);
1da177e4 496
a1c19894
BH
497 /* Check if setup is sensible at all */
498 if (!pass &&
499 ((buses & 0xff) != bus->number || ((buses >> 8) & 0xff) <= bus->number)) {
500 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
501 broken = 1;
502 }
503
1da177e4
LT
504 /* Disable MasterAbortMode during probing to avoid reporting
505 of bus errors (in some architectures) */
506 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
507 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
508 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
509
a1c19894 510 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus && !broken) {
1da177e4
LT
511 unsigned int cmax, busnr;
512 /*
513 * Bus already configured by firmware, process it in the first
514 * pass and just note the configuration.
515 */
516 if (pass)
bbe8f9a3 517 goto out;
1da177e4
LT
518 busnr = (buses >> 8) & 0xFF;
519
520 /*
521 * If we already got to this bus through a different bridge,
74710ded
AC
522 * don't re-add it. This can happen with the i450NX chipset.
523 *
524 * However, we continue to descend down the hierarchy and
525 * scan remaining child buses.
1da177e4 526 */
74710ded
AC
527 child = pci_find_bus(pci_domain_nr(bus), busnr);
528 if (!child) {
529 child = pci_add_new_bus(bus, dev, busnr);
530 if (!child)
531 goto out;
532 child->primary = buses & 0xFF;
533 child->subordinate = (buses >> 16) & 0xFF;
534 child->bridge_ctl = bctl;
1da177e4
LT
535 }
536
1da177e4
LT
537 cmax = pci_scan_child_bus(child);
538 if (cmax > max)
539 max = cmax;
540 if (child->subordinate > max)
541 max = child->subordinate;
542 } else {
543 /*
544 * We need to assign a number to this bus which we always
545 * do in the second pass.
546 */
12f44f46 547 if (!pass) {
a1c19894 548 if (pcibios_assign_all_busses() || broken)
12f44f46
IK
549 /* Temporarily disable forwarding of the
550 configuration cycles on all bridges in
551 this bus segment to avoid possible
552 conflicts in the second pass between two
553 bridges programmed with overlapping
554 bus ranges. */
555 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
556 buses & ~0xffffff);
bbe8f9a3 557 goto out;
12f44f46 558 }
1da177e4
LT
559
560 /* Clear errors */
561 pci_write_config_word(dev, PCI_STATUS, 0xffff);
562
cc57450f
RS
563 /* Prevent assigning a bus number that already exists.
564 * This can happen when a bridge is hot-plugged */
565 if (pci_find_bus(pci_domain_nr(bus), max+1))
bbe8f9a3 566 goto out;
6ef6f0e3 567 child = pci_add_new_bus(bus, dev, ++max);
1da177e4
LT
568 buses = (buses & 0xff000000)
569 | ((unsigned int)(child->primary) << 0)
570 | ((unsigned int)(child->secondary) << 8)
571 | ((unsigned int)(child->subordinate) << 16);
572
573 /*
574 * yenta.c forces a secondary latency timer of 176.
575 * Copy that behaviour here.
576 */
577 if (is_cardbus) {
578 buses &= ~0xff000000;
579 buses |= CARDBUS_LATENCY_TIMER << 24;
580 }
581
582 /*
583 * We need to blast all three values with a single write.
584 */
585 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
586
587 if (!is_cardbus) {
11949255 588 child->bridge_ctl = bctl;
26f674ae
GKH
589 /*
590 * Adjust subordinate busnr in parent buses.
591 * We do this before scanning for children because
592 * some devices may not be detected if the bios
593 * was lazy.
594 */
595 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
596 /* Now we can scan all subordinate buses... */
597 max = pci_scan_child_bus(child);
e3ac86d8
KA
598 /*
599 * now fix it up again since we have found
600 * the real value of max.
601 */
602 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
603 } else {
604 /*
605 * For CardBus bridges, we leave 4 bus numbers
606 * as cards with a PCI-to-PCI bridge can be
607 * inserted later.
608 */
49887941
DB
609 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
610 struct pci_bus *parent = bus;
cc57450f
RS
611 if (pci_find_bus(pci_domain_nr(bus),
612 max+i+1))
613 break;
49887941
DB
614 while (parent->parent) {
615 if ((!pcibios_assign_all_busses()) &&
616 (parent->subordinate > max) &&
617 (parent->subordinate <= max+i)) {
618 j = 1;
619 }
620 parent = parent->parent;
621 }
622 if (j) {
623 /*
624 * Often, there are two cardbus bridges
625 * -- try to leave one valid bus number
626 * for each one.
627 */
628 i /= 2;
629 break;
630 }
631 }
cc57450f 632 max += i;
26f674ae 633 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
634 }
635 /*
636 * Set the subordinate bus number to its real value.
637 */
638 child->subordinate = max;
639 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
640 }
641
cb3576fa
GH
642 sprintf(child->name,
643 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
644 pci_domain_nr(bus), child->number);
1da177e4 645
d55bef51 646 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941
DB
647 while (bus->parent) {
648 if ((child->subordinate > bus->subordinate) ||
649 (child->number > bus->subordinate) ||
650 (child->number < bus->number) ||
651 (child->subordinate < bus->number)) {
865df576
BH
652 dev_info(&child->dev, "[bus %02x-%02x] %s "
653 "hidden behind%s bridge %s [bus %02x-%02x]\n",
d55bef51
BK
654 child->number, child->subordinate,
655 (bus->number > child->subordinate &&
656 bus->subordinate < child->number) ?
a6f29a98
JP
657 "wholly" : "partially",
658 bus->self->transparent ? " transparent" : "",
865df576 659 dev_name(&bus->dev),
d55bef51 660 bus->number, bus->subordinate);
49887941
DB
661 }
662 bus = bus->parent;
663 }
664
bbe8f9a3
RB
665out:
666 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
667
1da177e4
LT
668 return max;
669}
670
671/*
672 * Read interrupt line and base address registers.
673 * The architecture-dependent code can tweak these, of course.
674 */
675static void pci_read_irq(struct pci_dev *dev)
676{
677 unsigned char irq;
678
679 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 680 dev->pin = irq;
1da177e4
LT
681 if (irq)
682 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
683 dev->irq = irq;
684}
685
480b93b7
YZ
686static void set_pcie_port_type(struct pci_dev *pdev)
687{
688 int pos;
689 u16 reg16;
690
691 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
692 if (!pos)
693 return;
694 pdev->is_pcie = 1;
0efea000 695 pdev->pcie_cap = pos;
480b93b7
YZ
696 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
697 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
698}
699
28760489
EB
700static void set_pcie_hotplug_bridge(struct pci_dev *pdev)
701{
702 int pos;
703 u16 reg16;
704 u32 reg32;
705
706 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
707 if (!pos)
708 return;
709 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
710 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
711 return;
712 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
713 if (reg32 & PCI_EXP_SLTCAP_HPC)
714 pdev->is_hotplug_bridge = 1;
715}
716
05843961
MD
717static void set_pci_aer_firmware_first(struct pci_dev *pdev)
718{
719 if (acpi_hest_firmware_first_pci(pdev))
720 pdev->aer_firmware_first = 1;
721}
722
01abc2aa 723#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 724
1da177e4
LT
725/**
726 * pci_setup_device - fill in class and map information of a device
727 * @dev: the device structure to fill
728 *
729 * Initialize the device structure with information about the device's
730 * vendor,class,memory and IO-space addresses,IRQ lines etc.
731 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
732 * Returns 0 on success and negative if unknown type of device (not normal,
733 * bridge or CardBus).
1da177e4 734 */
480b93b7 735int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
736{
737 u32 class;
480b93b7
YZ
738 u8 hdr_type;
739 struct pci_slot *slot;
bc577d2b 740 int pos = 0;
480b93b7
YZ
741
742 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
743 return -EIO;
744
745 dev->sysdata = dev->bus->sysdata;
746 dev->dev.parent = dev->bus->bridge;
747 dev->dev.bus = &pci_bus_type;
748 dev->hdr_type = hdr_type & 0x7f;
749 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
750 dev->error_state = pci_channel_io_normal;
751 set_pcie_port_type(dev);
05843961 752 set_pci_aer_firmware_first(dev);
480b93b7
YZ
753
754 list_for_each_entry(slot, &dev->bus->slots, list)
755 if (PCI_SLOT(dev->devfn) == slot->number)
756 dev->slot = slot;
757
758 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
759 set this higher, assuming the system even supports it. */
760 dev->dma_mask = 0xffffffff;
1da177e4 761
eebfcfb5
GKH
762 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
763 dev->bus->number, PCI_SLOT(dev->devfn),
764 PCI_FUNC(dev->devfn));
1da177e4
LT
765
766 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 767 dev->revision = class & 0xff;
1da177e4
LT
768 class >>= 8; /* upper 3 bytes */
769 dev->class = class;
770 class >>= 8;
771
34a2e15e 772 dev_dbg(&dev->dev, "found [%04x:%04x] class %06x header type %02x\n",
1da177e4
LT
773 dev->vendor, dev->device, class, dev->hdr_type);
774
853346e4
YZ
775 /* need to have dev->class ready */
776 dev->cfg_size = pci_cfg_space_size(dev);
777
1da177e4 778 /* "Unknown power state" */
3fe9d19f 779 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
780
781 /* Early fixups, before probing the BARs */
782 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
783 /* device class may be changed after fixup */
784 class = dev->class >> 8;
1da177e4
LT
785
786 switch (dev->hdr_type) { /* header type */
787 case PCI_HEADER_TYPE_NORMAL: /* standard header */
788 if (class == PCI_CLASS_BRIDGE_PCI)
789 goto bad;
790 pci_read_irq(dev);
791 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
792 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
793 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
794
795 /*
796 * Do the ugly legacy mode stuff here rather than broken chip
797 * quirk code. Legacy mode ATA controllers have fixed
798 * addresses. These are not always echoed in BAR0-3, and
799 * BAR0-3 in a few cases contain junk!
800 */
801 if (class == PCI_CLASS_STORAGE_IDE) {
802 u8 progif;
803 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
804 if ((progif & 1) == 0) {
af1bff4f
LT
805 dev->resource[0].start = 0x1F0;
806 dev->resource[0].end = 0x1F7;
807 dev->resource[0].flags = LEGACY_IO_RESOURCE;
808 dev->resource[1].start = 0x3F6;
809 dev->resource[1].end = 0x3F6;
810 dev->resource[1].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
811 }
812 if ((progif & 4) == 0) {
af1bff4f
LT
813 dev->resource[2].start = 0x170;
814 dev->resource[2].end = 0x177;
815 dev->resource[2].flags = LEGACY_IO_RESOURCE;
816 dev->resource[3].start = 0x376;
817 dev->resource[3].end = 0x376;
818 dev->resource[3].flags = LEGACY_IO_RESOURCE;
368c73d4
AC
819 }
820 }
1da177e4
LT
821 break;
822
823 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
824 if (class != PCI_CLASS_BRIDGE_PCI)
825 goto bad;
826 /* The PCI-to-PCI bridge spec requires that subtractive
827 decoding (i.e. transparent) bridge must have programming
828 interface code of 0x01. */
3efd273b 829 pci_read_irq(dev);
1da177e4
LT
830 dev->transparent = ((dev->class & 0xff) == 1);
831 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 832 set_pcie_hotplug_bridge(dev);
bc577d2b
GB
833 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
834 if (pos) {
835 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
836 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
837 }
1da177e4
LT
838 break;
839
840 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
841 if (class != PCI_CLASS_BRIDGE_CARDBUS)
842 goto bad;
843 pci_read_irq(dev);
844 pci_read_bases(dev, 1, 0);
845 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
846 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
847 break;
848
849 default: /* unknown header */
80ccba11
BH
850 dev_err(&dev->dev, "unknown header type %02x, "
851 "ignoring device\n", dev->hdr_type);
480b93b7 852 return -EIO;
1da177e4
LT
853
854 bad:
80ccba11
BH
855 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
856 "type %02x)\n", class, dev->hdr_type);
1da177e4
LT
857 dev->class = PCI_CLASS_NOT_DEFINED;
858 }
859
860 /* We found a fine healthy device, go go go... */
861 return 0;
862}
863
201de56e
ZY
864static void pci_release_capabilities(struct pci_dev *dev)
865{
866 pci_vpd_release(dev);
d1b054da 867 pci_iov_release(dev);
201de56e
ZY
868}
869
1da177e4
LT
870/**
871 * pci_release_dev - free a pci device structure when all users of it are finished.
872 * @dev: device that's been disconnected
873 *
874 * Will be called only by the device core when all users of this pci device are
875 * done.
876 */
877static void pci_release_dev(struct device *dev)
878{
879 struct pci_dev *pci_dev;
880
881 pci_dev = to_pci_dev(dev);
201de56e 882 pci_release_capabilities(pci_dev);
1da177e4
LT
883 kfree(pci_dev);
884}
885
886/**
887 * pci_cfg_space_size - get the configuration space size of the PCI device.
8f7020d3 888 * @dev: PCI device
1da177e4
LT
889 *
890 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
891 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
892 * access it. Maybe we don't have a way to generate extended config space
893 * accesses, or the device is behind a reverse Express bridge. So we try
894 * reading the dword at 0x100 which must either be 0 or a valid extended
895 * capability header.
896 */
70b9f7dc 897int pci_cfg_space_size_ext(struct pci_dev *dev)
1da177e4 898{
1da177e4 899 u32 status;
557848c3 900 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 901
557848c3 902 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
70b9f7dc
YL
903 goto fail;
904 if (status == 0xffffffff)
905 goto fail;
906
907 return PCI_CFG_SPACE_EXP_SIZE;
908
909 fail:
910 return PCI_CFG_SPACE_SIZE;
911}
912
913int pci_cfg_space_size(struct pci_dev *dev)
914{
915 int pos;
916 u32 status;
dfadd9ed
YL
917 u16 class;
918
919 class = dev->class >> 8;
920 if (class == PCI_CLASS_BRIDGE_HOST)
921 return pci_cfg_space_size_ext(dev);
57741a77 922
1da177e4
LT
923 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
924 if (!pos) {
925 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
926 if (!pos)
927 goto fail;
928
929 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
930 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
931 goto fail;
932 }
933
70b9f7dc 934 return pci_cfg_space_size_ext(dev);
1da177e4
LT
935
936 fail:
937 return PCI_CFG_SPACE_SIZE;
938}
939
940static void pci_release_bus_bridge_dev(struct device *dev)
941{
942 kfree(dev);
943}
944
65891215
ME
945struct pci_dev *alloc_pci_dev(void)
946{
947 struct pci_dev *dev;
948
949 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
950 if (!dev)
951 return NULL;
952
65891215
ME
953 INIT_LIST_HEAD(&dev->bus_list);
954
955 return dev;
956}
957EXPORT_SYMBOL(alloc_pci_dev);
958
1da177e4
LT
959/*
960 * Read the config data for a PCI device, sanity-check it
961 * and fill in the dev structure...
962 */
7f7b5de2 963static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1da177e4
LT
964{
965 struct pci_dev *dev;
966 u32 l;
1da177e4
LT
967 int delay = 1;
968
969 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
970 return NULL;
971
972 /* some broken boards return 0 or ~0 if a slot is empty: */
973 if (l == 0xffffffff || l == 0x00000000 ||
974 l == 0x0000ffff || l == 0xffff0000)
975 return NULL;
976
977 /* Configuration request Retry Status */
978 while (l == 0xffff0001) {
979 msleep(delay);
980 delay *= 2;
981 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
982 return NULL;
983 /* Card hasn't responded in 60 seconds? Must be stuck. */
984 if (delay > 60 * 1000) {
80ccba11 985 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1da177e4
LT
986 "responding\n", pci_domain_nr(bus),
987 bus->number, PCI_SLOT(devfn),
988 PCI_FUNC(devfn));
989 return NULL;
990 }
991 }
992
bab41e9b 993 dev = alloc_pci_dev();
1da177e4
LT
994 if (!dev)
995 return NULL;
996
1da177e4 997 dev->bus = bus;
1da177e4 998 dev->devfn = devfn;
1da177e4
LT
999 dev->vendor = l & 0xffff;
1000 dev->device = (l >> 16) & 0xffff;
cef354db 1001
480b93b7 1002 if (pci_setup_device(dev)) {
1da177e4
LT
1003 kfree(dev);
1004 return NULL;
1005 }
1da177e4
LT
1006
1007 return dev;
1008}
1009
201de56e
ZY
1010static void pci_init_capabilities(struct pci_dev *dev)
1011{
1012 /* MSI/MSI-X list */
1013 pci_msi_init_pci_dev(dev);
1014
63f4898a
RW
1015 /* Buffers for saving PCIe and PCI-X capabilities */
1016 pci_allocate_cap_save_buffers(dev);
1017
201de56e
ZY
1018 /* Power Management */
1019 pci_pm_init(dev);
eb9c39d0 1020 platform_pci_wakeup_init(dev);
201de56e
ZY
1021
1022 /* Vital Product Data */
1023 pci_vpd_pci22_init(dev);
58c3a727
YZ
1024
1025 /* Alternative Routing-ID Forwarding */
1026 pci_enable_ari(dev);
d1b054da
YZ
1027
1028 /* Single Root I/O Virtualization */
1029 pci_iov_init(dev);
ae21ee65
AK
1030
1031 /* Enable ACS P2P upstream forwarding */
df0e97c6 1032 if (iommu_found() || xen_initial_domain())
ae21ee65 1033 pci_enable_acs(dev);
201de56e
ZY
1034}
1035
96bde06a 1036void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1037{
cdb9b9f7
PM
1038 device_initialize(&dev->dev);
1039 dev->dev.release = pci_release_dev;
1040 pci_dev_get(dev);
1da177e4 1041
cdb9b9f7 1042 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1043 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1044 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1045
4d57cdfa 1046 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1047 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1048
1da177e4
LT
1049 /* Fix up broken headers */
1050 pci_fixup_device(pci_fixup_header, dev);
1051
4b77b0a2
RW
1052 /* Clear the state_saved flag. */
1053 dev->state_saved = false;
1054
201de56e
ZY
1055 /* Initialize various capabilities */
1056 pci_init_capabilities(dev);
eb9d0fe4 1057
1da177e4
LT
1058 /*
1059 * Add the device to our list of discovered devices
1060 * and the bus list for fixup functions, etc.
1061 */
d71374da 1062 down_write(&pci_bus_sem);
1da177e4 1063 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1064 up_write(&pci_bus_sem);
cdb9b9f7
PM
1065}
1066
451124a7 1067struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1068{
1069 struct pci_dev *dev;
1070
90bdb311
TP
1071 dev = pci_get_slot(bus, devfn);
1072 if (dev) {
1073 pci_dev_put(dev);
1074 return dev;
1075 }
1076
cdb9b9f7
PM
1077 dev = pci_scan_device(bus, devfn);
1078 if (!dev)
1079 return NULL;
1080
1081 pci_device_add(dev, bus);
1da177e4
LT
1082
1083 return dev;
1084}
b73e9687 1085EXPORT_SYMBOL(pci_scan_single_device);
1da177e4
LT
1086
1087/**
1088 * pci_scan_slot - scan a PCI slot on a bus for devices.
1089 * @bus: PCI bus to scan
1090 * @devfn: slot number to scan (must have zero function.)
1091 *
1092 * Scan a PCI slot on the specified PCI bus for devices, adding
1093 * discovered devices to the @bus->devices list. New devices
8a1bc901 1094 * will not have is_added set.
1b69dfc6
TP
1095 *
1096 * Returns the number of new devices found.
1da177e4 1097 */
96bde06a 1098int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 1099{
1b69dfc6
TP
1100 int fn, nr = 0;
1101 struct pci_dev *dev;
1da177e4 1102
1b69dfc6
TP
1103 dev = pci_scan_single_device(bus, devfn);
1104 if (dev && !dev->is_added) /* new device? */
1105 nr++;
1106
a7db5040 1107 if (dev && dev->multifunction) {
1b69dfc6
TP
1108 for (fn = 1; fn < 8; fn++) {
1109 dev = pci_scan_single_device(bus, devfn + fn);
1110 if (dev) {
1111 if (!dev->is_added)
1112 nr++;
1113 dev->multifunction = 1;
1da177e4 1114 }
1da177e4
LT
1115 }
1116 }
7d715a6c 1117
149e1637
SL
1118 /* only one slot has pcie device */
1119 if (bus->self && nr)
7d715a6c
SL
1120 pcie_aspm_init_link_state(bus->self);
1121
1da177e4
LT
1122 return nr;
1123}
1124
0ab2b57f 1125unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
1da177e4
LT
1126{
1127 unsigned int devfn, pass, max = bus->secondary;
1128 struct pci_dev *dev;
1129
0207c356 1130 dev_dbg(&bus->dev, "scanning bus\n");
1da177e4
LT
1131
1132 /* Go find them, Rover! */
1133 for (devfn = 0; devfn < 0x100; devfn += 8)
1134 pci_scan_slot(bus, devfn);
1135
a28724b0
YZ
1136 /* Reserve buses for SR-IOV capability. */
1137 max += pci_iov_bus_range(bus);
1138
1da177e4
LT
1139 /*
1140 * After performing arch-dependent fixup of the bus, look behind
1141 * all PCI-to-PCI bridges on this bus.
1142 */
74710ded 1143 if (!bus->is_added) {
0207c356 1144 dev_dbg(&bus->dev, "fixups for bus\n");
74710ded
AC
1145 pcibios_fixup_bus(bus);
1146 if (pci_is_root_bus(bus))
1147 bus->is_added = 1;
1148 }
1149
1da177e4
LT
1150 for (pass=0; pass < 2; pass++)
1151 list_for_each_entry(dev, &bus->devices, bus_list) {
1152 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1153 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1154 max = pci_scan_bridge(bus, dev, max, pass);
1155 }
1156
1157 /*
1158 * We've scanned the bus and so we know all about what's on
1159 * the other side of any bridges that may be on this bus plus
1160 * any devices.
1161 *
1162 * Return how far we've got finding sub-buses.
1163 */
0207c356 1164 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
1da177e4
LT
1165 return max;
1166}
1167
96bde06a 1168struct pci_bus * pci_create_bus(struct device *parent,
cdb9b9f7 1169 int bus, struct pci_ops *ops, void *sysdata)
1da177e4
LT
1170{
1171 int error;
0207c356 1172 struct pci_bus *b, *b2;
1da177e4
LT
1173 struct device *dev;
1174
1175 b = pci_alloc_bus();
1176 if (!b)
1177 return NULL;
1178
6a3b3e26 1179 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
1da177e4
LT
1180 if (!dev){
1181 kfree(b);
1182 return NULL;
1183 }
1184
1185 b->sysdata = sysdata;
1186 b->ops = ops;
1187
0207c356
BH
1188 b2 = pci_find_bus(pci_domain_nr(b), bus);
1189 if (b2) {
1da177e4 1190 /* If we already got to this bus through a different bridge, ignore it */
0207c356 1191 dev_dbg(&b2->dev, "bus already known\n");
1da177e4
LT
1192 goto err_out;
1193 }
d71374da
ZY
1194
1195 down_write(&pci_bus_sem);
1da177e4 1196 list_add_tail(&b->node, &pci_root_buses);
d71374da 1197 up_write(&pci_bus_sem);
1da177e4 1198
1da177e4
LT
1199 dev->parent = parent;
1200 dev->release = pci_release_bus_bridge_dev;
1a927133 1201 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1da177e4
LT
1202 error = device_register(dev);
1203 if (error)
1204 goto dev_reg_err;
1205 b->bridge = get_device(dev);
1206
0d358f22
YL
1207 if (!parent)
1208 set_dev_node(b->bridge, pcibus_to_node(b));
1209
fd7d1ced
GKH
1210 b->dev.class = &pcibus_class;
1211 b->dev.parent = b->bridge;
1a927133 1212 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
fd7d1ced 1213 error = device_register(&b->dev);
1da177e4
LT
1214 if (error)
1215 goto class_dev_reg_err;
fd7d1ced 1216 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
1da177e4 1217 if (error)
fd7d1ced 1218 goto dev_create_file_err;
1da177e4
LT
1219
1220 /* Create legacy_io and legacy_mem files for this bus */
1221 pci_create_legacy_files(b);
1222
1da177e4
LT
1223 b->number = b->secondary = bus;
1224 b->resource[0] = &ioport_resource;
1225 b->resource[1] = &iomem_resource;
1226
1da177e4
LT
1227 return b;
1228
fd7d1ced
GKH
1229dev_create_file_err:
1230 device_unregister(&b->dev);
1da177e4
LT
1231class_dev_reg_err:
1232 device_unregister(dev);
1233dev_reg_err:
d71374da 1234 down_write(&pci_bus_sem);
1da177e4 1235 list_del(&b->node);
d71374da 1236 up_write(&pci_bus_sem);
1da177e4
LT
1237err_out:
1238 kfree(dev);
1239 kfree(b);
1240 return NULL;
1241}
cdb9b9f7 1242
0ab2b57f 1243struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1244 int bus, struct pci_ops *ops, void *sysdata)
1245{
1246 struct pci_bus *b;
1247
1248 b = pci_create_bus(parent, bus, ops, sysdata);
1249 if (b)
1250 b->subordinate = pci_scan_child_bus(b);
1251 return b;
1252}
1da177e4
LT
1253EXPORT_SYMBOL(pci_scan_bus_parented);
1254
1255#ifdef CONFIG_HOTPLUG
3ed4fd96
AC
1256/**
1257 * pci_rescan_bus - scan a PCI bus for devices.
1258 * @bus: PCI bus to scan
1259 *
1260 * Scan a PCI bus and child buses for new devices, adds them,
1261 * and enables them.
1262 *
1263 * Returns the max number of subordinate bus discovered.
1264 */
5446a6bd 1265unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
3ed4fd96
AC
1266{
1267 unsigned int max;
1268 struct pci_dev *dev;
1269
1270 max = pci_scan_child_bus(bus);
1271
705b1aaa 1272 down_read(&pci_bus_sem);
3ed4fd96
AC
1273 list_for_each_entry(dev, &bus->devices, bus_list)
1274 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1275 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1276 if (dev->subordinate)
1277 pci_bus_size_bridges(dev->subordinate);
705b1aaa 1278 up_read(&pci_bus_sem);
3ed4fd96
AC
1279
1280 pci_bus_assign_resources(bus);
1281 pci_enable_bridges(bus);
1282 pci_bus_add_devices(bus);
1283
1284 return max;
1285}
1286EXPORT_SYMBOL_GPL(pci_rescan_bus);
1287
1da177e4 1288EXPORT_SYMBOL(pci_add_new_bus);
1da177e4
LT
1289EXPORT_SYMBOL(pci_scan_slot);
1290EXPORT_SYMBOL(pci_scan_bridge);
1da177e4
LT
1291EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1292#endif
6b4b78fe 1293
99178b03 1294static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
6b4b78fe 1295{
99178b03
GKH
1296 const struct pci_dev *a = to_pci_dev(d_a);
1297 const struct pci_dev *b = to_pci_dev(d_b);
1298
6b4b78fe
MD
1299 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1300 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1301
1302 if (a->bus->number < b->bus->number) return -1;
1303 else if (a->bus->number > b->bus->number) return 1;
1304
1305 if (a->devfn < b->devfn) return -1;
1306 else if (a->devfn > b->devfn) return 1;
1307
1308 return 0;
1309}
1310
5ff580c1 1311void __init pci_sort_breadthfirst(void)
6b4b78fe 1312{
99178b03 1313 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 1314}
This page took 0.57884 seconds and 5 git commands to generate.