[PATCH] kernel-doc: fix PCI hotplug
[deliverable/linux.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
bc56b9e0 12#include "pci.h"
1da177e4
LT
13
14#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
15#define CARDBUS_RESERVE_BUSNR 3
16#define PCI_CFG_SPACE_SIZE 256
17#define PCI_CFG_SPACE_EXP_SIZE 4096
18
19/* Ugh. Need to stop exporting this to modules. */
20LIST_HEAD(pci_root_buses);
21EXPORT_SYMBOL(pci_root_buses);
22
23LIST_HEAD(pci_devices);
24
25#ifdef HAVE_PCI_LEGACY
26/**
27 * pci_create_legacy_files - create legacy I/O port and memory files
28 * @b: bus to create files under
29 *
30 * Some platforms allow access to legacy I/O port and ISA memory space on
31 * a per-bus basis. This routine creates the files and ties them into
32 * their associated read, write and mmap files from pci-sysfs.c
33 */
34static void pci_create_legacy_files(struct pci_bus *b)
35{
36 b->legacy_io = kmalloc(sizeof(struct bin_attribute) * 2,
37 GFP_ATOMIC);
38 if (b->legacy_io) {
39 memset(b->legacy_io, 0, sizeof(struct bin_attribute) * 2);
40 b->legacy_io->attr.name = "legacy_io";
41 b->legacy_io->size = 0xffff;
42 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
43 b->legacy_io->attr.owner = THIS_MODULE;
44 b->legacy_io->read = pci_read_legacy_io;
45 b->legacy_io->write = pci_write_legacy_io;
46 class_device_create_bin_file(&b->class_dev, b->legacy_io);
47
48 /* Allocated above after the legacy_io struct */
49 b->legacy_mem = b->legacy_io + 1;
50 b->legacy_mem->attr.name = "legacy_mem";
51 b->legacy_mem->size = 1024*1024;
52 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
53 b->legacy_mem->attr.owner = THIS_MODULE;
54 b->legacy_mem->mmap = pci_mmap_legacy_mem;
55 class_device_create_bin_file(&b->class_dev, b->legacy_mem);
56 }
57}
58
59void pci_remove_legacy_files(struct pci_bus *b)
60{
61 if (b->legacy_io) {
62 class_device_remove_bin_file(&b->class_dev, b->legacy_io);
63 class_device_remove_bin_file(&b->class_dev, b->legacy_mem);
64 kfree(b->legacy_io); /* both are allocated here */
65 }
66}
67#else /* !HAVE_PCI_LEGACY */
68static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
69void pci_remove_legacy_files(struct pci_bus *bus) { return; }
70#endif /* HAVE_PCI_LEGACY */
71
72/*
73 * PCI Bus Class Devices
74 */
4327edf6
AC
75static ssize_t pci_bus_show_cpuaffinity(struct class_device *class_dev,
76 char *buf)
1da177e4 77{
1da177e4 78 int ret;
4327edf6 79 cpumask_t cpumask;
1da177e4 80
4327edf6 81 cpumask = pcibus_to_cpumask(to_pci_bus(class_dev));
1da177e4
LT
82 ret = cpumask_scnprintf(buf, PAGE_SIZE, cpumask);
83 if (ret < PAGE_SIZE)
84 buf[ret++] = '\n';
85 return ret;
86}
87CLASS_DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpuaffinity, NULL);
88
89/*
90 * PCI Bus Class
91 */
92static void release_pcibus_dev(struct class_device *class_dev)
93{
94 struct pci_bus *pci_bus = to_pci_bus(class_dev);
95
96 if (pci_bus->bridge)
97 put_device(pci_bus->bridge);
98 kfree(pci_bus);
99}
100
101static struct class pcibus_class = {
102 .name = "pci_bus",
103 .release = &release_pcibus_dev,
104};
105
106static int __init pcibus_class_init(void)
107{
108 return class_register(&pcibus_class);
109}
110postcore_initcall(pcibus_class_init);
111
112/*
113 * Translate the low bits of the PCI base
114 * to the resource type
115 */
116static inline unsigned int pci_calc_resource_flags(unsigned int flags)
117{
118 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
119 return IORESOURCE_IO;
120
121 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
122 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
123
124 return IORESOURCE_MEM;
125}
126
127/*
128 * Find the extent of a PCI decode..
129 */
f797f9cc 130static u32 pci_size(u32 base, u32 maxbase, u32 mask)
1da177e4
LT
131{
132 u32 size = mask & maxbase; /* Find the significant bits */
133 if (!size)
134 return 0;
135
136 /* Get the lowest of them to find the decode size, and
137 from that the extent. */
138 size = (size & ~(size-1)) - 1;
139
140 /* base == maxbase can be valid only if the BAR has
141 already been programmed with all 1s. */
142 if (base == maxbase && ((base | size) & mask) != mask)
143 return 0;
144
145 return size;
146}
147
148static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
149{
150 unsigned int pos, reg, next;
151 u32 l, sz;
152 struct resource *res;
153
154 for(pos=0; pos<howmany; pos = next) {
155 next = pos+1;
156 res = &dev->resource[pos];
157 res->name = pci_name(dev);
158 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
159 pci_read_config_dword(dev, reg, &l);
160 pci_write_config_dword(dev, reg, ~0);
161 pci_read_config_dword(dev, reg, &sz);
162 pci_write_config_dword(dev, reg, l);
163 if (!sz || sz == 0xffffffff)
164 continue;
165 if (l == 0xffffffff)
166 l = 0;
167 if ((l & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_MEMORY) {
3c6de929 168 sz = pci_size(l, sz, (u32)PCI_BASE_ADDRESS_MEM_MASK);
1da177e4
LT
169 if (!sz)
170 continue;
171 res->start = l & PCI_BASE_ADDRESS_MEM_MASK;
172 res->flags |= l & ~PCI_BASE_ADDRESS_MEM_MASK;
173 } else {
174 sz = pci_size(l, sz, PCI_BASE_ADDRESS_IO_MASK & 0xffff);
175 if (!sz)
176 continue;
177 res->start = l & PCI_BASE_ADDRESS_IO_MASK;
178 res->flags |= l & ~PCI_BASE_ADDRESS_IO_MASK;
179 }
180 res->end = res->start + (unsigned long) sz;
181 res->flags |= pci_calc_resource_flags(l);
182 if ((l & (PCI_BASE_ADDRESS_SPACE | PCI_BASE_ADDRESS_MEM_TYPE_MASK))
183 == (PCI_BASE_ADDRESS_SPACE_MEMORY | PCI_BASE_ADDRESS_MEM_TYPE_64)) {
184 pci_read_config_dword(dev, reg+4, &l);
185 next++;
186#if BITS_PER_LONG == 64
187 res->start |= ((unsigned long) l) << 32;
188 res->end = res->start + sz;
189 pci_write_config_dword(dev, reg+4, ~0);
190 pci_read_config_dword(dev, reg+4, &sz);
191 pci_write_config_dword(dev, reg+4, l);
192 sz = pci_size(l, sz, 0xffffffff);
193 if (sz) {
194 /* This BAR needs > 4GB? Wow. */
195 res->end |= (unsigned long)sz<<32;
196 }
197#else
198 if (l) {
199 printk(KERN_ERR "PCI: Unable to handle 64-bit address for device %s\n", pci_name(dev));
200 res->start = 0;
201 res->flags = 0;
202 continue;
203 }
204#endif
205 }
206 }
207 if (rom) {
208 dev->rom_base_reg = rom;
209 res = &dev->resource[PCI_ROM_RESOURCE];
210 res->name = pci_name(dev);
211 pci_read_config_dword(dev, rom, &l);
212 pci_write_config_dword(dev, rom, ~PCI_ROM_ADDRESS_ENABLE);
213 pci_read_config_dword(dev, rom, &sz);
214 pci_write_config_dword(dev, rom, l);
215 if (l == 0xffffffff)
216 l = 0;
217 if (sz && sz != 0xffffffff) {
3c6de929 218 sz = pci_size(l, sz, (u32)PCI_ROM_ADDRESS_MASK);
1da177e4
LT
219 if (sz) {
220 res->flags = (l & IORESOURCE_ROM_ENABLE) |
221 IORESOURCE_MEM | IORESOURCE_PREFETCH |
222 IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
223 res->start = l & PCI_ROM_ADDRESS_MASK;
224 res->end = res->start + (unsigned long) sz;
225 }
226 }
227 }
228}
229
230void __devinit pci_read_bridge_bases(struct pci_bus *child)
231{
232 struct pci_dev *dev = child->self;
233 u8 io_base_lo, io_limit_lo;
234 u16 mem_base_lo, mem_limit_lo;
235 unsigned long base, limit;
236 struct resource *res;
237 int i;
238
239 if (!dev) /* It's a host bus, nothing to read */
240 return;
241
242 if (dev->transparent) {
243 printk(KERN_INFO "PCI: Transparent bridge - %s\n", pci_name(dev));
90b54929
IK
244 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
245 child->resource[i] = child->parent->resource[i - 3];
1da177e4
LT
246 }
247
248 for(i=0; i<3; i++)
249 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
250
251 res = child->resource[0];
252 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
253 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
254 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
255 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
256
257 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
258 u16 io_base_hi, io_limit_hi;
259 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
260 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
261 base |= (io_base_hi << 16);
262 limit |= (io_limit_hi << 16);
263 }
264
265 if (base <= limit) {
266 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
267 res->start = base;
268 res->end = limit + 0xfff;
269 }
270
271 res = child->resource[1];
272 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
273 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
274 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
275 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
276 if (base <= limit) {
277 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
278 res->start = base;
279 res->end = limit + 0xfffff;
280 }
281
282 res = child->resource[2];
283 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
284 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
285 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
286 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
287
288 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
289 u32 mem_base_hi, mem_limit_hi;
290 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
291 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
292
293 /*
294 * Some bridges set the base > limit by default, and some
295 * (broken) BIOSes do not initialize them. If we find
296 * this, just assume they are not being used.
297 */
298 if (mem_base_hi <= mem_limit_hi) {
299#if BITS_PER_LONG == 64
300 base |= ((long) mem_base_hi) << 32;
301 limit |= ((long) mem_limit_hi) << 32;
302#else
303 if (mem_base_hi || mem_limit_hi) {
304 printk(KERN_ERR "PCI: Unable to handle 64-bit address space for bridge %s\n", pci_name(dev));
305 return;
306 }
307#endif
308 }
309 }
310 if (base <= limit) {
311 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
312 res->start = base;
313 res->end = limit + 0xfffff;
314 }
315}
316
317static struct pci_bus * __devinit pci_alloc_bus(void)
318{
319 struct pci_bus *b;
320
321 b = kmalloc(sizeof(*b), GFP_KERNEL);
322 if (b) {
323 memset(b, 0, sizeof(*b));
324 INIT_LIST_HEAD(&b->node);
325 INIT_LIST_HEAD(&b->children);
326 INIT_LIST_HEAD(&b->devices);
327 }
328 return b;
329}
330
331static struct pci_bus * __devinit
332pci_alloc_child_bus(struct pci_bus *parent, struct pci_dev *bridge, int busnr)
333{
334 struct pci_bus *child;
335 int i;
336
337 /*
338 * Allocate a new bus, and inherit stuff from the parent..
339 */
340 child = pci_alloc_bus();
341 if (!child)
342 return NULL;
343
344 child->self = bridge;
345 child->parent = parent;
346 child->ops = parent->ops;
347 child->sysdata = parent->sysdata;
348 child->bridge = get_device(&bridge->dev);
349
350 child->class_dev.class = &pcibus_class;
351 sprintf(child->class_dev.class_id, "%04x:%02x", pci_domain_nr(child), busnr);
352 class_device_register(&child->class_dev);
353 class_device_create_file(&child->class_dev, &class_device_attr_cpuaffinity);
354
355 /*
356 * Set up the primary, secondary and subordinate
357 * bus numbers.
358 */
359 child->number = child->secondary = busnr;
360 child->primary = parent->secondary;
361 child->subordinate = 0xff;
362
363 /* Set up default resource pointers and names.. */
364 for (i = 0; i < 4; i++) {
365 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
366 child->resource[i]->name = child->name;
367 }
368 bridge->subordinate = child;
369
370 return child;
371}
372
373struct pci_bus * __devinit pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
374{
375 struct pci_bus *child;
376
377 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7
RS
378 if (child) {
379 spin_lock(&pci_bus_lock);
1da177e4 380 list_add_tail(&child->node, &parent->children);
e4ea9bb7
RS
381 spin_unlock(&pci_bus_lock);
382 }
1da177e4
LT
383 return child;
384}
385
386static void pci_enable_crs(struct pci_dev *dev)
387{
388 u16 cap, rpctl;
389 int rpcap = pci_find_capability(dev, PCI_CAP_ID_EXP);
390 if (!rpcap)
391 return;
392
393 pci_read_config_word(dev, rpcap + PCI_CAP_FLAGS, &cap);
394 if (((cap & PCI_EXP_FLAGS_TYPE) >> 4) != PCI_EXP_TYPE_ROOT_PORT)
395 return;
396
397 pci_read_config_word(dev, rpcap + PCI_EXP_RTCTL, &rpctl);
398 rpctl |= PCI_EXP_RTCTL_CRSSVE;
399 pci_write_config_word(dev, rpcap + PCI_EXP_RTCTL, rpctl);
400}
401
26f674ae
GKH
402static void __devinit pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
403{
404 struct pci_bus *parent = child->parent;
12f44f46
IK
405
406 /* Attempts to fix that up are really dangerous unless
407 we're going to re-assign all bus numbers. */
408 if (!pcibios_assign_all_busses())
409 return;
410
26f674ae
GKH
411 while (parent->parent && parent->subordinate < max) {
412 parent->subordinate = max;
413 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
414 parent = parent->parent;
415 }
416}
417
1da177e4
LT
418unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus);
419
420/*
421 * If it's a bridge, configure it and scan the bus behind it.
422 * For CardBus bridges, we don't scan behind as the devices will
423 * be handled by the bridge driver itself.
424 *
425 * We need to process bridges in two passes -- first we scan those
426 * already configured by the BIOS and after we are done with all of
427 * them, we proceed to assigning numbers to the remaining buses in
428 * order to avoid overlaps between old and new bus numbers.
429 */
430int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev * dev, int max, int pass)
431{
432 struct pci_bus *child;
433 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
cc57450f 434 u32 buses, i;
1da177e4
LT
435 u16 bctl;
436
437 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
438
439 pr_debug("PCI: Scanning behind PCI bridge %s, config %06x, pass %d\n",
440 pci_name(dev), buses & 0xffffff, pass);
441
442 /* Disable MasterAbortMode during probing to avoid reporting
443 of bus errors (in some architectures) */
444 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
445 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
446 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
447
448 pci_enable_crs(dev);
449
450 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
451 unsigned int cmax, busnr;
452 /*
453 * Bus already configured by firmware, process it in the first
454 * pass and just note the configuration.
455 */
456 if (pass)
457 return max;
458 busnr = (buses >> 8) & 0xFF;
459
460 /*
461 * If we already got to this bus through a different bridge,
462 * ignore it. This can happen with the i450NX chipset.
463 */
464 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
465 printk(KERN_INFO "PCI: Bus %04x:%02x already known\n",
466 pci_domain_nr(bus), busnr);
467 return max;
468 }
469
6ef6f0e3 470 child = pci_add_new_bus(bus, dev, busnr);
1da177e4
LT
471 if (!child)
472 return max;
473 child->primary = buses & 0xFF;
474 child->subordinate = (buses >> 16) & 0xFF;
475 child->bridge_ctl = bctl;
476
477 cmax = pci_scan_child_bus(child);
478 if (cmax > max)
479 max = cmax;
480 if (child->subordinate > max)
481 max = child->subordinate;
482 } else {
483 /*
484 * We need to assign a number to this bus which we always
485 * do in the second pass.
486 */
12f44f46
IK
487 if (!pass) {
488 if (pcibios_assign_all_busses())
489 /* Temporarily disable forwarding of the
490 configuration cycles on all bridges in
491 this bus segment to avoid possible
492 conflicts in the second pass between two
493 bridges programmed with overlapping
494 bus ranges. */
495 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
496 buses & ~0xffffff);
1da177e4 497 return max;
12f44f46 498 }
1da177e4
LT
499
500 /* Clear errors */
501 pci_write_config_word(dev, PCI_STATUS, 0xffff);
502
cc57450f
RS
503 /* Prevent assigning a bus number that already exists.
504 * This can happen when a bridge is hot-plugged */
505 if (pci_find_bus(pci_domain_nr(bus), max+1))
506 return max;
6ef6f0e3 507 child = pci_add_new_bus(bus, dev, ++max);
1da177e4
LT
508 buses = (buses & 0xff000000)
509 | ((unsigned int)(child->primary) << 0)
510 | ((unsigned int)(child->secondary) << 8)
511 | ((unsigned int)(child->subordinate) << 16);
512
513 /*
514 * yenta.c forces a secondary latency timer of 176.
515 * Copy that behaviour here.
516 */
517 if (is_cardbus) {
518 buses &= ~0xff000000;
519 buses |= CARDBUS_LATENCY_TIMER << 24;
520 }
521
522 /*
523 * We need to blast all three values with a single write.
524 */
525 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
526
527 if (!is_cardbus) {
10f4338c 528 child->bridge_ctl = bctl | PCI_BRIDGE_CTL_NO_ISA;
26f674ae
GKH
529 /*
530 * Adjust subordinate busnr in parent buses.
531 * We do this before scanning for children because
532 * some devices may not be detected if the bios
533 * was lazy.
534 */
535 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
536 /* Now we can scan all subordinate buses... */
537 max = pci_scan_child_bus(child);
538 } else {
539 /*
540 * For CardBus bridges, we leave 4 bus numbers
541 * as cards with a PCI-to-PCI bridge can be
542 * inserted later.
543 */
cc57450f
RS
544 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++)
545 if (pci_find_bus(pci_domain_nr(bus),
546 max+i+1))
547 break;
548 max += i;
26f674ae 549 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
550 }
551 /*
552 * Set the subordinate bus number to its real value.
553 */
554 child->subordinate = max;
555 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
556 }
557
558 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
559
560 sprintf(child->name, (is_cardbus ? "PCI CardBus #%02x" : "PCI Bus #%02x"), child->number);
561
562 return max;
563}
564
565/*
566 * Read interrupt line and base address registers.
567 * The architecture-dependent code can tweak these, of course.
568 */
569static void pci_read_irq(struct pci_dev *dev)
570{
571 unsigned char irq;
572
573 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
574 if (irq)
575 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
576 dev->irq = irq;
577}
578
579/**
580 * pci_setup_device - fill in class and map information of a device
581 * @dev: the device structure to fill
582 *
583 * Initialize the device structure with information about the device's
584 * vendor,class,memory and IO-space addresses,IRQ lines etc.
585 * Called at initialisation of the PCI subsystem and by CardBus services.
586 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
587 * or CardBus).
588 */
589static int pci_setup_device(struct pci_dev * dev)
590{
591 u32 class;
592
593 sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
594 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
595
596 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
597 class >>= 8; /* upper 3 bytes */
598 dev->class = class;
599 class >>= 8;
600
601 pr_debug("PCI: Found %s [%04x/%04x] %06x %02x\n", pci_name(dev),
602 dev->vendor, dev->device, class, dev->hdr_type);
603
604 /* "Unknown power state" */
3fe9d19f 605 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
606
607 /* Early fixups, before probing the BARs */
608 pci_fixup_device(pci_fixup_early, dev);
609 class = dev->class >> 8;
610
611 switch (dev->hdr_type) { /* header type */
612 case PCI_HEADER_TYPE_NORMAL: /* standard header */
613 if (class == PCI_CLASS_BRIDGE_PCI)
614 goto bad;
615 pci_read_irq(dev);
616 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
617 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
618 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
619 break;
620
621 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
622 if (class != PCI_CLASS_BRIDGE_PCI)
623 goto bad;
624 /* The PCI-to-PCI bridge spec requires that subtractive
625 decoding (i.e. transparent) bridge must have programming
626 interface code of 0x01. */
627 dev->transparent = ((dev->class & 0xff) == 1);
628 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
629 break;
630
631 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
632 if (class != PCI_CLASS_BRIDGE_CARDBUS)
633 goto bad;
634 pci_read_irq(dev);
635 pci_read_bases(dev, 1, 0);
636 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
637 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
638 break;
639
640 default: /* unknown header */
641 printk(KERN_ERR "PCI: device %s has unknown header type %02x, ignoring.\n",
642 pci_name(dev), dev->hdr_type);
643 return -1;
644
645 bad:
646 printk(KERN_ERR "PCI: %s: class %x doesn't match header type %02x. Ignoring class.\n",
647 pci_name(dev), class, dev->hdr_type);
648 dev->class = PCI_CLASS_NOT_DEFINED;
649 }
650
651 /* We found a fine healthy device, go go go... */
652 return 0;
653}
654
655/**
656 * pci_release_dev - free a pci device structure when all users of it are finished.
657 * @dev: device that's been disconnected
658 *
659 * Will be called only by the device core when all users of this pci device are
660 * done.
661 */
662static void pci_release_dev(struct device *dev)
663{
664 struct pci_dev *pci_dev;
665
666 pci_dev = to_pci_dev(dev);
667 kfree(pci_dev);
668}
669
670/**
671 * pci_cfg_space_size - get the configuration space size of the PCI device.
672 *
673 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
674 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
675 * access it. Maybe we don't have a way to generate extended config space
676 * accesses, or the device is behind a reverse Express bridge. So we try
677 * reading the dword at 0x100 which must either be 0 or a valid extended
678 * capability header.
679 */
680static int pci_cfg_space_size(struct pci_dev *dev)
681{
682 int pos;
683 u32 status;
684
685 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
686 if (!pos) {
687 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
688 if (!pos)
689 goto fail;
690
691 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
692 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
693 goto fail;
694 }
695
696 if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL)
697 goto fail;
698 if (status == 0xffffffff)
699 goto fail;
700
701 return PCI_CFG_SPACE_EXP_SIZE;
702
703 fail:
704 return PCI_CFG_SPACE_SIZE;
705}
706
707static void pci_release_bus_bridge_dev(struct device *dev)
708{
709 kfree(dev);
710}
711
712/*
713 * Read the config data for a PCI device, sanity-check it
714 * and fill in the dev structure...
715 */
716static struct pci_dev * __devinit
717pci_scan_device(struct pci_bus *bus, int devfn)
718{
719 struct pci_dev *dev;
720 u32 l;
721 u8 hdr_type;
722 int delay = 1;
723
724 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
725 return NULL;
726
727 /* some broken boards return 0 or ~0 if a slot is empty: */
728 if (l == 0xffffffff || l == 0x00000000 ||
729 l == 0x0000ffff || l == 0xffff0000)
730 return NULL;
731
732 /* Configuration request Retry Status */
733 while (l == 0xffff0001) {
734 msleep(delay);
735 delay *= 2;
736 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
737 return NULL;
738 /* Card hasn't responded in 60 seconds? Must be stuck. */
739 if (delay > 60 * 1000) {
740 printk(KERN_WARNING "Device %04x:%02x:%02x.%d not "
741 "responding\n", pci_domain_nr(bus),
742 bus->number, PCI_SLOT(devfn),
743 PCI_FUNC(devfn));
744 return NULL;
745 }
746 }
747
748 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
749 return NULL;
750
751 dev = kmalloc(sizeof(struct pci_dev), GFP_KERNEL);
752 if (!dev)
753 return NULL;
754
755 memset(dev, 0, sizeof(struct pci_dev));
756 dev->bus = bus;
757 dev->sysdata = bus->sysdata;
758 dev->dev.parent = bus->bridge;
759 dev->dev.bus = &pci_bus_type;
760 dev->devfn = devfn;
761 dev->hdr_type = hdr_type & 0x7f;
762 dev->multifunction = !!(hdr_type & 0x80);
763 dev->vendor = l & 0xffff;
764 dev->device = (l >> 16) & 0xffff;
765 dev->cfg_size = pci_cfg_space_size(dev);
766
767 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
768 set this higher, assuming the system even supports it. */
769 dev->dma_mask = 0xffffffff;
770 if (pci_setup_device(dev) < 0) {
771 kfree(dev);
772 return NULL;
773 }
1da177e4
LT
774
775 return dev;
776}
777
cdb9b9f7 778void __devinit pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 779{
cdb9b9f7
PM
780 device_initialize(&dev->dev);
781 dev->dev.release = pci_release_dev;
782 pci_dev_get(dev);
1da177e4 783
cdb9b9f7
PM
784 dev->dev.dma_mask = &dev->dma_mask;
785 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 786
1da177e4
LT
787 /* Fix up broken headers */
788 pci_fixup_device(pci_fixup_header, dev);
789
790 /*
791 * Add the device to our list of discovered devices
792 * and the bus list for fixup functions, etc.
793 */
794 INIT_LIST_HEAD(&dev->global_list);
e4ea9bb7 795 spin_lock(&pci_bus_lock);
1da177e4 796 list_add_tail(&dev->bus_list, &bus->devices);
e4ea9bb7 797 spin_unlock(&pci_bus_lock);
cdb9b9f7
PM
798}
799
800struct pci_dev * __devinit
801pci_scan_single_device(struct pci_bus *bus, int devfn)
802{
803 struct pci_dev *dev;
804
805 dev = pci_scan_device(bus, devfn);
806 if (!dev)
807 return NULL;
808
809 pci_device_add(dev, bus);
810 pci_scan_msi_device(dev);
1da177e4
LT
811
812 return dev;
813}
814
815/**
816 * pci_scan_slot - scan a PCI slot on a bus for devices.
817 * @bus: PCI bus to scan
818 * @devfn: slot number to scan (must have zero function.)
819 *
820 * Scan a PCI slot on the specified PCI bus for devices, adding
821 * discovered devices to the @bus->devices list. New devices
822 * will have an empty dev->global_list head.
823 */
824int __devinit pci_scan_slot(struct pci_bus *bus, int devfn)
825{
826 int func, nr = 0;
827 int scan_all_fns;
828
829 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
830
831 for (func = 0; func < 8; func++, devfn++) {
832 struct pci_dev *dev;
833
834 dev = pci_scan_single_device(bus, devfn);
835 if (dev) {
836 nr++;
837
838 /*
839 * If this is a single function device,
840 * don't scan past the first function.
841 */
842 if (!dev->multifunction) {
843 if (func > 0) {
844 dev->multifunction = 1;
845 } else {
846 break;
847 }
848 }
849 } else {
850 if (func == 0 && !scan_all_fns)
851 break;
852 }
853 }
854 return nr;
855}
856
857unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
858{
859 unsigned int devfn, pass, max = bus->secondary;
860 struct pci_dev *dev;
861
862 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
863
864 /* Go find them, Rover! */
865 for (devfn = 0; devfn < 0x100; devfn += 8)
866 pci_scan_slot(bus, devfn);
867
868 /*
869 * After performing arch-dependent fixup of the bus, look behind
870 * all PCI-to-PCI bridges on this bus.
871 */
872 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
873 pcibios_fixup_bus(bus);
874 for (pass=0; pass < 2; pass++)
875 list_for_each_entry(dev, &bus->devices, bus_list) {
876 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
877 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
878 max = pci_scan_bridge(bus, dev, max, pass);
879 }
880
881 /*
882 * We've scanned the bus and so we know all about what's on
883 * the other side of any bridges that may be on this bus plus
884 * any devices.
885 *
886 * Return how far we've got finding sub-buses.
887 */
888 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
889 pci_domain_nr(bus), bus->number, max);
890 return max;
891}
892
893unsigned int __devinit pci_do_scan_bus(struct pci_bus *bus)
894{
895 unsigned int max;
896
897 max = pci_scan_child_bus(bus);
898
899 /*
900 * Make the discovered devices available.
901 */
902 pci_bus_add_devices(bus);
903
904 return max;
905}
906
cdb9b9f7
PM
907struct pci_bus * __devinit pci_create_bus(struct device *parent,
908 int bus, struct pci_ops *ops, void *sysdata)
1da177e4
LT
909{
910 int error;
911 struct pci_bus *b;
912 struct device *dev;
913
914 b = pci_alloc_bus();
915 if (!b)
916 return NULL;
917
918 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
919 if (!dev){
920 kfree(b);
921 return NULL;
922 }
923
924 b->sysdata = sysdata;
925 b->ops = ops;
926
927 if (pci_find_bus(pci_domain_nr(b), bus)) {
928 /* If we already got to this bus through a different bridge, ignore it */
929 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
930 goto err_out;
931 }
e4ea9bb7 932 spin_lock(&pci_bus_lock);
1da177e4 933 list_add_tail(&b->node, &pci_root_buses);
e4ea9bb7 934 spin_unlock(&pci_bus_lock);
1da177e4
LT
935
936 memset(dev, 0, sizeof(*dev));
937 dev->parent = parent;
938 dev->release = pci_release_bus_bridge_dev;
939 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
940 error = device_register(dev);
941 if (error)
942 goto dev_reg_err;
943 b->bridge = get_device(dev);
944
945 b->class_dev.class = &pcibus_class;
946 sprintf(b->class_dev.class_id, "%04x:%02x", pci_domain_nr(b), bus);
947 error = class_device_register(&b->class_dev);
948 if (error)
949 goto class_dev_reg_err;
950 error = class_device_create_file(&b->class_dev, &class_device_attr_cpuaffinity);
951 if (error)
952 goto class_dev_create_file_err;
953
954 /* Create legacy_io and legacy_mem files for this bus */
955 pci_create_legacy_files(b);
956
957 error = sysfs_create_link(&b->class_dev.kobj, &b->bridge->kobj, "bridge");
958 if (error)
959 goto sys_create_link_err;
960
961 b->number = b->secondary = bus;
962 b->resource[0] = &ioport_resource;
963 b->resource[1] = &iomem_resource;
964
1da177e4
LT
965 return b;
966
967sys_create_link_err:
968 class_device_remove_file(&b->class_dev, &class_device_attr_cpuaffinity);
969class_dev_create_file_err:
970 class_device_unregister(&b->class_dev);
971class_dev_reg_err:
972 device_unregister(dev);
973dev_reg_err:
e4ea9bb7 974 spin_lock(&pci_bus_lock);
1da177e4 975 list_del(&b->node);
e4ea9bb7 976 spin_unlock(&pci_bus_lock);
1da177e4
LT
977err_out:
978 kfree(dev);
979 kfree(b);
980 return NULL;
981}
cdb9b9f7
PM
982EXPORT_SYMBOL_GPL(pci_create_bus);
983
984struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
985 int bus, struct pci_ops *ops, void *sysdata)
986{
987 struct pci_bus *b;
988
989 b = pci_create_bus(parent, bus, ops, sysdata);
990 if (b)
991 b->subordinate = pci_scan_child_bus(b);
992 return b;
993}
1da177e4
LT
994EXPORT_SYMBOL(pci_scan_bus_parented);
995
996#ifdef CONFIG_HOTPLUG
997EXPORT_SYMBOL(pci_add_new_bus);
998EXPORT_SYMBOL(pci_do_scan_bus);
999EXPORT_SYMBOL(pci_scan_slot);
1000EXPORT_SYMBOL(pci_scan_bridge);
1001EXPORT_SYMBOL(pci_scan_single_device);
1002EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1003#endif
This page took 0.151773 seconds and 5 git commands to generate.