PCI: Remove pci_fixup_parent_subordinate_busnr()
[deliverable/linux.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
284f5f9d 13#include <asm-generic/pci-bridge.h>
bc56b9e0 14#include "pci.h"
1da177e4
LT
15
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
1da177e4 18
0b950f0f 19static struct resource busn_resource = {
67cdc827
YL
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
1da177e4
LT
26/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
5cc62c20
YL
30static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
70308923
GKH
60static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
1da177e4 64
ed4aaadb
ZY
65/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
70308923 68 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
69 */
70int no_pci_devices(void)
71{
70308923
GKH
72 struct device *dev;
73 int no_devices;
ed4aaadb 74
70308923
GKH
75 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
ed4aaadb
ZY
80EXPORT_SYMBOL(no_pci_devices);
81
1da177e4
LT
82/*
83 * PCI Bus Class
84 */
fd7d1ced 85static void release_pcibus_dev(struct device *dev)
1da177e4 86{
fd7d1ced 87 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
88
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
2fe2abf8 91 pci_bus_remove_resources(pci_bus);
98d9f30c 92 pci_release_bus_of_node(pci_bus);
1da177e4
LT
93 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
fd7d1ced 98 .dev_release = &release_pcibus_dev,
56039e65 99 .dev_groups = pcibus_groups,
1da177e4
LT
100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
6ac665c6 108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 109{
6ac665c6 110 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
28c6821a 126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
6ac665c6 127{
8d6a6a47 128 u32 mem_type;
28c6821a 129 unsigned long flags;
8d6a6a47 130
6ac665c6 131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
28c6821a
BH
132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
6ac665c6 135 }
07eddf3d 136
28c6821a
BH
137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
07eddf3d 141
8d6a6a47
BH
142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
0ff9514b 147 /* 1M mem BAR treated as 32-bit BAR */
8d6a6a47
BH
148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
28c6821a
BH
150 flags |= IORESOURCE_MEM_64;
151 break;
8d6a6a47 152 default:
0ff9514b 153 /* mem unknown type treated as 32-bit BAR */
8d6a6a47
BH
154 break;
155 }
28c6821a 156 return flags;
07eddf3d
YL
157}
158
808e34e2
ZK
159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
0b400c7e
YZ
161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 169 */
0b400c7e 170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
6ac665c6 171 struct resource *res, unsigned int pos)
07eddf3d 172{
6ac665c6 173 u32 l, sz, mask;
253d2e54 174 u16 orig_cmd;
cf4d1cf5 175 struct pci_bus_region region, inverted_region;
0ff9514b 176 bool bar_too_big = false, bar_disabled = false;
6ac665c6 177
1ed67439 178 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
6ac665c6 179
0ff9514b 180 /* No printks while decoding is disabled! */
253d2e54
JP
181 if (!dev->mmio_always_on) {
182 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
808e34e2
ZK
183 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
184 pci_write_config_word(dev, PCI_COMMAND,
185 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
186 }
253d2e54
JP
187 }
188
6ac665c6
MW
189 res->name = pci_name(dev);
190
191 pci_read_config_dword(dev, pos, &l);
1ed67439 192 pci_write_config_dword(dev, pos, l | mask);
6ac665c6
MW
193 pci_read_config_dword(dev, pos, &sz);
194 pci_write_config_dword(dev, pos, l);
195
196 /*
197 * All bits set in sz means the device isn't working properly.
45aa23b4
BH
198 * If the BAR isn't implemented, all bits must be 0. If it's a
199 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
200 * 1 must be clear.
6ac665c6 201 */
45aa23b4 202 if (!sz || sz == 0xffffffff)
6ac665c6
MW
203 goto fail;
204
205 /*
206 * I don't know how l can have all bits set. Copied from old code.
207 * Maybe it fixes a bug on some ancient platform.
208 */
209 if (l == 0xffffffff)
210 l = 0;
211
212 if (type == pci_bar_unknown) {
28c6821a
BH
213 res->flags = decode_bar(dev, l);
214 res->flags |= IORESOURCE_SIZEALIGN;
215 if (res->flags & IORESOURCE_IO) {
6ac665c6 216 l &= PCI_BASE_ADDRESS_IO_MASK;
5aceca9d 217 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
6ac665c6
MW
218 } else {
219 l &= PCI_BASE_ADDRESS_MEM_MASK;
220 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
221 }
222 } else {
223 res->flags |= (l & IORESOURCE_ROM_ENABLE);
224 l &= PCI_ROM_ADDRESS_MASK;
225 mask = (u32)PCI_ROM_ADDRESS_MASK;
226 }
227
28c6821a 228 if (res->flags & IORESOURCE_MEM_64) {
6ac665c6
MW
229 u64 l64 = l;
230 u64 sz64 = sz;
231 u64 mask64 = mask | (u64)~0 << 32;
232
233 pci_read_config_dword(dev, pos + 4, &l);
234 pci_write_config_dword(dev, pos + 4, ~0);
235 pci_read_config_dword(dev, pos + 4, &sz);
236 pci_write_config_dword(dev, pos + 4, l);
237
238 l64 |= ((u64)l << 32);
239 sz64 |= ((u64)sz << 32);
240
241 sz64 = pci_size(l64, sz64, mask64);
242
243 if (!sz64)
244 goto fail;
245
cc5499c3 246 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
0ff9514b 247 bar_too_big = true;
6ac665c6 248 goto fail;
c7dabef8
BH
249 }
250
c7dabef8 251 if ((sizeof(resource_size_t) < 8) && l) {
6ac665c6
MW
252 /* Address above 32-bit boundary; disable the BAR */
253 pci_write_config_dword(dev, pos, 0);
254 pci_write_config_dword(dev, pos + 4, 0);
5bfa14ed
BH
255 region.start = 0;
256 region.end = sz64;
0ff9514b 257 bar_disabled = true;
6ac665c6 258 } else {
5bfa14ed
BH
259 region.start = l64;
260 region.end = l64 + sz64;
6ac665c6
MW
261 }
262 } else {
45aa23b4 263 sz = pci_size(l, sz, mask);
6ac665c6 264
45aa23b4 265 if (!sz)
6ac665c6
MW
266 goto fail;
267
5bfa14ed
BH
268 region.start = l;
269 region.end = l + sz;
6ac665c6
MW
270 }
271
fc279850
YL
272 pcibios_bus_to_resource(dev->bus, res, &region);
273 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
cf4d1cf5
KH
274
275 /*
276 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
277 * the corresponding resource address (the physical address used by
278 * the CPU. Converting that resource address back to a bus address
279 * should yield the original BAR value:
280 *
281 * resource_to_bus(bus_to_resource(A)) == A
282 *
283 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
284 * be claimed by the device.
285 */
286 if (inverted_region.start != region.start) {
287 dev_info(&dev->dev, "reg 0x%x: initial BAR value %pa invalid; forcing reassignment\n",
288 pos, &region.start);
289 res->flags |= IORESOURCE_UNSET;
290 res->end -= res->start;
291 res->start = 0;
292 }
96ddef25 293
0ff9514b
BH
294 goto out;
295
296
297fail:
298 res->flags = 0;
299out:
808e34e2
ZK
300 if (!dev->mmio_always_on &&
301 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
bbffe435
BH
302 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
303
0ff9514b 304 if (bar_too_big)
33963e30 305 dev_err(&dev->dev, "reg 0x%x: can't handle 64-bit BAR\n", pos);
0ff9514b 306 if (res->flags && !bar_disabled)
33963e30 307 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
0ff9514b 308
28c6821a 309 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
07eddf3d
YL
310}
311
1da177e4
LT
312static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
313{
6ac665c6 314 unsigned int pos, reg;
07eddf3d 315
6ac665c6
MW
316 for (pos = 0; pos < howmany; pos++) {
317 struct resource *res = &dev->resource[pos];
1da177e4 318 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 319 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 320 }
6ac665c6 321
1da177e4 322 if (rom) {
6ac665c6 323 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 324 dev->rom_base_reg = rom;
6ac665c6
MW
325 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
326 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
327 IORESOURCE_SIZEALIGN;
328 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
329 }
330}
331
15856ad5 332static void pci_read_bridge_io(struct pci_bus *child)
1da177e4
LT
333{
334 struct pci_dev *dev = child->self;
335 u8 io_base_lo, io_limit_lo;
2b28ae19 336 unsigned long io_mask, io_granularity, base, limit;
5bfa14ed 337 struct pci_bus_region region;
2b28ae19
BH
338 struct resource *res;
339
340 io_mask = PCI_IO_RANGE_MASK;
341 io_granularity = 0x1000;
342 if (dev->io_window_1k) {
343 /* Support 1K I/O space granularity */
344 io_mask = PCI_IO_1K_RANGE_MASK;
345 io_granularity = 0x400;
346 }
1da177e4 347
1da177e4
LT
348 res = child->resource[0];
349 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
350 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
2b28ae19
BH
351 base = (io_base_lo & io_mask) << 8;
352 limit = (io_limit_lo & io_mask) << 8;
1da177e4
LT
353
354 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
355 u16 io_base_hi, io_limit_hi;
8f38eaca 356
1da177e4
LT
357 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
358 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
8f38eaca
BH
359 base |= ((unsigned long) io_base_hi << 16);
360 limit |= ((unsigned long) io_limit_hi << 16);
1da177e4
LT
361 }
362
5dde383e 363 if (base <= limit) {
1da177e4 364 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
5bfa14ed 365 region.start = base;
2b28ae19 366 region.end = limit + io_granularity - 1;
fc279850 367 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 368 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 369 }
fa27b2d1
BH
370}
371
15856ad5 372static void pci_read_bridge_mmio(struct pci_bus *child)
fa27b2d1
BH
373{
374 struct pci_dev *dev = child->self;
375 u16 mem_base_lo, mem_limit_lo;
376 unsigned long base, limit;
5bfa14ed 377 struct pci_bus_region region;
fa27b2d1 378 struct resource *res;
1da177e4
LT
379
380 res = child->resource[1];
381 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
382 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
383 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
384 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
5dde383e 385 if (base <= limit) {
1da177e4 386 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
5bfa14ed
BH
387 region.start = base;
388 region.end = limit + 0xfffff;
fc279850 389 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 390 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 391 }
fa27b2d1
BH
392}
393
15856ad5 394static void pci_read_bridge_mmio_pref(struct pci_bus *child)
fa27b2d1
BH
395{
396 struct pci_dev *dev = child->self;
397 u16 mem_base_lo, mem_limit_lo;
398 unsigned long base, limit;
5bfa14ed 399 struct pci_bus_region region;
fa27b2d1 400 struct resource *res;
1da177e4
LT
401
402 res = child->resource[2];
403 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
404 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
405 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
406 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
1da177e4
LT
407
408 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
409 u32 mem_base_hi, mem_limit_hi;
8f38eaca 410
1da177e4
LT
411 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
412 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
413
414 /*
415 * Some bridges set the base > limit by default, and some
416 * (broken) BIOSes do not initialize them. If we find
417 * this, just assume they are not being used.
418 */
419 if (mem_base_hi <= mem_limit_hi) {
420#if BITS_PER_LONG == 64
8f38eaca
BH
421 base |= ((unsigned long) mem_base_hi) << 32;
422 limit |= ((unsigned long) mem_limit_hi) << 32;
1da177e4
LT
423#else
424 if (mem_base_hi || mem_limit_hi) {
80ccba11
BH
425 dev_err(&dev->dev, "can't handle 64-bit "
426 "address space for bridge\n");
1da177e4
LT
427 return;
428 }
429#endif
430 }
431 }
5dde383e 432 if (base <= limit) {
1f82de10
YL
433 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
434 IORESOURCE_MEM | IORESOURCE_PREFETCH;
435 if (res->flags & PCI_PREF_RANGE_TYPE_64)
436 res->flags |= IORESOURCE_MEM_64;
5bfa14ed
BH
437 region.start = base;
438 region.end = limit + 0xfffff;
fc279850 439 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 440 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
441 }
442}
443
15856ad5 444void pci_read_bridge_bases(struct pci_bus *child)
fa27b2d1
BH
445{
446 struct pci_dev *dev = child->self;
2fe2abf8 447 struct resource *res;
fa27b2d1
BH
448 int i;
449
450 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
451 return;
452
b918c62e
YL
453 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
454 &child->busn_res,
fa27b2d1
BH
455 dev->transparent ? " (subtractive decode)" : "");
456
2fe2abf8
BH
457 pci_bus_remove_resources(child);
458 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
459 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
460
fa27b2d1
BH
461 pci_read_bridge_io(child);
462 pci_read_bridge_mmio(child);
463 pci_read_bridge_mmio_pref(child);
2adf7516
BH
464
465 if (dev->transparent) {
2fe2abf8
BH
466 pci_bus_for_each_resource(child->parent, res, i) {
467 if (res) {
468 pci_bus_add_resource(child, res,
469 PCI_SUBTRACTIVE_DECODE);
2adf7516
BH
470 dev_printk(KERN_DEBUG, &dev->dev,
471 " bridge window %pR (subtractive decode)\n",
2fe2abf8
BH
472 res);
473 }
2adf7516
BH
474 }
475 }
fa27b2d1
BH
476}
477
05013486 478static struct pci_bus *pci_alloc_bus(void)
1da177e4
LT
479{
480 struct pci_bus *b;
481
f5afe806 482 b = kzalloc(sizeof(*b), GFP_KERNEL);
05013486
BH
483 if (!b)
484 return NULL;
485
486 INIT_LIST_HEAD(&b->node);
487 INIT_LIST_HEAD(&b->children);
488 INIT_LIST_HEAD(&b->devices);
489 INIT_LIST_HEAD(&b->slots);
490 INIT_LIST_HEAD(&b->resources);
491 b->max_bus_speed = PCI_SPEED_UNKNOWN;
492 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
1da177e4
LT
493 return b;
494}
495
70efde2a
JL
496static void pci_release_host_bridge_dev(struct device *dev)
497{
498 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
499
500 if (bridge->release_fn)
501 bridge->release_fn(bridge);
502
503 pci_free_resource_list(&bridge->windows);
504
505 kfree(bridge);
506}
507
7b543663
YL
508static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
509{
510 struct pci_host_bridge *bridge;
511
512 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
05013486
BH
513 if (!bridge)
514 return NULL;
7b543663 515
05013486
BH
516 INIT_LIST_HEAD(&bridge->windows);
517 bridge->bus = b;
7b543663
YL
518 return bridge;
519}
520
0b950f0f 521static const unsigned char pcix_bus_speed[] = {
9be60ca0
MW
522 PCI_SPEED_UNKNOWN, /* 0 */
523 PCI_SPEED_66MHz_PCIX, /* 1 */
524 PCI_SPEED_100MHz_PCIX, /* 2 */
525 PCI_SPEED_133MHz_PCIX, /* 3 */
526 PCI_SPEED_UNKNOWN, /* 4 */
527 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
528 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
529 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
530 PCI_SPEED_UNKNOWN, /* 8 */
531 PCI_SPEED_66MHz_PCIX_266, /* 9 */
532 PCI_SPEED_100MHz_PCIX_266, /* A */
533 PCI_SPEED_133MHz_PCIX_266, /* B */
534 PCI_SPEED_UNKNOWN, /* C */
535 PCI_SPEED_66MHz_PCIX_533, /* D */
536 PCI_SPEED_100MHz_PCIX_533, /* E */
537 PCI_SPEED_133MHz_PCIX_533 /* F */
538};
539
343e51ae 540const unsigned char pcie_link_speed[] = {
3749c51a
MW
541 PCI_SPEED_UNKNOWN, /* 0 */
542 PCIE_SPEED_2_5GT, /* 1 */
543 PCIE_SPEED_5_0GT, /* 2 */
9dfd97fe 544 PCIE_SPEED_8_0GT, /* 3 */
3749c51a
MW
545 PCI_SPEED_UNKNOWN, /* 4 */
546 PCI_SPEED_UNKNOWN, /* 5 */
547 PCI_SPEED_UNKNOWN, /* 6 */
548 PCI_SPEED_UNKNOWN, /* 7 */
549 PCI_SPEED_UNKNOWN, /* 8 */
550 PCI_SPEED_UNKNOWN, /* 9 */
551 PCI_SPEED_UNKNOWN, /* A */
552 PCI_SPEED_UNKNOWN, /* B */
553 PCI_SPEED_UNKNOWN, /* C */
554 PCI_SPEED_UNKNOWN, /* D */
555 PCI_SPEED_UNKNOWN, /* E */
556 PCI_SPEED_UNKNOWN /* F */
557};
558
559void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
560{
231afea1 561 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
3749c51a
MW
562}
563EXPORT_SYMBOL_GPL(pcie_update_link_speed);
564
45b4cdd5
MW
565static unsigned char agp_speeds[] = {
566 AGP_UNKNOWN,
567 AGP_1X,
568 AGP_2X,
569 AGP_4X,
570 AGP_8X
571};
572
573static enum pci_bus_speed agp_speed(int agp3, int agpstat)
574{
575 int index = 0;
576
577 if (agpstat & 4)
578 index = 3;
579 else if (agpstat & 2)
580 index = 2;
581 else if (agpstat & 1)
582 index = 1;
583 else
584 goto out;
f7625980 585
45b4cdd5
MW
586 if (agp3) {
587 index += 2;
588 if (index == 5)
589 index = 0;
590 }
591
592 out:
593 return agp_speeds[index];
594}
595
596
9be60ca0
MW
597static void pci_set_bus_speed(struct pci_bus *bus)
598{
599 struct pci_dev *bridge = bus->self;
600 int pos;
601
45b4cdd5
MW
602 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
603 if (!pos)
604 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
605 if (pos) {
606 u32 agpstat, agpcmd;
607
608 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
609 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
610
611 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
612 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
613 }
614
9be60ca0
MW
615 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
616 if (pos) {
617 u16 status;
618 enum pci_bus_speed max;
9be60ca0 619
7793eeab
BH
620 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
621 &status);
622
623 if (status & PCI_X_SSTATUS_533MHZ) {
9be60ca0 624 max = PCI_SPEED_133MHz_PCIX_533;
7793eeab 625 } else if (status & PCI_X_SSTATUS_266MHZ) {
9be60ca0 626 max = PCI_SPEED_133MHz_PCIX_266;
7793eeab
BH
627 } else if (status & PCI_X_SSTATUS_133MHZ) {
628 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
9be60ca0
MW
629 max = PCI_SPEED_133MHz_PCIX_ECC;
630 } else {
631 max = PCI_SPEED_133MHz_PCIX;
632 }
633 } else {
634 max = PCI_SPEED_66MHz_PCIX;
635 }
636
637 bus->max_bus_speed = max;
7793eeab
BH
638 bus->cur_bus_speed = pcix_bus_speed[
639 (status & PCI_X_SSTATUS_FREQ) >> 6];
9be60ca0
MW
640
641 return;
642 }
643
fdfe1511 644 if (pci_is_pcie(bridge)) {
9be60ca0
MW
645 u32 linkcap;
646 u16 linksta;
647
59875ae4 648 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
231afea1 649 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
9be60ca0 650
59875ae4 651 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
9be60ca0
MW
652 pcie_update_link_speed(bus, linksta);
653 }
654}
655
656
cbd4e055
AB
657static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
658 struct pci_dev *bridge, int busnr)
1da177e4
LT
659{
660 struct pci_bus *child;
661 int i;
4f535093 662 int ret;
1da177e4
LT
663
664 /*
665 * Allocate a new bus, and inherit stuff from the parent..
666 */
667 child = pci_alloc_bus();
668 if (!child)
669 return NULL;
670
1da177e4
LT
671 child->parent = parent;
672 child->ops = parent->ops;
0cbdcfcf 673 child->msi = parent->msi;
1da177e4 674 child->sysdata = parent->sysdata;
6e325a62 675 child->bus_flags = parent->bus_flags;
1da177e4 676
fd7d1ced 677 /* initialize some portions of the bus device, but don't register it
4f535093 678 * now as the parent is not properly set up yet.
fd7d1ced
GKH
679 */
680 child->dev.class = &pcibus_class;
1a927133 681 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
682
683 /*
684 * Set up the primary, secondary and subordinate
685 * bus numbers.
686 */
b918c62e
YL
687 child->number = child->busn_res.start = busnr;
688 child->primary = parent->busn_res.start;
689 child->busn_res.end = 0xff;
1da177e4 690
4f535093
YL
691 if (!bridge) {
692 child->dev.parent = parent->bridge;
693 goto add_dev;
694 }
3789fa8a
YZ
695
696 child->self = bridge;
697 child->bridge = get_device(&bridge->dev);
4f535093 698 child->dev.parent = child->bridge;
98d9f30c 699 pci_set_bus_of_node(child);
9be60ca0
MW
700 pci_set_bus_speed(child);
701
1da177e4 702 /* Set up default resource pointers and names.. */
fde09c6d 703 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
704 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
705 child->resource[i]->name = child->name;
706 }
707 bridge->subordinate = child;
708
4f535093
YL
709add_dev:
710 ret = device_register(&child->dev);
711 WARN_ON(ret < 0);
712
10a95747
JL
713 pcibios_add_bus(child);
714
4f535093
YL
715 /* Create legacy_io and legacy_mem files for this bus */
716 pci_create_legacy_files(child);
717
1da177e4
LT
718 return child;
719}
720
451124a7 721struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
722{
723 struct pci_bus *child;
724
725 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 726 if (child) {
d71374da 727 down_write(&pci_bus_sem);
1da177e4 728 list_add_tail(&child->node, &parent->children);
d71374da 729 up_write(&pci_bus_sem);
e4ea9bb7 730 }
1da177e4
LT
731 return child;
732}
733
1da177e4
LT
734/*
735 * If it's a bridge, configure it and scan the bus behind it.
736 * For CardBus bridges, we don't scan behind as the devices will
737 * be handled by the bridge driver itself.
738 *
739 * We need to process bridges in two passes -- first we scan those
740 * already configured by the BIOS and after we are done with all of
741 * them, we proceed to assigning numbers to the remaining buses in
742 * order to avoid overlaps between old and new bus numbers.
743 */
15856ad5 744int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
745{
746 struct pci_bus *child;
747 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 748 u32 buses, i, j = 0;
1da177e4 749 u16 bctl;
99ddd552 750 u8 primary, secondary, subordinate;
a1c19894 751 int broken = 0;
1da177e4
LT
752
753 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
99ddd552
BH
754 primary = buses & 0xFF;
755 secondary = (buses >> 8) & 0xFF;
756 subordinate = (buses >> 16) & 0xFF;
1da177e4 757
99ddd552
BH
758 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
759 secondary, subordinate, pass);
1da177e4 760
71f6bd4a
YL
761 if (!primary && (primary != bus->number) && secondary && subordinate) {
762 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
763 primary = bus->number;
764 }
765
a1c19894
BH
766 /* Check if setup is sensible at all */
767 if (!pass &&
1965f66e 768 (primary != bus->number || secondary <= bus->number ||
1820ffdc 769 secondary > subordinate || subordinate > bus->busn_res.end)) {
1965f66e
YL
770 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
771 secondary, subordinate);
a1c19894
BH
772 broken = 1;
773 }
774
1da177e4 775 /* Disable MasterAbortMode during probing to avoid reporting
f7625980 776 of bus errors (in some architectures) */
1da177e4
LT
777 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
778 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
779 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
780
99ddd552
BH
781 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
782 !is_cardbus && !broken) {
783 unsigned int cmax;
1da177e4
LT
784 /*
785 * Bus already configured by firmware, process it in the first
786 * pass and just note the configuration.
787 */
788 if (pass)
bbe8f9a3 789 goto out;
1da177e4
LT
790
791 /*
2ed85823
AN
792 * The bus might already exist for two reasons: Either we are
793 * rescanning the bus or the bus is reachable through more than
794 * one bridge. The second case can happen with the i450NX
795 * chipset.
1da177e4 796 */
99ddd552 797 child = pci_find_bus(pci_domain_nr(bus), secondary);
74710ded 798 if (!child) {
99ddd552 799 child = pci_add_new_bus(bus, dev, secondary);
74710ded
AC
800 if (!child)
801 goto out;
99ddd552 802 child->primary = primary;
bc76b731 803 pci_bus_insert_busn_res(child, secondary, subordinate);
74710ded 804 child->bridge_ctl = bctl;
1da177e4
LT
805 }
806
1da177e4
LT
807 cmax = pci_scan_child_bus(child);
808 if (cmax > max)
809 max = cmax;
b918c62e
YL
810 if (child->busn_res.end > max)
811 max = child->busn_res.end;
1da177e4
LT
812 } else {
813 /*
814 * We need to assign a number to this bus which we always
815 * do in the second pass.
816 */
12f44f46 817 if (!pass) {
619c8c31 818 if (pcibios_assign_all_busses() || broken || is_cardbus)
12f44f46
IK
819 /* Temporarily disable forwarding of the
820 configuration cycles on all bridges in
821 this bus segment to avoid possible
822 conflicts in the second pass between two
823 bridges programmed with overlapping
824 bus ranges. */
825 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
826 buses & ~0xffffff);
bbe8f9a3 827 goto out;
12f44f46 828 }
1da177e4
LT
829
830 /* Clear errors */
831 pci_write_config_word(dev, PCI_STATUS, 0xffff);
832
cc57450f 833 /* Prevent assigning a bus number that already exists.
b1a98b69
TC
834 * This can happen when a bridge is hot-plugged, so in
835 * this case we only re-scan this bus. */
836 child = pci_find_bus(pci_domain_nr(bus), max+1);
837 if (!child) {
9a4d7d87 838 child = pci_add_new_bus(bus, dev, max+1);
b1a98b69
TC
839 if (!child)
840 goto out;
1820ffdc
AN
841 pci_bus_insert_busn_res(child, max+1,
842 bus->busn_res.end);
b1a98b69 843 }
9a4d7d87 844 max++;
1da177e4
LT
845 buses = (buses & 0xff000000)
846 | ((unsigned int)(child->primary) << 0)
b918c62e
YL
847 | ((unsigned int)(child->busn_res.start) << 8)
848 | ((unsigned int)(child->busn_res.end) << 16);
1da177e4
LT
849
850 /*
851 * yenta.c forces a secondary latency timer of 176.
852 * Copy that behaviour here.
853 */
854 if (is_cardbus) {
855 buses &= ~0xff000000;
856 buses |= CARDBUS_LATENCY_TIMER << 24;
857 }
7c867c88 858
1da177e4
LT
859 /*
860 * We need to blast all three values with a single write.
861 */
862 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
863
864 if (!is_cardbus) {
11949255 865 child->bridge_ctl = bctl;
1da177e4
LT
866 max = pci_scan_child_bus(child);
867 } else {
868 /*
869 * For CardBus bridges, we leave 4 bus numbers
870 * as cards with a PCI-to-PCI bridge can be
871 * inserted later.
872 */
49887941
DB
873 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
874 struct pci_bus *parent = bus;
cc57450f
RS
875 if (pci_find_bus(pci_domain_nr(bus),
876 max+i+1))
877 break;
49887941
DB
878 while (parent->parent) {
879 if ((!pcibios_assign_all_busses()) &&
b918c62e
YL
880 (parent->busn_res.end > max) &&
881 (parent->busn_res.end <= max+i)) {
49887941
DB
882 j = 1;
883 }
884 parent = parent->parent;
885 }
886 if (j) {
887 /*
888 * Often, there are two cardbus bridges
889 * -- try to leave one valid bus number
890 * for each one.
891 */
892 i /= 2;
893 break;
894 }
895 }
cc57450f 896 max += i;
1da177e4
LT
897 }
898 /*
899 * Set the subordinate bus number to its real value.
900 */
1820ffdc
AN
901 if (max > bus->busn_res.end) {
902 dev_warn(&dev->dev, "max busn %02x is outside %pR\n",
903 max, &bus->busn_res);
904 max = bus->busn_res.end;
905 }
bc76b731 906 pci_bus_update_busn_res_end(child, max);
1da177e4
LT
907 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
908 }
909
cb3576fa
GH
910 sprintf(child->name,
911 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
912 pci_domain_nr(bus), child->number);
1da177e4 913
d55bef51 914 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941 915 while (bus->parent) {
b918c62e
YL
916 if ((child->busn_res.end > bus->busn_res.end) ||
917 (child->number > bus->busn_res.end) ||
49887941 918 (child->number < bus->number) ||
b918c62e
YL
919 (child->busn_res.end < bus->number)) {
920 dev_info(&child->dev, "%pR %s "
921 "hidden behind%s bridge %s %pR\n",
922 &child->busn_res,
923 (bus->number > child->busn_res.end &&
924 bus->busn_res.end < child->number) ?
a6f29a98
JP
925 "wholly" : "partially",
926 bus->self->transparent ? " transparent" : "",
865df576 927 dev_name(&bus->dev),
b918c62e 928 &bus->busn_res);
49887941
DB
929 }
930 bus = bus->parent;
931 }
932
bbe8f9a3
RB
933out:
934 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
935
1da177e4
LT
936 return max;
937}
938
939/*
940 * Read interrupt line and base address registers.
941 * The architecture-dependent code can tweak these, of course.
942 */
943static void pci_read_irq(struct pci_dev *dev)
944{
945 unsigned char irq;
946
947 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 948 dev->pin = irq;
1da177e4
LT
949 if (irq)
950 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
951 dev->irq = irq;
952}
953
bb209c82 954void set_pcie_port_type(struct pci_dev *pdev)
480b93b7
YZ
955{
956 int pos;
957 u16 reg16;
958
959 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
960 if (!pos)
961 return;
0efea000 962 pdev->pcie_cap = pos;
480b93b7 963 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
786e2288 964 pdev->pcie_flags_reg = reg16;
b03e7495
JM
965 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
966 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
480b93b7
YZ
967}
968
bb209c82 969void set_pcie_hotplug_bridge(struct pci_dev *pdev)
28760489 970{
28760489
EB
971 u32 reg32;
972
59875ae4 973 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
28760489
EB
974 if (reg32 & PCI_EXP_SLTCAP_HPC)
975 pdev->is_hotplug_bridge = 1;
976}
977
0b950f0f
SH
978
979/**
980 * pci_cfg_space_size - get the configuration space size of the PCI device.
981 * @dev: PCI device
982 *
983 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
984 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
985 * access it. Maybe we don't have a way to generate extended config space
986 * accesses, or the device is behind a reverse Express bridge. So we try
987 * reading the dword at 0x100 which must either be 0 or a valid extended
988 * capability header.
989 */
990static int pci_cfg_space_size_ext(struct pci_dev *dev)
991{
992 u32 status;
993 int pos = PCI_CFG_SPACE_SIZE;
994
995 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
996 goto fail;
997 if (status == 0xffffffff)
998 goto fail;
999
1000 return PCI_CFG_SPACE_EXP_SIZE;
1001
1002 fail:
1003 return PCI_CFG_SPACE_SIZE;
1004}
1005
1006int pci_cfg_space_size(struct pci_dev *dev)
1007{
1008 int pos;
1009 u32 status;
1010 u16 class;
1011
1012 class = dev->class >> 8;
1013 if (class == PCI_CLASS_BRIDGE_HOST)
1014 return pci_cfg_space_size_ext(dev);
1015
1016 if (!pci_is_pcie(dev)) {
1017 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1018 if (!pos)
1019 goto fail;
1020
1021 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1022 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1023 goto fail;
1024 }
1025
1026 return pci_cfg_space_size_ext(dev);
1027
1028 fail:
1029 return PCI_CFG_SPACE_SIZE;
1030}
1031
01abc2aa 1032#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 1033
1da177e4
LT
1034/**
1035 * pci_setup_device - fill in class and map information of a device
1036 * @dev: the device structure to fill
1037 *
f7625980 1038 * Initialize the device structure with information about the device's
1da177e4
LT
1039 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1040 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
1041 * Returns 0 on success and negative if unknown type of device (not normal,
1042 * bridge or CardBus).
1da177e4 1043 */
480b93b7 1044int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
1045{
1046 u32 class;
480b93b7
YZ
1047 u8 hdr_type;
1048 struct pci_slot *slot;
bc577d2b 1049 int pos = 0;
5bfa14ed
BH
1050 struct pci_bus_region region;
1051 struct resource *res;
480b93b7
YZ
1052
1053 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1054 return -EIO;
1055
1056 dev->sysdata = dev->bus->sysdata;
1057 dev->dev.parent = dev->bus->bridge;
1058 dev->dev.bus = &pci_bus_type;
1059 dev->hdr_type = hdr_type & 0x7f;
1060 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
1061 dev->error_state = pci_channel_io_normal;
1062 set_pcie_port_type(dev);
1063
1064 list_for_each_entry(slot, &dev->bus->slots, list)
1065 if (PCI_SLOT(dev->devfn) == slot->number)
1066 dev->slot = slot;
1067
1068 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1069 set this higher, assuming the system even supports it. */
1070 dev->dma_mask = 0xffffffff;
1da177e4 1071
eebfcfb5
GKH
1072 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1073 dev->bus->number, PCI_SLOT(dev->devfn),
1074 PCI_FUNC(dev->devfn));
1da177e4
LT
1075
1076 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 1077 dev->revision = class & 0xff;
2dd8ba92 1078 dev->class = class >> 8; /* upper 3 bytes */
1da177e4 1079
2dd8ba92
YL
1080 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1081 dev->vendor, dev->device, dev->hdr_type, dev->class);
1da177e4 1082
853346e4
YZ
1083 /* need to have dev->class ready */
1084 dev->cfg_size = pci_cfg_space_size(dev);
1085
1da177e4 1086 /* "Unknown power state" */
3fe9d19f 1087 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
1088
1089 /* Early fixups, before probing the BARs */
1090 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
1091 /* device class may be changed after fixup */
1092 class = dev->class >> 8;
1da177e4
LT
1093
1094 switch (dev->hdr_type) { /* header type */
1095 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1096 if (class == PCI_CLASS_BRIDGE_PCI)
1097 goto bad;
1098 pci_read_irq(dev);
1099 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1100 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1101 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
1102
1103 /*
1104 * Do the ugly legacy mode stuff here rather than broken chip
1105 * quirk code. Legacy mode ATA controllers have fixed
1106 * addresses. These are not always echoed in BAR0-3, and
1107 * BAR0-3 in a few cases contain junk!
1108 */
1109 if (class == PCI_CLASS_STORAGE_IDE) {
1110 u8 progif;
1111 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1112 if ((progif & 1) == 0) {
5bfa14ed
BH
1113 region.start = 0x1F0;
1114 region.end = 0x1F7;
1115 res = &dev->resource[0];
1116 res->flags = LEGACY_IO_RESOURCE;
fc279850 1117 pcibios_bus_to_resource(dev->bus, res, &region);
5bfa14ed
BH
1118 region.start = 0x3F6;
1119 region.end = 0x3F6;
1120 res = &dev->resource[1];
1121 res->flags = LEGACY_IO_RESOURCE;
fc279850 1122 pcibios_bus_to_resource(dev->bus, res, &region);
368c73d4
AC
1123 }
1124 if ((progif & 4) == 0) {
5bfa14ed
BH
1125 region.start = 0x170;
1126 region.end = 0x177;
1127 res = &dev->resource[2];
1128 res->flags = LEGACY_IO_RESOURCE;
fc279850 1129 pcibios_bus_to_resource(dev->bus, res, &region);
5bfa14ed
BH
1130 region.start = 0x376;
1131 region.end = 0x376;
1132 res = &dev->resource[3];
1133 res->flags = LEGACY_IO_RESOURCE;
fc279850 1134 pcibios_bus_to_resource(dev->bus, res, &region);
368c73d4
AC
1135 }
1136 }
1da177e4
LT
1137 break;
1138
1139 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1140 if (class != PCI_CLASS_BRIDGE_PCI)
1141 goto bad;
1142 /* The PCI-to-PCI bridge spec requires that subtractive
1143 decoding (i.e. transparent) bridge must have programming
f7625980 1144 interface code of 0x01. */
3efd273b 1145 pci_read_irq(dev);
1da177e4
LT
1146 dev->transparent = ((dev->class & 0xff) == 1);
1147 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 1148 set_pcie_hotplug_bridge(dev);
bc577d2b
GB
1149 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1150 if (pos) {
1151 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1152 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1153 }
1da177e4
LT
1154 break;
1155
1156 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1157 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1158 goto bad;
1159 pci_read_irq(dev);
1160 pci_read_bases(dev, 1, 0);
1161 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1162 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1163 break;
1164
1165 default: /* unknown header */
80ccba11
BH
1166 dev_err(&dev->dev, "unknown header type %02x, "
1167 "ignoring device\n", dev->hdr_type);
480b93b7 1168 return -EIO;
1da177e4
LT
1169
1170 bad:
2dd8ba92
YL
1171 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1172 "type %02x)\n", dev->class, dev->hdr_type);
1da177e4
LT
1173 dev->class = PCI_CLASS_NOT_DEFINED;
1174 }
1175
1176 /* We found a fine healthy device, go go go... */
1177 return 0;
1178}
1179
201de56e
ZY
1180static void pci_release_capabilities(struct pci_dev *dev)
1181{
1182 pci_vpd_release(dev);
d1b054da 1183 pci_iov_release(dev);
f796841e 1184 pci_free_cap_save_buffers(dev);
201de56e
ZY
1185}
1186
1da177e4
LT
1187/**
1188 * pci_release_dev - free a pci device structure when all users of it are finished.
1189 * @dev: device that's been disconnected
1190 *
1191 * Will be called only by the device core when all users of this pci device are
1192 * done.
1193 */
1194static void pci_release_dev(struct device *dev)
1195{
04480094 1196 struct pci_dev *pci_dev;
1da177e4 1197
04480094 1198 pci_dev = to_pci_dev(dev);
201de56e 1199 pci_release_capabilities(pci_dev);
98d9f30c 1200 pci_release_of_node(pci_dev);
6ae32c53 1201 pcibios_release_device(pci_dev);
8b1fce04 1202 pci_bus_put(pci_dev->bus);
1da177e4
LT
1203 kfree(pci_dev);
1204}
1205
3c6e6ae7 1206struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
65891215
ME
1207{
1208 struct pci_dev *dev;
1209
1210 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1211 if (!dev)
1212 return NULL;
1213
65891215 1214 INIT_LIST_HEAD(&dev->bus_list);
88e7b167 1215 dev->dev.type = &pci_dev_type;
3c6e6ae7 1216 dev->bus = pci_bus_get(bus);
65891215
ME
1217
1218 return dev;
1219}
3c6e6ae7
GZ
1220EXPORT_SYMBOL(pci_alloc_dev);
1221
efdc87da
YL
1222bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1223 int crs_timeout)
1da177e4 1224{
1da177e4
LT
1225 int delay = 1;
1226
efdc87da
YL
1227 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1228 return false;
1da177e4
LT
1229
1230 /* some broken boards return 0 or ~0 if a slot is empty: */
efdc87da
YL
1231 if (*l == 0xffffffff || *l == 0x00000000 ||
1232 *l == 0x0000ffff || *l == 0xffff0000)
1233 return false;
1da177e4
LT
1234
1235 /* Configuration request Retry Status */
efdc87da
YL
1236 while (*l == 0xffff0001) {
1237 if (!crs_timeout)
1238 return false;
1239
1da177e4
LT
1240 msleep(delay);
1241 delay *= 2;
efdc87da
YL
1242 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1243 return false;
1da177e4 1244 /* Card hasn't responded in 60 seconds? Must be stuck. */
efdc87da 1245 if (delay > crs_timeout) {
80ccba11 1246 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1da177e4
LT
1247 "responding\n", pci_domain_nr(bus),
1248 bus->number, PCI_SLOT(devfn),
1249 PCI_FUNC(devfn));
efdc87da 1250 return false;
1da177e4
LT
1251 }
1252 }
1253
efdc87da
YL
1254 return true;
1255}
1256EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1257
1258/*
1259 * Read the config data for a PCI device, sanity-check it
1260 * and fill in the dev structure...
1261 */
1262static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1263{
1264 struct pci_dev *dev;
1265 u32 l;
1266
1267 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
1268 return NULL;
1269
8b1fce04 1270 dev = pci_alloc_dev(bus);
1da177e4
LT
1271 if (!dev)
1272 return NULL;
1273
1da177e4 1274 dev->devfn = devfn;
1da177e4
LT
1275 dev->vendor = l & 0xffff;
1276 dev->device = (l >> 16) & 0xffff;
cef354db 1277
98d9f30c
BH
1278 pci_set_of_node(dev);
1279
480b93b7 1280 if (pci_setup_device(dev)) {
8b1fce04 1281 pci_bus_put(dev->bus);
1da177e4
LT
1282 kfree(dev);
1283 return NULL;
1284 }
1da177e4
LT
1285
1286 return dev;
1287}
1288
201de56e
ZY
1289static void pci_init_capabilities(struct pci_dev *dev)
1290{
1291 /* MSI/MSI-X list */
1292 pci_msi_init_pci_dev(dev);
1293
63f4898a
RW
1294 /* Buffers for saving PCIe and PCI-X capabilities */
1295 pci_allocate_cap_save_buffers(dev);
1296
201de56e
ZY
1297 /* Power Management */
1298 pci_pm_init(dev);
1299
1300 /* Vital Product Data */
1301 pci_vpd_pci22_init(dev);
58c3a727
YZ
1302
1303 /* Alternative Routing-ID Forwarding */
31ab2476 1304 pci_configure_ari(dev);
d1b054da
YZ
1305
1306 /* Single Root I/O Virtualization */
1307 pci_iov_init(dev);
ae21ee65
AK
1308
1309 /* Enable ACS P2P upstream forwarding */
5d990b62 1310 pci_enable_acs(dev);
201de56e
ZY
1311}
1312
96bde06a 1313void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1314{
4f535093
YL
1315 int ret;
1316
cdb9b9f7
PM
1317 device_initialize(&dev->dev);
1318 dev->dev.release = pci_release_dev;
1da177e4 1319
7629d19a 1320 set_dev_node(&dev->dev, pcibus_to_node(bus));
cdb9b9f7 1321 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1322 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1323 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1324
4d57cdfa 1325 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1326 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1327
1da177e4
LT
1328 /* Fix up broken headers */
1329 pci_fixup_device(pci_fixup_header, dev);
1330
2069ecfb
YL
1331 /* moved out from quirk header fixup code */
1332 pci_reassigndev_resource_alignment(dev);
1333
4b77b0a2
RW
1334 /* Clear the state_saved flag. */
1335 dev->state_saved = false;
1336
201de56e
ZY
1337 /* Initialize various capabilities */
1338 pci_init_capabilities(dev);
eb9d0fe4 1339
1da177e4
LT
1340 /*
1341 * Add the device to our list of discovered devices
1342 * and the bus list for fixup functions, etc.
1343 */
d71374da 1344 down_write(&pci_bus_sem);
1da177e4 1345 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1346 up_write(&pci_bus_sem);
4f535093 1347
4f535093
YL
1348 ret = pcibios_add_device(dev);
1349 WARN_ON(ret < 0);
1350
1351 /* Notifier could use PCI capabilities */
1352 dev->match_driver = false;
1353 ret = device_add(&dev->dev);
1354 WARN_ON(ret < 0);
cdb9b9f7
PM
1355}
1356
451124a7 1357struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1358{
1359 struct pci_dev *dev;
1360
90bdb311
TP
1361 dev = pci_get_slot(bus, devfn);
1362 if (dev) {
1363 pci_dev_put(dev);
1364 return dev;
1365 }
1366
cdb9b9f7
PM
1367 dev = pci_scan_device(bus, devfn);
1368 if (!dev)
1369 return NULL;
1370
1371 pci_device_add(dev, bus);
1da177e4
LT
1372
1373 return dev;
1374}
b73e9687 1375EXPORT_SYMBOL(pci_scan_single_device);
1da177e4 1376
b1bd58e4 1377static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
f07852d6 1378{
b1bd58e4
YW
1379 int pos;
1380 u16 cap = 0;
1381 unsigned next_fn;
4fb88c1a 1382
b1bd58e4
YW
1383 if (pci_ari_enabled(bus)) {
1384 if (!dev)
1385 return 0;
1386 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1387 if (!pos)
1388 return 0;
4fb88c1a 1389
b1bd58e4
YW
1390 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1391 next_fn = PCI_ARI_CAP_NFN(cap);
1392 if (next_fn <= fn)
1393 return 0; /* protect against malformed list */
f07852d6 1394
b1bd58e4
YW
1395 return next_fn;
1396 }
1397
1398 /* dev may be NULL for non-contiguous multifunction devices */
1399 if (!dev || dev->multifunction)
1400 return (fn + 1) % 8;
f07852d6 1401
f07852d6
MW
1402 return 0;
1403}
1404
1405static int only_one_child(struct pci_bus *bus)
1406{
1407 struct pci_dev *parent = bus->self;
284f5f9d 1408
f07852d6
MW
1409 if (!parent || !pci_is_pcie(parent))
1410 return 0;
62f87c0e 1411 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
284f5f9d 1412 return 1;
62f87c0e 1413 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
284f5f9d 1414 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
f07852d6
MW
1415 return 1;
1416 return 0;
1417}
1418
1da177e4
LT
1419/**
1420 * pci_scan_slot - scan a PCI slot on a bus for devices.
1421 * @bus: PCI bus to scan
1422 * @devfn: slot number to scan (must have zero function.)
1423 *
1424 * Scan a PCI slot on the specified PCI bus for devices, adding
1425 * discovered devices to the @bus->devices list. New devices
8a1bc901 1426 * will not have is_added set.
1b69dfc6
TP
1427 *
1428 * Returns the number of new devices found.
1da177e4 1429 */
96bde06a 1430int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 1431{
f07852d6 1432 unsigned fn, nr = 0;
1b69dfc6 1433 struct pci_dev *dev;
f07852d6
MW
1434
1435 if (only_one_child(bus) && (devfn > 0))
1436 return 0; /* Already scanned the entire slot */
1da177e4 1437
1b69dfc6 1438 dev = pci_scan_single_device(bus, devfn);
4fb88c1a
MW
1439 if (!dev)
1440 return 0;
1441 if (!dev->is_added)
1b69dfc6
TP
1442 nr++;
1443
b1bd58e4 1444 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
f07852d6
MW
1445 dev = pci_scan_single_device(bus, devfn + fn);
1446 if (dev) {
1447 if (!dev->is_added)
1448 nr++;
1449 dev->multifunction = 1;
1da177e4
LT
1450 }
1451 }
7d715a6c 1452
149e1637
SL
1453 /* only one slot has pcie device */
1454 if (bus->self && nr)
7d715a6c
SL
1455 pcie_aspm_init_link_state(bus->self);
1456
1da177e4
LT
1457 return nr;
1458}
1459
b03e7495
JM
1460static int pcie_find_smpss(struct pci_dev *dev, void *data)
1461{
1462 u8 *smpss = data;
1463
1464 if (!pci_is_pcie(dev))
1465 return 0;
1466
d4aa68f6
YW
1467 /*
1468 * We don't have a way to change MPS settings on devices that have
1469 * drivers attached. A hot-added device might support only the minimum
1470 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1471 * where devices may be hot-added, we limit the fabric MPS to 128 so
1472 * hot-added devices will work correctly.
1473 *
1474 * However, if we hot-add a device to a slot directly below a Root
1475 * Port, it's impossible for there to be other existing devices below
1476 * the port. We don't limit the MPS in this case because we can
1477 * reconfigure MPS on both the Root Port and the hot-added device,
1478 * and there are no other devices involved.
1479 *
1480 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
b03e7495 1481 */
d4aa68f6
YW
1482 if (dev->is_hotplug_bridge &&
1483 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
b03e7495
JM
1484 *smpss = 0;
1485
1486 if (*smpss > dev->pcie_mpss)
1487 *smpss = dev->pcie_mpss;
1488
1489 return 0;
1490}
1491
1492static void pcie_write_mps(struct pci_dev *dev, int mps)
1493{
62f392ea 1494 int rc;
b03e7495
JM
1495
1496 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
62f392ea 1497 mps = 128 << dev->pcie_mpss;
b03e7495 1498
62f87c0e
YW
1499 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1500 dev->bus->self)
62f392ea 1501 /* For "Performance", the assumption is made that
b03e7495
JM
1502 * downstream communication will never be larger than
1503 * the MRRS. So, the MPS only needs to be configured
1504 * for the upstream communication. This being the case,
1505 * walk from the top down and set the MPS of the child
1506 * to that of the parent bus.
62f392ea
JM
1507 *
1508 * Configure the device MPS with the smaller of the
1509 * device MPSS or the bridge MPS (which is assumed to be
1510 * properly configured at this point to the largest
1511 * allowable MPS based on its parent bus).
b03e7495 1512 */
62f392ea 1513 mps = min(mps, pcie_get_mps(dev->bus->self));
b03e7495
JM
1514 }
1515
1516 rc = pcie_set_mps(dev, mps);
1517 if (rc)
1518 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1519}
1520
62f392ea 1521static void pcie_write_mrrs(struct pci_dev *dev)
b03e7495 1522{
62f392ea 1523 int rc, mrrs;
b03e7495 1524
ed2888e9
JM
1525 /* In the "safe" case, do not configure the MRRS. There appear to be
1526 * issues with setting MRRS to 0 on a number of devices.
1527 */
ed2888e9
JM
1528 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1529 return;
1530
ed2888e9
JM
1531 /* For Max performance, the MRRS must be set to the largest supported
1532 * value. However, it cannot be configured larger than the MPS the
62f392ea
JM
1533 * device or the bus can support. This should already be properly
1534 * configured by a prior call to pcie_write_mps.
ed2888e9 1535 */
62f392ea 1536 mrrs = pcie_get_mps(dev);
b03e7495
JM
1537
1538 /* MRRS is a R/W register. Invalid values can be written, but a
ed2888e9 1539 * subsequent read will verify if the value is acceptable or not.
b03e7495
JM
1540 * If the MRRS value provided is not acceptable (e.g., too large),
1541 * shrink the value until it is acceptable to the HW.
f7625980 1542 */
b03e7495
JM
1543 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1544 rc = pcie_set_readrq(dev, mrrs);
62f392ea
JM
1545 if (!rc)
1546 break;
b03e7495 1547
62f392ea 1548 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
b03e7495
JM
1549 mrrs /= 2;
1550 }
62f392ea
JM
1551
1552 if (mrrs < 128)
1553 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1554 "safe value. If problems are experienced, try running "
1555 "with pci=pcie_bus_safe.\n");
b03e7495
JM
1556}
1557
5895af79
YW
1558static void pcie_bus_detect_mps(struct pci_dev *dev)
1559{
1560 struct pci_dev *bridge = dev->bus->self;
1561 int mps, p_mps;
1562
1563 if (!bridge)
1564 return;
1565
1566 mps = pcie_get_mps(dev);
1567 p_mps = pcie_get_mps(bridge);
1568
1569 if (mps != p_mps)
1570 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1571 mps, pci_name(bridge), p_mps);
1572}
1573
b03e7495
JM
1574static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1575{
a513a99a 1576 int mps, orig_mps;
b03e7495
JM
1577
1578 if (!pci_is_pcie(dev))
1579 return 0;
1580
5895af79
YW
1581 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1582 pcie_bus_detect_mps(dev);
1583 return 0;
1584 }
1585
a513a99a
JM
1586 mps = 128 << *(u8 *)data;
1587 orig_mps = pcie_get_mps(dev);
b03e7495
JM
1588
1589 pcie_write_mps(dev, mps);
62f392ea 1590 pcie_write_mrrs(dev);
b03e7495 1591
2c25e34c 1592 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), "
a513a99a
JM
1593 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1594 orig_mps, pcie_get_readrq(dev));
b03e7495
JM
1595
1596 return 0;
1597}
1598
a513a99a 1599/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
b03e7495
JM
1600 * parents then children fashion. If this changes, then this code will not
1601 * work as designed.
1602 */
a58674ff 1603void pcie_bus_configure_settings(struct pci_bus *bus)
b03e7495 1604{
5f39e670 1605 u8 smpss;
b03e7495 1606
a58674ff 1607 if (!bus->self)
b03e7495
JM
1608 return;
1609
b03e7495 1610 if (!pci_is_pcie(bus->self))
5f39e670
JM
1611 return;
1612
1613 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
3315472c 1614 * to be aware of the MPS of the destination. To work around this,
5f39e670
JM
1615 * simply force the MPS of the entire system to the smallest possible.
1616 */
1617 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1618 smpss = 0;
1619
b03e7495 1620 if (pcie_bus_config == PCIE_BUS_SAFE) {
a58674ff 1621 smpss = bus->self->pcie_mpss;
5f39e670 1622
b03e7495
JM
1623 pcie_find_smpss(bus->self, &smpss);
1624 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1625 }
1626
1627 pcie_bus_configure_set(bus->self, &smpss);
1628 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1629}
debc3b77 1630EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
b03e7495 1631
15856ad5 1632unsigned int pci_scan_child_bus(struct pci_bus *bus)
1da177e4 1633{
b918c62e 1634 unsigned int devfn, pass, max = bus->busn_res.start;
1da177e4
LT
1635 struct pci_dev *dev;
1636
0207c356 1637 dev_dbg(&bus->dev, "scanning bus\n");
1da177e4
LT
1638
1639 /* Go find them, Rover! */
1640 for (devfn = 0; devfn < 0x100; devfn += 8)
1641 pci_scan_slot(bus, devfn);
1642
a28724b0
YZ
1643 /* Reserve buses for SR-IOV capability. */
1644 max += pci_iov_bus_range(bus);
1645
1da177e4
LT
1646 /*
1647 * After performing arch-dependent fixup of the bus, look behind
1648 * all PCI-to-PCI bridges on this bus.
1649 */
74710ded 1650 if (!bus->is_added) {
0207c356 1651 dev_dbg(&bus->dev, "fixups for bus\n");
74710ded 1652 pcibios_fixup_bus(bus);
981cf9ea 1653 bus->is_added = 1;
74710ded
AC
1654 }
1655
1da177e4
LT
1656 for (pass=0; pass < 2; pass++)
1657 list_for_each_entry(dev, &bus->devices, bus_list) {
1658 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1659 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1660 max = pci_scan_bridge(bus, dev, max, pass);
1661 }
1662
1663 /*
1664 * We've scanned the bus and so we know all about what's on
1665 * the other side of any bridges that may be on this bus plus
1666 * any devices.
1667 *
1668 * Return how far we've got finding sub-buses.
1669 */
0207c356 1670 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
1da177e4
LT
1671 return max;
1672}
1673
6c0cc950
RW
1674/**
1675 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1676 * @bridge: Host bridge to set up.
1677 *
1678 * Default empty implementation. Replace with an architecture-specific setup
1679 * routine, if necessary.
1680 */
1681int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1682{
1683 return 0;
1684}
1685
10a95747
JL
1686void __weak pcibios_add_bus(struct pci_bus *bus)
1687{
1688}
1689
1690void __weak pcibios_remove_bus(struct pci_bus *bus)
1691{
1692}
1693
166c6370
BH
1694struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1695 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1da177e4 1696{
0efd5aab 1697 int error;
5a21d70d 1698 struct pci_host_bridge *bridge;
0207c356 1699 struct pci_bus *b, *b2;
0efd5aab 1700 struct pci_host_bridge_window *window, *n;
a9d9f527 1701 struct resource *res;
0efd5aab
BH
1702 resource_size_t offset;
1703 char bus_addr[64];
1704 char *fmt;
1da177e4
LT
1705
1706 b = pci_alloc_bus();
1707 if (!b)
7b543663 1708 return NULL;
1da177e4
LT
1709
1710 b->sysdata = sysdata;
1711 b->ops = ops;
4f535093 1712 b->number = b->busn_res.start = bus;
0207c356
BH
1713 b2 = pci_find_bus(pci_domain_nr(b), bus);
1714 if (b2) {
1da177e4 1715 /* If we already got to this bus through a different bridge, ignore it */
0207c356 1716 dev_dbg(&b2->dev, "bus already known\n");
1da177e4
LT
1717 goto err_out;
1718 }
d71374da 1719
7b543663
YL
1720 bridge = pci_alloc_host_bridge(b);
1721 if (!bridge)
1722 goto err_out;
1723
1724 bridge->dev.parent = parent;
70efde2a 1725 bridge->dev.release = pci_release_host_bridge_dev;
7b543663 1726 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
6c0cc950 1727 error = pcibios_root_bridge_prepare(bridge);
343df771
JL
1728 if (error) {
1729 kfree(bridge);
1730 goto err_out;
1731 }
6c0cc950 1732
7b543663 1733 error = device_register(&bridge->dev);
343df771
JL
1734 if (error) {
1735 put_device(&bridge->dev);
1736 goto err_out;
1737 }
7b543663 1738 b->bridge = get_device(&bridge->dev);
a1e4d72c 1739 device_enable_async_suspend(b->bridge);
98d9f30c 1740 pci_set_bus_of_node(b);
1da177e4 1741
0d358f22
YL
1742 if (!parent)
1743 set_dev_node(b->bridge, pcibus_to_node(b));
1744
fd7d1ced
GKH
1745 b->dev.class = &pcibus_class;
1746 b->dev.parent = b->bridge;
1a927133 1747 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
fd7d1ced 1748 error = device_register(&b->dev);
1da177e4
LT
1749 if (error)
1750 goto class_dev_reg_err;
1da177e4 1751
10a95747
JL
1752 pcibios_add_bus(b);
1753
1da177e4
LT
1754 /* Create legacy_io and legacy_mem files for this bus */
1755 pci_create_legacy_files(b);
1756
a9d9f527
BH
1757 if (parent)
1758 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1759 else
1760 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1761
0efd5aab
BH
1762 /* Add initial resources to the bus */
1763 list_for_each_entry_safe(window, n, resources, list) {
1764 list_move_tail(&window->list, &bridge->windows);
1765 res = window->res;
1766 offset = window->offset;
f848ffb1
YL
1767 if (res->flags & IORESOURCE_BUS)
1768 pci_bus_insert_busn_res(b, bus, res->end);
1769 else
1770 pci_bus_add_resource(b, res, 0);
0efd5aab
BH
1771 if (offset) {
1772 if (resource_type(res) == IORESOURCE_IO)
1773 fmt = " (bus address [%#06llx-%#06llx])";
1774 else
1775 fmt = " (bus address [%#010llx-%#010llx])";
1776 snprintf(bus_addr, sizeof(bus_addr), fmt,
1777 (unsigned long long) (res->start - offset),
1778 (unsigned long long) (res->end - offset));
1779 } else
1780 bus_addr[0] = '\0';
1781 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
a9d9f527
BH
1782 }
1783
a5390aa6
BH
1784 down_write(&pci_bus_sem);
1785 list_add_tail(&b->node, &pci_root_buses);
1786 up_write(&pci_bus_sem);
1787
1da177e4
LT
1788 return b;
1789
1da177e4 1790class_dev_reg_err:
7b543663
YL
1791 put_device(&bridge->dev);
1792 device_unregister(&bridge->dev);
1da177e4 1793err_out:
1da177e4
LT
1794 kfree(b);
1795 return NULL;
1796}
cdb9b9f7 1797
98a35831
YL
1798int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1799{
1800 struct resource *res = &b->busn_res;
1801 struct resource *parent_res, *conflict;
1802
1803 res->start = bus;
1804 res->end = bus_max;
1805 res->flags = IORESOURCE_BUS;
1806
1807 if (!pci_is_root_bus(b))
1808 parent_res = &b->parent->busn_res;
1809 else {
1810 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1811 res->flags |= IORESOURCE_PCI_FIXED;
1812 }
1813
ced04d15 1814 conflict = request_resource_conflict(parent_res, res);
98a35831
YL
1815
1816 if (conflict)
1817 dev_printk(KERN_DEBUG, &b->dev,
1818 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1819 res, pci_is_root_bus(b) ? "domain " : "",
1820 parent_res, conflict->name, conflict);
98a35831
YL
1821
1822 return conflict == NULL;
1823}
1824
1825int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1826{
1827 struct resource *res = &b->busn_res;
1828 struct resource old_res = *res;
1829 resource_size_t size;
1830 int ret;
1831
1832 if (res->start > bus_max)
1833 return -EINVAL;
1834
1835 size = bus_max - res->start + 1;
1836 ret = adjust_resource(res, res->start, size);
1837 dev_printk(KERN_DEBUG, &b->dev,
1838 "busn_res: %pR end %s updated to %02x\n",
1839 &old_res, ret ? "can not be" : "is", bus_max);
1840
1841 if (!ret && !res->parent)
1842 pci_bus_insert_busn_res(b, res->start, res->end);
1843
1844 return ret;
1845}
1846
1847void pci_bus_release_busn_res(struct pci_bus *b)
1848{
1849 struct resource *res = &b->busn_res;
1850 int ret;
1851
1852 if (!res->flags || !res->parent)
1853 return;
1854
1855 ret = release_resource(res);
1856 dev_printk(KERN_DEBUG, &b->dev,
1857 "busn_res: %pR %s released\n",
1858 res, ret ? "can not be" : "is");
1859}
1860
15856ad5 1861struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
1862 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1863{
4d99f524
YL
1864 struct pci_host_bridge_window *window;
1865 bool found = false;
a2ebb827 1866 struct pci_bus *b;
4d99f524
YL
1867 int max;
1868
1869 list_for_each_entry(window, resources, list)
1870 if (window->res->flags & IORESOURCE_BUS) {
1871 found = true;
1872 break;
1873 }
a2ebb827
BH
1874
1875 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1876 if (!b)
1877 return NULL;
1878
4d99f524
YL
1879 if (!found) {
1880 dev_info(&b->dev,
1881 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1882 bus);
1883 pci_bus_insert_busn_res(b, bus, 255);
1884 }
1885
1886 max = pci_scan_child_bus(b);
1887
1888 if (!found)
1889 pci_bus_update_busn_res_end(b, max);
1890
a2ebb827
BH
1891 pci_bus_add_devices(b);
1892 return b;
1893}
1894EXPORT_SYMBOL(pci_scan_root_bus);
1895
7e00fe2e 1896/* Deprecated; use pci_scan_root_bus() instead */
15856ad5 1897struct pci_bus *pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1898 int bus, struct pci_ops *ops, void *sysdata)
1899{
1e39ae9f 1900 LIST_HEAD(resources);
cdb9b9f7
PM
1901 struct pci_bus *b;
1902
1e39ae9f
BH
1903 pci_add_resource(&resources, &ioport_resource);
1904 pci_add_resource(&resources, &iomem_resource);
857c3b66 1905 pci_add_resource(&resources, &busn_resource);
1e39ae9f 1906 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
cdb9b9f7 1907 if (b)
857c3b66 1908 pci_scan_child_bus(b);
1e39ae9f
BH
1909 else
1910 pci_free_resource_list(&resources);
cdb9b9f7
PM
1911 return b;
1912}
1da177e4
LT
1913EXPORT_SYMBOL(pci_scan_bus_parented);
1914
15856ad5 1915struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
de4b2f76
BH
1916 void *sysdata)
1917{
1918 LIST_HEAD(resources);
1919 struct pci_bus *b;
1920
1921 pci_add_resource(&resources, &ioport_resource);
1922 pci_add_resource(&resources, &iomem_resource);
857c3b66 1923 pci_add_resource(&resources, &busn_resource);
de4b2f76
BH
1924 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1925 if (b) {
857c3b66 1926 pci_scan_child_bus(b);
de4b2f76
BH
1927 pci_bus_add_devices(b);
1928 } else {
1929 pci_free_resource_list(&resources);
1930 }
1931 return b;
1932}
1933EXPORT_SYMBOL(pci_scan_bus);
1934
2f320521
YL
1935/**
1936 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1937 * @bridge: PCI bridge for the bus to scan
1938 *
1939 * Scan a PCI bus and child buses for new devices, add them,
1940 * and enable them, resizing bridge mmio/io resource if necessary
1941 * and possible. The caller must ensure the child devices are already
1942 * removed for resizing to occur.
1943 *
1944 * Returns the max number of subordinate bus discovered.
1945 */
1946unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1947{
1948 unsigned int max;
1949 struct pci_bus *bus = bridge->subordinate;
1950
1951 max = pci_scan_child_bus(bus);
1952
1953 pci_assign_unassigned_bridge_resources(bridge);
1954
1955 pci_bus_add_devices(bus);
1956
1957 return max;
1958}
1959
a5213a31
YL
1960/**
1961 * pci_rescan_bus - scan a PCI bus for devices.
1962 * @bus: PCI bus to scan
1963 *
1964 * Scan a PCI bus and child buses for new devices, adds them,
1965 * and enables them.
1966 *
1967 * Returns the max number of subordinate bus discovered.
1968 */
1969unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
1970{
1971 unsigned int max;
1972
1973 max = pci_scan_child_bus(bus);
1974 pci_assign_unassigned_bus_resources(bus);
1975 pci_bus_add_devices(bus);
1976
1977 return max;
1978}
1979EXPORT_SYMBOL_GPL(pci_rescan_bus);
1980
1da177e4 1981EXPORT_SYMBOL(pci_add_new_bus);
1da177e4
LT
1982EXPORT_SYMBOL(pci_scan_slot);
1983EXPORT_SYMBOL(pci_scan_bridge);
1da177e4 1984EXPORT_SYMBOL_GPL(pci_scan_child_bus);
6b4b78fe 1985
9d16947b
RW
1986/*
1987 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
1988 * routines should always be executed under this mutex.
1989 */
1990static DEFINE_MUTEX(pci_rescan_remove_lock);
1991
1992void pci_lock_rescan_remove(void)
1993{
1994 mutex_lock(&pci_rescan_remove_lock);
1995}
1996EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
1997
1998void pci_unlock_rescan_remove(void)
1999{
2000 mutex_unlock(&pci_rescan_remove_lock);
2001}
2002EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2003
99178b03 2004static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
6b4b78fe 2005{
99178b03
GKH
2006 const struct pci_dev *a = to_pci_dev(d_a);
2007 const struct pci_dev *b = to_pci_dev(d_b);
2008
6b4b78fe
MD
2009 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2010 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2011
2012 if (a->bus->number < b->bus->number) return -1;
2013 else if (a->bus->number > b->bus->number) return 1;
2014
2015 if (a->devfn < b->devfn) return -1;
2016 else if (a->devfn > b->devfn) return 1;
2017
2018 return 0;
2019}
2020
5ff580c1 2021void __init pci_sort_breadthfirst(void)
6b4b78fe 2022{
99178b03 2023 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 2024}
This page took 1.028249 seconds and 5 git commands to generate.