PCI: allow quirks to be compiled out
[deliverable/linux.git] / drivers / pci / quirks.c
CommitLineData
1da177e4
LT
1/*
2 * This file contains work-arounds for many known PCI hardware
3 * bugs. Devices present only on certain architectures (host
4 * bridges et cetera) should be handled in arch-specific code.
5 *
6 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 *
7586269c
DB
10 * Init/reset quirks for USB host controllers should be in the
11 * USB quirks file, where their drivers can access reuse it.
12 *
1da177e4
LT
13 * The bridge optimization stuff has been removed. If you really
14 * have a silly BIOS which is unable to set your host bridge right,
15 * use the PowerTweak utility (see http://powertweak.sourceforge.net).
16 */
17
1da177e4
LT
18#include <linux/types.h>
19#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/init.h>
22#include <linux/delay.h>
25be5e6c 23#include <linux/acpi.h>
9f23ed3b 24#include <linux/kallsyms.h>
bc56b9e0 25#include "pci.h"
1da177e4 26
3d137310
TP
27int isa_dma_bridge_buggy;
28EXPORT_SYMBOL(isa_dma_bridge_buggy);
29int pci_pci_problems;
30EXPORT_SYMBOL(pci_pci_problems);
31int pcie_mch_quirk;
32EXPORT_SYMBOL(pcie_mch_quirk);
33
34#ifdef CONFIG_PCI_QUIRKS
bd8481e1
DT
35/* The Mellanox Tavor device gives false positive parity errors
36 * Mark this device with a broken_parity_status, to allow
37 * PCI scanning code to "skip" this now blacklisted device.
38 */
39static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
40{
41 dev->broken_parity_status = 1; /* This device gives false positives */
42}
43DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
44DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
45
1da177e4
LT
46/* Deal with broken BIOS'es that neglect to enable passive release,
47 which can cause problems in combination with the 82441FX/PPro MTRRs */
1597cacb 48static void quirk_passive_release(struct pci_dev *dev)
1da177e4
LT
49{
50 struct pci_dev *d = NULL;
51 unsigned char dlc;
52
53 /* We have to make sure a particular bit is set in the PIIX3
54 ISA bridge, so we have to go out and find it. */
55 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
56 pci_read_config_byte(d, 0x82, &dlc);
57 if (!(dlc & 1<<1)) {
f0fda801 58 dev_err(&d->dev, "PIIX3: Enabling Passive Release\n");
1da177e4
LT
59 dlc |= 1<<1;
60 pci_write_config_byte(d, 0x82, dlc);
61 }
62 }
63}
652c538e
AM
64DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
65DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
1da177e4
LT
66
67/* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
68 but VIA don't answer queries. If you happen to have good contacts at VIA
69 ask them for me please -- Alan
70
71 This appears to be BIOS not version dependent. So presumably there is a
72 chipset level fix */
1da177e4
LT
73
74static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
75{
76 if (!isa_dma_bridge_buggy) {
77 isa_dma_bridge_buggy=1;
f0fda801 78 dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
1da177e4
LT
79 }
80}
81 /*
82 * Its not totally clear which chipsets are the problematic ones
83 * We know 82C586 and 82C596 variants are affected.
84 */
652c538e
AM
85DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
86DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
87DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
88DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
89DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
90DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
91DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
1da177e4 92
1da177e4
LT
93/*
94 * Chipsets where PCI->PCI transfers vanish or hang
95 */
96static void __devinit quirk_nopcipci(struct pci_dev *dev)
97{
98 if ((pci_pci_problems & PCIPCI_FAIL)==0) {
f0fda801 99 dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
1da177e4
LT
100 pci_pci_problems |= PCIPCI_FAIL;
101 }
102}
652c538e
AM
103DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
104DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
236561e5
AC
105
106static void __devinit quirk_nopciamd(struct pci_dev *dev)
107{
108 u8 rev;
109 pci_read_config_byte(dev, 0x08, &rev);
110 if (rev == 0x13) {
111 /* Erratum 24 */
f0fda801 112 dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
236561e5
AC
113 pci_pci_problems |= PCIAGP_FAIL;
114 }
115}
652c538e 116DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
1da177e4
LT
117
118/*
119 * Triton requires workarounds to be used by the drivers
120 */
121static void __devinit quirk_triton(struct pci_dev *dev)
122{
123 if ((pci_pci_problems&PCIPCI_TRITON)==0) {
f0fda801 124 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
125 pci_pci_problems |= PCIPCI_TRITON;
126 }
127}
652c538e
AM
128DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
129DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
130DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
131DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
1da177e4
LT
132
133/*
134 * VIA Apollo KT133 needs PCI latency patch
135 * Made according to a windows driver based patch by George E. Breese
136 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
137 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
138 * the info on which Mr Breese based his work.
139 *
140 * Updated based on further information from the site and also on
141 * information provided by VIA
142 */
1597cacb 143static void quirk_vialatency(struct pci_dev *dev)
1da177e4
LT
144{
145 struct pci_dev *p;
1da177e4
LT
146 u8 busarb;
147 /* Ok we have a potential problem chipset here. Now see if we have
148 a buggy southbridge */
149
150 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
151 if (p!=NULL) {
1da177e4
LT
152 /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
153 /* Check for buggy part revisions */
2b1afa87 154 if (p->revision < 0x40 || p->revision > 0x42)
1da177e4
LT
155 goto exit;
156 } else {
157 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
158 if (p==NULL) /* No problem parts */
159 goto exit;
1da177e4 160 /* Check for buggy part revisions */
2b1afa87 161 if (p->revision < 0x10 || p->revision > 0x12)
1da177e4
LT
162 goto exit;
163 }
164
165 /*
166 * Ok we have the problem. Now set the PCI master grant to
167 * occur every master grant. The apparent bug is that under high
168 * PCI load (quite common in Linux of course) you can get data
169 * loss when the CPU is held off the bus for 3 bus master requests
170 * This happens to include the IDE controllers....
171 *
172 * VIA only apply this fix when an SB Live! is present but under
173 * both Linux and Windows this isnt enough, and we have seen
174 * corruption without SB Live! but with things like 3 UDMA IDE
175 * controllers. So we ignore that bit of the VIA recommendation..
176 */
177
178 pci_read_config_byte(dev, 0x76, &busarb);
179 /* Set bit 4 and bi 5 of byte 76 to 0x01
180 "Master priority rotation on every PCI master grant */
181 busarb &= ~(1<<5);
182 busarb |= (1<<4);
183 pci_write_config_byte(dev, 0x76, busarb);
f0fda801 184 dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
1da177e4
LT
185exit:
186 pci_dev_put(p);
187}
652c538e
AM
188DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
189DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
190DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1597cacb 191/* Must restore this on a resume from RAM */
652c538e
AM
192DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
193DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
194DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1da177e4
LT
195
196/*
197 * VIA Apollo VP3 needs ETBF on BT848/878
198 */
199static void __devinit quirk_viaetbf(struct pci_dev *dev)
200{
201 if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
f0fda801 202 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
203 pci_pci_problems |= PCIPCI_VIAETBF;
204 }
205}
652c538e 206DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
1da177e4
LT
207
208static void __devinit quirk_vsfx(struct pci_dev *dev)
209{
210 if ((pci_pci_problems&PCIPCI_VSFX)==0) {
f0fda801 211 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
212 pci_pci_problems |= PCIPCI_VSFX;
213 }
214}
652c538e 215DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
1da177e4
LT
216
217/*
218 * Ali Magik requires workarounds to be used by the drivers
219 * that DMA to AGP space. Latency must be set to 0xA and triton
220 * workaround applied too
221 * [Info kindly provided by ALi]
222 */
223static void __init quirk_alimagik(struct pci_dev *dev)
224{
225 if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
f0fda801 226 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
227 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
228 }
229}
652c538e
AM
230DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
231DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
1da177e4
LT
232
233/*
234 * Natoma has some interesting boundary conditions with Zoran stuff
235 * at least
236 */
237static void __devinit quirk_natoma(struct pci_dev *dev)
238{
239 if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
f0fda801 240 dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
241 pci_pci_problems |= PCIPCI_NATOMA;
242 }
243}
652c538e
AM
244DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
245DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
246DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
247DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
248DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
249DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
1da177e4
LT
250
251/*
252 * This chip can cause PCI parity errors if config register 0xA0 is read
253 * while DMAs are occurring.
254 */
255static void __devinit quirk_citrine(struct pci_dev *dev)
256{
257 dev->cfg_size = 0xA0;
258}
652c538e 259DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
1da177e4
LT
260
261/*
262 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
263 * If it's needed, re-allocate the region.
264 */
265static void __devinit quirk_s3_64M(struct pci_dev *dev)
266{
267 struct resource *r = &dev->resource[0];
268
269 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
270 r->start = 0;
271 r->end = 0x3ffffff;
272 }
273}
652c538e
AM
274DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
275DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
1da177e4 276
6693e74a
LT
277static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
278 unsigned size, int nr, const char *name)
1da177e4
LT
279{
280 region &= ~(size-1);
281 if (region) {
085ae41f 282 struct pci_bus_region bus_region;
1da177e4
LT
283 struct resource *res = dev->resource + nr;
284
285 res->name = pci_name(dev);
286 res->start = region;
287 res->end = region + size - 1;
288 res->flags = IORESOURCE_IO;
085ae41f
DM
289
290 /* Convert from PCI bus to resource space. */
291 bus_region.start = res->start;
292 bus_region.end = res->end;
293 pcibios_bus_to_resource(dev, res, &bus_region);
294
1da177e4 295 pci_claim_resource(dev, nr);
f0fda801 296 dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
1da177e4
LT
297 }
298}
299
300/*
301 * ATI Northbridge setups MCE the processor if you even
302 * read somewhere between 0x3b0->0x3bb or read 0x3d3
303 */
304static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
305{
f0fda801 306 dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
1da177e4
LT
307 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
308 request_region(0x3b0, 0x0C, "RadeonIGP");
309 request_region(0x3d3, 0x01, "RadeonIGP");
310}
652c538e 311DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
1da177e4
LT
312
313/*
314 * Let's make the southbridge information explicit instead
315 * of having to worry about people probing the ACPI areas,
316 * for example.. (Yes, it happens, and if you read the wrong
317 * ACPI register it will put the machine to sleep with no
318 * way of waking it up again. Bummer).
319 *
320 * ALI M7101: Two IO regions pointed to by words at
321 * 0xE0 (64 bytes of ACPI registers)
322 * 0xE2 (32 bytes of SMB registers)
323 */
324static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
325{
326 u16 region;
327
328 pci_read_config_word(dev, 0xE0, &region);
6693e74a 329 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
1da177e4 330 pci_read_config_word(dev, 0xE2, &region);
6693e74a 331 quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
1da177e4 332}
652c538e 333DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
1da177e4 334
6693e74a
LT
335static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
336{
337 u32 devres;
338 u32 mask, size, base;
339
340 pci_read_config_dword(dev, port, &devres);
341 if ((devres & enable) != enable)
342 return;
343 mask = (devres >> 16) & 15;
344 base = devres & 0xffff;
345 size = 16;
346 for (;;) {
347 unsigned bit = size >> 1;
348 if ((bit & mask) == bit)
349 break;
350 size = bit;
351 }
352 /*
353 * For now we only print it out. Eventually we'll want to
354 * reserve it (at least if it's in the 0x1000+ range), but
355 * let's get enough confirmation reports first.
356 */
357 base &= -size;
f0fda801 358 dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
6693e74a
LT
359}
360
361static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
362{
363 u32 devres;
364 u32 mask, size, base;
365
366 pci_read_config_dword(dev, port, &devres);
367 if ((devres & enable) != enable)
368 return;
369 base = devres & 0xffff0000;
370 mask = (devres & 0x3f) << 16;
371 size = 128 << 16;
372 for (;;) {
373 unsigned bit = size >> 1;
374 if ((bit & mask) == bit)
375 break;
376 size = bit;
377 }
378 /*
379 * For now we only print it out. Eventually we'll want to
380 * reserve it, but let's get enough confirmation reports first.
381 */
382 base &= -size;
f0fda801 383 dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
6693e74a
LT
384}
385
1da177e4
LT
386/*
387 * PIIX4 ACPI: Two IO regions pointed to by longwords at
388 * 0x40 (64 bytes of ACPI registers)
08db2a70 389 * 0x90 (16 bytes of SMB registers)
6693e74a 390 * and a few strange programmable PIIX4 device resources.
1da177e4
LT
391 */
392static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
393{
6693e74a 394 u32 region, res_a;
1da177e4
LT
395
396 pci_read_config_dword(dev, 0x40, &region);
6693e74a 397 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
1da177e4 398 pci_read_config_dword(dev, 0x90, &region);
08db2a70 399 quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
6693e74a
LT
400
401 /* Device resource A has enables for some of the other ones */
402 pci_read_config_dword(dev, 0x5c, &res_a);
403
404 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
405 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
406
407 /* Device resource D is just bitfields for static resources */
408
409 /* Device 12 enabled? */
410 if (res_a & (1 << 29)) {
411 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
412 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
413 }
414 /* Device 13 enabled? */
415 if (res_a & (1 << 30)) {
416 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
417 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
418 }
419 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
420 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
1da177e4 421}
652c538e
AM
422DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
423DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
1da177e4
LT
424
425/*
426 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
427 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
428 * 0x58 (64 bytes of GPIO I/O space)
429 */
430static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
431{
432 u32 region;
433
434 pci_read_config_dword(dev, 0x40, &region);
6693e74a 435 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
1da177e4
LT
436
437 pci_read_config_dword(dev, 0x58, &region);
6693e74a 438 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
1da177e4 439}
652c538e
AM
440DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
441DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
442DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
443DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
444DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
445DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
446DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
447DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
448DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
449DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
1da177e4 450
2cea752f
M
451static void __devinit quirk_ich6_lpc_acpi(struct pci_dev *dev)
452{
453 u32 region;
454
455 pci_read_config_dword(dev, 0x40, &region);
456 quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
457
458 pci_read_config_dword(dev, 0x48, &region);
459 quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
460}
652c538e
AM
461DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc_acpi);
462DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc_acpi);
463DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich6_lpc_acpi);
464DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich6_lpc_acpi);
465DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich6_lpc_acpi);
466DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich6_lpc_acpi);
467DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich6_lpc_acpi);
468DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich6_lpc_acpi);
469DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich6_lpc_acpi);
470DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich6_lpc_acpi);
471DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich6_lpc_acpi);
472DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich6_lpc_acpi);
473DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich6_lpc_acpi);
474DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich6_lpc_acpi);
2cea752f 475
1da177e4
LT
476/*
477 * VIA ACPI: One IO region pointed to by longword at
478 * 0x48 or 0x20 (256 bytes of ACPI registers)
479 */
480static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
481{
1da177e4
LT
482 u32 region;
483
651472fb 484 if (dev->revision & 0x10) {
1da177e4
LT
485 pci_read_config_dword(dev, 0x48, &region);
486 region &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 487 quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
1da177e4
LT
488 }
489}
652c538e 490DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
1da177e4
LT
491
492/*
493 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
494 * 0x48 (256 bytes of ACPI registers)
495 * 0x70 (128 bytes of hardware monitoring register)
496 * 0x90 (16 bytes of SMB registers)
497 */
498static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
499{
500 u16 hm;
501 u32 smb;
502
503 quirk_vt82c586_acpi(dev);
504
505 pci_read_config_word(dev, 0x70, &hm);
506 hm &= PCI_BASE_ADDRESS_IO_MASK;
02f313b2 507 quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
1da177e4
LT
508
509 pci_read_config_dword(dev, 0x90, &smb);
510 smb &= PCI_BASE_ADDRESS_IO_MASK;
02f313b2 511 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
1da177e4 512}
652c538e 513DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
1da177e4 514
6d85f29b
IK
515/*
516 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
517 * 0x88 (128 bytes of power management registers)
518 * 0xd0 (16 bytes of SMB registers)
519 */
520static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
521{
522 u16 pm, smb;
523
524 pci_read_config_word(dev, 0x88, &pm);
525 pm &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 526 quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
6d85f29b
IK
527
528 pci_read_config_word(dev, 0xd0, &smb);
529 smb &= PCI_BASE_ADDRESS_IO_MASK;
6693e74a 530 quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
6d85f29b
IK
531}
532DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
533
1da177e4
LT
534
535#ifdef CONFIG_X86_IO_APIC
536
537#include <asm/io_apic.h>
538
539/*
540 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
541 * devices to the external APIC.
542 *
543 * TODO: When we have device-specific interrupt routers,
544 * this code will go away from quirks.
545 */
1597cacb 546static void quirk_via_ioapic(struct pci_dev *dev)
1da177e4
LT
547{
548 u8 tmp;
549
550 if (nr_ioapics < 1)
551 tmp = 0; /* nothing routed to external APIC */
552 else
553 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
554
f0fda801 555 dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
1da177e4
LT
556 tmp == 0 ? "Disa" : "Ena");
557
558 /* Offset 0x58: External APIC IRQ output control */
559 pci_write_config_byte (dev, 0x58, tmp);
560}
652c538e 561DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
e1a2a51e 562DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
1da177e4 563
a1740913
KW
564/*
565 * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
566 * This leads to doubled level interrupt rates.
567 * Set this bit to get rid of cycle wastage.
568 * Otherwise uncritical.
569 */
1597cacb 570static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
a1740913
KW
571{
572 u8 misc_control2;
573#define BYPASS_APIC_DEASSERT 8
574
575 pci_read_config_byte(dev, 0x5B, &misc_control2);
576 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
f0fda801 577 dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
a1740913
KW
578 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
579 }
580}
581DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
e1a2a51e 582DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
a1740913 583
1da177e4
LT
584/*
585 * The AMD io apic can hang the box when an apic irq is masked.
586 * We check all revs >= B0 (yet not in the pre production!) as the bug
587 * is currently marked NoFix
588 *
589 * We have multiple reports of hangs with this chipset that went away with
236561e5 590 * noapic specified. For the moment we assume it's the erratum. We may be wrong
1da177e4
LT
591 * of course. However the advice is demonstrably good even if so..
592 */
593static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
594{
44c10138 595 if (dev->revision >= 0x02) {
f0fda801 596 dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
597 dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
1da177e4
LT
598 }
599}
652c538e 600DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1da177e4
LT
601
602static void __init quirk_ioapic_rmw(struct pci_dev *dev)
603{
604 if (dev->devfn == 0 && dev->bus->number == 0)
605 sis_apic_bug = 1;
606}
652c538e 607DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
1da177e4 608
1da177e4
LT
609#define AMD8131_revA0 0x01
610#define AMD8131_revB0 0x11
611#define AMD8131_MISC 0x40
612#define AMD8131_NIOAMODE_BIT 0
1597cacb 613static void quirk_amd_8131_ioapic(struct pci_dev *dev)
1da177e4 614{
44c10138 615 unsigned char tmp;
1da177e4 616
1da177e4
LT
617 if (nr_ioapics == 0)
618 return;
619
44c10138 620 if (dev->revision == AMD8131_revA0 || dev->revision == AMD8131_revB0) {
f0fda801 621 dev_info(&dev->dev, "Fixing up AMD8131 IOAPIC mode\n");
1da177e4
LT
622 pci_read_config_byte( dev, AMD8131_MISC, &tmp);
623 tmp &= ~(1 << AMD8131_NIOAMODE_BIT);
624 pci_write_config_byte( dev, AMD8131_MISC, tmp);
625 }
626}
5da594b1 627DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
e1a2a51e 628DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_ioapic);
1da177e4
LT
629#endif /* CONFIG_X86_IO_APIC */
630
d556ad4b
PO
631/*
632 * Some settings of MMRBC can lead to data corruption so block changes.
633 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
634 */
635static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
636{
aa288d4d 637 if (dev->subordinate && dev->revision <= 0x12) {
f0fda801 638 dev_info(&dev->dev, "AMD8131 rev %x detected; "
639 "disabling PCI-X MMRBC\n", dev->revision);
d556ad4b
PO
640 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
641 }
642}
643DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1da177e4 644
1da177e4
LT
645/*
646 * FIXME: it is questionable that quirk_via_acpi
647 * is needed. It shows up as an ISA bridge, and does not
648 * support the PCI_INTERRUPT_LINE register at all. Therefore
649 * it seems like setting the pci_dev's 'irq' to the
650 * value of the ACPI SCI interrupt is only done for convenience.
651 * -jgarzik
652 */
653static void __devinit quirk_via_acpi(struct pci_dev *d)
654{
655 /*
656 * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
657 */
658 u8 irq;
659 pci_read_config_byte(d, 0x42, &irq);
660 irq &= 0xf;
661 if (irq && (irq != 2))
662 d->irq = irq;
663}
652c538e
AM
664DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
665DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1da177e4 666
09d6029f
DD
667
668/*
1597cacb 669 * VIA bridges which have VLink
09d6029f 670 */
1597cacb 671
c06bb5d4
JD
672static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
673
674static void quirk_via_bridge(struct pci_dev *dev)
675{
676 /* See what bridge we have and find the device ranges */
677 switch (dev->device) {
678 case PCI_DEVICE_ID_VIA_82C686:
cb7468ef
JD
679 /* The VT82C686 is special, it attaches to PCI and can have
680 any device number. All its subdevices are functions of
681 that single device. */
682 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
683 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
c06bb5d4
JD
684 break;
685 case PCI_DEVICE_ID_VIA_8237:
686 case PCI_DEVICE_ID_VIA_8237A:
687 via_vlink_dev_lo = 15;
688 break;
689 case PCI_DEVICE_ID_VIA_8235:
690 via_vlink_dev_lo = 16;
691 break;
692 case PCI_DEVICE_ID_VIA_8231:
693 case PCI_DEVICE_ID_VIA_8233_0:
694 case PCI_DEVICE_ID_VIA_8233A:
695 case PCI_DEVICE_ID_VIA_8233C_0:
696 via_vlink_dev_lo = 17;
697 break;
698 }
699}
700DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
701DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
702DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
703DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
704DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
705DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
706DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
707DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
09d6029f 708
1597cacb
AC
709/**
710 * quirk_via_vlink - VIA VLink IRQ number update
711 * @dev: PCI device
712 *
713 * If the device we are dealing with is on a PIC IRQ we need to
714 * ensure that the IRQ line register which usually is not relevant
715 * for PCI cards, is actually written so that interrupts get sent
c06bb5d4
JD
716 * to the right place.
717 * We only do this on systems where a VIA south bridge was detected,
718 * and only for VIA devices on the motherboard (see quirk_via_bridge
719 * above).
1597cacb
AC
720 */
721
722static void quirk_via_vlink(struct pci_dev *dev)
25be5e6c
LB
723{
724 u8 irq, new_irq;
725
c06bb5d4
JD
726 /* Check if we have VLink at all */
727 if (via_vlink_dev_lo == -1)
09d6029f
DD
728 return;
729
730 new_irq = dev->irq;
731
732 /* Don't quirk interrupts outside the legacy IRQ range */
733 if (!new_irq || new_irq > 15)
734 return;
735
1597cacb 736 /* Internal device ? */
c06bb5d4
JD
737 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
738 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1597cacb
AC
739 return;
740
741 /* This is an internal VLink device on a PIC interrupt. The BIOS
742 ought to have set this but may not have, so we redo it */
743
25be5e6c
LB
744 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
745 if (new_irq != irq) {
f0fda801 746 dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
747 irq, new_irq);
25be5e6c
LB
748 udelay(15); /* unknown if delay really needed */
749 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
750 }
751}
1597cacb 752DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
25be5e6c 753
1da177e4
LT
754/*
755 * VIA VT82C598 has its device ID settable and many BIOSes
756 * set it to the ID of VT82C597 for backward compatibility.
757 * We need to switch it off to be able to recognize the real
758 * type of the chip.
759 */
760static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
761{
762 pci_write_config_byte(dev, 0xfc, 0);
763 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
764}
652c538e 765DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1da177e4
LT
766
767/*
768 * CardBus controllers have a legacy base address that enables them
769 * to respond as i82365 pcmcia controllers. We don't want them to
770 * do this even if the Linux CardBus driver is not loaded, because
771 * the Linux i82365 driver does not (and should not) handle CardBus.
772 */
1597cacb 773static void quirk_cardbus_legacy(struct pci_dev *dev)
1da177e4
LT
774{
775 if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
776 return;
777 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
778}
779DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
e1a2a51e 780DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
1da177e4
LT
781
782/*
783 * Following the PCI ordering rules is optional on the AMD762. I'm not
784 * sure what the designers were smoking but let's not inhale...
785 *
786 * To be fair to AMD, it follows the spec by default, its BIOS people
787 * who turn it off!
788 */
1597cacb 789static void quirk_amd_ordering(struct pci_dev *dev)
1da177e4
LT
790{
791 u32 pcic;
792 pci_read_config_dword(dev, 0x4C, &pcic);
793 if ((pcic&6)!=6) {
794 pcic |= 6;
f0fda801 795 dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1da177e4
LT
796 pci_write_config_dword(dev, 0x4C, pcic);
797 pci_read_config_dword(dev, 0x84, &pcic);
798 pcic |= (1<<23); /* Required in this mode */
799 pci_write_config_dword(dev, 0x84, pcic);
800 }
801}
652c538e 802DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
e1a2a51e 803DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1da177e4
LT
804
805/*
806 * DreamWorks provided workaround for Dunord I-3000 problem
807 *
808 * This card decodes and responds to addresses not apparently
809 * assigned to it. We force a larger allocation to ensure that
810 * nothing gets put too close to it.
811 */
812static void __devinit quirk_dunord ( struct pci_dev * dev )
813{
814 struct resource *r = &dev->resource [1];
815 r->start = 0;
816 r->end = 0xffffff;
817}
652c538e 818DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1da177e4
LT
819
820/*
821 * i82380FB mobile docking controller: its PCI-to-PCI bridge
822 * is subtractive decoding (transparent), and does indicate this
823 * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
824 * instead of 0x01.
825 */
826static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
827{
828 dev->transparent = 1;
829}
652c538e
AM
830DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
831DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1da177e4
LT
832
833/*
834 * Common misconfiguration of the MediaGX/Geode PCI master that will
835 * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
836 * datasheets found at http://www.national.com/ds/GX for info on what
837 * these bits do. <christer@weinigel.se>
838 */
1597cacb 839static void quirk_mediagx_master(struct pci_dev *dev)
1da177e4
LT
840{
841 u8 reg;
842 pci_read_config_byte(dev, 0x41, &reg);
843 if (reg & 2) {
844 reg &= ~2;
f0fda801 845 dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
1da177e4
LT
846 pci_write_config_byte(dev, 0x41, reg);
847 }
848}
652c538e
AM
849DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
850DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1da177e4 851
1da177e4
LT
852/*
853 * Ensure C0 rev restreaming is off. This is normally done by
854 * the BIOS but in the odd case it is not the results are corruption
855 * hence the presence of a Linux check
856 */
1597cacb 857static void quirk_disable_pxb(struct pci_dev *pdev)
1da177e4
LT
858{
859 u16 config;
1da177e4 860
44c10138 861 if (pdev->revision != 0x04) /* Only C0 requires this */
1da177e4
LT
862 return;
863 pci_read_config_word(pdev, 0x40, &config);
864 if (config & (1<<6)) {
865 config &= ~(1<<6);
866 pci_write_config_word(pdev, 0x40, config);
f0fda801 867 dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
1da177e4
LT
868 }
869}
652c538e 870DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
e1a2a51e 871DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1da177e4 872
05a7d22b 873static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
ab17443a 874{
05a7d22b
CC
875 /* set sb600/sb700/sb800 sata to ahci mode */
876 u8 tmp;
ab17443a 877
05a7d22b
CC
878 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
879 if (tmp == 0x01) {
ab17443a
CH
880 pci_read_config_byte(pdev, 0x40, &tmp);
881 pci_write_config_byte(pdev, 0x40, tmp|1);
882 pci_write_config_byte(pdev, 0x9, 1);
883 pci_write_config_byte(pdev, 0xa, 6);
884 pci_write_config_byte(pdev, 0x40, tmp);
885
c9f89475 886 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
05a7d22b 887 dev_info(&pdev->dev, "set SATA to AHCI mode\n");
ab17443a
CH
888 }
889}
05a7d22b 890DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
e1a2a51e 891DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
05a7d22b 892DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
e1a2a51e 893DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
ab17443a 894
1da177e4
LT
895/*
896 * Serverworks CSB5 IDE does not fully support native mode
897 */
898static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
899{
900 u8 prog;
901 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
902 if (prog & 5) {
903 prog &= ~5;
904 pdev->class &= ~5;
905 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
368c73d4 906 /* PCI layer will sort out resources */
1da177e4
LT
907 }
908}
652c538e 909DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1da177e4
LT
910
911/*
912 * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
913 */
914static void __init quirk_ide_samemode(struct pci_dev *pdev)
915{
916 u8 prog;
917
918 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
919
920 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
f0fda801 921 dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
1da177e4
LT
922 prog &= ~5;
923 pdev->class &= ~5;
924 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1da177e4
LT
925 }
926}
368c73d4 927DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1da177e4 928
979b1791
AC
929/*
930 * Some ATA devices break if put into D3
931 */
932
933static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
934{
935 /* Quirk the legacy ATA devices only. The AHCI ones are ok */
936 if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
937 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
938}
939DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
940DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
941
1da177e4
LT
942/* This was originally an Alpha specific thing, but it really fits here.
943 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
944 */
945static void __init quirk_eisa_bridge(struct pci_dev *dev)
946{
947 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
948}
652c538e 949DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1da177e4 950
7daa0c4f 951
1da177e4
LT
952/*
953 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
954 * is not activated. The myth is that Asus said that they do not want the
955 * users to be irritated by just another PCI Device in the Win98 device
956 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
957 * package 2.7.0 for details)
958 *
959 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
960 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
d7698edc 961 * becomes necessary to do this tweak in two steps -- the chosen trigger
962 * is either the Host bridge (preferred) or on-board VGA controller.
9208ee82
JD
963 *
964 * Note that we used to unhide the SMBus that way on Toshiba laptops
965 * (Satellite A40 and Tecra M2) but then found that the thermal management
966 * was done by SMM code, which could cause unsynchronized concurrent
967 * accesses to the SMBus registers, with potentially bad effects. Thus you
968 * should be very careful when adding new entries: if SMM is accessing the
969 * Intel SMBus, this is a very good reason to leave it hidden.
a99acc83
JD
970 *
971 * Likewise, many recent laptops use ACPI for thermal management. If the
972 * ACPI DSDT code accesses the SMBus, then Linux should not access it
973 * natively, and keeping the SMBus hidden is the right thing to do. If you
974 * are about to add an entry in the table below, please first disassemble
975 * the DSDT and double-check that there is no code accessing the SMBus.
1da177e4 976 */
9d24a81e 977static int asus_hides_smbus;
1da177e4
LT
978
979static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
980{
981 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
982 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
983 switch(dev->subsystem_device) {
a00db371 984 case 0x8025: /* P4B-LX */
1da177e4
LT
985 case 0x8070: /* P4B */
986 case 0x8088: /* P4B533 */
987 case 0x1626: /* L3C notebook */
988 asus_hides_smbus = 1;
989 }
2f2d39d2 990 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
1da177e4
LT
991 switch(dev->subsystem_device) {
992 case 0x80b1: /* P4GE-V */
993 case 0x80b2: /* P4PE */
994 case 0x8093: /* P4B533-V */
995 asus_hides_smbus = 1;
996 }
2f2d39d2 997 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
1da177e4
LT
998 switch(dev->subsystem_device) {
999 case 0x8030: /* P4T533 */
1000 asus_hides_smbus = 1;
1001 }
2f2d39d2 1002 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1da177e4
LT
1003 switch (dev->subsystem_device) {
1004 case 0x8070: /* P4G8X Deluxe */
1005 asus_hides_smbus = 1;
1006 }
2f2d39d2 1007 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
321311af
JD
1008 switch (dev->subsystem_device) {
1009 case 0x80c9: /* PU-DLS */
1010 asus_hides_smbus = 1;
1011 }
2f2d39d2 1012 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1da177e4
LT
1013 switch (dev->subsystem_device) {
1014 case 0x1751: /* M2N notebook */
1015 case 0x1821: /* M5N notebook */
1016 asus_hides_smbus = 1;
1017 }
2f2d39d2 1018 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1da177e4
LT
1019 switch (dev->subsystem_device) {
1020 case 0x184b: /* W1N notebook */
1021 case 0x186a: /* M6Ne notebook */
1022 asus_hides_smbus = 1;
1023 }
2f2d39d2 1024 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
2e45785c
JD
1025 switch (dev->subsystem_device) {
1026 case 0x80f2: /* P4P800-X */
1027 asus_hides_smbus = 1;
1028 }
2f2d39d2 1029 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
acc06632
M
1030 switch (dev->subsystem_device) {
1031 case 0x1882: /* M6V notebook */
2d1e1c75 1032 case 0x1977: /* A6VA notebook */
acc06632
M
1033 asus_hides_smbus = 1;
1034 }
1da177e4
LT
1035 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1036 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1037 switch(dev->subsystem_device) {
1038 case 0x088C: /* HP Compaq nc8000 */
1039 case 0x0890: /* HP Compaq nc6000 */
1040 asus_hides_smbus = 1;
1041 }
2f2d39d2 1042 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1da177e4
LT
1043 switch (dev->subsystem_device) {
1044 case 0x12bc: /* HP D330L */
e3b1bd57 1045 case 0x12bd: /* HP D530 */
1da177e4
LT
1046 asus_hides_smbus = 1;
1047 }
677cc644
JD
1048 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1049 switch (dev->subsystem_device) {
1050 case 0x12bf: /* HP xw4100 */
1051 asus_hides_smbus = 1;
1052 }
1da177e4
LT
1053 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1054 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1055 switch(dev->subsystem_device) {
1056 case 0xC00C: /* Samsung P35 notebook */
1057 asus_hides_smbus = 1;
1058 }
c87f883e
RIZ
1059 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1060 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1061 switch(dev->subsystem_device) {
1062 case 0x0058: /* Compaq Evo N620c */
1063 asus_hides_smbus = 1;
1064 }
d7698edc 1065 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
1066 switch(dev->subsystem_device) {
1067 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1068 /* Motherboard doesn't have Host bridge
1069 * subvendor/subdevice IDs, therefore checking
1070 * its on-board VGA controller */
1071 asus_hides_smbus = 1;
1072 }
10260d9a
JD
1073 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_IG)
1074 switch(dev->subsystem_device) {
1075 case 0x00b8: /* Compaq Evo D510 CMT */
1076 case 0x00b9: /* Compaq Evo D510 SFF */
1077 asus_hides_smbus = 1;
1078 }
27e46859
KH
1079 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1080 switch (dev->subsystem_device) {
1081 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1082 /* Motherboard doesn't have host bridge
1083 * subvendor/subdevice IDs, therefore checking
1084 * its on-board VGA controller */
1085 asus_hides_smbus = 1;
1086 }
1da177e4
LT
1087 }
1088}
652c538e
AM
1089DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1090DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1091DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1092DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
677cc644 1093DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
652c538e
AM
1094DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1095DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1096DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1097DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1098DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1099
1100DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
10260d9a 1101DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_IG, asus_hides_smbus_hostbridge);
27e46859 1102DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
d7698edc 1103
1597cacb 1104static void asus_hides_smbus_lpc(struct pci_dev *dev)
1da177e4
LT
1105{
1106 u16 val;
1107
1108 if (likely(!asus_hides_smbus))
1109 return;
1110
1111 pci_read_config_word(dev, 0xF2, &val);
1112 if (val & 0x8) {
1113 pci_write_config_word(dev, 0xF2, val & (~0x8));
1114 pci_read_config_word(dev, 0xF2, &val);
1115 if (val & 0x8)
f0fda801 1116 dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
1da177e4 1117 else
f0fda801 1118 dev_info(&dev->dev, "Enabled i801 SMBus device\n");
1da177e4
LT
1119 }
1120}
652c538e
AM
1121DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1122DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1123DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1124DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1125DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1126DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1127DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
e1a2a51e
RW
1128DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1129DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1130DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1131DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1132DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1133DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1134DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1597cacb 1135
e1a2a51e
RW
1136/* It appears we just have one such device. If not, we have a warning */
1137static void __iomem *asus_rcba_base;
1138static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
acc06632 1139{
e1a2a51e 1140 u32 rcba;
acc06632
M
1141
1142 if (likely(!asus_hides_smbus))
1143 return;
e1a2a51e
RW
1144 WARN_ON(asus_rcba_base);
1145
acc06632 1146 pci_read_config_dword(dev, 0xF0, &rcba);
e1a2a51e
RW
1147 /* use bits 31:14, 16 kB aligned */
1148 asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
1149 if (asus_rcba_base == NULL)
1150 return;
1151}
1152
1153static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1154{
1155 u32 val;
1156
1157 if (likely(!asus_hides_smbus || !asus_rcba_base))
1158 return;
1159 /* read the Function Disable register, dword mode only */
1160 val = readl(asus_rcba_base + 0x3418);
1161 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
1162}
1163
1164static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1165{
1166 if (likely(!asus_hides_smbus || !asus_rcba_base))
1167 return;
1168 iounmap(asus_rcba_base);
1169 asus_rcba_base = NULL;
f0fda801 1170 dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
acc06632 1171}
e1a2a51e
RW
1172
1173static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1174{
1175 asus_hides_smbus_lpc_ich6_suspend(dev);
1176 asus_hides_smbus_lpc_ich6_resume_early(dev);
1177 asus_hides_smbus_lpc_ich6_resume(dev);
1178}
652c538e 1179DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
e1a2a51e
RW
1180DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1181DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1182DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
ce007ea5 1183
1da177e4
LT
1184/*
1185 * SiS 96x south bridge: BIOS typically hides SMBus device...
1186 */
1597cacb 1187static void quirk_sis_96x_smbus(struct pci_dev *dev)
1da177e4
LT
1188{
1189 u8 val = 0;
1da177e4 1190 pci_read_config_byte(dev, 0x77, &val);
2f5c33b3 1191 if (val & 0x10) {
f0fda801 1192 dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
2f5c33b3
MH
1193 pci_write_config_byte(dev, 0x77, val & ~0x10);
1194 }
1da177e4 1195}
652c538e
AM
1196DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1197DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1198DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1199DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
e1a2a51e
RW
1200DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1201DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1202DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1203DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1da177e4 1204
1da177e4
LT
1205/*
1206 * ... This is further complicated by the fact that some SiS96x south
1207 * bridges pretend to be 85C503/5513 instead. In that case see if we
1208 * spotted a compatible north bridge to make sure.
1209 * (pci_find_device doesn't work yet)
1210 *
1211 * We can also enable the sis96x bit in the discovery register..
1212 */
1da177e4
LT
1213#define SIS_DETECT_REGISTER 0x40
1214
1597cacb 1215static void quirk_sis_503(struct pci_dev *dev)
1da177e4
LT
1216{
1217 u8 reg;
1218 u16 devid;
1219
1220 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1221 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1222 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1223 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1224 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1225 return;
1226 }
1227
1da177e4 1228 /*
2f5c33b3
MH
1229 * Ok, it now shows up as a 96x.. run the 96x quirk by
1230 * hand in case it has already been processed.
1231 * (depends on link order, which is apparently not guaranteed)
1da177e4
LT
1232 */
1233 dev->device = devid;
2f5c33b3 1234 quirk_sis_96x_smbus(dev);
1da177e4 1235}
652c538e 1236DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
e1a2a51e 1237DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1da177e4 1238
1da177e4 1239
e5548e96
BJD
1240/*
1241 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1242 * and MC97 modem controller are disabled when a second PCI soundcard is
1243 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1244 * -- bjd
1245 */
1597cacb 1246static void asus_hides_ac97_lpc(struct pci_dev *dev)
e5548e96
BJD
1247{
1248 u8 val;
1249 int asus_hides_ac97 = 0;
1250
1251 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1252 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1253 asus_hides_ac97 = 1;
1254 }
1255
1256 if (!asus_hides_ac97)
1257 return;
1258
1259 pci_read_config_byte(dev, 0x50, &val);
1260 if (val & 0xc0) {
1261 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1262 pci_read_config_byte(dev, 0x50, &val);
1263 if (val & 0xc0)
f0fda801 1264 dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
e5548e96 1265 else
f0fda801 1266 dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
e5548e96
BJD
1267 }
1268}
652c538e 1269DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
e1a2a51e 1270DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1597cacb 1271
77967052 1272#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
15e0c694
AC
1273
1274/*
1275 * If we are using libata we can drive this chip properly but must
1276 * do this early on to make the additional device appear during
1277 * the PCI scanning.
1278 */
5ee2ae7f 1279static void quirk_jmicron_ata(struct pci_dev *pdev)
15e0c694 1280{
e34bb370 1281 u32 conf1, conf5, class;
15e0c694
AC
1282 u8 hdr;
1283
1284 /* Only poke fn 0 */
1285 if (PCI_FUNC(pdev->devfn))
1286 return;
1287
5ee2ae7f
TH
1288 pci_read_config_dword(pdev, 0x40, &conf1);
1289 pci_read_config_dword(pdev, 0x80, &conf5);
15e0c694 1290
5ee2ae7f
TH
1291 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1292 conf5 &= ~(1 << 24); /* Clear bit 24 */
1293
1294 switch (pdev->device) {
1295 case PCI_DEVICE_ID_JMICRON_JMB360:
1296 /* The controller should be in single function ahci mode */
1297 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1298 break;
1299
1300 case PCI_DEVICE_ID_JMICRON_JMB365:
1301 case PCI_DEVICE_ID_JMICRON_JMB366:
1302 /* Redirect IDE second PATA port to the right spot */
1303 conf5 |= (1 << 24);
1304 /* Fall through */
1305 case PCI_DEVICE_ID_JMICRON_JMB361:
1306 case PCI_DEVICE_ID_JMICRON_JMB363:
1307 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1308 /* Set the class codes correctly and then direct IDE 0 */
3a9e3a51 1309 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
5ee2ae7f
TH
1310 break;
1311
1312 case PCI_DEVICE_ID_JMICRON_JMB368:
1313 /* The controller should be in single function IDE mode */
1314 conf1 |= 0x00C00000; /* Set 22, 23 */
1315 break;
15e0c694 1316 }
5ee2ae7f
TH
1317
1318 pci_write_config_dword(pdev, 0x40, conf1);
1319 pci_write_config_dword(pdev, 0x80, conf5);
1320
1321 /* Update pdev accordingly */
1322 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1323 pdev->hdr_type = hdr & 0x7f;
1324 pdev->multifunction = !!(hdr & 0x80);
e34bb370
TH
1325
1326 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1327 pdev->class = class >> 8;
15e0c694 1328}
5ee2ae7f
TH
1329DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1330DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1331DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1332DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1333DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1334DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
e1a2a51e
RW
1335DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1336DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
1337DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
1338DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1339DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1340DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
15e0c694
AC
1341
1342#endif
1343
1da177e4
LT
1344#ifdef CONFIG_X86_IO_APIC
1345static void __init quirk_alder_ioapic(struct pci_dev *pdev)
1346{
1347 int i;
1348
1349 if ((pdev->class >> 8) != 0xff00)
1350 return;
1351
1352 /* the first BAR is the location of the IO APIC...we must
1353 * not touch this (and it's already covered by the fixmap), so
1354 * forcibly insert it into the resource tree */
1355 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1356 insert_resource(&iomem_resource, &pdev->resource[0]);
1357
1358 /* The next five BARs all seem to be rubbish, so just clean
1359 * them out */
1360 for (i=1; i < 6; i++) {
1361 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1362 }
1363
1364}
652c538e 1365DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1da177e4
LT
1366#endif
1367
1da177e4
LT
1368static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
1369{
1370 pcie_mch_quirk = 1;
1371}
652c538e
AM
1372DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1373DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1374DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1da177e4 1375
4602b88d
KA
1376
1377/*
1378 * It's possible for the MSI to get corrupted if shpc and acpi
1379 * are used together on certain PXH-based systems.
1380 */
1381static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
1382{
f5f2b131 1383 pci_msi_off(dev);
4602b88d 1384 dev->no_msi = 1;
f0fda801 1385 dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
4602b88d
KA
1386}
1387DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1388DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1389DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1390DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1391DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1392
ffadcc2f
KCA
1393/*
1394 * Some Intel PCI Express chipsets have trouble with downstream
1395 * device power management.
1396 */
1397static void quirk_intel_pcie_pm(struct pci_dev * dev)
1398{
1399 pci_pm_d3_delay = 120;
1400 dev->no_d1d2 = 1;
1401}
1402
1403DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1404DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1405DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1406DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1407DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1408DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1409DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1410DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1411DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1412DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1413DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1414DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1415DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1416DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1417DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1418DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1419DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1420DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1421DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1422DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1423DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
4602b88d 1424
33dced2e
SS
1425/*
1426 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
1427 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
1428 * Re-allocate the region if needed...
1429 */
1430static void __init quirk_tc86c001_ide(struct pci_dev *dev)
1431{
1432 struct resource *r = &dev->resource[0];
1433
1434 if (r->start & 0x8) {
1435 r->start = 0;
1436 r->end = 0xf;
1437 }
1438}
1439DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
1440 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
1441 quirk_tc86c001_ide);
1442
1da177e4
LT
1443static void __devinit quirk_netmos(struct pci_dev *dev)
1444{
1445 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
1446 unsigned int num_serial = dev->subsystem_device & 0xf;
1447
1448 /*
1449 * These Netmos parts are multiport serial devices with optional
1450 * parallel ports. Even when parallel ports are present, they
1451 * are identified as class SERIAL, which means the serial driver
1452 * will claim them. To prevent this, mark them as class OTHER.
1453 * These combo devices should be claimed by parport_serial.
1454 *
1455 * The subdevice ID is of the form 0x00PS, where <P> is the number
1456 * of parallel ports and <S> is the number of serial ports.
1457 */
1458 switch (dev->device) {
1459 case PCI_DEVICE_ID_NETMOS_9735:
1460 case PCI_DEVICE_ID_NETMOS_9745:
1461 case PCI_DEVICE_ID_NETMOS_9835:
1462 case PCI_DEVICE_ID_NETMOS_9845:
1463 case PCI_DEVICE_ID_NETMOS_9855:
1464 if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
1465 num_parallel) {
f0fda801 1466 dev_info(&dev->dev, "Netmos %04x (%u parallel, "
1da177e4
LT
1467 "%u serial); changing class SERIAL to OTHER "
1468 "(use parport_serial)\n",
1469 dev->device, num_parallel, num_serial);
1470 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
1471 (dev->class & 0xff);
1472 }
1473 }
1474}
1475DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
1476
16a74744
BH
1477static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
1478{
e64aeccb 1479 u16 command, pmcsr;
16a74744
BH
1480 u8 __iomem *csr;
1481 u8 cmd_hi;
e64aeccb 1482 int pm;
16a74744
BH
1483
1484 switch (dev->device) {
1485 /* PCI IDs taken from drivers/net/e100.c */
1486 case 0x1029:
1487 case 0x1030 ... 0x1034:
1488 case 0x1038 ... 0x103E:
1489 case 0x1050 ... 0x1057:
1490 case 0x1059:
1491 case 0x1064 ... 0x106B:
1492 case 0x1091 ... 0x1095:
1493 case 0x1209:
1494 case 0x1229:
1495 case 0x2449:
1496 case 0x2459:
1497 case 0x245D:
1498 case 0x27DC:
1499 break;
1500 default:
1501 return;
1502 }
1503
1504 /*
1505 * Some firmware hands off the e100 with interrupts enabled,
1506 * which can cause a flood of interrupts if packets are
1507 * received before the driver attaches to the device. So
1508 * disable all e100 interrupts here. The driver will
1509 * re-enable them when it's ready.
1510 */
1511 pci_read_config_word(dev, PCI_COMMAND, &command);
16a74744 1512
1bef7dc0 1513 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
16a74744
BH
1514 return;
1515
e64aeccb
IK
1516 /*
1517 * Check that the device is in the D0 power state. If it's not,
1518 * there is no point to look any further.
1519 */
1520 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
1521 if (pm) {
1522 pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
1523 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
1524 return;
1525 }
1526
1bef7dc0
BH
1527 /* Convert from PCI bus to resource space. */
1528 csr = ioremap(pci_resource_start(dev, 0), 8);
16a74744 1529 if (!csr) {
f0fda801 1530 dev_warn(&dev->dev, "Can't map e100 registers\n");
16a74744
BH
1531 return;
1532 }
1533
1534 cmd_hi = readb(csr + 3);
1535 if (cmd_hi == 0) {
f0fda801 1536 dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
1537 "disabling\n");
16a74744
BH
1538 writeb(1, csr + 3);
1539 }
1540
1541 iounmap(csr);
1542}
4e68fc97 1543DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
a5312e28
IK
1544
1545static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
1546{
1547 /* rev 1 ncr53c810 chips don't set the class at all which means
1548 * they don't get their resources remapped. Fix that here.
1549 */
1550
1551 if (dev->class == PCI_CLASS_NOT_DEFINED) {
f0fda801 1552 dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
a5312e28
IK
1553 dev->class = PCI_CLASS_STORAGE_SCSI;
1554 }
1555}
1556DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
1557
9d265124
DY
1558/* Enable 1k I/O space granularity on the Intel P64H2 */
1559static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
1560{
1561 u16 en1k;
1562 u8 io_base_lo, io_limit_lo;
1563 unsigned long base, limit;
1564 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1565
1566 pci_read_config_word(dev, 0x40, &en1k);
1567
1568 if (en1k & 0x200) {
f0fda801 1569 dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
9d265124
DY
1570
1571 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
1572 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
1573 base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1574 limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
1575
1576 if (base <= limit) {
1577 res->start = base;
1578 res->end = limit + 0x3ff;
1579 }
1580 }
1581}
1582DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
1583
15a260d5
DY
1584/* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
1585 * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
1586 * in drivers/pci/setup-bus.c
1587 */
1588static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
1589{
1590 u16 en1k, iobl_adr, iobl_adr_1k;
1591 struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
1592
1593 pci_read_config_word(dev, 0x40, &en1k);
1594
1595 if (en1k & 0x200) {
1596 pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
1597
1598 iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
1599
1600 if (iobl_adr != iobl_adr_1k) {
f0fda801 1601 dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
15a260d5
DY
1602 iobl_adr,iobl_adr_1k);
1603 pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
1604 }
1605 }
1606}
1607DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
1608
cf34a8e0
BG
1609/* Under some circumstances, AER is not linked with extended capabilities.
1610 * Force it to be linked by setting the corresponding control bit in the
1611 * config space.
1612 */
1597cacb 1613static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
cf34a8e0
BG
1614{
1615 uint8_t b;
1616 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
1617 if (!(b & 0x20)) {
1618 pci_write_config_byte(dev, 0xf41, b | 0x20);
f0fda801 1619 dev_info(&dev->dev,
1620 "Linking AER extended capability\n");
cf34a8e0
BG
1621 }
1622 }
1623}
1624DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1625 quirk_nvidia_ck804_pcie_aer_ext_cap);
e1a2a51e 1626DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1597cacb 1627 quirk_nvidia_ck804_pcie_aer_ext_cap);
cf34a8e0 1628
53a9bf42
TY
1629static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
1630{
1631 /*
1632 * Disable PCI Bus Parking and PCI Master read caching on CX700
1633 * which causes unspecified timing errors with a VT6212L on the PCI
1634 * bus leading to USB2.0 packet loss. The defaults are that these
1635 * features are turned off but some BIOSes turn them on.
1636 */
1637
1638 uint8_t b;
1639 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
1640 if (b & 0x40) {
1641 /* Turn off PCI Bus Parking */
1642 pci_write_config_byte(dev, 0x76, b ^ 0x40);
1643
bc043274
TY
1644 dev_info(&dev->dev,
1645 "Disabling VIA CX700 PCI parking\n");
1646 }
1647 }
1648
1649 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
1650 if (b != 0) {
53a9bf42
TY
1651 /* Turn off PCI Master read caching */
1652 pci_write_config_byte(dev, 0x72, 0x0);
bc043274
TY
1653
1654 /* Set PCI Master Bus time-out to "1x16 PCLK" */
53a9bf42 1655 pci_write_config_byte(dev, 0x75, 0x1);
bc043274
TY
1656
1657 /* Disable "Read FIFO Timer" */
53a9bf42
TY
1658 pci_write_config_byte(dev, 0x77, 0x0);
1659
d6505a52 1660 dev_info(&dev->dev,
bc043274 1661 "Disabling VIA CX700 PCI caching\n");
53a9bf42
TY
1662 }
1663 }
1664}
1665DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
1666
99cb233d
BL
1667/*
1668 * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
1669 * VPD end tag will hang the device. This problem was initially
1670 * observed when a vpd entry was created in sysfs
1671 * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
1672 * will dump 32k of data. Reading a full 32k will cause an access
1673 * beyond the VPD end tag causing the device to hang. Once the device
1674 * is hung, the bnx2 driver will not be able to reset the device.
1675 * We believe that it is legal to read beyond the end tag and
1676 * therefore the solution is to limit the read/write length.
1677 */
1678static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
1679{
9d82d8ea 1680 /*
35405f25
DH
1681 * Only disable the VPD capability for 5706, 5706S, 5708,
1682 * 5708S and 5709 rev. A
9d82d8ea 1683 */
99cb233d 1684 if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
35405f25 1685 (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
99cb233d 1686 (dev->device == PCI_DEVICE_ID_NX2_5708) ||
9d82d8ea 1687 (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
99cb233d
BL
1688 ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
1689 (dev->revision & 0xf0) == 0x0)) {
1690 if (dev->vpd)
1691 dev->vpd->len = 0x80;
1692 }
1693}
1694
1695DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM,
1696 PCI_DEVICE_ID_NX2_5706,
1697 quirk_brcm_570x_limit_vpd);
1698DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM,
1699 PCI_DEVICE_ID_NX2_5706S,
1700 quirk_brcm_570x_limit_vpd);
1701DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM,
1702 PCI_DEVICE_ID_NX2_5708,
1703 quirk_brcm_570x_limit_vpd);
1704DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM,
1705 PCI_DEVICE_ID_NX2_5708S,
1706 quirk_brcm_570x_limit_vpd);
1707DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM,
1708 PCI_DEVICE_ID_NX2_5709,
1709 quirk_brcm_570x_limit_vpd);
1710DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM,
1711 PCI_DEVICE_ID_NX2_5709S,
1712 quirk_brcm_570x_limit_vpd);
1713
3f79e107 1714#ifdef CONFIG_PCI_MSI
ebdf7d39
TH
1715/* Some chipsets do not support MSI. We cannot easily rely on setting
1716 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
1717 * some other busses controlled by the chipset even if Linux is not
1718 * aware of it. Instead of setting the flag on all busses in the
1719 * machine, simply disable MSI globally.
3f79e107 1720 */
ebdf7d39 1721static void __init quirk_disable_all_msi(struct pci_dev *dev)
3f79e107 1722{
88187dfa 1723 pci_no_msi();
f0fda801 1724 dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
3f79e107 1725}
ebdf7d39
TH
1726DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
1727DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
1728DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
66d715c9 1729DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
184b812f 1730DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
3f79e107
BG
1731
1732/* Disable MSI on chipsets that are known to not support it */
1733static void __devinit quirk_disable_msi(struct pci_dev *dev)
1734{
1735 if (dev->subordinate) {
f0fda801 1736 dev_warn(&dev->dev, "MSI quirk detected; "
1737 "subordinate MSI disabled\n");
3f79e107
BG
1738 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1739 }
1740}
1741DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
6397c75c
BG
1742
1743/* Go through the list of Hypertransport capabilities and
1744 * return 1 if a HT MSI capability is found and enabled */
1745static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
1746{
7a380507
ME
1747 int pos, ttl = 48;
1748
1749 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1750 while (pos && ttl--) {
1751 u8 flags;
1752
1753 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
1754 &flags) == 0)
1755 {
f0fda801 1756 dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
7a380507 1757 flags & HT_MSI_FLAGS_ENABLE ?
f0fda801 1758 "enabled" : "disabled");
7a380507 1759 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
6397c75c 1760 }
7a380507
ME
1761
1762 pos = pci_find_next_ht_capability(dev, pos,
1763 HT_CAPTYPE_MSI_MAPPING);
6397c75c
BG
1764 }
1765 return 0;
1766}
1767
1768/* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
1769static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
1770{
1771 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
f0fda801 1772 dev_warn(&dev->dev, "MSI quirk detected; "
1773 "subordinate MSI disabled\n");
6397c75c
BG
1774 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1775 }
1776}
1777DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
1778 quirk_msi_ht_cap);
6bae1d96
SD
1779
1780
6397c75c
BG
1781/* The nVidia CK804 chipset may have 2 HT MSI mappings.
1782 * MSI are supported if the MSI capability set in any of these mappings.
1783 */
1784static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
1785{
1786 struct pci_dev *pdev;
1787
1788 if (!dev->subordinate)
1789 return;
1790
1791 /* check HT MSI cap on this chipset and the root one.
1792 * a single one having MSI is enough to be sure that MSI are supported.
1793 */
11f242f0 1794 pdev = pci_get_slot(dev->bus, 0);
9ac0ce85
JJ
1795 if (!pdev)
1796 return;
0c875c28 1797 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
f0fda801 1798 dev_warn(&dev->dev, "MSI quirk detected; "
1799 "subordinate MSI disabled\n");
6397c75c
BG
1800 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
1801 }
11f242f0 1802 pci_dev_put(pdev);
6397c75c
BG
1803}
1804DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1805 quirk_nvidia_ck804_msi_ht_cap);
ba698ad4 1806
415b6d0e
BH
1807/* Force enable MSI mapping capability on HT bridges */
1808static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7
PC
1809{
1810 int pos, ttl = 48;
1811
1812 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1813 while (pos && ttl--) {
1814 u8 flags;
1815
1816 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
1817 &flags) == 0) {
1818 dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
1819
1820 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
1821 flags | HT_MSI_FLAGS_ENABLE);
1822 }
1823 pos = pci_find_next_ht_capability(dev, pos,
1824 HT_CAPTYPE_MSI_MAPPING);
1825 }
1826}
415b6d0e
BH
1827DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
1828 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
1829 ht_enable_msi_mapping);
9dc625e7
PC
1830
1831static void __devinit nv_msi_ht_cap_quirk(struct pci_dev *dev)
1832{
1833 struct pci_dev *host_bridge;
1834 int pos, ttl = 48;
1835
1836 /*
1837 * HT MSI mapping should be disabled on devices that are below
1838 * a non-Hypertransport host bridge. Locate the host bridge...
1839 */
1840 host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
1841 if (host_bridge == NULL) {
1842 dev_warn(&dev->dev,
1843 "nv_msi_ht_cap_quirk didn't locate host bridge\n");
1844 return;
1845 }
1846
1847 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
1848 if (pos != 0) {
1849 /* Host bridge is to HT */
1850 ht_enable_msi_mapping(dev);
1851 return;
1852 }
1853
1854 /* Host bridge is not to HT, disable HT MSI mapping on this device */
1855 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
1856 while (pos && ttl--) {
1857 u8 flags;
1858
1859 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
1860 &flags) == 0) {
415b6d0e 1861 dev_info(&dev->dev, "Disabling HT MSI mapping");
9dc625e7
PC
1862 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
1863 flags & ~HT_MSI_FLAGS_ENABLE);
1864 }
1865 pos = pci_find_next_ht_capability(dev, pos,
1866 HT_CAPTYPE_MSI_MAPPING);
1867 }
1868}
1869DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk);
439a7733 1870DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk);
9dc625e7 1871
ba698ad4
DM
1872static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
1873{
1874 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
1875}
4600c9d7
SH
1876static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
1877{
1878 struct pci_dev *p;
1879
1880 /* SB700 MSI issue will be fixed at HW level from revision A21,
1881 * we need check PCI REVISION ID of SMBus controller to get SB700
1882 * revision.
1883 */
1884 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
1885 NULL);
1886 if (!p)
1887 return;
1888
1889 if ((p->revision < 0x3B) && (p->revision >= 0x30))
1890 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
1891 pci_dev_put(p);
1892}
ba698ad4
DM
1893DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1894 PCI_DEVICE_ID_TIGON3_5780,
1895 quirk_msi_intx_disable_bug);
1896DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1897 PCI_DEVICE_ID_TIGON3_5780S,
1898 quirk_msi_intx_disable_bug);
1899DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1900 PCI_DEVICE_ID_TIGON3_5714,
1901 quirk_msi_intx_disable_bug);
1902DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1903 PCI_DEVICE_ID_TIGON3_5714S,
1904 quirk_msi_intx_disable_bug);
1905DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1906 PCI_DEVICE_ID_TIGON3_5715,
1907 quirk_msi_intx_disable_bug);
1908DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
1909 PCI_DEVICE_ID_TIGON3_5715S,
1910 quirk_msi_intx_disable_bug);
1911
bc38b411 1912DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
4600c9d7 1913 quirk_msi_intx_disable_ati_bug);
bc38b411 1914DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
4600c9d7 1915 quirk_msi_intx_disable_ati_bug);
bc38b411 1916DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
4600c9d7 1917 quirk_msi_intx_disable_ati_bug);
bc38b411 1918DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
4600c9d7 1919 quirk_msi_intx_disable_ati_bug);
bc38b411 1920DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
4600c9d7 1921 quirk_msi_intx_disable_ati_bug);
bc38b411
DM
1922
1923DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
1924 quirk_msi_intx_disable_bug);
1925DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
1926 quirk_msi_intx_disable_bug);
1927DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
1928 quirk_msi_intx_disable_bug);
1929
3f79e107 1930#endif /* CONFIG_PCI_MSI */
3d137310
TP
1931
1932static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f, struct pci_fixup *end)
1933{
1934 while (f < end) {
1935 if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
1936 (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
1937#ifdef DEBUG
1938 dev_dbg(&dev->dev, "calling ");
1939 print_fn_descriptor_symbol("%s\n", f->hook);
1940#endif
1941 f->hook(dev);
1942 }
1943 f++;
1944 }
1945}
1946
1947extern struct pci_fixup __start_pci_fixups_early[];
1948extern struct pci_fixup __end_pci_fixups_early[];
1949extern struct pci_fixup __start_pci_fixups_header[];
1950extern struct pci_fixup __end_pci_fixups_header[];
1951extern struct pci_fixup __start_pci_fixups_final[];
1952extern struct pci_fixup __end_pci_fixups_final[];
1953extern struct pci_fixup __start_pci_fixups_enable[];
1954extern struct pci_fixup __end_pci_fixups_enable[];
1955extern struct pci_fixup __start_pci_fixups_resume[];
1956extern struct pci_fixup __end_pci_fixups_resume[];
1957extern struct pci_fixup __start_pci_fixups_resume_early[];
1958extern struct pci_fixup __end_pci_fixups_resume_early[];
1959extern struct pci_fixup __start_pci_fixups_suspend[];
1960extern struct pci_fixup __end_pci_fixups_suspend[];
1961
1962
1963void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
1964{
1965 struct pci_fixup *start, *end;
1966
1967 switch(pass) {
1968 case pci_fixup_early:
1969 start = __start_pci_fixups_early;
1970 end = __end_pci_fixups_early;
1971 break;
1972
1973 case pci_fixup_header:
1974 start = __start_pci_fixups_header;
1975 end = __end_pci_fixups_header;
1976 break;
1977
1978 case pci_fixup_final:
1979 start = __start_pci_fixups_final;
1980 end = __end_pci_fixups_final;
1981 break;
1982
1983 case pci_fixup_enable:
1984 start = __start_pci_fixups_enable;
1985 end = __end_pci_fixups_enable;
1986 break;
1987
1988 case pci_fixup_resume:
1989 start = __start_pci_fixups_resume;
1990 end = __end_pci_fixups_resume;
1991 break;
1992
1993 case pci_fixup_resume_early:
1994 start = __start_pci_fixups_resume_early;
1995 end = __end_pci_fixups_resume_early;
1996 break;
1997
1998 case pci_fixup_suspend:
1999 start = __start_pci_fixups_suspend;
2000 end = __end_pci_fixups_suspend;
2001 break;
2002
2003 default:
2004 /* stupid compiler warning, you would think with an enum... */
2005 return;
2006 }
2007 pci_do_fixups(dev, start, end);
2008}
2009#else
2010void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) {}
2011#endif
2012EXPORT_SYMBOL(pci_fixup_device);
This page took 0.562022 seconds and 5 git commands to generate.