cpufreq: governor: Always schedule work on the CPU running update
[deliverable/linux.git] / drivers / pinctrl / sunxi / pinctrl-sunxi.c
CommitLineData
0e37f88d
MR
1/*
2 * Allwinner A1X SoCs pinctrl driver.
3 *
4 * Copyright (C) 2012 Maxime Ripard
5 *
6 * Maxime Ripard <maxime.ripard@free-electrons.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/io.h>
950707c0 14#include <linux/clk.h>
88057d6e 15#include <linux/gpio/driver.h>
60242db1 16#include <linux/irqdomain.h>
905a5117 17#include <linux/irqchip/chained_irq.h>
0e37f88d
MR
18#include <linux/module.h>
19#include <linux/of.h>
20#include <linux/of_address.h>
21#include <linux/of_device.h>
60242db1 22#include <linux/of_irq.h>
0e37f88d
MR
23#include <linux/pinctrl/consumer.h>
24#include <linux/pinctrl/machine.h>
25#include <linux/pinctrl/pinctrl.h>
26#include <linux/pinctrl/pinconf-generic.h>
27#include <linux/pinctrl/pinmux.h>
28#include <linux/platform_device.h>
29#include <linux/slab.h>
30
5f910777 31#include "../core.h"
ef6d24cc 32#include "../../gpio/gpiolib.h"
0e37f88d 33#include "pinctrl-sunxi.h"
eaa3d848 34
f4c51c10
HG
35static struct irq_chip sunxi_pinctrl_edge_irq_chip;
36static struct irq_chip sunxi_pinctrl_level_irq_chip;
37
0e37f88d
MR
38static struct sunxi_pinctrl_group *
39sunxi_pinctrl_find_group_by_name(struct sunxi_pinctrl *pctl, const char *group)
40{
41 int i;
42
43 for (i = 0; i < pctl->ngroups; i++) {
44 struct sunxi_pinctrl_group *grp = pctl->groups + i;
45
46 if (!strcmp(grp->name, group))
47 return grp;
48 }
49
50 return NULL;
51}
52
53static struct sunxi_pinctrl_function *
54sunxi_pinctrl_find_function_by_name(struct sunxi_pinctrl *pctl,
55 const char *name)
56{
57 struct sunxi_pinctrl_function *func = pctl->functions;
58 int i;
59
60 for (i = 0; i < pctl->nfunctions; i++) {
61 if (!func[i].name)
62 break;
63
64 if (!strcmp(func[i].name, name))
65 return func + i;
66 }
67
68 return NULL;
69}
70
71static struct sunxi_desc_function *
72sunxi_pinctrl_desc_find_function_by_name(struct sunxi_pinctrl *pctl,
73 const char *pin_name,
74 const char *func_name)
75{
76 int i;
77
78 for (i = 0; i < pctl->desc->npins; i++) {
79 const struct sunxi_desc_pin *pin = pctl->desc->pins + i;
80
81 if (!strcmp(pin->pin.name, pin_name)) {
82 struct sunxi_desc_function *func = pin->functions;
83
84 while (func->name) {
85 if (!strcmp(func->name, func_name))
86 return func;
87
88 func++;
89 }
90 }
91 }
92
93 return NULL;
94}
95
814d4f2e
MR
96static struct sunxi_desc_function *
97sunxi_pinctrl_desc_find_function_by_pin(struct sunxi_pinctrl *pctl,
98 const u16 pin_num,
99 const char *func_name)
100{
101 int i;
102
103 for (i = 0; i < pctl->desc->npins; i++) {
104 const struct sunxi_desc_pin *pin = pctl->desc->pins + i;
105
106 if (pin->pin.number == pin_num) {
107 struct sunxi_desc_function *func = pin->functions;
108
109 while (func->name) {
110 if (!strcmp(func->name, func_name))
111 return func;
112
113 func++;
114 }
115 }
116 }
117
118 return NULL;
119}
120
0e37f88d
MR
121static int sunxi_pctrl_get_groups_count(struct pinctrl_dev *pctldev)
122{
123 struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
124
125 return pctl->ngroups;
126}
127
128static const char *sunxi_pctrl_get_group_name(struct pinctrl_dev *pctldev,
129 unsigned group)
130{
131 struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
132
133 return pctl->groups[group].name;
134}
135
136static int sunxi_pctrl_get_group_pins(struct pinctrl_dev *pctldev,
137 unsigned group,
138 const unsigned **pins,
139 unsigned *num_pins)
140{
141 struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
142
143 *pins = (unsigned *)&pctl->groups[group].pin;
144 *num_pins = 1;
145
146 return 0;
147}
148
149static int sunxi_pctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
150 struct device_node *node,
151 struct pinctrl_map **map,
152 unsigned *num_maps)
153{
154 struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
155 unsigned long *pinconfig;
156 struct property *prop;
157 const char *function;
158 const char *group;
159 int ret, nmaps, i = 0;
160 u32 val;
161
162 *map = NULL;
163 *num_maps = 0;
164
165 ret = of_property_read_string(node, "allwinner,function", &function);
166 if (ret) {
167 dev_err(pctl->dev,
168 "missing allwinner,function property in node %s\n",
169 node->name);
170 return -EINVAL;
171 }
172
173 nmaps = of_property_count_strings(node, "allwinner,pins") * 2;
174 if (nmaps < 0) {
175 dev_err(pctl->dev,
176 "missing allwinner,pins property in node %s\n",
177 node->name);
178 return -EINVAL;
179 }
180
181 *map = kmalloc(nmaps * sizeof(struct pinctrl_map), GFP_KERNEL);
3efa921d 182 if (!*map)
0e37f88d
MR
183 return -ENOMEM;
184
185 of_property_for_each_string(node, "allwinner,pins", prop, group) {
186 struct sunxi_pinctrl_group *grp =
187 sunxi_pinctrl_find_group_by_name(pctl, group);
188 int j = 0, configlen = 0;
189
190 if (!grp) {
191 dev_err(pctl->dev, "unknown pin %s", group);
192 continue;
193 }
194
195 if (!sunxi_pinctrl_desc_find_function_by_name(pctl,
196 grp->name,
197 function)) {
198 dev_err(pctl->dev, "unsupported function %s on pin %s",
199 function, group);
200 continue;
201 }
202
203 (*map)[i].type = PIN_MAP_TYPE_MUX_GROUP;
204 (*map)[i].data.mux.group = group;
205 (*map)[i].data.mux.function = function;
206
207 i++;
208
209 (*map)[i].type = PIN_MAP_TYPE_CONFIGS_GROUP;
210 (*map)[i].data.configs.group_or_pin = group;
211
212 if (of_find_property(node, "allwinner,drive", NULL))
213 configlen++;
214 if (of_find_property(node, "allwinner,pull", NULL))
215 configlen++;
216
217 pinconfig = kzalloc(configlen * sizeof(*pinconfig), GFP_KERNEL);
bd07894e
SK
218 if (!pinconfig) {
219 kfree(*map);
220 return -ENOMEM;
221 }
0e37f88d
MR
222
223 if (!of_property_read_u32(node, "allwinner,drive", &val)) {
224 u16 strength = (val + 1) * 10;
225 pinconfig[j++] =
226 pinconf_to_config_packed(PIN_CONFIG_DRIVE_STRENGTH,
227 strength);
228 }
229
230 if (!of_property_read_u32(node, "allwinner,pull", &val)) {
231 enum pin_config_param pull = PIN_CONFIG_END;
232 if (val == 1)
233 pull = PIN_CONFIG_BIAS_PULL_UP;
234 else if (val == 2)
235 pull = PIN_CONFIG_BIAS_PULL_DOWN;
236 pinconfig[j++] = pinconf_to_config_packed(pull, 0);
237 }
238
239 (*map)[i].data.configs.configs = pinconfig;
240 (*map)[i].data.configs.num_configs = configlen;
241
242 i++;
243 }
244
245 *num_maps = nmaps;
246
247 return 0;
248}
249
250static void sunxi_pctrl_dt_free_map(struct pinctrl_dev *pctldev,
251 struct pinctrl_map *map,
252 unsigned num_maps)
253{
254 int i;
255
256 for (i = 0; i < num_maps; i++) {
257 if (map[i].type == PIN_MAP_TYPE_CONFIGS_GROUP)
258 kfree(map[i].data.configs.configs);
259 }
260
261 kfree(map);
262}
263
022ab148 264static const struct pinctrl_ops sunxi_pctrl_ops = {
0e37f88d
MR
265 .dt_node_to_map = sunxi_pctrl_dt_node_to_map,
266 .dt_free_map = sunxi_pctrl_dt_free_map,
267 .get_groups_count = sunxi_pctrl_get_groups_count,
268 .get_group_name = sunxi_pctrl_get_group_name,
269 .get_group_pins = sunxi_pctrl_get_group_pins,
270};
271
272static int sunxi_pconf_group_get(struct pinctrl_dev *pctldev,
273 unsigned group,
274 unsigned long *config)
275{
276 struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
277
278 *config = pctl->groups[group].config;
279
280 return 0;
281}
282
283static int sunxi_pconf_group_set(struct pinctrl_dev *pctldev,
284 unsigned group,
03b054e9
SY
285 unsigned long *configs,
286 unsigned num_configs)
0e37f88d
MR
287{
288 struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
289 struct sunxi_pinctrl_group *g = &pctl->groups[group];
1bee963d 290 unsigned long flags;
b4575c69 291 unsigned pin = g->pin - pctl->desc->pin_base;
0e37f88d
MR
292 u32 val, mask;
293 u16 strength;
294 u8 dlevel;
03b054e9 295 int i;
0e37f88d 296
6ad30ce0 297 spin_lock_irqsave(&pctl->lock, flags);
1bee963d 298
03b054e9
SY
299 for (i = 0; i < num_configs; i++) {
300 switch (pinconf_to_config_param(configs[i])) {
301 case PIN_CONFIG_DRIVE_STRENGTH:
302 strength = pinconf_to_config_argument(configs[i]);
07b7eb92
LW
303 if (strength > 40) {
304 spin_unlock_irqrestore(&pctl->lock, flags);
03b054e9 305 return -EINVAL;
07b7eb92 306 }
03b054e9
SY
307 /*
308 * We convert from mA to what the register expects:
309 * 0: 10mA
310 * 1: 20mA
311 * 2: 30mA
312 * 3: 40mA
313 */
314 dlevel = strength / 10 - 1;
b4575c69
CYT
315 val = readl(pctl->membase + sunxi_dlevel_reg(pin));
316 mask = DLEVEL_PINS_MASK << sunxi_dlevel_offset(pin);
03b054e9 317 writel((val & ~mask)
b4575c69
CYT
318 | dlevel << sunxi_dlevel_offset(pin),
319 pctl->membase + sunxi_dlevel_reg(pin));
03b054e9
SY
320 break;
321 case PIN_CONFIG_BIAS_PULL_UP:
b4575c69
CYT
322 val = readl(pctl->membase + sunxi_pull_reg(pin));
323 mask = PULL_PINS_MASK << sunxi_pull_offset(pin);
324 writel((val & ~mask) | 1 << sunxi_pull_offset(pin),
325 pctl->membase + sunxi_pull_reg(pin));
03b054e9
SY
326 break;
327 case PIN_CONFIG_BIAS_PULL_DOWN:
b4575c69
CYT
328 val = readl(pctl->membase + sunxi_pull_reg(pin));
329 mask = PULL_PINS_MASK << sunxi_pull_offset(pin);
330 writel((val & ~mask) | 2 << sunxi_pull_offset(pin),
331 pctl->membase + sunxi_pull_reg(pin));
03b054e9
SY
332 break;
333 default:
334 break;
335 }
03b054e9
SY
336 /* cache the config value */
337 g->config = configs[i];
338 } /* for each config */
0e37f88d 339
6ad30ce0 340 spin_unlock_irqrestore(&pctl->lock, flags);
0e37f88d
MR
341
342 return 0;
343}
344
022ab148 345static const struct pinconf_ops sunxi_pconf_ops = {
0e37f88d
MR
346 .pin_config_group_get = sunxi_pconf_group_get,
347 .pin_config_group_set = sunxi_pconf_group_set,
348};
349
350static int sunxi_pmx_get_funcs_cnt(struct pinctrl_dev *pctldev)
351{
352 struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
353
354 return pctl->nfunctions;
355}
356
357static const char *sunxi_pmx_get_func_name(struct pinctrl_dev *pctldev,
358 unsigned function)
359{
360 struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
361
362 return pctl->functions[function].name;
363}
364
365static int sunxi_pmx_get_func_groups(struct pinctrl_dev *pctldev,
366 unsigned function,
367 const char * const **groups,
368 unsigned * const num_groups)
369{
370 struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
371
372 *groups = pctl->functions[function].groups;
373 *num_groups = pctl->functions[function].ngroups;
374
375 return 0;
376}
377
378static void sunxi_pmx_set(struct pinctrl_dev *pctldev,
379 unsigned pin,
380 u8 config)
381{
382 struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
1bee963d
MR
383 unsigned long flags;
384 u32 val, mask;
385
386 spin_lock_irqsave(&pctl->lock, flags);
0e37f88d 387
b4575c69 388 pin -= pctl->desc->pin_base;
1bee963d
MR
389 val = readl(pctl->membase + sunxi_mux_reg(pin));
390 mask = MUX_PINS_MASK << sunxi_mux_offset(pin);
0e37f88d
MR
391 writel((val & ~mask) | config << sunxi_mux_offset(pin),
392 pctl->membase + sunxi_mux_reg(pin));
1bee963d
MR
393
394 spin_unlock_irqrestore(&pctl->lock, flags);
0e37f88d
MR
395}
396
03e9f0ca
LW
397static int sunxi_pmx_set_mux(struct pinctrl_dev *pctldev,
398 unsigned function,
399 unsigned group)
0e37f88d
MR
400{
401 struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
402 struct sunxi_pinctrl_group *g = pctl->groups + group;
403 struct sunxi_pinctrl_function *func = pctl->functions + function;
404 struct sunxi_desc_function *desc =
405 sunxi_pinctrl_desc_find_function_by_name(pctl,
406 g->name,
407 func->name);
408
409 if (!desc)
410 return -EINVAL;
411
412 sunxi_pmx_set(pctldev, g->pin, desc->muxval);
413
414 return 0;
415}
416
08e9e614
MR
417static int
418sunxi_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
419 struct pinctrl_gpio_range *range,
420 unsigned offset,
421 bool input)
422{
423 struct sunxi_pinctrl *pctl = pinctrl_dev_get_drvdata(pctldev);
424 struct sunxi_desc_function *desc;
08e9e614 425 const char *func;
08e9e614
MR
426
427 if (input)
428 func = "gpio_in";
429 else
430 func = "gpio_out";
431
814d4f2e
MR
432 desc = sunxi_pinctrl_desc_find_function_by_pin(pctl, offset, func);
433 if (!desc)
434 return -EINVAL;
08e9e614
MR
435
436 sunxi_pmx_set(pctldev, offset, desc->muxval);
437
814d4f2e 438 return 0;
08e9e614
MR
439}
440
022ab148 441static const struct pinmux_ops sunxi_pmx_ops = {
0e37f88d
MR
442 .get_functions_count = sunxi_pmx_get_funcs_cnt,
443 .get_function_name = sunxi_pmx_get_func_name,
444 .get_function_groups = sunxi_pmx_get_func_groups,
03e9f0ca 445 .set_mux = sunxi_pmx_set_mux,
08e9e614 446 .gpio_set_direction = sunxi_pmx_gpio_set_direction,
0e37f88d
MR
447};
448
08e9e614
MR
449static int sunxi_pinctrl_gpio_direction_input(struct gpio_chip *chip,
450 unsigned offset)
451{
452 return pinctrl_gpio_direction_input(chip->base + offset);
453}
454
455static int sunxi_pinctrl_gpio_get(struct gpio_chip *chip, unsigned offset)
456{
88057d6e 457 struct sunxi_pinctrl *pctl = gpiochip_get_data(chip);
08e9e614
MR
458 u32 reg = sunxi_data_reg(offset);
459 u8 index = sunxi_data_offset(offset);
ef6d24cc
HG
460 u32 set_mux = pctl->desc->irq_read_needs_mux &&
461 test_bit(FLAG_USED_AS_IRQ, &chip->desc[offset].flags);
462 u32 val;
463
464 if (set_mux)
465 sunxi_pmx_set(pctl->pctl_dev, offset, SUN4I_FUNC_INPUT);
466
467 val = (readl(pctl->membase + reg) >> index) & DATA_PINS_MASK;
468
469 if (set_mux)
470 sunxi_pmx_set(pctl->pctl_dev, offset, SUN4I_FUNC_IRQ);
08e9e614 471
39e24ac3 472 return !!val;
08e9e614
MR
473}
474
08e9e614
MR
475static void sunxi_pinctrl_gpio_set(struct gpio_chip *chip,
476 unsigned offset, int value)
477{
88057d6e 478 struct sunxi_pinctrl *pctl = gpiochip_get_data(chip);
08e9e614
MR
479 u32 reg = sunxi_data_reg(offset);
480 u8 index = sunxi_data_offset(offset);
1bee963d
MR
481 unsigned long flags;
482 u32 regval;
483
484 spin_lock_irqsave(&pctl->lock, flags);
485
486 regval = readl(pctl->membase + reg);
08e9e614 487
df7b34f4
MR
488 if (value)
489 regval |= BIT(index);
490 else
491 regval &= ~(BIT(index));
08e9e614 492
df7b34f4 493 writel(regval, pctl->membase + reg);
1bee963d
MR
494
495 spin_unlock_irqrestore(&pctl->lock, flags);
08e9e614
MR
496}
497
fa8cf57c
CYT
498static int sunxi_pinctrl_gpio_direction_output(struct gpio_chip *chip,
499 unsigned offset, int value)
500{
501 sunxi_pinctrl_gpio_set(chip, offset, value);
502 return pinctrl_gpio_direction_output(chip->base + offset);
503}
504
a0d72094
MR
505static int sunxi_pinctrl_gpio_of_xlate(struct gpio_chip *gc,
506 const struct of_phandle_args *gpiospec,
507 u32 *flags)
508{
509 int pin, base;
510
511 base = PINS_PER_BANK * gpiospec->args[0];
512 pin = base + gpiospec->args[1];
513
343f1327 514 if (pin > gc->ngpio)
a0d72094
MR
515 return -EINVAL;
516
517 if (flags)
518 *flags = gpiospec->args[2];
519
520 return pin;
521}
522
60242db1
MR
523static int sunxi_pinctrl_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
524{
88057d6e 525 struct sunxi_pinctrl *pctl = gpiochip_get_data(chip);
60242db1 526 struct sunxi_desc_function *desc;
343f1327 527 unsigned pinnum = pctl->desc->pin_base + offset;
0d3bafac 528 unsigned irqnum;
60242db1 529
c9e3b2d8 530 if (offset >= chip->ngpio)
60242db1
MR
531 return -ENXIO;
532
343f1327 533 desc = sunxi_pinctrl_desc_find_function_by_pin(pctl, pinnum, "irq");
60242db1
MR
534 if (!desc)
535 return -EINVAL;
536
0d3bafac
CYT
537 irqnum = desc->irqbank * IRQ_PER_BANK + desc->irqnum;
538
58383c78 539 dev_dbg(chip->parent, "%s: request IRQ for GPIO %d, return %d\n",
0d3bafac 540 chip->label, offset + chip->base, irqnum);
60242db1 541
0d3bafac 542 return irq_find_mapping(pctl->domain, irqnum);
60242db1
MR
543}
544
fea6d8ef
HG
545static int sunxi_pinctrl_irq_request_resources(struct irq_data *d)
546{
547 struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d);
548 struct sunxi_desc_function *func;
f83549d6 549 int ret;
fea6d8ef
HG
550
551 func = sunxi_pinctrl_desc_find_function_by_pin(pctl,
552 pctl->irq_array[d->hwirq], "irq");
553 if (!func)
554 return -EINVAL;
555
e3a2e878 556 ret = gpiochip_lock_as_irq(pctl->chip,
343f1327 557 pctl->irq_array[d->hwirq] - pctl->desc->pin_base);
f83549d6
CYT
558 if (ret) {
559 dev_err(pctl->dev, "unable to lock HW IRQ %lu for IRQ\n",
560 irqd_to_hwirq(d));
561 return ret;
562 }
563
fea6d8ef
HG
564 /* Change muxing to INT mode */
565 sunxi_pmx_set(pctl->pctl_dev, pctl->irq_array[d->hwirq], func->muxval);
08e9e614 566
fea6d8ef
HG
567 return 0;
568}
08e9e614 569
f83549d6
CYT
570static void sunxi_pinctrl_irq_release_resources(struct irq_data *d)
571{
572 struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d);
573
e3a2e878
AC
574 gpiochip_unlock_as_irq(pctl->chip,
575 pctl->irq_array[d->hwirq] - pctl->desc->pin_base);
f83549d6
CYT
576}
577
f4c51c10 578static int sunxi_pinctrl_irq_set_type(struct irq_data *d, unsigned int type)
60242db1
MR
579{
580 struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d);
581 u32 reg = sunxi_irq_cfg_reg(d->hwirq);
582 u8 index = sunxi_irq_cfg_offset(d->hwirq);
1bee963d 583 unsigned long flags;
2aaaddff 584 u32 regval;
60242db1
MR
585 u8 mode;
586
587 switch (type) {
588 case IRQ_TYPE_EDGE_RISING:
589 mode = IRQ_EDGE_RISING;
590 break;
591 case IRQ_TYPE_EDGE_FALLING:
592 mode = IRQ_EDGE_FALLING;
593 break;
594 case IRQ_TYPE_EDGE_BOTH:
595 mode = IRQ_EDGE_BOTH;
596 break;
597 case IRQ_TYPE_LEVEL_HIGH:
598 mode = IRQ_LEVEL_HIGH;
599 break;
600 case IRQ_TYPE_LEVEL_LOW:
601 mode = IRQ_LEVEL_LOW;
602 break;
603 default:
604 return -EINVAL;
605 }
606
1bee963d
MR
607 spin_lock_irqsave(&pctl->lock, flags);
608
a0d6de9b 609 if (type & IRQ_TYPE_LEVEL_MASK)
b9a5ec33
TG
610 irq_set_chip_handler_name_locked(d, &sunxi_pinctrl_level_irq_chip,
611 handle_fasteoi_irq, NULL);
a0d6de9b 612 else
b9a5ec33
TG
613 irq_set_chip_handler_name_locked(d, &sunxi_pinctrl_edge_irq_chip,
614 handle_edge_irq, NULL);
a0d6de9b 615
2aaaddff 616 regval = readl(pctl->membase + reg);
d82f9401 617 regval &= ~(IRQ_CFG_IRQ_MASK << index);
2aaaddff 618 writel(regval | (mode << index), pctl->membase + reg);
60242db1 619
1bee963d 620 spin_unlock_irqrestore(&pctl->lock, flags);
60242db1
MR
621
622 return 0;
623}
624
645ec714 625static void sunxi_pinctrl_irq_ack(struct irq_data *d)
60242db1
MR
626{
627 struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d);
60242db1
MR
628 u32 status_reg = sunxi_irq_status_reg(d->hwirq);
629 u8 status_idx = sunxi_irq_status_offset(d->hwirq);
60242db1
MR
630
631 /* Clear the IRQ */
632 writel(1 << status_idx, pctl->membase + status_reg);
633}
634
635static void sunxi_pinctrl_irq_mask(struct irq_data *d)
636{
637 struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d);
638 u32 reg = sunxi_irq_ctrl_reg(d->hwirq);
639 u8 idx = sunxi_irq_ctrl_offset(d->hwirq);
1bee963d 640 unsigned long flags;
60242db1
MR
641 u32 val;
642
1bee963d
MR
643 spin_lock_irqsave(&pctl->lock, flags);
644
60242db1
MR
645 /* Mask the IRQ */
646 val = readl(pctl->membase + reg);
647 writel(val & ~(1 << idx), pctl->membase + reg);
1bee963d
MR
648
649 spin_unlock_irqrestore(&pctl->lock, flags);
60242db1
MR
650}
651
652static void sunxi_pinctrl_irq_unmask(struct irq_data *d)
653{
654 struct sunxi_pinctrl *pctl = irq_data_get_irq_chip_data(d);
60242db1
MR
655 u32 reg = sunxi_irq_ctrl_reg(d->hwirq);
656 u8 idx = sunxi_irq_ctrl_offset(d->hwirq);
1bee963d 657 unsigned long flags;
60242db1
MR
658 u32 val;
659
1bee963d
MR
660 spin_lock_irqsave(&pctl->lock, flags);
661
60242db1
MR
662 /* Unmask the IRQ */
663 val = readl(pctl->membase + reg);
664 writel(val | (1 << idx), pctl->membase + reg);
1bee963d
MR
665
666 spin_unlock_irqrestore(&pctl->lock, flags);
60242db1
MR
667}
668
d61e23e5
HG
669static void sunxi_pinctrl_irq_ack_unmask(struct irq_data *d)
670{
671 sunxi_pinctrl_irq_ack(d);
672 sunxi_pinctrl_irq_unmask(d);
673}
674
f4c51c10 675static struct irq_chip sunxi_pinctrl_edge_irq_chip = {
fb5b7788 676 .name = "sunxi_pio_edge",
645ec714 677 .irq_ack = sunxi_pinctrl_irq_ack,
60242db1 678 .irq_mask = sunxi_pinctrl_irq_mask,
60242db1 679 .irq_unmask = sunxi_pinctrl_irq_unmask,
fea6d8ef 680 .irq_request_resources = sunxi_pinctrl_irq_request_resources,
f83549d6 681 .irq_release_resources = sunxi_pinctrl_irq_release_resources,
60242db1 682 .irq_set_type = sunxi_pinctrl_irq_set_type,
578c0a87 683 .flags = IRQCHIP_SKIP_SET_WAKE,
60242db1
MR
684};
685
f4c51c10 686static struct irq_chip sunxi_pinctrl_level_irq_chip = {
fb5b7788 687 .name = "sunxi_pio_level",
f4c51c10 688 .irq_eoi = sunxi_pinctrl_irq_ack,
60242db1 689 .irq_mask = sunxi_pinctrl_irq_mask,
60242db1 690 .irq_unmask = sunxi_pinctrl_irq_unmask,
d61e23e5
HG
691 /* Define irq_enable / disable to avoid spurious irqs for drivers
692 * using these to suppress irqs while they clear the irq source */
693 .irq_enable = sunxi_pinctrl_irq_ack_unmask,
694 .irq_disable = sunxi_pinctrl_irq_mask,
f4c51c10 695 .irq_request_resources = sunxi_pinctrl_irq_request_resources,
f83549d6 696 .irq_release_resources = sunxi_pinctrl_irq_release_resources,
60242db1 697 .irq_set_type = sunxi_pinctrl_irq_set_type,
f4c51c10
HG
698 .flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_EOI_THREADED |
699 IRQCHIP_EOI_IF_HANDLED,
60242db1
MR
700};
701
d8323c6b
MR
702static int sunxi_pinctrl_irq_of_xlate(struct irq_domain *d,
703 struct device_node *node,
704 const u32 *intspec,
705 unsigned int intsize,
706 unsigned long *out_hwirq,
707 unsigned int *out_type)
708{
8297992c 709 struct sunxi_pinctrl *pctl = d->host_data;
d8323c6b
MR
710 struct sunxi_desc_function *desc;
711 int pin, base;
712
713 if (intsize < 3)
714 return -EINVAL;
715
716 base = PINS_PER_BANK * intspec[0];
8297992c 717 pin = pctl->desc->pin_base + base + intspec[1];
d8323c6b 718
8297992c 719 desc = sunxi_pinctrl_desc_find_function_by_pin(pctl, pin, "irq");
d8323c6b
MR
720 if (!desc)
721 return -EINVAL;
722
723 *out_hwirq = desc->irqbank * PINS_PER_BANK + desc->irqnum;
724 *out_type = intspec[2];
725
726 return 0;
727}
728
729static struct irq_domain_ops sunxi_pinctrl_irq_domain_ops = {
730 .xlate = sunxi_pinctrl_irq_of_xlate,
731};
732
bd0b9ac4 733static void sunxi_pinctrl_irq_handler(struct irq_desc *desc)
60242db1 734{
eeef97b1 735 unsigned int irq = irq_desc_get_irq(desc);
5663bb27
JL
736 struct irq_chip *chip = irq_desc_get_chip(desc);
737 struct sunxi_pinctrl *pctl = irq_desc_get_handler_data(desc);
aebdc8ab
MR
738 unsigned long bank, reg, val;
739
740 for (bank = 0; bank < pctl->desc->irq_banks; bank++)
741 if (irq == pctl->irq[bank])
742 break;
743
744 if (bank == pctl->desc->irq_banks)
745 return;
60242db1 746
aebdc8ab
MR
747 reg = sunxi_irq_status_reg_from_bank(bank);
748 val = readl(pctl->membase + reg);
60242db1 749
aebdc8ab 750 if (val) {
60242db1
MR
751 int irqoffset;
752
905a5117 753 chained_irq_enter(chip, desc);
aebdc8ab
MR
754 for_each_set_bit(irqoffset, &val, IRQ_PER_BANK) {
755 int pin_irq = irq_find_mapping(pctl->domain,
756 bank * IRQ_PER_BANK + irqoffset);
60242db1
MR
757 generic_handle_irq(pin_irq);
758 }
905a5117 759 chained_irq_exit(chip, desc);
60242db1
MR
760 }
761}
762
0e37f88d
MR
763static int sunxi_pinctrl_add_function(struct sunxi_pinctrl *pctl,
764 const char *name)
765{
766 struct sunxi_pinctrl_function *func = pctl->functions;
767
768 while (func->name) {
769 /* function already there */
770 if (strcmp(func->name, name) == 0) {
771 func->ngroups++;
772 return -EEXIST;
773 }
774 func++;
775 }
776
777 func->name = name;
778 func->ngroups = 1;
779
780 pctl->nfunctions++;
781
782 return 0;
783}
784
785static int sunxi_pinctrl_build_state(struct platform_device *pdev)
786{
787 struct sunxi_pinctrl *pctl = platform_get_drvdata(pdev);
788 int i;
789
790 pctl->ngroups = pctl->desc->npins;
791
792 /* Allocate groups */
793 pctl->groups = devm_kzalloc(&pdev->dev,
794 pctl->ngroups * sizeof(*pctl->groups),
795 GFP_KERNEL);
796 if (!pctl->groups)
797 return -ENOMEM;
798
799 for (i = 0; i < pctl->desc->npins; i++) {
800 const struct sunxi_desc_pin *pin = pctl->desc->pins + i;
801 struct sunxi_pinctrl_group *group = pctl->groups + i;
802
803 group->name = pin->pin.name;
804 group->pin = pin->pin.number;
805 }
806
807 /*
808 * We suppose that we won't have any more functions than pins,
809 * we'll reallocate that later anyway
810 */
811 pctl->functions = devm_kzalloc(&pdev->dev,
812 pctl->desc->npins * sizeof(*pctl->functions),
813 GFP_KERNEL);
814 if (!pctl->functions)
815 return -ENOMEM;
816
817 /* Count functions and their associated groups */
818 for (i = 0; i < pctl->desc->npins; i++) {
819 const struct sunxi_desc_pin *pin = pctl->desc->pins + i;
820 struct sunxi_desc_function *func = pin->functions;
821
822 while (func->name) {
d54e9a28 823 /* Create interrupt mapping while we're at it */
aebdc8ab
MR
824 if (!strcmp(func->name, "irq")) {
825 int irqnum = func->irqnum + func->irqbank * IRQ_PER_BANK;
826 pctl->irq_array[irqnum] = pin->pin.number;
827 }
828
0e37f88d
MR
829 sunxi_pinctrl_add_function(pctl, func->name);
830 func++;
831 }
832 }
833
834 pctl->functions = krealloc(pctl->functions,
835 pctl->nfunctions * sizeof(*pctl->functions),
836 GFP_KERNEL);
837
838 for (i = 0; i < pctl->desc->npins; i++) {
839 const struct sunxi_desc_pin *pin = pctl->desc->pins + i;
840 struct sunxi_desc_function *func = pin->functions;
841
842 while (func->name) {
843 struct sunxi_pinctrl_function *func_item;
844 const char **func_grp;
845
846 func_item = sunxi_pinctrl_find_function_by_name(pctl,
847 func->name);
848 if (!func_item)
849 return -EINVAL;
850
851 if (!func_item->groups) {
852 func_item->groups =
853 devm_kzalloc(&pdev->dev,
854 func_item->ngroups * sizeof(*func_item->groups),
855 GFP_KERNEL);
856 if (!func_item->groups)
857 return -ENOMEM;
858 }
859
860 func_grp = func_item->groups;
861 while (*func_grp)
862 func_grp++;
863
864 *func_grp = pin->pin.name;
865 func++;
866 }
867 }
868
869 return 0;
870}
871
2284ba6b
MR
872int sunxi_pinctrl_init(struct platform_device *pdev,
873 const struct sunxi_pinctrl_desc *desc)
0e37f88d
MR
874{
875 struct device_node *node = pdev->dev.of_node;
ba6764d5 876 struct pinctrl_desc *pctrl_desc;
0e37f88d
MR
877 struct pinctrl_pin_desc *pins;
878 struct sunxi_pinctrl *pctl;
4409cafc 879 struct resource *res;
08e9e614 880 int i, ret, last_pin;
950707c0 881 struct clk *clk;
0e37f88d
MR
882
883 pctl = devm_kzalloc(&pdev->dev, sizeof(*pctl), GFP_KERNEL);
884 if (!pctl)
885 return -ENOMEM;
886 platform_set_drvdata(pdev, pctl);
887
1bee963d
MR
888 spin_lock_init(&pctl->lock);
889
4409cafc
MR
890 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
891 pctl->membase = devm_ioremap_resource(&pdev->dev, res);
892 if (IS_ERR(pctl->membase))
893 return PTR_ERR(pctl->membase);
0e37f88d 894
ba6764d5 895 pctl->dev = &pdev->dev;
2284ba6b 896 pctl->desc = desc;
0e37f88d 897
aebdc8ab
MR
898 pctl->irq_array = devm_kcalloc(&pdev->dev,
899 IRQ_PER_BANK * pctl->desc->irq_banks,
900 sizeof(*pctl->irq_array),
901 GFP_KERNEL);
902 if (!pctl->irq_array)
903 return -ENOMEM;
904
0e37f88d
MR
905 ret = sunxi_pinctrl_build_state(pdev);
906 if (ret) {
907 dev_err(&pdev->dev, "dt probe failed: %d\n", ret);
908 return ret;
909 }
910
911 pins = devm_kzalloc(&pdev->dev,
912 pctl->desc->npins * sizeof(*pins),
913 GFP_KERNEL);
914 if (!pins)
915 return -ENOMEM;
916
917 for (i = 0; i < pctl->desc->npins; i++)
918 pins[i] = pctl->desc->pins[i].pin;
919
ba6764d5
MR
920 pctrl_desc = devm_kzalloc(&pdev->dev,
921 sizeof(*pctrl_desc),
922 GFP_KERNEL);
923 if (!pctrl_desc)
924 return -ENOMEM;
925
926 pctrl_desc->name = dev_name(&pdev->dev);
927 pctrl_desc->owner = THIS_MODULE;
928 pctrl_desc->pins = pins;
929 pctrl_desc->npins = pctl->desc->npins;
930 pctrl_desc->confops = &sunxi_pconf_ops;
931 pctrl_desc->pctlops = &sunxi_pctrl_ops;
932 pctrl_desc->pmxops = &sunxi_pmx_ops;
933
934 pctl->pctl_dev = pinctrl_register(pctrl_desc,
0e37f88d 935 &pdev->dev, pctl);
323de9ef 936 if (IS_ERR(pctl->pctl_dev)) {
0e37f88d 937 dev_err(&pdev->dev, "couldn't register pinctrl driver\n");
323de9ef 938 return PTR_ERR(pctl->pctl_dev);
0e37f88d
MR
939 }
940
08e9e614
MR
941 pctl->chip = devm_kzalloc(&pdev->dev, sizeof(*pctl->chip), GFP_KERNEL);
942 if (!pctl->chip) {
943 ret = -ENOMEM;
944 goto pinctrl_error;
945 }
946
947 last_pin = pctl->desc->pins[pctl->desc->npins - 1].pin.number;
d83c82ce 948 pctl->chip->owner = THIS_MODULE;
98c85d58
JG
949 pctl->chip->request = gpiochip_generic_request,
950 pctl->chip->free = gpiochip_generic_free,
d83c82ce
BB
951 pctl->chip->direction_input = sunxi_pinctrl_gpio_direction_input,
952 pctl->chip->direction_output = sunxi_pinctrl_gpio_direction_output,
953 pctl->chip->get = sunxi_pinctrl_gpio_get,
954 pctl->chip->set = sunxi_pinctrl_gpio_set,
955 pctl->chip->of_xlate = sunxi_pinctrl_gpio_of_xlate,
956 pctl->chip->to_irq = sunxi_pinctrl_gpio_to_irq,
957 pctl->chip->of_gpio_n_cells = 3,
958 pctl->chip->can_sleep = false,
959 pctl->chip->ngpio = round_up(last_pin, PINS_PER_BANK) -
960 pctl->desc->pin_base;
08e9e614 961 pctl->chip->label = dev_name(&pdev->dev);
58383c78 962 pctl->chip->parent = &pdev->dev;
d83c82ce 963 pctl->chip->base = pctl->desc->pin_base;
08e9e614 964
88057d6e 965 ret = gpiochip_add_data(pctl->chip, pctl);
08e9e614
MR
966 if (ret)
967 goto pinctrl_error;
968
969 for (i = 0; i < pctl->desc->npins; i++) {
970 const struct sunxi_desc_pin *pin = pctl->desc->pins + i;
971
972 ret = gpiochip_add_pin_range(pctl->chip, dev_name(&pdev->dev),
343f1327 973 pin->pin.number - pctl->desc->pin_base,
08e9e614
MR
974 pin->pin.number, 1);
975 if (ret)
976 goto gpiochip_error;
977 }
978
950707c0 979 clk = devm_clk_get(&pdev->dev, NULL);
d72f88a4
WY
980 if (IS_ERR(clk)) {
981 ret = PTR_ERR(clk);
950707c0 982 goto gpiochip_error;
d72f88a4 983 }
950707c0 984
6415093f
BB
985 ret = clk_prepare_enable(clk);
986 if (ret)
987 goto gpiochip_error;
950707c0 988
aebdc8ab
MR
989 pctl->irq = devm_kcalloc(&pdev->dev,
990 pctl->desc->irq_banks,
991 sizeof(*pctl->irq),
992 GFP_KERNEL);
60242db1 993 if (!pctl->irq) {
aebdc8ab 994 ret = -ENOMEM;
dc969106 995 goto clk_error;
60242db1
MR
996 }
997
aebdc8ab
MR
998 for (i = 0; i < pctl->desc->irq_banks; i++) {
999 pctl->irq[i] = platform_get_irq(pdev, i);
1000 if (pctl->irq[i] < 0) {
1001 ret = pctl->irq[i];
1002 goto clk_error;
1003 }
1004 }
1005
1006 pctl->domain = irq_domain_add_linear(node,
1007 pctl->desc->irq_banks * IRQ_PER_BANK,
d8323c6b
MR
1008 &sunxi_pinctrl_irq_domain_ops,
1009 pctl);
60242db1
MR
1010 if (!pctl->domain) {
1011 dev_err(&pdev->dev, "Couldn't register IRQ domain\n");
1012 ret = -ENOMEM;
dc969106 1013 goto clk_error;
60242db1
MR
1014 }
1015
aebdc8ab 1016 for (i = 0; i < (pctl->desc->irq_banks * IRQ_PER_BANK); i++) {
60242db1
MR
1017 int irqno = irq_create_mapping(pctl->domain, i);
1018
f4c51c10
HG
1019 irq_set_chip_and_handler(irqno, &sunxi_pinctrl_edge_irq_chip,
1020 handle_edge_irq);
60242db1 1021 irq_set_chip_data(irqno, pctl);
5c99c0ff 1022 }
60242db1 1023
aebdc8ab 1024 for (i = 0; i < pctl->desc->irq_banks; i++) {
f4c51c10
HG
1025 /* Mask and clear all IRQs before registering a handler */
1026 writel(0, pctl->membase + sunxi_irq_ctrl_reg_from_bank(i));
1027 writel(0xffffffff,
1028 pctl->membase + sunxi_irq_status_reg_from_bank(i));
1029
ef80e87d
TG
1030 irq_set_chained_handler_and_data(pctl->irq[i],
1031 sunxi_pinctrl_irq_handler,
1032 pctl);
aebdc8ab 1033 }
60242db1 1034
08e9e614 1035 dev_info(&pdev->dev, "initialized sunXi PIO driver\n");
0e37f88d
MR
1036
1037 return 0;
08e9e614 1038
e2bddc6a
BB
1039clk_error:
1040 clk_disable_unprepare(clk);
08e9e614 1041gpiochip_error:
b4e7c55d 1042 gpiochip_remove(pctl->chip);
08e9e614
MR
1043pinctrl_error:
1044 pinctrl_unregister(pctl->pctl_dev);
1045 return ret;
0e37f88d 1046}
This page took 0.216421 seconds and 5 git commands to generate.